sata_promise.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764
  1. /*
  2. * sata_promise.c - Promise SATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003-2004 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * Hardware information only available under NDA.
  30. *
  31. */
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/pci.h>
  35. #include <linux/init.h>
  36. #include <linux/blkdev.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/sched.h>
  40. #include "scsi.h"
  41. #include <scsi/scsi_host.h>
  42. #include <linux/libata.h>
  43. #include <asm/io.h>
  44. #include "sata_promise.h"
  45. #define DRV_NAME "sata_promise"
  46. #define DRV_VERSION "1.02"
  47. enum {
  48. PDC_PKT_SUBMIT = 0x40, /* Command packet pointer addr */
  49. PDC_INT_SEQMASK = 0x40, /* Mask of asserted SEQ INTs */
  50. PDC_TBG_MODE = 0x41, /* TBG mode */
  51. PDC_FLASH_CTL = 0x44, /* Flash control register */
  52. PDC_PCI_CTL = 0x48, /* PCI control and status register */
  53. PDC_GLOBAL_CTL = 0x48, /* Global control/status (per port) */
  54. PDC_CTLSTAT = 0x60, /* IDE control and status (per port) */
  55. PDC_SATA_PLUG_CSR = 0x6C, /* SATA Plug control/status reg */
  56. PDC_SLEW_CTL = 0x470, /* slew rate control reg */
  57. PDC_ERR_MASK = (1<<19) | (1<<20) | (1<<21) | (1<<22) |
  58. (1<<8) | (1<<9) | (1<<10),
  59. board_2037x = 0, /* FastTrak S150 TX2plus */
  60. board_20319 = 1, /* FastTrak S150 TX4 */
  61. board_20619 = 2, /* FastTrak TX4000 */
  62. PDC_HAS_PATA = (1 << 1), /* PDC20375 has PATA */
  63. PDC_RESET = (1 << 11), /* HDMA reset */
  64. };
  65. struct pdc_port_priv {
  66. u8 *pkt;
  67. dma_addr_t pkt_dma;
  68. };
  69. static u32 pdc_sata_scr_read (struct ata_port *ap, unsigned int sc_reg);
  70. static void pdc_sata_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  71. static int pdc_ata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  72. static irqreturn_t pdc_interrupt (int irq, void *dev_instance, struct pt_regs *regs);
  73. static void pdc_eng_timeout(struct ata_port *ap);
  74. static int pdc_port_start(struct ata_port *ap);
  75. static void pdc_port_stop(struct ata_port *ap);
  76. static void pdc_pata_phy_reset(struct ata_port *ap);
  77. static void pdc_sata_phy_reset(struct ata_port *ap);
  78. static void pdc_qc_prep(struct ata_queued_cmd *qc);
  79. static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
  80. static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
  81. static void pdc_irq_clear(struct ata_port *ap);
  82. static int pdc_qc_issue_prot(struct ata_queued_cmd *qc);
  83. static Scsi_Host_Template pdc_ata_sht = {
  84. .module = THIS_MODULE,
  85. .name = DRV_NAME,
  86. .ioctl = ata_scsi_ioctl,
  87. .queuecommand = ata_scsi_queuecmd,
  88. .eh_strategy_handler = ata_scsi_error,
  89. .can_queue = ATA_DEF_QUEUE,
  90. .this_id = ATA_SHT_THIS_ID,
  91. .sg_tablesize = LIBATA_MAX_PRD,
  92. .max_sectors = ATA_MAX_SECTORS,
  93. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  94. .emulated = ATA_SHT_EMULATED,
  95. .use_clustering = ATA_SHT_USE_CLUSTERING,
  96. .proc_name = DRV_NAME,
  97. .dma_boundary = ATA_DMA_BOUNDARY,
  98. .slave_configure = ata_scsi_slave_config,
  99. .bios_param = ata_std_bios_param,
  100. .ordered_flush = 1,
  101. };
  102. static const struct ata_port_operations pdc_sata_ops = {
  103. .port_disable = ata_port_disable,
  104. .tf_load = pdc_tf_load_mmio,
  105. .tf_read = ata_tf_read,
  106. .check_status = ata_check_status,
  107. .exec_command = pdc_exec_command_mmio,
  108. .dev_select = ata_std_dev_select,
  109. .phy_reset = pdc_sata_phy_reset,
  110. .qc_prep = pdc_qc_prep,
  111. .qc_issue = pdc_qc_issue_prot,
  112. .eng_timeout = pdc_eng_timeout,
  113. .irq_handler = pdc_interrupt,
  114. .irq_clear = pdc_irq_clear,
  115. .scr_read = pdc_sata_scr_read,
  116. .scr_write = pdc_sata_scr_write,
  117. .port_start = pdc_port_start,
  118. .port_stop = pdc_port_stop,
  119. .host_stop = ata_pci_host_stop,
  120. };
  121. static const struct ata_port_operations pdc_pata_ops = {
  122. .port_disable = ata_port_disable,
  123. .tf_load = pdc_tf_load_mmio,
  124. .tf_read = ata_tf_read,
  125. .check_status = ata_check_status,
  126. .exec_command = pdc_exec_command_mmio,
  127. .dev_select = ata_std_dev_select,
  128. .phy_reset = pdc_pata_phy_reset,
  129. .qc_prep = pdc_qc_prep,
  130. .qc_issue = pdc_qc_issue_prot,
  131. .eng_timeout = pdc_eng_timeout,
  132. .irq_handler = pdc_interrupt,
  133. .irq_clear = pdc_irq_clear,
  134. .port_start = pdc_port_start,
  135. .port_stop = pdc_port_stop,
  136. .host_stop = ata_pci_host_stop,
  137. };
  138. static struct ata_port_info pdc_port_info[] = {
  139. /* board_2037x */
  140. {
  141. .sht = &pdc_ata_sht,
  142. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  143. ATA_FLAG_SRST | ATA_FLAG_MMIO,
  144. .pio_mask = 0x1f, /* pio0-4 */
  145. .mwdma_mask = 0x07, /* mwdma0-2 */
  146. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  147. .port_ops = &pdc_sata_ops,
  148. },
  149. /* board_20319 */
  150. {
  151. .sht = &pdc_ata_sht,
  152. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  153. ATA_FLAG_SRST | ATA_FLAG_MMIO,
  154. .pio_mask = 0x1f, /* pio0-4 */
  155. .mwdma_mask = 0x07, /* mwdma0-2 */
  156. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  157. .port_ops = &pdc_sata_ops,
  158. },
  159. /* board_20619 */
  160. {
  161. .sht = &pdc_ata_sht,
  162. .host_flags = ATA_FLAG_NO_LEGACY | ATA_FLAG_SRST |
  163. ATA_FLAG_MMIO | ATA_FLAG_SLAVE_POSS,
  164. .pio_mask = 0x1f, /* pio0-4 */
  165. .mwdma_mask = 0x07, /* mwdma0-2 */
  166. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  167. .port_ops = &pdc_pata_ops,
  168. },
  169. };
  170. static struct pci_device_id pdc_ata_pci_tbl[] = {
  171. { PCI_VENDOR_ID_PROMISE, 0x3371, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  172. board_2037x },
  173. { PCI_VENDOR_ID_PROMISE, 0x3570, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  174. board_2037x },
  175. { PCI_VENDOR_ID_PROMISE, 0x3571, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  176. board_2037x },
  177. { PCI_VENDOR_ID_PROMISE, 0x3373, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  178. board_2037x },
  179. { PCI_VENDOR_ID_PROMISE, 0x3375, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  180. board_2037x },
  181. { PCI_VENDOR_ID_PROMISE, 0x3376, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  182. board_2037x },
  183. { PCI_VENDOR_ID_PROMISE, 0x3574, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  184. board_2037x },
  185. { PCI_VENDOR_ID_PROMISE, 0x3d75, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  186. board_2037x },
  187. { PCI_VENDOR_ID_PROMISE, 0x3d73, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  188. board_2037x },
  189. { PCI_VENDOR_ID_PROMISE, 0x3318, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  190. board_20319 },
  191. { PCI_VENDOR_ID_PROMISE, 0x3319, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  192. board_20319 },
  193. { PCI_VENDOR_ID_PROMISE, 0x3519, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  194. board_20319 },
  195. { PCI_VENDOR_ID_PROMISE, 0x3d17, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  196. board_20319 },
  197. { PCI_VENDOR_ID_PROMISE, 0x3d18, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  198. board_20319 },
  199. { PCI_VENDOR_ID_PROMISE, 0x6629, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  200. board_20619 },
  201. { } /* terminate list */
  202. };
  203. static struct pci_driver pdc_ata_pci_driver = {
  204. .name = DRV_NAME,
  205. .id_table = pdc_ata_pci_tbl,
  206. .probe = pdc_ata_init_one,
  207. .remove = ata_pci_remove_one,
  208. };
  209. static int pdc_port_start(struct ata_port *ap)
  210. {
  211. struct device *dev = ap->host_set->dev;
  212. struct pdc_port_priv *pp;
  213. int rc;
  214. rc = ata_port_start(ap);
  215. if (rc)
  216. return rc;
  217. pp = kmalloc(sizeof(*pp), GFP_KERNEL);
  218. if (!pp) {
  219. rc = -ENOMEM;
  220. goto err_out;
  221. }
  222. memset(pp, 0, sizeof(*pp));
  223. pp->pkt = dma_alloc_coherent(dev, 128, &pp->pkt_dma, GFP_KERNEL);
  224. if (!pp->pkt) {
  225. rc = -ENOMEM;
  226. goto err_out_kfree;
  227. }
  228. ap->private_data = pp;
  229. return 0;
  230. err_out_kfree:
  231. kfree(pp);
  232. err_out:
  233. ata_port_stop(ap);
  234. return rc;
  235. }
  236. static void pdc_port_stop(struct ata_port *ap)
  237. {
  238. struct device *dev = ap->host_set->dev;
  239. struct pdc_port_priv *pp = ap->private_data;
  240. ap->private_data = NULL;
  241. dma_free_coherent(dev, 128, pp->pkt, pp->pkt_dma);
  242. kfree(pp);
  243. ata_port_stop(ap);
  244. }
  245. static void pdc_reset_port(struct ata_port *ap)
  246. {
  247. void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr + PDC_CTLSTAT;
  248. unsigned int i;
  249. u32 tmp;
  250. for (i = 11; i > 0; i--) {
  251. tmp = readl(mmio);
  252. if (tmp & PDC_RESET)
  253. break;
  254. udelay(100);
  255. tmp |= PDC_RESET;
  256. writel(tmp, mmio);
  257. }
  258. tmp &= ~PDC_RESET;
  259. writel(tmp, mmio);
  260. readl(mmio); /* flush */
  261. }
  262. static void pdc_sata_phy_reset(struct ata_port *ap)
  263. {
  264. pdc_reset_port(ap);
  265. sata_phy_reset(ap);
  266. }
  267. static void pdc_pata_phy_reset(struct ata_port *ap)
  268. {
  269. /* FIXME: add cable detect. Don't assume 40-pin cable */
  270. ap->cbl = ATA_CBL_PATA40;
  271. ap->udma_mask &= ATA_UDMA_MASK_40C;
  272. pdc_reset_port(ap);
  273. ata_port_probe(ap);
  274. ata_bus_reset(ap);
  275. }
  276. static u32 pdc_sata_scr_read (struct ata_port *ap, unsigned int sc_reg)
  277. {
  278. if (sc_reg > SCR_CONTROL)
  279. return 0xffffffffU;
  280. return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  281. }
  282. static void pdc_sata_scr_write (struct ata_port *ap, unsigned int sc_reg,
  283. u32 val)
  284. {
  285. if (sc_reg > SCR_CONTROL)
  286. return;
  287. writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  288. }
  289. static void pdc_qc_prep(struct ata_queued_cmd *qc)
  290. {
  291. struct pdc_port_priv *pp = qc->ap->private_data;
  292. unsigned int i;
  293. VPRINTK("ENTER\n");
  294. switch (qc->tf.protocol) {
  295. case ATA_PROT_DMA:
  296. ata_qc_prep(qc);
  297. /* fall through */
  298. case ATA_PROT_NODATA:
  299. i = pdc_pkt_header(&qc->tf, qc->ap->prd_dma,
  300. qc->dev->devno, pp->pkt);
  301. if (qc->tf.flags & ATA_TFLAG_LBA48)
  302. i = pdc_prep_lba48(&qc->tf, pp->pkt, i);
  303. else
  304. i = pdc_prep_lba28(&qc->tf, pp->pkt, i);
  305. pdc_pkt_footer(&qc->tf, pp->pkt, i);
  306. break;
  307. default:
  308. break;
  309. }
  310. }
  311. static void pdc_eng_timeout(struct ata_port *ap)
  312. {
  313. struct ata_host_set *host_set = ap->host_set;
  314. u8 drv_stat;
  315. struct ata_queued_cmd *qc;
  316. unsigned long flags;
  317. DPRINTK("ENTER\n");
  318. spin_lock_irqsave(&host_set->lock, flags);
  319. qc = ata_qc_from_tag(ap, ap->active_tag);
  320. if (!qc) {
  321. printk(KERN_ERR "ata%u: BUG: timeout without command\n",
  322. ap->id);
  323. goto out;
  324. }
  325. /* hack alert! We cannot use the supplied completion
  326. * function from inside the ->eh_strategy_handler() thread.
  327. * libata is the only user of ->eh_strategy_handler() in
  328. * any kernel, so the default scsi_done() assumes it is
  329. * not being called from the SCSI EH.
  330. */
  331. qc->scsidone = scsi_finish_command;
  332. switch (qc->tf.protocol) {
  333. case ATA_PROT_DMA:
  334. case ATA_PROT_NODATA:
  335. printk(KERN_ERR "ata%u: command timeout\n", ap->id);
  336. ata_qc_complete(qc, ata_wait_idle(ap) | ATA_ERR);
  337. break;
  338. default:
  339. drv_stat = ata_busy_wait(ap, ATA_BUSY | ATA_DRQ, 1000);
  340. printk(KERN_ERR "ata%u: unknown timeout, cmd 0x%x stat 0x%x\n",
  341. ap->id, qc->tf.command, drv_stat);
  342. ata_qc_complete(qc, drv_stat);
  343. break;
  344. }
  345. out:
  346. spin_unlock_irqrestore(&host_set->lock, flags);
  347. DPRINTK("EXIT\n");
  348. }
  349. static inline unsigned int pdc_host_intr( struct ata_port *ap,
  350. struct ata_queued_cmd *qc)
  351. {
  352. u8 status;
  353. unsigned int handled = 0, have_err = 0;
  354. u32 tmp;
  355. void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr + PDC_GLOBAL_CTL;
  356. tmp = readl(mmio);
  357. if (tmp & PDC_ERR_MASK) {
  358. have_err = 1;
  359. pdc_reset_port(ap);
  360. }
  361. switch (qc->tf.protocol) {
  362. case ATA_PROT_DMA:
  363. case ATA_PROT_NODATA:
  364. status = ata_wait_idle(ap);
  365. if (have_err)
  366. status |= ATA_ERR;
  367. ata_qc_complete(qc, status);
  368. handled = 1;
  369. break;
  370. default:
  371. ap->stats.idle_irq++;
  372. break;
  373. }
  374. return handled;
  375. }
  376. static void pdc_irq_clear(struct ata_port *ap)
  377. {
  378. struct ata_host_set *host_set = ap->host_set;
  379. void __iomem *mmio = host_set->mmio_base;
  380. readl(mmio + PDC_INT_SEQMASK);
  381. }
  382. static irqreturn_t pdc_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
  383. {
  384. struct ata_host_set *host_set = dev_instance;
  385. struct ata_port *ap;
  386. u32 mask = 0;
  387. unsigned int i, tmp;
  388. unsigned int handled = 0;
  389. void __iomem *mmio_base;
  390. VPRINTK("ENTER\n");
  391. if (!host_set || !host_set->mmio_base) {
  392. VPRINTK("QUICK EXIT\n");
  393. return IRQ_NONE;
  394. }
  395. mmio_base = host_set->mmio_base;
  396. /* reading should also clear interrupts */
  397. mask = readl(mmio_base + PDC_INT_SEQMASK);
  398. if (mask == 0xffffffff) {
  399. VPRINTK("QUICK EXIT 2\n");
  400. return IRQ_NONE;
  401. }
  402. mask &= 0xffff; /* only 16 tags possible */
  403. if (!mask) {
  404. VPRINTK("QUICK EXIT 3\n");
  405. return IRQ_NONE;
  406. }
  407. spin_lock(&host_set->lock);
  408. writel(mask, mmio_base + PDC_INT_SEQMASK);
  409. for (i = 0; i < host_set->n_ports; i++) {
  410. VPRINTK("port %u\n", i);
  411. ap = host_set->ports[i];
  412. tmp = mask & (1 << (i + 1));
  413. if (tmp && ap &&
  414. !(ap->flags & (ATA_FLAG_PORT_DISABLED | ATA_FLAG_NOINTR))) {
  415. struct ata_queued_cmd *qc;
  416. qc = ata_qc_from_tag(ap, ap->active_tag);
  417. if (qc && (!(qc->tf.ctl & ATA_NIEN)))
  418. handled += pdc_host_intr(ap, qc);
  419. }
  420. }
  421. spin_unlock(&host_set->lock);
  422. VPRINTK("EXIT\n");
  423. return IRQ_RETVAL(handled);
  424. }
  425. static inline void pdc_packet_start(struct ata_queued_cmd *qc)
  426. {
  427. struct ata_port *ap = qc->ap;
  428. struct pdc_port_priv *pp = ap->private_data;
  429. unsigned int port_no = ap->port_no;
  430. u8 seq = (u8) (port_no + 1);
  431. VPRINTK("ENTER, ap %p\n", ap);
  432. writel(0x00000001, ap->host_set->mmio_base + (seq * 4));
  433. readl(ap->host_set->mmio_base + (seq * 4)); /* flush */
  434. pp->pkt[2] = seq;
  435. wmb(); /* flush PRD, pkt writes */
  436. writel(pp->pkt_dma, (void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
  437. readl((void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT); /* flush */
  438. }
  439. static int pdc_qc_issue_prot(struct ata_queued_cmd *qc)
  440. {
  441. switch (qc->tf.protocol) {
  442. case ATA_PROT_DMA:
  443. case ATA_PROT_NODATA:
  444. pdc_packet_start(qc);
  445. return 0;
  446. case ATA_PROT_ATAPI_DMA:
  447. BUG();
  448. break;
  449. default:
  450. break;
  451. }
  452. return ata_qc_issue_prot(qc);
  453. }
  454. static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
  455. {
  456. WARN_ON (tf->protocol == ATA_PROT_DMA ||
  457. tf->protocol == ATA_PROT_NODATA);
  458. ata_tf_load(ap, tf);
  459. }
  460. static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
  461. {
  462. WARN_ON (tf->protocol == ATA_PROT_DMA ||
  463. tf->protocol == ATA_PROT_NODATA);
  464. ata_exec_command(ap, tf);
  465. }
  466. static void pdc_ata_setup_port(struct ata_ioports *port, unsigned long base)
  467. {
  468. port->cmd_addr = base;
  469. port->data_addr = base;
  470. port->feature_addr =
  471. port->error_addr = base + 0x4;
  472. port->nsect_addr = base + 0x8;
  473. port->lbal_addr = base + 0xc;
  474. port->lbam_addr = base + 0x10;
  475. port->lbah_addr = base + 0x14;
  476. port->device_addr = base + 0x18;
  477. port->command_addr =
  478. port->status_addr = base + 0x1c;
  479. port->altstatus_addr =
  480. port->ctl_addr = base + 0x38;
  481. }
  482. static void pdc_host_init(unsigned int chip_id, struct ata_probe_ent *pe)
  483. {
  484. void __iomem *mmio = pe->mmio_base;
  485. u32 tmp;
  486. /*
  487. * Except for the hotplug stuff, this is voodoo from the
  488. * Promise driver. Label this entire section
  489. * "TODO: figure out why we do this"
  490. */
  491. /* change FIFO_SHD to 8 dwords, enable BMR_BURST */
  492. tmp = readl(mmio + PDC_FLASH_CTL);
  493. tmp |= 0x12000; /* bit 16 (fifo 8 dw) and 13 (bmr burst?) */
  494. writel(tmp, mmio + PDC_FLASH_CTL);
  495. /* clear plug/unplug flags for all ports */
  496. tmp = readl(mmio + PDC_SATA_PLUG_CSR);
  497. writel(tmp | 0xff, mmio + PDC_SATA_PLUG_CSR);
  498. /* mask plug/unplug ints */
  499. tmp = readl(mmio + PDC_SATA_PLUG_CSR);
  500. writel(tmp | 0xff0000, mmio + PDC_SATA_PLUG_CSR);
  501. /* reduce TBG clock to 133 Mhz. */
  502. tmp = readl(mmio + PDC_TBG_MODE);
  503. tmp &= ~0x30000; /* clear bit 17, 16*/
  504. tmp |= 0x10000; /* set bit 17:16 = 0:1 */
  505. writel(tmp, mmio + PDC_TBG_MODE);
  506. readl(mmio + PDC_TBG_MODE); /* flush */
  507. msleep(10);
  508. /* adjust slew rate control register. */
  509. tmp = readl(mmio + PDC_SLEW_CTL);
  510. tmp &= 0xFFFFF03F; /* clear bit 11 ~ 6 */
  511. tmp |= 0x00000900; /* set bit 11-9 = 100b , bit 8-6 = 100 */
  512. writel(tmp, mmio + PDC_SLEW_CTL);
  513. }
  514. static int pdc_ata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  515. {
  516. static int printed_version;
  517. struct ata_probe_ent *probe_ent = NULL;
  518. unsigned long base;
  519. void __iomem *mmio_base;
  520. unsigned int board_idx = (unsigned int) ent->driver_data;
  521. int pci_dev_busy = 0;
  522. int rc;
  523. if (!printed_version++)
  524. printk(KERN_DEBUG DRV_NAME " version " DRV_VERSION "\n");
  525. /*
  526. * If this driver happens to only be useful on Apple's K2, then
  527. * we should check that here as it has a normal Serverworks ID
  528. */
  529. rc = pci_enable_device(pdev);
  530. if (rc)
  531. return rc;
  532. rc = pci_request_regions(pdev, DRV_NAME);
  533. if (rc) {
  534. pci_dev_busy = 1;
  535. goto err_out;
  536. }
  537. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  538. if (rc)
  539. goto err_out_regions;
  540. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  541. if (rc)
  542. goto err_out_regions;
  543. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  544. if (probe_ent == NULL) {
  545. rc = -ENOMEM;
  546. goto err_out_regions;
  547. }
  548. memset(probe_ent, 0, sizeof(*probe_ent));
  549. probe_ent->dev = pci_dev_to_dev(pdev);
  550. INIT_LIST_HEAD(&probe_ent->node);
  551. mmio_base = pci_iomap(pdev, 3, 0);
  552. if (mmio_base == NULL) {
  553. rc = -ENOMEM;
  554. goto err_out_free_ent;
  555. }
  556. base = (unsigned long) mmio_base;
  557. probe_ent->sht = pdc_port_info[board_idx].sht;
  558. probe_ent->host_flags = pdc_port_info[board_idx].host_flags;
  559. probe_ent->pio_mask = pdc_port_info[board_idx].pio_mask;
  560. probe_ent->mwdma_mask = pdc_port_info[board_idx].mwdma_mask;
  561. probe_ent->udma_mask = pdc_port_info[board_idx].udma_mask;
  562. probe_ent->port_ops = pdc_port_info[board_idx].port_ops;
  563. probe_ent->irq = pdev->irq;
  564. probe_ent->irq_flags = SA_SHIRQ;
  565. probe_ent->mmio_base = mmio_base;
  566. pdc_ata_setup_port(&probe_ent->port[0], base + 0x200);
  567. pdc_ata_setup_port(&probe_ent->port[1], base + 0x280);
  568. probe_ent->port[0].scr_addr = base + 0x400;
  569. probe_ent->port[1].scr_addr = base + 0x500;
  570. /* notice 4-port boards */
  571. switch (board_idx) {
  572. case board_20319:
  573. probe_ent->n_ports = 4;
  574. pdc_ata_setup_port(&probe_ent->port[2], base + 0x300);
  575. pdc_ata_setup_port(&probe_ent->port[3], base + 0x380);
  576. probe_ent->port[2].scr_addr = base + 0x600;
  577. probe_ent->port[3].scr_addr = base + 0x700;
  578. break;
  579. case board_2037x:
  580. probe_ent->n_ports = 2;
  581. break;
  582. case board_20619:
  583. probe_ent->n_ports = 4;
  584. pdc_ata_setup_port(&probe_ent->port[2], base + 0x300);
  585. pdc_ata_setup_port(&probe_ent->port[3], base + 0x380);
  586. probe_ent->port[2].scr_addr = base + 0x600;
  587. probe_ent->port[3].scr_addr = base + 0x700;
  588. break;
  589. default:
  590. BUG();
  591. break;
  592. }
  593. pci_set_master(pdev);
  594. /* initialize adapter */
  595. pdc_host_init(board_idx, probe_ent);
  596. /* FIXME: check ata_device_add return value */
  597. ata_device_add(probe_ent);
  598. kfree(probe_ent);
  599. return 0;
  600. err_out_free_ent:
  601. kfree(probe_ent);
  602. err_out_regions:
  603. pci_release_regions(pdev);
  604. err_out:
  605. if (!pci_dev_busy)
  606. pci_disable_device(pdev);
  607. return rc;
  608. }
  609. static int __init pdc_ata_init(void)
  610. {
  611. return pci_module_init(&pdc_ata_pci_driver);
  612. }
  613. static void __exit pdc_ata_exit(void)
  614. {
  615. pci_unregister_driver(&pdc_ata_pci_driver);
  616. }
  617. MODULE_AUTHOR("Jeff Garzik");
  618. MODULE_DESCRIPTION("Promise ATA TX2/TX4/TX4000 low-level driver");
  619. MODULE_LICENSE("GPL");
  620. MODULE_DEVICE_TABLE(pci, pdc_ata_pci_tbl);
  621. MODULE_VERSION(DRV_VERSION);
  622. module_init(pdc_ata_init);
  623. module_exit(pdc_ata_exit);