forcedeth.c 79 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700
  1. /*
  2. * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
  3. *
  4. * Note: This driver is a cleanroom reimplementation based on reverse
  5. * engineered documentation written by Carl-Daniel Hailfinger
  6. * and Andrew de Quincey. It's neither supported nor endorsed
  7. * by NVIDIA Corp. Use at your own risk.
  8. *
  9. * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
  10. * trademarks of NVIDIA Corporation in the United States and other
  11. * countries.
  12. *
  13. * Copyright (C) 2003,4 Manfred Spraul
  14. * Copyright (C) 2004 Andrew de Quincey (wol support)
  15. * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
  16. * IRQ rate fixes, bigendian fixes, cleanups, verification)
  17. * Copyright (c) 2004 NVIDIA Corporation
  18. *
  19. * This program is free software; you can redistribute it and/or modify
  20. * it under the terms of the GNU General Public License as published by
  21. * the Free Software Foundation; either version 2 of the License, or
  22. * (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  32. *
  33. * Changelog:
  34. * 0.01: 05 Oct 2003: First release that compiles without warnings.
  35. * 0.02: 05 Oct 2003: Fix bug for nv_drain_tx: do not try to free NULL skbs.
  36. * Check all PCI BARs for the register window.
  37. * udelay added to mii_rw.
  38. * 0.03: 06 Oct 2003: Initialize dev->irq.
  39. * 0.04: 07 Oct 2003: Initialize np->lock, reduce handled irqs, add printks.
  40. * 0.05: 09 Oct 2003: printk removed again, irq status print tx_timeout.
  41. * 0.06: 10 Oct 2003: MAC Address read updated, pff flag generation updated,
  42. * irq mask updated
  43. * 0.07: 14 Oct 2003: Further irq mask updates.
  44. * 0.08: 20 Oct 2003: rx_desc.Length initialization added, nv_alloc_rx refill
  45. * added into irq handler, NULL check for drain_ring.
  46. * 0.09: 20 Oct 2003: Basic link speed irq implementation. Only handle the
  47. * requested interrupt sources.
  48. * 0.10: 20 Oct 2003: First cleanup for release.
  49. * 0.11: 21 Oct 2003: hexdump for tx added, rx buffer sizes increased.
  50. * MAC Address init fix, set_multicast cleanup.
  51. * 0.12: 23 Oct 2003: Cleanups for release.
  52. * 0.13: 25 Oct 2003: Limit for concurrent tx packets increased to 10.
  53. * Set link speed correctly. start rx before starting
  54. * tx (nv_start_rx sets the link speed).
  55. * 0.14: 25 Oct 2003: Nic dependant irq mask.
  56. * 0.15: 08 Nov 2003: fix smp deadlock with set_multicast_list during
  57. * open.
  58. * 0.16: 15 Nov 2003: include file cleanup for ppc64, rx buffer size
  59. * increased to 1628 bytes.
  60. * 0.17: 16 Nov 2003: undo rx buffer size increase. Substract 1 from
  61. * the tx length.
  62. * 0.18: 17 Nov 2003: fix oops due to late initialization of dev_stats
  63. * 0.19: 29 Nov 2003: Handle RxNoBuf, detect & handle invalid mac
  64. * addresses, really stop rx if already running
  65. * in nv_start_rx, clean up a bit.
  66. * 0.20: 07 Dec 2003: alloc fixes
  67. * 0.21: 12 Jan 2004: additional alloc fix, nic polling fix.
  68. * 0.22: 19 Jan 2004: reprogram timer to a sane rate, avoid lockup
  69. * on close.
  70. * 0.23: 26 Jan 2004: various small cleanups
  71. * 0.24: 27 Feb 2004: make driver even less anonymous in backtraces
  72. * 0.25: 09 Mar 2004: wol support
  73. * 0.26: 03 Jun 2004: netdriver specific annotation, sparse-related fixes
  74. * 0.27: 19 Jun 2004: Gigabit support, new descriptor rings,
  75. * added CK804/MCP04 device IDs, code fixes
  76. * for registers, link status and other minor fixes.
  77. * 0.28: 21 Jun 2004: Big cleanup, making driver mostly endian safe
  78. * 0.29: 31 Aug 2004: Add backup timer for link change notification.
  79. * 0.30: 25 Sep 2004: rx checksum support for nf 250 Gb. Add rx reset
  80. * into nv_close, otherwise reenabling for wol can
  81. * cause DMA to kfree'd memory.
  82. * 0.31: 14 Nov 2004: ethtool support for getting/setting link
  83. * capabilities.
  84. * 0.32: 16 Apr 2005: RX_ERROR4 handling added.
  85. * 0.33: 16 May 2005: Support for MCP51 added.
  86. * 0.34: 18 Jun 2005: Add DEV_NEED_LINKTIMER to all nForce nics.
  87. * 0.35: 26 Jun 2005: Support for MCP55 added.
  88. * 0.36: 28 Jun 2005: Add jumbo frame support.
  89. * 0.37: 10 Jul 2005: Additional ethtool support, cleanup of pci id list
  90. * 0.38: 16 Jul 2005: tx irq rewrite: Use global flags instead of
  91. * per-packet flags.
  92. * 0.39: 18 Jul 2005: Add 64bit descriptor support.
  93. * 0.40: 19 Jul 2005: Add support for mac address change.
  94. * 0.41: 30 Jul 2005: Write back original MAC in nv_close instead
  95. * of nv_remove
  96. * 0.42: 06 Aug 2005: Fix lack of link speed initialization
  97. * in the second (and later) nv_open call
  98. * 0.43: 10 Aug 2005: Add support for tx checksum.
  99. * 0.44: 20 Aug 2005: Add support for scatter gather and segmentation.
  100. *
  101. * Known bugs:
  102. * We suspect that on some hardware no TX done interrupts are generated.
  103. * This means recovery from netif_stop_queue only happens if the hw timer
  104. * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
  105. * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
  106. * If your hardware reliably generates tx done interrupts, then you can remove
  107. * DEV_NEED_TIMERIRQ from the driver_data flags.
  108. * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
  109. * superfluous timer interrupts from the nic.
  110. */
  111. #define FORCEDETH_VERSION "0.44"
  112. #define DRV_NAME "forcedeth"
  113. #include <linux/module.h>
  114. #include <linux/types.h>
  115. #include <linux/pci.h>
  116. #include <linux/interrupt.h>
  117. #include <linux/netdevice.h>
  118. #include <linux/etherdevice.h>
  119. #include <linux/delay.h>
  120. #include <linux/spinlock.h>
  121. #include <linux/ethtool.h>
  122. #include <linux/timer.h>
  123. #include <linux/skbuff.h>
  124. #include <linux/mii.h>
  125. #include <linux/random.h>
  126. #include <linux/init.h>
  127. #include <linux/if_vlan.h>
  128. #include <asm/irq.h>
  129. #include <asm/io.h>
  130. #include <asm/uaccess.h>
  131. #include <asm/system.h>
  132. #if 0
  133. #define dprintk printk
  134. #else
  135. #define dprintk(x...) do { } while (0)
  136. #endif
  137. /*
  138. * Hardware access:
  139. */
  140. #define DEV_NEED_TIMERIRQ 0x0001 /* set the timer irq flag in the irq mask */
  141. #define DEV_NEED_LINKTIMER 0x0002 /* poll link settings. Relies on the timer irq */
  142. #define DEV_HAS_LARGEDESC 0x0004 /* device supports jumbo frames and needs packet format 2 */
  143. #define DEV_HAS_HIGH_DMA 0x0008 /* device supports 64bit dma */
  144. #define DEV_HAS_CHECKSUM 0x0010 /* device supports tx and rx checksum offloads */
  145. enum {
  146. NvRegIrqStatus = 0x000,
  147. #define NVREG_IRQSTAT_MIIEVENT 0x040
  148. #define NVREG_IRQSTAT_MASK 0x1ff
  149. NvRegIrqMask = 0x004,
  150. #define NVREG_IRQ_RX_ERROR 0x0001
  151. #define NVREG_IRQ_RX 0x0002
  152. #define NVREG_IRQ_RX_NOBUF 0x0004
  153. #define NVREG_IRQ_TX_ERR 0x0008
  154. #define NVREG_IRQ_TX_OK 0x0010
  155. #define NVREG_IRQ_TIMER 0x0020
  156. #define NVREG_IRQ_LINK 0x0040
  157. #define NVREG_IRQ_TX_ERROR 0x0080
  158. #define NVREG_IRQ_TX1 0x0100
  159. #define NVREG_IRQMASK_WANTED 0x00df
  160. #define NVREG_IRQ_UNKNOWN (~(NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_TX_ERR| \
  161. NVREG_IRQ_TX_OK|NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_TX_ERROR| \
  162. NVREG_IRQ_TX1))
  163. NvRegUnknownSetupReg6 = 0x008,
  164. #define NVREG_UNKSETUP6_VAL 3
  165. /*
  166. * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
  167. * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
  168. */
  169. NvRegPollingInterval = 0x00c,
  170. #define NVREG_POLL_DEFAULT 970
  171. NvRegMisc1 = 0x080,
  172. #define NVREG_MISC1_HD 0x02
  173. #define NVREG_MISC1_FORCE 0x3b0f3c
  174. NvRegTransmitterControl = 0x084,
  175. #define NVREG_XMITCTL_START 0x01
  176. NvRegTransmitterStatus = 0x088,
  177. #define NVREG_XMITSTAT_BUSY 0x01
  178. NvRegPacketFilterFlags = 0x8c,
  179. #define NVREG_PFF_ALWAYS 0x7F0008
  180. #define NVREG_PFF_PROMISC 0x80
  181. #define NVREG_PFF_MYADDR 0x20
  182. NvRegOffloadConfig = 0x90,
  183. #define NVREG_OFFLOAD_HOMEPHY 0x601
  184. #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
  185. NvRegReceiverControl = 0x094,
  186. #define NVREG_RCVCTL_START 0x01
  187. NvRegReceiverStatus = 0x98,
  188. #define NVREG_RCVSTAT_BUSY 0x01
  189. NvRegRandomSeed = 0x9c,
  190. #define NVREG_RNDSEED_MASK 0x00ff
  191. #define NVREG_RNDSEED_FORCE 0x7f00
  192. #define NVREG_RNDSEED_FORCE2 0x2d00
  193. #define NVREG_RNDSEED_FORCE3 0x7400
  194. NvRegUnknownSetupReg1 = 0xA0,
  195. #define NVREG_UNKSETUP1_VAL 0x16070f
  196. NvRegUnknownSetupReg2 = 0xA4,
  197. #define NVREG_UNKSETUP2_VAL 0x16
  198. NvRegMacAddrA = 0xA8,
  199. NvRegMacAddrB = 0xAC,
  200. NvRegMulticastAddrA = 0xB0,
  201. #define NVREG_MCASTADDRA_FORCE 0x01
  202. NvRegMulticastAddrB = 0xB4,
  203. NvRegMulticastMaskA = 0xB8,
  204. NvRegMulticastMaskB = 0xBC,
  205. NvRegPhyInterface = 0xC0,
  206. #define PHY_RGMII 0x10000000
  207. NvRegTxRingPhysAddr = 0x100,
  208. NvRegRxRingPhysAddr = 0x104,
  209. NvRegRingSizes = 0x108,
  210. #define NVREG_RINGSZ_TXSHIFT 0
  211. #define NVREG_RINGSZ_RXSHIFT 16
  212. NvRegUnknownTransmitterReg = 0x10c,
  213. NvRegLinkSpeed = 0x110,
  214. #define NVREG_LINKSPEED_FORCE 0x10000
  215. #define NVREG_LINKSPEED_10 1000
  216. #define NVREG_LINKSPEED_100 100
  217. #define NVREG_LINKSPEED_1000 50
  218. #define NVREG_LINKSPEED_MASK (0xFFF)
  219. NvRegUnknownSetupReg5 = 0x130,
  220. #define NVREG_UNKSETUP5_BIT31 (1<<31)
  221. NvRegUnknownSetupReg3 = 0x13c,
  222. #define NVREG_UNKSETUP3_VAL1 0x200010
  223. NvRegTxRxControl = 0x144,
  224. #define NVREG_TXRXCTL_KICK 0x0001
  225. #define NVREG_TXRXCTL_BIT1 0x0002
  226. #define NVREG_TXRXCTL_BIT2 0x0004
  227. #define NVREG_TXRXCTL_IDLE 0x0008
  228. #define NVREG_TXRXCTL_RESET 0x0010
  229. #define NVREG_TXRXCTL_RXCHECK 0x0400
  230. #define NVREG_TXRXCTL_DESC_1 0
  231. #define NVREG_TXRXCTL_DESC_2 0x02100
  232. #define NVREG_TXRXCTL_DESC_3 0x02200
  233. NvRegMIIStatus = 0x180,
  234. #define NVREG_MIISTAT_ERROR 0x0001
  235. #define NVREG_MIISTAT_LINKCHANGE 0x0008
  236. #define NVREG_MIISTAT_MASK 0x000f
  237. #define NVREG_MIISTAT_MASK2 0x000f
  238. NvRegUnknownSetupReg4 = 0x184,
  239. #define NVREG_UNKSETUP4_VAL 8
  240. NvRegAdapterControl = 0x188,
  241. #define NVREG_ADAPTCTL_START 0x02
  242. #define NVREG_ADAPTCTL_LINKUP 0x04
  243. #define NVREG_ADAPTCTL_PHYVALID 0x40000
  244. #define NVREG_ADAPTCTL_RUNNING 0x100000
  245. #define NVREG_ADAPTCTL_PHYSHIFT 24
  246. NvRegMIISpeed = 0x18c,
  247. #define NVREG_MIISPEED_BIT8 (1<<8)
  248. #define NVREG_MIIDELAY 5
  249. NvRegMIIControl = 0x190,
  250. #define NVREG_MIICTL_INUSE 0x08000
  251. #define NVREG_MIICTL_WRITE 0x00400
  252. #define NVREG_MIICTL_ADDRSHIFT 5
  253. NvRegMIIData = 0x194,
  254. NvRegWakeUpFlags = 0x200,
  255. #define NVREG_WAKEUPFLAGS_VAL 0x7770
  256. #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
  257. #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
  258. #define NVREG_WAKEUPFLAGS_D3SHIFT 12
  259. #define NVREG_WAKEUPFLAGS_D2SHIFT 8
  260. #define NVREG_WAKEUPFLAGS_D1SHIFT 4
  261. #define NVREG_WAKEUPFLAGS_D0SHIFT 0
  262. #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
  263. #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
  264. #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
  265. #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
  266. NvRegPatternCRC = 0x204,
  267. NvRegPatternMask = 0x208,
  268. NvRegPowerCap = 0x268,
  269. #define NVREG_POWERCAP_D3SUPP (1<<30)
  270. #define NVREG_POWERCAP_D2SUPP (1<<26)
  271. #define NVREG_POWERCAP_D1SUPP (1<<25)
  272. NvRegPowerState = 0x26c,
  273. #define NVREG_POWERSTATE_POWEREDUP 0x8000
  274. #define NVREG_POWERSTATE_VALID 0x0100
  275. #define NVREG_POWERSTATE_MASK 0x0003
  276. #define NVREG_POWERSTATE_D0 0x0000
  277. #define NVREG_POWERSTATE_D1 0x0001
  278. #define NVREG_POWERSTATE_D2 0x0002
  279. #define NVREG_POWERSTATE_D3 0x0003
  280. };
  281. /* Big endian: should work, but is untested */
  282. struct ring_desc {
  283. u32 PacketBuffer;
  284. u32 FlagLen;
  285. };
  286. struct ring_desc_ex {
  287. u32 PacketBufferHigh;
  288. u32 PacketBufferLow;
  289. u32 Reserved;
  290. u32 FlagLen;
  291. };
  292. typedef union _ring_type {
  293. struct ring_desc* orig;
  294. struct ring_desc_ex* ex;
  295. } ring_type;
  296. #define FLAG_MASK_V1 0xffff0000
  297. #define FLAG_MASK_V2 0xffffc000
  298. #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
  299. #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
  300. #define NV_TX_LASTPACKET (1<<16)
  301. #define NV_TX_RETRYERROR (1<<19)
  302. #define NV_TX_FORCED_INTERRUPT (1<<24)
  303. #define NV_TX_DEFERRED (1<<26)
  304. #define NV_TX_CARRIERLOST (1<<27)
  305. #define NV_TX_LATECOLLISION (1<<28)
  306. #define NV_TX_UNDERFLOW (1<<29)
  307. #define NV_TX_ERROR (1<<30)
  308. #define NV_TX_VALID (1<<31)
  309. #define NV_TX2_LASTPACKET (1<<29)
  310. #define NV_TX2_RETRYERROR (1<<18)
  311. #define NV_TX2_FORCED_INTERRUPT (1<<30)
  312. #define NV_TX2_DEFERRED (1<<25)
  313. #define NV_TX2_CARRIERLOST (1<<26)
  314. #define NV_TX2_LATECOLLISION (1<<27)
  315. #define NV_TX2_UNDERFLOW (1<<28)
  316. /* error and valid are the same for both */
  317. #define NV_TX2_ERROR (1<<30)
  318. #define NV_TX2_VALID (1<<31)
  319. #define NV_TX2_TSO (1<<28)
  320. #define NV_TX2_TSO_SHIFT 14
  321. #define NV_TX2_CHECKSUM_L3 (1<<27)
  322. #define NV_TX2_CHECKSUM_L4 (1<<26)
  323. #define NV_RX_DESCRIPTORVALID (1<<16)
  324. #define NV_RX_MISSEDFRAME (1<<17)
  325. #define NV_RX_SUBSTRACT1 (1<<18)
  326. #define NV_RX_ERROR1 (1<<23)
  327. #define NV_RX_ERROR2 (1<<24)
  328. #define NV_RX_ERROR3 (1<<25)
  329. #define NV_RX_ERROR4 (1<<26)
  330. #define NV_RX_CRCERR (1<<27)
  331. #define NV_RX_OVERFLOW (1<<28)
  332. #define NV_RX_FRAMINGERR (1<<29)
  333. #define NV_RX_ERROR (1<<30)
  334. #define NV_RX_AVAIL (1<<31)
  335. #define NV_RX2_CHECKSUMMASK (0x1C000000)
  336. #define NV_RX2_CHECKSUMOK1 (0x10000000)
  337. #define NV_RX2_CHECKSUMOK2 (0x14000000)
  338. #define NV_RX2_CHECKSUMOK3 (0x18000000)
  339. #define NV_RX2_DESCRIPTORVALID (1<<29)
  340. #define NV_RX2_SUBSTRACT1 (1<<25)
  341. #define NV_RX2_ERROR1 (1<<18)
  342. #define NV_RX2_ERROR2 (1<<19)
  343. #define NV_RX2_ERROR3 (1<<20)
  344. #define NV_RX2_ERROR4 (1<<21)
  345. #define NV_RX2_CRCERR (1<<22)
  346. #define NV_RX2_OVERFLOW (1<<23)
  347. #define NV_RX2_FRAMINGERR (1<<24)
  348. /* error and avail are the same for both */
  349. #define NV_RX2_ERROR (1<<30)
  350. #define NV_RX2_AVAIL (1<<31)
  351. /* Miscelaneous hardware related defines: */
  352. #define NV_PCI_REGSZ 0x270
  353. /* various timeout delays: all in usec */
  354. #define NV_TXRX_RESET_DELAY 4
  355. #define NV_TXSTOP_DELAY1 10
  356. #define NV_TXSTOP_DELAY1MAX 500000
  357. #define NV_TXSTOP_DELAY2 100
  358. #define NV_RXSTOP_DELAY1 10
  359. #define NV_RXSTOP_DELAY1MAX 500000
  360. #define NV_RXSTOP_DELAY2 100
  361. #define NV_SETUP5_DELAY 5
  362. #define NV_SETUP5_DELAYMAX 50000
  363. #define NV_POWERUP_DELAY 5
  364. #define NV_POWERUP_DELAYMAX 5000
  365. #define NV_MIIBUSY_DELAY 50
  366. #define NV_MIIPHY_DELAY 10
  367. #define NV_MIIPHY_DELAYMAX 10000
  368. #define NV_WAKEUPPATTERNS 5
  369. #define NV_WAKEUPMASKENTRIES 4
  370. /* General driver defaults */
  371. #define NV_WATCHDOG_TIMEO (5*HZ)
  372. #define RX_RING 128
  373. #define TX_RING 64
  374. /*
  375. * If your nic mysteriously hangs then try to reduce the limits
  376. * to 1/0: It might be required to set NV_TX_LASTPACKET in the
  377. * last valid ring entry. But this would be impossible to
  378. * implement - probably a disassembly error.
  379. */
  380. #define TX_LIMIT_STOP 63
  381. #define TX_LIMIT_START 62
  382. /* rx/tx mac addr + type + vlan + align + slack*/
  383. #define NV_RX_HEADERS (64)
  384. /* even more slack. */
  385. #define NV_RX_ALLOC_PAD (64)
  386. /* maximum mtu size */
  387. #define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
  388. #define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
  389. #define OOM_REFILL (1+HZ/20)
  390. #define POLL_WAIT (1+HZ/100)
  391. #define LINK_TIMEOUT (3*HZ)
  392. /*
  393. * desc_ver values:
  394. * The nic supports three different descriptor types:
  395. * - DESC_VER_1: Original
  396. * - DESC_VER_2: support for jumbo frames.
  397. * - DESC_VER_3: 64-bit format.
  398. */
  399. #define DESC_VER_1 1
  400. #define DESC_VER_2 2
  401. #define DESC_VER_3 3
  402. /* PHY defines */
  403. #define PHY_OUI_MARVELL 0x5043
  404. #define PHY_OUI_CICADA 0x03f1
  405. #define PHYID1_OUI_MASK 0x03ff
  406. #define PHYID1_OUI_SHFT 6
  407. #define PHYID2_OUI_MASK 0xfc00
  408. #define PHYID2_OUI_SHFT 10
  409. #define PHY_INIT1 0x0f000
  410. #define PHY_INIT2 0x0e00
  411. #define PHY_INIT3 0x01000
  412. #define PHY_INIT4 0x0200
  413. #define PHY_INIT5 0x0004
  414. #define PHY_INIT6 0x02000
  415. #define PHY_GIGABIT 0x0100
  416. #define PHY_TIMEOUT 0x1
  417. #define PHY_ERROR 0x2
  418. #define PHY_100 0x1
  419. #define PHY_1000 0x2
  420. #define PHY_HALF 0x100
  421. /* FIXME: MII defines that should be added to <linux/mii.h> */
  422. #define MII_1000BT_CR 0x09
  423. #define MII_1000BT_SR 0x0a
  424. #define ADVERTISE_1000FULL 0x0200
  425. #define ADVERTISE_1000HALF 0x0100
  426. #define LPA_1000FULL 0x0800
  427. #define LPA_1000HALF 0x0400
  428. /*
  429. * SMP locking:
  430. * All hardware access under dev->priv->lock, except the performance
  431. * critical parts:
  432. * - rx is (pseudo-) lockless: it relies on the single-threading provided
  433. * by the arch code for interrupts.
  434. * - tx setup is lockless: it relies on dev->xmit_lock. Actual submission
  435. * needs dev->priv->lock :-(
  436. * - set_multicast_list: preparation lockless, relies on dev->xmit_lock.
  437. */
  438. /* in dev: base, irq */
  439. struct fe_priv {
  440. spinlock_t lock;
  441. /* General data:
  442. * Locking: spin_lock(&np->lock); */
  443. struct net_device_stats stats;
  444. int in_shutdown;
  445. u32 linkspeed;
  446. int duplex;
  447. int autoneg;
  448. int fixed_mode;
  449. int phyaddr;
  450. int wolenabled;
  451. unsigned int phy_oui;
  452. u16 gigabit;
  453. /* General data: RO fields */
  454. dma_addr_t ring_addr;
  455. struct pci_dev *pci_dev;
  456. u32 orig_mac[2];
  457. u32 irqmask;
  458. u32 desc_ver;
  459. u32 txrxctl_bits;
  460. void __iomem *base;
  461. /* rx specific fields.
  462. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  463. */
  464. ring_type rx_ring;
  465. unsigned int cur_rx, refill_rx;
  466. struct sk_buff *rx_skbuff[RX_RING];
  467. dma_addr_t rx_dma[RX_RING];
  468. unsigned int rx_buf_sz;
  469. unsigned int pkt_limit;
  470. struct timer_list oom_kick;
  471. struct timer_list nic_poll;
  472. /* media detection workaround.
  473. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  474. */
  475. int need_linktimer;
  476. unsigned long link_timeout;
  477. /*
  478. * tx specific fields.
  479. */
  480. ring_type tx_ring;
  481. unsigned int next_tx, nic_tx;
  482. struct sk_buff *tx_skbuff[TX_RING];
  483. dma_addr_t tx_dma[TX_RING];
  484. u32 tx_flags;
  485. };
  486. /*
  487. * Maximum number of loops until we assume that a bit in the irq mask
  488. * is stuck. Overridable with module param.
  489. */
  490. static int max_interrupt_work = 5;
  491. static inline struct fe_priv *get_nvpriv(struct net_device *dev)
  492. {
  493. return netdev_priv(dev);
  494. }
  495. static inline u8 __iomem *get_hwbase(struct net_device *dev)
  496. {
  497. return ((struct fe_priv *)netdev_priv(dev))->base;
  498. }
  499. static inline void pci_push(u8 __iomem *base)
  500. {
  501. /* force out pending posted writes */
  502. readl(base);
  503. }
  504. static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
  505. {
  506. return le32_to_cpu(prd->FlagLen)
  507. & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
  508. }
  509. static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
  510. {
  511. return le32_to_cpu(prd->FlagLen) & LEN_MASK_V2;
  512. }
  513. static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
  514. int delay, int delaymax, const char *msg)
  515. {
  516. u8 __iomem *base = get_hwbase(dev);
  517. pci_push(base);
  518. do {
  519. udelay(delay);
  520. delaymax -= delay;
  521. if (delaymax < 0) {
  522. if (msg)
  523. printk(msg);
  524. return 1;
  525. }
  526. } while ((readl(base + offset) & mask) != target);
  527. return 0;
  528. }
  529. #define MII_READ (-1)
  530. /* mii_rw: read/write a register on the PHY.
  531. *
  532. * Caller must guarantee serialization
  533. */
  534. static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
  535. {
  536. u8 __iomem *base = get_hwbase(dev);
  537. u32 reg;
  538. int retval;
  539. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  540. reg = readl(base + NvRegMIIControl);
  541. if (reg & NVREG_MIICTL_INUSE) {
  542. writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
  543. udelay(NV_MIIBUSY_DELAY);
  544. }
  545. reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
  546. if (value != MII_READ) {
  547. writel(value, base + NvRegMIIData);
  548. reg |= NVREG_MIICTL_WRITE;
  549. }
  550. writel(reg, base + NvRegMIIControl);
  551. if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
  552. NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
  553. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d timed out.\n",
  554. dev->name, miireg, addr);
  555. retval = -1;
  556. } else if (value != MII_READ) {
  557. /* it was a write operation - fewer failures are detectable */
  558. dprintk(KERN_DEBUG "%s: mii_rw wrote 0x%x to reg %d at PHY %d\n",
  559. dev->name, value, miireg, addr);
  560. retval = 0;
  561. } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
  562. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d failed.\n",
  563. dev->name, miireg, addr);
  564. retval = -1;
  565. } else {
  566. retval = readl(base + NvRegMIIData);
  567. dprintk(KERN_DEBUG "%s: mii_rw read from reg %d at PHY %d: 0x%x.\n",
  568. dev->name, miireg, addr, retval);
  569. }
  570. return retval;
  571. }
  572. static int phy_reset(struct net_device *dev)
  573. {
  574. struct fe_priv *np = netdev_priv(dev);
  575. u32 miicontrol;
  576. unsigned int tries = 0;
  577. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  578. miicontrol |= BMCR_RESET;
  579. if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol)) {
  580. return -1;
  581. }
  582. /* wait for 500ms */
  583. msleep(500);
  584. /* must wait till reset is deasserted */
  585. while (miicontrol & BMCR_RESET) {
  586. msleep(10);
  587. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  588. /* FIXME: 100 tries seem excessive */
  589. if (tries++ > 100)
  590. return -1;
  591. }
  592. return 0;
  593. }
  594. static int phy_init(struct net_device *dev)
  595. {
  596. struct fe_priv *np = get_nvpriv(dev);
  597. u8 __iomem *base = get_hwbase(dev);
  598. u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg;
  599. /* set advertise register */
  600. reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  601. reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|0x800|0x400);
  602. if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
  603. printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev));
  604. return PHY_ERROR;
  605. }
  606. /* get phy interface type */
  607. phyinterface = readl(base + NvRegPhyInterface);
  608. /* see if gigabit phy */
  609. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  610. if (mii_status & PHY_GIGABIT) {
  611. np->gigabit = PHY_GIGABIT;
  612. mii_control_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  613. mii_control_1000 &= ~ADVERTISE_1000HALF;
  614. if (phyinterface & PHY_RGMII)
  615. mii_control_1000 |= ADVERTISE_1000FULL;
  616. else
  617. mii_control_1000 &= ~ADVERTISE_1000FULL;
  618. if (mii_rw(dev, np->phyaddr, MII_1000BT_CR, mii_control_1000)) {
  619. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  620. return PHY_ERROR;
  621. }
  622. }
  623. else
  624. np->gigabit = 0;
  625. /* reset the phy */
  626. if (phy_reset(dev)) {
  627. printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev));
  628. return PHY_ERROR;
  629. }
  630. /* phy vendor specific configuration */
  631. if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
  632. phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
  633. phy_reserved &= ~(PHY_INIT1 | PHY_INIT2);
  634. phy_reserved |= (PHY_INIT3 | PHY_INIT4);
  635. if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
  636. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  637. return PHY_ERROR;
  638. }
  639. phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  640. phy_reserved |= PHY_INIT5;
  641. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
  642. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  643. return PHY_ERROR;
  644. }
  645. }
  646. if (np->phy_oui == PHY_OUI_CICADA) {
  647. phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
  648. phy_reserved |= PHY_INIT6;
  649. if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
  650. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  651. return PHY_ERROR;
  652. }
  653. }
  654. /* restart auto negotiation */
  655. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  656. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  657. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
  658. return PHY_ERROR;
  659. }
  660. return 0;
  661. }
  662. static void nv_start_rx(struct net_device *dev)
  663. {
  664. struct fe_priv *np = netdev_priv(dev);
  665. u8 __iomem *base = get_hwbase(dev);
  666. dprintk(KERN_DEBUG "%s: nv_start_rx\n", dev->name);
  667. /* Already running? Stop it. */
  668. if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
  669. writel(0, base + NvRegReceiverControl);
  670. pci_push(base);
  671. }
  672. writel(np->linkspeed, base + NvRegLinkSpeed);
  673. pci_push(base);
  674. writel(NVREG_RCVCTL_START, base + NvRegReceiverControl);
  675. dprintk(KERN_DEBUG "%s: nv_start_rx to duplex %d, speed 0x%08x.\n",
  676. dev->name, np->duplex, np->linkspeed);
  677. pci_push(base);
  678. }
  679. static void nv_stop_rx(struct net_device *dev)
  680. {
  681. u8 __iomem *base = get_hwbase(dev);
  682. dprintk(KERN_DEBUG "%s: nv_stop_rx\n", dev->name);
  683. writel(0, base + NvRegReceiverControl);
  684. reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
  685. NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
  686. KERN_INFO "nv_stop_rx: ReceiverStatus remained busy");
  687. udelay(NV_RXSTOP_DELAY2);
  688. writel(0, base + NvRegLinkSpeed);
  689. }
  690. static void nv_start_tx(struct net_device *dev)
  691. {
  692. u8 __iomem *base = get_hwbase(dev);
  693. dprintk(KERN_DEBUG "%s: nv_start_tx\n", dev->name);
  694. writel(NVREG_XMITCTL_START, base + NvRegTransmitterControl);
  695. pci_push(base);
  696. }
  697. static void nv_stop_tx(struct net_device *dev)
  698. {
  699. u8 __iomem *base = get_hwbase(dev);
  700. dprintk(KERN_DEBUG "%s: nv_stop_tx\n", dev->name);
  701. writel(0, base + NvRegTransmitterControl);
  702. reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
  703. NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
  704. KERN_INFO "nv_stop_tx: TransmitterStatus remained busy");
  705. udelay(NV_TXSTOP_DELAY2);
  706. writel(0, base + NvRegUnknownTransmitterReg);
  707. }
  708. static void nv_txrx_reset(struct net_device *dev)
  709. {
  710. struct fe_priv *np = netdev_priv(dev);
  711. u8 __iomem *base = get_hwbase(dev);
  712. dprintk(KERN_DEBUG "%s: nv_txrx_reset\n", dev->name);
  713. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  714. pci_push(base);
  715. udelay(NV_TXRX_RESET_DELAY);
  716. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  717. pci_push(base);
  718. }
  719. /*
  720. * nv_get_stats: dev->get_stats function
  721. * Get latest stats value from the nic.
  722. * Called with read_lock(&dev_base_lock) held for read -
  723. * only synchronized against unregister_netdevice.
  724. */
  725. static struct net_device_stats *nv_get_stats(struct net_device *dev)
  726. {
  727. struct fe_priv *np = netdev_priv(dev);
  728. /* It seems that the nic always generates interrupts and doesn't
  729. * accumulate errors internally. Thus the current values in np->stats
  730. * are already up to date.
  731. */
  732. return &np->stats;
  733. }
  734. /*
  735. * nv_alloc_rx: fill rx ring entries.
  736. * Return 1 if the allocations for the skbs failed and the
  737. * rx engine is without Available descriptors
  738. */
  739. static int nv_alloc_rx(struct net_device *dev)
  740. {
  741. struct fe_priv *np = netdev_priv(dev);
  742. unsigned int refill_rx = np->refill_rx;
  743. int nr;
  744. while (np->cur_rx != refill_rx) {
  745. struct sk_buff *skb;
  746. nr = refill_rx % RX_RING;
  747. if (np->rx_skbuff[nr] == NULL) {
  748. skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
  749. if (!skb)
  750. break;
  751. skb->dev = dev;
  752. np->rx_skbuff[nr] = skb;
  753. } else {
  754. skb = np->rx_skbuff[nr];
  755. }
  756. np->rx_dma[nr] = pci_map_single(np->pci_dev, skb->data, skb->len,
  757. PCI_DMA_FROMDEVICE);
  758. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  759. np->rx_ring.orig[nr].PacketBuffer = cpu_to_le32(np->rx_dma[nr]);
  760. wmb();
  761. np->rx_ring.orig[nr].FlagLen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
  762. } else {
  763. np->rx_ring.ex[nr].PacketBufferHigh = cpu_to_le64(np->rx_dma[nr]) >> 32;
  764. np->rx_ring.ex[nr].PacketBufferLow = cpu_to_le64(np->rx_dma[nr]) & 0x0FFFFFFFF;
  765. wmb();
  766. np->rx_ring.ex[nr].FlagLen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
  767. }
  768. dprintk(KERN_DEBUG "%s: nv_alloc_rx: Packet %d marked as Available\n",
  769. dev->name, refill_rx);
  770. refill_rx++;
  771. }
  772. np->refill_rx = refill_rx;
  773. if (np->cur_rx - refill_rx == RX_RING)
  774. return 1;
  775. return 0;
  776. }
  777. static void nv_do_rx_refill(unsigned long data)
  778. {
  779. struct net_device *dev = (struct net_device *) data;
  780. struct fe_priv *np = netdev_priv(dev);
  781. disable_irq(dev->irq);
  782. if (nv_alloc_rx(dev)) {
  783. spin_lock(&np->lock);
  784. if (!np->in_shutdown)
  785. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  786. spin_unlock(&np->lock);
  787. }
  788. enable_irq(dev->irq);
  789. }
  790. static void nv_init_rx(struct net_device *dev)
  791. {
  792. struct fe_priv *np = netdev_priv(dev);
  793. int i;
  794. np->cur_rx = RX_RING;
  795. np->refill_rx = 0;
  796. for (i = 0; i < RX_RING; i++)
  797. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  798. np->rx_ring.orig[i].FlagLen = 0;
  799. else
  800. np->rx_ring.ex[i].FlagLen = 0;
  801. }
  802. static void nv_init_tx(struct net_device *dev)
  803. {
  804. struct fe_priv *np = netdev_priv(dev);
  805. int i;
  806. np->next_tx = np->nic_tx = 0;
  807. for (i = 0; i < TX_RING; i++) {
  808. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  809. np->tx_ring.orig[i].FlagLen = 0;
  810. else
  811. np->tx_ring.ex[i].FlagLen = 0;
  812. np->tx_skbuff[i] = NULL;
  813. }
  814. }
  815. static int nv_init_ring(struct net_device *dev)
  816. {
  817. nv_init_tx(dev);
  818. nv_init_rx(dev);
  819. return nv_alloc_rx(dev);
  820. }
  821. static void nv_release_txskb(struct net_device *dev, unsigned int skbnr)
  822. {
  823. struct fe_priv *np = netdev_priv(dev);
  824. struct sk_buff *skb = np->tx_skbuff[skbnr];
  825. unsigned int j, entry, fragments;
  826. dprintk(KERN_INFO "%s: nv_release_txskb for skbnr %d, skb %p\n",
  827. dev->name, skbnr, np->tx_skbuff[skbnr]);
  828. entry = skbnr;
  829. if ((fragments = skb_shinfo(skb)->nr_frags) != 0) {
  830. for (j = fragments; j >= 1; j--) {
  831. skb_frag_t *frag = &skb_shinfo(skb)->frags[j-1];
  832. pci_unmap_page(np->pci_dev, np->tx_dma[entry],
  833. frag->size,
  834. PCI_DMA_TODEVICE);
  835. entry = (entry - 1) % TX_RING;
  836. }
  837. }
  838. pci_unmap_single(np->pci_dev, np->tx_dma[entry],
  839. skb->len - skb->data_len,
  840. PCI_DMA_TODEVICE);
  841. dev_kfree_skb_irq(skb);
  842. np->tx_skbuff[skbnr] = NULL;
  843. }
  844. static void nv_drain_tx(struct net_device *dev)
  845. {
  846. struct fe_priv *np = netdev_priv(dev);
  847. unsigned int i;
  848. for (i = 0; i < TX_RING; i++) {
  849. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  850. np->tx_ring.orig[i].FlagLen = 0;
  851. else
  852. np->tx_ring.ex[i].FlagLen = 0;
  853. if (np->tx_skbuff[i]) {
  854. nv_release_txskb(dev, i);
  855. np->stats.tx_dropped++;
  856. }
  857. }
  858. }
  859. static void nv_drain_rx(struct net_device *dev)
  860. {
  861. struct fe_priv *np = netdev_priv(dev);
  862. int i;
  863. for (i = 0; i < RX_RING; i++) {
  864. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  865. np->rx_ring.orig[i].FlagLen = 0;
  866. else
  867. np->rx_ring.ex[i].FlagLen = 0;
  868. wmb();
  869. if (np->rx_skbuff[i]) {
  870. pci_unmap_single(np->pci_dev, np->rx_dma[i],
  871. np->rx_skbuff[i]->len,
  872. PCI_DMA_FROMDEVICE);
  873. dev_kfree_skb(np->rx_skbuff[i]);
  874. np->rx_skbuff[i] = NULL;
  875. }
  876. }
  877. }
  878. static void drain_ring(struct net_device *dev)
  879. {
  880. nv_drain_tx(dev);
  881. nv_drain_rx(dev);
  882. }
  883. /*
  884. * nv_start_xmit: dev->hard_start_xmit function
  885. * Called with dev->xmit_lock held.
  886. */
  887. static int nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
  888. {
  889. struct fe_priv *np = netdev_priv(dev);
  890. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  891. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  892. unsigned int nr = (np->next_tx + fragments) % TX_RING;
  893. unsigned int i;
  894. spin_lock_irq(&np->lock);
  895. if ((np->next_tx - np->nic_tx + fragments) > TX_LIMIT_STOP) {
  896. spin_unlock_irq(&np->lock);
  897. netif_stop_queue(dev);
  898. return NETDEV_TX_BUSY;
  899. }
  900. np->tx_skbuff[nr] = skb;
  901. if (fragments) {
  902. dprintk(KERN_DEBUG "%s: nv_start_xmit: buffer contains %d fragments\n", dev->name, fragments);
  903. /* setup descriptors in reverse order */
  904. for (i = fragments; i >= 1; i--) {
  905. skb_frag_t *frag = &skb_shinfo(skb)->frags[i-1];
  906. np->tx_dma[nr] = pci_map_page(np->pci_dev, frag->page, frag->page_offset, frag->size,
  907. PCI_DMA_TODEVICE);
  908. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  909. np->tx_ring.orig[nr].PacketBuffer = cpu_to_le32(np->tx_dma[nr]);
  910. np->tx_ring.orig[nr].FlagLen = cpu_to_le32( (frag->size-1) | np->tx_flags | tx_flags_extra);
  911. } else {
  912. np->tx_ring.ex[nr].PacketBufferHigh = cpu_to_le64(np->tx_dma[nr]) >> 32;
  913. np->tx_ring.ex[nr].PacketBufferLow = cpu_to_le64(np->tx_dma[nr]) & 0x0FFFFFFFF;
  914. np->tx_ring.ex[nr].FlagLen = cpu_to_le32( (frag->size-1) | np->tx_flags | tx_flags_extra);
  915. }
  916. nr = (nr - 1) % TX_RING;
  917. if (np->desc_ver == DESC_VER_1)
  918. tx_flags_extra &= ~NV_TX_LASTPACKET;
  919. else
  920. tx_flags_extra &= ~NV_TX2_LASTPACKET;
  921. }
  922. }
  923. #ifdef NETIF_F_TSO
  924. if (skb_shinfo(skb)->tso_size)
  925. tx_flags_extra |= NV_TX2_TSO | (skb_shinfo(skb)->tso_size << NV_TX2_TSO_SHIFT);
  926. else
  927. #endif
  928. tx_flags_extra |= (skb->ip_summed == CHECKSUM_HW ? (NV_TX2_CHECKSUM_L3|NV_TX2_CHECKSUM_L4) : 0);
  929. np->tx_dma[nr] = pci_map_single(np->pci_dev, skb->data, skb->len-skb->data_len,
  930. PCI_DMA_TODEVICE);
  931. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  932. np->tx_ring.orig[nr].PacketBuffer = cpu_to_le32(np->tx_dma[nr]);
  933. np->tx_ring.orig[nr].FlagLen = cpu_to_le32( (skb->len-skb->data_len-1) | np->tx_flags | tx_flags_extra);
  934. } else {
  935. np->tx_ring.ex[nr].PacketBufferHigh = cpu_to_le64(np->tx_dma[nr]) >> 32;
  936. np->tx_ring.ex[nr].PacketBufferLow = cpu_to_le64(np->tx_dma[nr]) & 0x0FFFFFFFF;
  937. np->tx_ring.ex[nr].FlagLen = cpu_to_le32( (skb->len-skb->data_len-1) | np->tx_flags | tx_flags_extra);
  938. }
  939. dprintk(KERN_DEBUG "%s: nv_start_xmit: packet packet %d queued for transmission. tx_flags_extra: %x\n",
  940. dev->name, np->next_tx, tx_flags_extra);
  941. {
  942. int j;
  943. for (j=0; j<64; j++) {
  944. if ((j%16) == 0)
  945. dprintk("\n%03x:", j);
  946. dprintk(" %02x", ((unsigned char*)skb->data)[j]);
  947. }
  948. dprintk("\n");
  949. }
  950. np->next_tx += 1 + fragments;
  951. dev->trans_start = jiffies;
  952. spin_unlock_irq(&np->lock);
  953. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  954. pci_push(get_hwbase(dev));
  955. return NETDEV_TX_OK;
  956. }
  957. /*
  958. * nv_tx_done: check for completed packets, release the skbs.
  959. *
  960. * Caller must own np->lock.
  961. */
  962. static void nv_tx_done(struct net_device *dev)
  963. {
  964. struct fe_priv *np = netdev_priv(dev);
  965. u32 Flags;
  966. unsigned int i;
  967. struct sk_buff *skb;
  968. while (np->nic_tx != np->next_tx) {
  969. i = np->nic_tx % TX_RING;
  970. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  971. Flags = le32_to_cpu(np->tx_ring.orig[i].FlagLen);
  972. else
  973. Flags = le32_to_cpu(np->tx_ring.ex[i].FlagLen);
  974. dprintk(KERN_DEBUG "%s: nv_tx_done: looking at packet %d, Flags 0x%x.\n",
  975. dev->name, np->nic_tx, Flags);
  976. if (Flags & NV_TX_VALID)
  977. break;
  978. if (np->desc_ver == DESC_VER_1) {
  979. if (Flags & NV_TX_LASTPACKET) {
  980. skb = np->tx_skbuff[i];
  981. if (Flags & (NV_TX_RETRYERROR|NV_TX_CARRIERLOST|NV_TX_LATECOLLISION|
  982. NV_TX_UNDERFLOW|NV_TX_ERROR)) {
  983. if (Flags & NV_TX_UNDERFLOW)
  984. np->stats.tx_fifo_errors++;
  985. if (Flags & NV_TX_CARRIERLOST)
  986. np->stats.tx_carrier_errors++;
  987. np->stats.tx_errors++;
  988. } else {
  989. np->stats.tx_packets++;
  990. np->stats.tx_bytes += skb->len;
  991. }
  992. nv_release_txskb(dev, i);
  993. }
  994. } else {
  995. if (Flags & NV_TX2_LASTPACKET) {
  996. skb = np->tx_skbuff[i];
  997. if (Flags & (NV_TX2_RETRYERROR|NV_TX2_CARRIERLOST|NV_TX2_LATECOLLISION|
  998. NV_TX2_UNDERFLOW|NV_TX2_ERROR)) {
  999. if (Flags & NV_TX2_UNDERFLOW)
  1000. np->stats.tx_fifo_errors++;
  1001. if (Flags & NV_TX2_CARRIERLOST)
  1002. np->stats.tx_carrier_errors++;
  1003. np->stats.tx_errors++;
  1004. } else {
  1005. np->stats.tx_packets++;
  1006. np->stats.tx_bytes += skb->len;
  1007. }
  1008. nv_release_txskb(dev, i);
  1009. }
  1010. }
  1011. np->nic_tx++;
  1012. }
  1013. if (np->next_tx - np->nic_tx < TX_LIMIT_START)
  1014. netif_wake_queue(dev);
  1015. }
  1016. /*
  1017. * nv_tx_timeout: dev->tx_timeout function
  1018. * Called with dev->xmit_lock held.
  1019. */
  1020. static void nv_tx_timeout(struct net_device *dev)
  1021. {
  1022. struct fe_priv *np = netdev_priv(dev);
  1023. u8 __iomem *base = get_hwbase(dev);
  1024. printk(KERN_INFO "%s: Got tx_timeout. irq: %08x\n", dev->name,
  1025. readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK);
  1026. {
  1027. int i;
  1028. printk(KERN_INFO "%s: Ring at %lx: next %d nic %d\n",
  1029. dev->name, (unsigned long)np->ring_addr,
  1030. np->next_tx, np->nic_tx);
  1031. printk(KERN_INFO "%s: Dumping tx registers\n", dev->name);
  1032. for (i=0;i<0x400;i+= 32) {
  1033. printk(KERN_INFO "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
  1034. i,
  1035. readl(base + i + 0), readl(base + i + 4),
  1036. readl(base + i + 8), readl(base + i + 12),
  1037. readl(base + i + 16), readl(base + i + 20),
  1038. readl(base + i + 24), readl(base + i + 28));
  1039. }
  1040. printk(KERN_INFO "%s: Dumping tx ring\n", dev->name);
  1041. for (i=0;i<TX_RING;i+= 4) {
  1042. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  1043. printk(KERN_INFO "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
  1044. i,
  1045. le32_to_cpu(np->tx_ring.orig[i].PacketBuffer),
  1046. le32_to_cpu(np->tx_ring.orig[i].FlagLen),
  1047. le32_to_cpu(np->tx_ring.orig[i+1].PacketBuffer),
  1048. le32_to_cpu(np->tx_ring.orig[i+1].FlagLen),
  1049. le32_to_cpu(np->tx_ring.orig[i+2].PacketBuffer),
  1050. le32_to_cpu(np->tx_ring.orig[i+2].FlagLen),
  1051. le32_to_cpu(np->tx_ring.orig[i+3].PacketBuffer),
  1052. le32_to_cpu(np->tx_ring.orig[i+3].FlagLen));
  1053. } else {
  1054. printk(KERN_INFO "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
  1055. i,
  1056. le32_to_cpu(np->tx_ring.ex[i].PacketBufferHigh),
  1057. le32_to_cpu(np->tx_ring.ex[i].PacketBufferLow),
  1058. le32_to_cpu(np->tx_ring.ex[i].FlagLen),
  1059. le32_to_cpu(np->tx_ring.ex[i+1].PacketBufferHigh),
  1060. le32_to_cpu(np->tx_ring.ex[i+1].PacketBufferLow),
  1061. le32_to_cpu(np->tx_ring.ex[i+1].FlagLen),
  1062. le32_to_cpu(np->tx_ring.ex[i+2].PacketBufferHigh),
  1063. le32_to_cpu(np->tx_ring.ex[i+2].PacketBufferLow),
  1064. le32_to_cpu(np->tx_ring.ex[i+2].FlagLen),
  1065. le32_to_cpu(np->tx_ring.ex[i+3].PacketBufferHigh),
  1066. le32_to_cpu(np->tx_ring.ex[i+3].PacketBufferLow),
  1067. le32_to_cpu(np->tx_ring.ex[i+3].FlagLen));
  1068. }
  1069. }
  1070. }
  1071. spin_lock_irq(&np->lock);
  1072. /* 1) stop tx engine */
  1073. nv_stop_tx(dev);
  1074. /* 2) check that the packets were not sent already: */
  1075. nv_tx_done(dev);
  1076. /* 3) if there are dead entries: clear everything */
  1077. if (np->next_tx != np->nic_tx) {
  1078. printk(KERN_DEBUG "%s: tx_timeout: dead entries!\n", dev->name);
  1079. nv_drain_tx(dev);
  1080. np->next_tx = np->nic_tx = 0;
  1081. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1082. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  1083. else
  1084. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  1085. netif_wake_queue(dev);
  1086. }
  1087. /* 4) restart tx engine */
  1088. nv_start_tx(dev);
  1089. spin_unlock_irq(&np->lock);
  1090. }
  1091. /*
  1092. * Called when the nic notices a mismatch between the actual data len on the
  1093. * wire and the len indicated in the 802 header
  1094. */
  1095. static int nv_getlen(struct net_device *dev, void *packet, int datalen)
  1096. {
  1097. int hdrlen; /* length of the 802 header */
  1098. int protolen; /* length as stored in the proto field */
  1099. /* 1) calculate len according to header */
  1100. if ( ((struct vlan_ethhdr *)packet)->h_vlan_proto == __constant_htons(ETH_P_8021Q)) {
  1101. protolen = ntohs( ((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto );
  1102. hdrlen = VLAN_HLEN;
  1103. } else {
  1104. protolen = ntohs( ((struct ethhdr *)packet)->h_proto);
  1105. hdrlen = ETH_HLEN;
  1106. }
  1107. dprintk(KERN_DEBUG "%s: nv_getlen: datalen %d, protolen %d, hdrlen %d\n",
  1108. dev->name, datalen, protolen, hdrlen);
  1109. if (protolen > ETH_DATA_LEN)
  1110. return datalen; /* Value in proto field not a len, no checks possible */
  1111. protolen += hdrlen;
  1112. /* consistency checks: */
  1113. if (datalen > ETH_ZLEN) {
  1114. if (datalen >= protolen) {
  1115. /* more data on wire than in 802 header, trim of
  1116. * additional data.
  1117. */
  1118. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  1119. dev->name, protolen);
  1120. return protolen;
  1121. } else {
  1122. /* less data on wire than mentioned in header.
  1123. * Discard the packet.
  1124. */
  1125. dprintk(KERN_DEBUG "%s: nv_getlen: discarding long packet.\n",
  1126. dev->name);
  1127. return -1;
  1128. }
  1129. } else {
  1130. /* short packet. Accept only if 802 values are also short */
  1131. if (protolen > ETH_ZLEN) {
  1132. dprintk(KERN_DEBUG "%s: nv_getlen: discarding short packet.\n",
  1133. dev->name);
  1134. return -1;
  1135. }
  1136. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  1137. dev->name, datalen);
  1138. return datalen;
  1139. }
  1140. }
  1141. static void nv_rx_process(struct net_device *dev)
  1142. {
  1143. struct fe_priv *np = netdev_priv(dev);
  1144. u32 Flags;
  1145. for (;;) {
  1146. struct sk_buff *skb;
  1147. int len;
  1148. int i;
  1149. if (np->cur_rx - np->refill_rx >= RX_RING)
  1150. break; /* we scanned the whole ring - do not continue */
  1151. i = np->cur_rx % RX_RING;
  1152. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  1153. Flags = le32_to_cpu(np->rx_ring.orig[i].FlagLen);
  1154. len = nv_descr_getlength(&np->rx_ring.orig[i], np->desc_ver);
  1155. } else {
  1156. Flags = le32_to_cpu(np->rx_ring.ex[i].FlagLen);
  1157. len = nv_descr_getlength_ex(&np->rx_ring.ex[i], np->desc_ver);
  1158. }
  1159. dprintk(KERN_DEBUG "%s: nv_rx_process: looking at packet %d, Flags 0x%x.\n",
  1160. dev->name, np->cur_rx, Flags);
  1161. if (Flags & NV_RX_AVAIL)
  1162. break; /* still owned by hardware, */
  1163. /*
  1164. * the packet is for us - immediately tear down the pci mapping.
  1165. * TODO: check if a prefetch of the first cacheline improves
  1166. * the performance.
  1167. */
  1168. pci_unmap_single(np->pci_dev, np->rx_dma[i],
  1169. np->rx_skbuff[i]->len,
  1170. PCI_DMA_FROMDEVICE);
  1171. {
  1172. int j;
  1173. dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",Flags);
  1174. for (j=0; j<64; j++) {
  1175. if ((j%16) == 0)
  1176. dprintk("\n%03x:", j);
  1177. dprintk(" %02x", ((unsigned char*)np->rx_skbuff[i]->data)[j]);
  1178. }
  1179. dprintk("\n");
  1180. }
  1181. /* look at what we actually got: */
  1182. if (np->desc_ver == DESC_VER_1) {
  1183. if (!(Flags & NV_RX_DESCRIPTORVALID))
  1184. goto next_pkt;
  1185. if (Flags & NV_RX_MISSEDFRAME) {
  1186. np->stats.rx_missed_errors++;
  1187. np->stats.rx_errors++;
  1188. goto next_pkt;
  1189. }
  1190. if (Flags & (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3)) {
  1191. np->stats.rx_errors++;
  1192. goto next_pkt;
  1193. }
  1194. if (Flags & NV_RX_CRCERR) {
  1195. np->stats.rx_crc_errors++;
  1196. np->stats.rx_errors++;
  1197. goto next_pkt;
  1198. }
  1199. if (Flags & NV_RX_OVERFLOW) {
  1200. np->stats.rx_over_errors++;
  1201. np->stats.rx_errors++;
  1202. goto next_pkt;
  1203. }
  1204. if (Flags & NV_RX_ERROR4) {
  1205. len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
  1206. if (len < 0) {
  1207. np->stats.rx_errors++;
  1208. goto next_pkt;
  1209. }
  1210. }
  1211. /* framing errors are soft errors. */
  1212. if (Flags & NV_RX_FRAMINGERR) {
  1213. if (Flags & NV_RX_SUBSTRACT1) {
  1214. len--;
  1215. }
  1216. }
  1217. } else {
  1218. if (!(Flags & NV_RX2_DESCRIPTORVALID))
  1219. goto next_pkt;
  1220. if (Flags & (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3)) {
  1221. np->stats.rx_errors++;
  1222. goto next_pkt;
  1223. }
  1224. if (Flags & NV_RX2_CRCERR) {
  1225. np->stats.rx_crc_errors++;
  1226. np->stats.rx_errors++;
  1227. goto next_pkt;
  1228. }
  1229. if (Flags & NV_RX2_OVERFLOW) {
  1230. np->stats.rx_over_errors++;
  1231. np->stats.rx_errors++;
  1232. goto next_pkt;
  1233. }
  1234. if (Flags & NV_RX2_ERROR4) {
  1235. len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
  1236. if (len < 0) {
  1237. np->stats.rx_errors++;
  1238. goto next_pkt;
  1239. }
  1240. }
  1241. /* framing errors are soft errors */
  1242. if (Flags & NV_RX2_FRAMINGERR) {
  1243. if (Flags & NV_RX2_SUBSTRACT1) {
  1244. len--;
  1245. }
  1246. }
  1247. Flags &= NV_RX2_CHECKSUMMASK;
  1248. if (Flags == NV_RX2_CHECKSUMOK1 ||
  1249. Flags == NV_RX2_CHECKSUMOK2 ||
  1250. Flags == NV_RX2_CHECKSUMOK3) {
  1251. dprintk(KERN_DEBUG "%s: hw checksum hit!.\n", dev->name);
  1252. np->rx_skbuff[i]->ip_summed = CHECKSUM_UNNECESSARY;
  1253. } else {
  1254. dprintk(KERN_DEBUG "%s: hwchecksum miss!.\n", dev->name);
  1255. }
  1256. }
  1257. /* got a valid packet - forward it to the network core */
  1258. skb = np->rx_skbuff[i];
  1259. np->rx_skbuff[i] = NULL;
  1260. skb_put(skb, len);
  1261. skb->protocol = eth_type_trans(skb, dev);
  1262. dprintk(KERN_DEBUG "%s: nv_rx_process: packet %d with %d bytes, proto %d accepted.\n",
  1263. dev->name, np->cur_rx, len, skb->protocol);
  1264. netif_rx(skb);
  1265. dev->last_rx = jiffies;
  1266. np->stats.rx_packets++;
  1267. np->stats.rx_bytes += len;
  1268. next_pkt:
  1269. np->cur_rx++;
  1270. }
  1271. }
  1272. static void set_bufsize(struct net_device *dev)
  1273. {
  1274. struct fe_priv *np = netdev_priv(dev);
  1275. if (dev->mtu <= ETH_DATA_LEN)
  1276. np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
  1277. else
  1278. np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
  1279. }
  1280. /*
  1281. * nv_change_mtu: dev->change_mtu function
  1282. * Called with dev_base_lock held for read.
  1283. */
  1284. static int nv_change_mtu(struct net_device *dev, int new_mtu)
  1285. {
  1286. struct fe_priv *np = netdev_priv(dev);
  1287. int old_mtu;
  1288. if (new_mtu < 64 || new_mtu > np->pkt_limit)
  1289. return -EINVAL;
  1290. old_mtu = dev->mtu;
  1291. dev->mtu = new_mtu;
  1292. /* return early if the buffer sizes will not change */
  1293. if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
  1294. return 0;
  1295. if (old_mtu == new_mtu)
  1296. return 0;
  1297. /* synchronized against open : rtnl_lock() held by caller */
  1298. if (netif_running(dev)) {
  1299. u8 __iomem *base = get_hwbase(dev);
  1300. /*
  1301. * It seems that the nic preloads valid ring entries into an
  1302. * internal buffer. The procedure for flushing everything is
  1303. * guessed, there is probably a simpler approach.
  1304. * Changing the MTU is a rare event, it shouldn't matter.
  1305. */
  1306. disable_irq(dev->irq);
  1307. spin_lock_bh(&dev->xmit_lock);
  1308. spin_lock(&np->lock);
  1309. /* stop engines */
  1310. nv_stop_rx(dev);
  1311. nv_stop_tx(dev);
  1312. nv_txrx_reset(dev);
  1313. /* drain rx queue */
  1314. nv_drain_rx(dev);
  1315. nv_drain_tx(dev);
  1316. /* reinit driver view of the rx queue */
  1317. nv_init_rx(dev);
  1318. nv_init_tx(dev);
  1319. /* alloc new rx buffers */
  1320. set_bufsize(dev);
  1321. if (nv_alloc_rx(dev)) {
  1322. if (!np->in_shutdown)
  1323. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1324. }
  1325. /* reinit nic view of the rx queue */
  1326. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  1327. writel((u32) np->ring_addr, base + NvRegRxRingPhysAddr);
  1328. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1329. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  1330. else
  1331. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  1332. writel( ((RX_RING-1) << NVREG_RINGSZ_RXSHIFT) + ((TX_RING-1) << NVREG_RINGSZ_TXSHIFT),
  1333. base + NvRegRingSizes);
  1334. pci_push(base);
  1335. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  1336. pci_push(base);
  1337. /* restart rx engine */
  1338. nv_start_rx(dev);
  1339. nv_start_tx(dev);
  1340. spin_unlock(&np->lock);
  1341. spin_unlock_bh(&dev->xmit_lock);
  1342. enable_irq(dev->irq);
  1343. }
  1344. return 0;
  1345. }
  1346. static void nv_copy_mac_to_hw(struct net_device *dev)
  1347. {
  1348. u8 __iomem *base = get_hwbase(dev);
  1349. u32 mac[2];
  1350. mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
  1351. (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
  1352. mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
  1353. writel(mac[0], base + NvRegMacAddrA);
  1354. writel(mac[1], base + NvRegMacAddrB);
  1355. }
  1356. /*
  1357. * nv_set_mac_address: dev->set_mac_address function
  1358. * Called with rtnl_lock() held.
  1359. */
  1360. static int nv_set_mac_address(struct net_device *dev, void *addr)
  1361. {
  1362. struct fe_priv *np = netdev_priv(dev);
  1363. struct sockaddr *macaddr = (struct sockaddr*)addr;
  1364. if(!is_valid_ether_addr(macaddr->sa_data))
  1365. return -EADDRNOTAVAIL;
  1366. /* synchronized against open : rtnl_lock() held by caller */
  1367. memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
  1368. if (netif_running(dev)) {
  1369. spin_lock_bh(&dev->xmit_lock);
  1370. spin_lock_irq(&np->lock);
  1371. /* stop rx engine */
  1372. nv_stop_rx(dev);
  1373. /* set mac address */
  1374. nv_copy_mac_to_hw(dev);
  1375. /* restart rx engine */
  1376. nv_start_rx(dev);
  1377. spin_unlock_irq(&np->lock);
  1378. spin_unlock_bh(&dev->xmit_lock);
  1379. } else {
  1380. nv_copy_mac_to_hw(dev);
  1381. }
  1382. return 0;
  1383. }
  1384. /*
  1385. * nv_set_multicast: dev->set_multicast function
  1386. * Called with dev->xmit_lock held.
  1387. */
  1388. static void nv_set_multicast(struct net_device *dev)
  1389. {
  1390. struct fe_priv *np = netdev_priv(dev);
  1391. u8 __iomem *base = get_hwbase(dev);
  1392. u32 addr[2];
  1393. u32 mask[2];
  1394. u32 pff;
  1395. memset(addr, 0, sizeof(addr));
  1396. memset(mask, 0, sizeof(mask));
  1397. if (dev->flags & IFF_PROMISC) {
  1398. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n", dev->name);
  1399. pff = NVREG_PFF_PROMISC;
  1400. } else {
  1401. pff = NVREG_PFF_MYADDR;
  1402. if (dev->flags & IFF_ALLMULTI || dev->mc_list) {
  1403. u32 alwaysOff[2];
  1404. u32 alwaysOn[2];
  1405. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
  1406. if (dev->flags & IFF_ALLMULTI) {
  1407. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
  1408. } else {
  1409. struct dev_mc_list *walk;
  1410. walk = dev->mc_list;
  1411. while (walk != NULL) {
  1412. u32 a, b;
  1413. a = le32_to_cpu(*(u32 *) walk->dmi_addr);
  1414. b = le16_to_cpu(*(u16 *) (&walk->dmi_addr[4]));
  1415. alwaysOn[0] &= a;
  1416. alwaysOff[0] &= ~a;
  1417. alwaysOn[1] &= b;
  1418. alwaysOff[1] &= ~b;
  1419. walk = walk->next;
  1420. }
  1421. }
  1422. addr[0] = alwaysOn[0];
  1423. addr[1] = alwaysOn[1];
  1424. mask[0] = alwaysOn[0] | alwaysOff[0];
  1425. mask[1] = alwaysOn[1] | alwaysOff[1];
  1426. }
  1427. }
  1428. addr[0] |= NVREG_MCASTADDRA_FORCE;
  1429. pff |= NVREG_PFF_ALWAYS;
  1430. spin_lock_irq(&np->lock);
  1431. nv_stop_rx(dev);
  1432. writel(addr[0], base + NvRegMulticastAddrA);
  1433. writel(addr[1], base + NvRegMulticastAddrB);
  1434. writel(mask[0], base + NvRegMulticastMaskA);
  1435. writel(mask[1], base + NvRegMulticastMaskB);
  1436. writel(pff, base + NvRegPacketFilterFlags);
  1437. dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n",
  1438. dev->name);
  1439. nv_start_rx(dev);
  1440. spin_unlock_irq(&np->lock);
  1441. }
  1442. static int nv_update_linkspeed(struct net_device *dev)
  1443. {
  1444. struct fe_priv *np = netdev_priv(dev);
  1445. u8 __iomem *base = get_hwbase(dev);
  1446. int adv, lpa;
  1447. int newls = np->linkspeed;
  1448. int newdup = np->duplex;
  1449. int mii_status;
  1450. int retval = 0;
  1451. u32 control_1000, status_1000, phyreg;
  1452. /* BMSR_LSTATUS is latched, read it twice:
  1453. * we want the current value.
  1454. */
  1455. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1456. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1457. if (!(mii_status & BMSR_LSTATUS)) {
  1458. dprintk(KERN_DEBUG "%s: no link detected by phy - falling back to 10HD.\n",
  1459. dev->name);
  1460. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1461. newdup = 0;
  1462. retval = 0;
  1463. goto set_speed;
  1464. }
  1465. if (np->autoneg == 0) {
  1466. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: autoneg off, PHY set to 0x%04x.\n",
  1467. dev->name, np->fixed_mode);
  1468. if (np->fixed_mode & LPA_100FULL) {
  1469. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1470. newdup = 1;
  1471. } else if (np->fixed_mode & LPA_100HALF) {
  1472. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1473. newdup = 0;
  1474. } else if (np->fixed_mode & LPA_10FULL) {
  1475. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1476. newdup = 1;
  1477. } else {
  1478. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1479. newdup = 0;
  1480. }
  1481. retval = 1;
  1482. goto set_speed;
  1483. }
  1484. /* check auto negotiation is complete */
  1485. if (!(mii_status & BMSR_ANEGCOMPLETE)) {
  1486. /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
  1487. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1488. newdup = 0;
  1489. retval = 0;
  1490. dprintk(KERN_DEBUG "%s: autoneg not completed - falling back to 10HD.\n", dev->name);
  1491. goto set_speed;
  1492. }
  1493. retval = 1;
  1494. if (np->gigabit == PHY_GIGABIT) {
  1495. control_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1496. status_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_SR, MII_READ);
  1497. if ((control_1000 & ADVERTISE_1000FULL) &&
  1498. (status_1000 & LPA_1000FULL)) {
  1499. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: GBit ethernet detected.\n",
  1500. dev->name);
  1501. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
  1502. newdup = 1;
  1503. goto set_speed;
  1504. }
  1505. }
  1506. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1507. lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
  1508. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n",
  1509. dev->name, adv, lpa);
  1510. /* FIXME: handle parallel detection properly */
  1511. lpa = lpa & adv;
  1512. if (lpa & LPA_100FULL) {
  1513. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1514. newdup = 1;
  1515. } else if (lpa & LPA_100HALF) {
  1516. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1517. newdup = 0;
  1518. } else if (lpa & LPA_10FULL) {
  1519. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1520. newdup = 1;
  1521. } else if (lpa & LPA_10HALF) {
  1522. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1523. newdup = 0;
  1524. } else {
  1525. dprintk(KERN_DEBUG "%s: bad ability %04x - falling back to 10HD.\n", dev->name, lpa);
  1526. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1527. newdup = 0;
  1528. }
  1529. set_speed:
  1530. if (np->duplex == newdup && np->linkspeed == newls)
  1531. return retval;
  1532. dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n",
  1533. dev->name, np->linkspeed, np->duplex, newls, newdup);
  1534. np->duplex = newdup;
  1535. np->linkspeed = newls;
  1536. if (np->gigabit == PHY_GIGABIT) {
  1537. phyreg = readl(base + NvRegRandomSeed);
  1538. phyreg &= ~(0x3FF00);
  1539. if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
  1540. phyreg |= NVREG_RNDSEED_FORCE3;
  1541. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
  1542. phyreg |= NVREG_RNDSEED_FORCE2;
  1543. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  1544. phyreg |= NVREG_RNDSEED_FORCE;
  1545. writel(phyreg, base + NvRegRandomSeed);
  1546. }
  1547. phyreg = readl(base + NvRegPhyInterface);
  1548. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  1549. if (np->duplex == 0)
  1550. phyreg |= PHY_HALF;
  1551. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  1552. phyreg |= PHY_100;
  1553. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  1554. phyreg |= PHY_1000;
  1555. writel(phyreg, base + NvRegPhyInterface);
  1556. writel(NVREG_MISC1_FORCE | ( np->duplex ? 0 : NVREG_MISC1_HD),
  1557. base + NvRegMisc1);
  1558. pci_push(base);
  1559. writel(np->linkspeed, base + NvRegLinkSpeed);
  1560. pci_push(base);
  1561. return retval;
  1562. }
  1563. static void nv_linkchange(struct net_device *dev)
  1564. {
  1565. if (nv_update_linkspeed(dev)) {
  1566. if (netif_carrier_ok(dev)) {
  1567. nv_stop_rx(dev);
  1568. } else {
  1569. netif_carrier_on(dev);
  1570. printk(KERN_INFO "%s: link up.\n", dev->name);
  1571. }
  1572. nv_start_rx(dev);
  1573. } else {
  1574. if (netif_carrier_ok(dev)) {
  1575. netif_carrier_off(dev);
  1576. printk(KERN_INFO "%s: link down.\n", dev->name);
  1577. nv_stop_rx(dev);
  1578. }
  1579. }
  1580. }
  1581. static void nv_link_irq(struct net_device *dev)
  1582. {
  1583. u8 __iomem *base = get_hwbase(dev);
  1584. u32 miistat;
  1585. miistat = readl(base + NvRegMIIStatus);
  1586. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  1587. dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat);
  1588. if (miistat & (NVREG_MIISTAT_LINKCHANGE))
  1589. nv_linkchange(dev);
  1590. dprintk(KERN_DEBUG "%s: link change notification done.\n", dev->name);
  1591. }
  1592. static irqreturn_t nv_nic_irq(int foo, void *data, struct pt_regs *regs)
  1593. {
  1594. struct net_device *dev = (struct net_device *) data;
  1595. struct fe_priv *np = netdev_priv(dev);
  1596. u8 __iomem *base = get_hwbase(dev);
  1597. u32 events;
  1598. int i;
  1599. dprintk(KERN_DEBUG "%s: nv_nic_irq\n", dev->name);
  1600. for (i=0; ; i++) {
  1601. events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  1602. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1603. pci_push(base);
  1604. dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
  1605. if (!(events & np->irqmask))
  1606. break;
  1607. if (events & (NVREG_IRQ_TX1|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_ERROR|NVREG_IRQ_TX_ERR)) {
  1608. spin_lock(&np->lock);
  1609. nv_tx_done(dev);
  1610. spin_unlock(&np->lock);
  1611. }
  1612. if (events & (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF)) {
  1613. nv_rx_process(dev);
  1614. if (nv_alloc_rx(dev)) {
  1615. spin_lock(&np->lock);
  1616. if (!np->in_shutdown)
  1617. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1618. spin_unlock(&np->lock);
  1619. }
  1620. }
  1621. if (events & NVREG_IRQ_LINK) {
  1622. spin_lock(&np->lock);
  1623. nv_link_irq(dev);
  1624. spin_unlock(&np->lock);
  1625. }
  1626. if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
  1627. spin_lock(&np->lock);
  1628. nv_linkchange(dev);
  1629. spin_unlock(&np->lock);
  1630. np->link_timeout = jiffies + LINK_TIMEOUT;
  1631. }
  1632. if (events & (NVREG_IRQ_TX_ERR)) {
  1633. dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
  1634. dev->name, events);
  1635. }
  1636. if (events & (NVREG_IRQ_UNKNOWN)) {
  1637. printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
  1638. dev->name, events);
  1639. }
  1640. if (i > max_interrupt_work) {
  1641. spin_lock(&np->lock);
  1642. /* disable interrupts on the nic */
  1643. writel(0, base + NvRegIrqMask);
  1644. pci_push(base);
  1645. if (!np->in_shutdown)
  1646. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  1647. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
  1648. spin_unlock(&np->lock);
  1649. break;
  1650. }
  1651. }
  1652. dprintk(KERN_DEBUG "%s: nv_nic_irq completed\n", dev->name);
  1653. return IRQ_RETVAL(i);
  1654. }
  1655. static void nv_do_nic_poll(unsigned long data)
  1656. {
  1657. struct net_device *dev = (struct net_device *) data;
  1658. struct fe_priv *np = netdev_priv(dev);
  1659. u8 __iomem *base = get_hwbase(dev);
  1660. disable_irq(dev->irq);
  1661. /* FIXME: Do we need synchronize_irq(dev->irq) here? */
  1662. /*
  1663. * reenable interrupts on the nic, we have to do this before calling
  1664. * nv_nic_irq because that may decide to do otherwise
  1665. */
  1666. writel(np->irqmask, base + NvRegIrqMask);
  1667. pci_push(base);
  1668. nv_nic_irq((int) 0, (void *) data, (struct pt_regs *) NULL);
  1669. enable_irq(dev->irq);
  1670. }
  1671. #ifdef CONFIG_NET_POLL_CONTROLLER
  1672. static void nv_poll_controller(struct net_device *dev)
  1673. {
  1674. nv_do_nic_poll((unsigned long) dev);
  1675. }
  1676. #endif
  1677. static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  1678. {
  1679. struct fe_priv *np = netdev_priv(dev);
  1680. strcpy(info->driver, "forcedeth");
  1681. strcpy(info->version, FORCEDETH_VERSION);
  1682. strcpy(info->bus_info, pci_name(np->pci_dev));
  1683. }
  1684. static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  1685. {
  1686. struct fe_priv *np = netdev_priv(dev);
  1687. wolinfo->supported = WAKE_MAGIC;
  1688. spin_lock_irq(&np->lock);
  1689. if (np->wolenabled)
  1690. wolinfo->wolopts = WAKE_MAGIC;
  1691. spin_unlock_irq(&np->lock);
  1692. }
  1693. static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  1694. {
  1695. struct fe_priv *np = netdev_priv(dev);
  1696. u8 __iomem *base = get_hwbase(dev);
  1697. spin_lock_irq(&np->lock);
  1698. if (wolinfo->wolopts == 0) {
  1699. writel(0, base + NvRegWakeUpFlags);
  1700. np->wolenabled = 0;
  1701. }
  1702. if (wolinfo->wolopts & WAKE_MAGIC) {
  1703. writel(NVREG_WAKEUPFLAGS_ENABLE, base + NvRegWakeUpFlags);
  1704. np->wolenabled = 1;
  1705. }
  1706. spin_unlock_irq(&np->lock);
  1707. return 0;
  1708. }
  1709. static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1710. {
  1711. struct fe_priv *np = netdev_priv(dev);
  1712. int adv;
  1713. spin_lock_irq(&np->lock);
  1714. ecmd->port = PORT_MII;
  1715. if (!netif_running(dev)) {
  1716. /* We do not track link speed / duplex setting if the
  1717. * interface is disabled. Force a link check */
  1718. nv_update_linkspeed(dev);
  1719. }
  1720. switch(np->linkspeed & (NVREG_LINKSPEED_MASK)) {
  1721. case NVREG_LINKSPEED_10:
  1722. ecmd->speed = SPEED_10;
  1723. break;
  1724. case NVREG_LINKSPEED_100:
  1725. ecmd->speed = SPEED_100;
  1726. break;
  1727. case NVREG_LINKSPEED_1000:
  1728. ecmd->speed = SPEED_1000;
  1729. break;
  1730. }
  1731. ecmd->duplex = DUPLEX_HALF;
  1732. if (np->duplex)
  1733. ecmd->duplex = DUPLEX_FULL;
  1734. ecmd->autoneg = np->autoneg;
  1735. ecmd->advertising = ADVERTISED_MII;
  1736. if (np->autoneg) {
  1737. ecmd->advertising |= ADVERTISED_Autoneg;
  1738. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1739. } else {
  1740. adv = np->fixed_mode;
  1741. }
  1742. if (adv & ADVERTISE_10HALF)
  1743. ecmd->advertising |= ADVERTISED_10baseT_Half;
  1744. if (adv & ADVERTISE_10FULL)
  1745. ecmd->advertising |= ADVERTISED_10baseT_Full;
  1746. if (adv & ADVERTISE_100HALF)
  1747. ecmd->advertising |= ADVERTISED_100baseT_Half;
  1748. if (adv & ADVERTISE_100FULL)
  1749. ecmd->advertising |= ADVERTISED_100baseT_Full;
  1750. if (np->autoneg && np->gigabit == PHY_GIGABIT) {
  1751. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1752. if (adv & ADVERTISE_1000FULL)
  1753. ecmd->advertising |= ADVERTISED_1000baseT_Full;
  1754. }
  1755. ecmd->supported = (SUPPORTED_Autoneg |
  1756. SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  1757. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  1758. SUPPORTED_MII);
  1759. if (np->gigabit == PHY_GIGABIT)
  1760. ecmd->supported |= SUPPORTED_1000baseT_Full;
  1761. ecmd->phy_address = np->phyaddr;
  1762. ecmd->transceiver = XCVR_EXTERNAL;
  1763. /* ignore maxtxpkt, maxrxpkt for now */
  1764. spin_unlock_irq(&np->lock);
  1765. return 0;
  1766. }
  1767. static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1768. {
  1769. struct fe_priv *np = netdev_priv(dev);
  1770. if (ecmd->port != PORT_MII)
  1771. return -EINVAL;
  1772. if (ecmd->transceiver != XCVR_EXTERNAL)
  1773. return -EINVAL;
  1774. if (ecmd->phy_address != np->phyaddr) {
  1775. /* TODO: support switching between multiple phys. Should be
  1776. * trivial, but not enabled due to lack of test hardware. */
  1777. return -EINVAL;
  1778. }
  1779. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1780. u32 mask;
  1781. mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  1782. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
  1783. if (np->gigabit == PHY_GIGABIT)
  1784. mask |= ADVERTISED_1000baseT_Full;
  1785. if ((ecmd->advertising & mask) == 0)
  1786. return -EINVAL;
  1787. } else if (ecmd->autoneg == AUTONEG_DISABLE) {
  1788. /* Note: autonegotiation disable, speed 1000 intentionally
  1789. * forbidden - noone should need that. */
  1790. if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
  1791. return -EINVAL;
  1792. if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
  1793. return -EINVAL;
  1794. } else {
  1795. return -EINVAL;
  1796. }
  1797. spin_lock_irq(&np->lock);
  1798. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1799. int adv, bmcr;
  1800. np->autoneg = 1;
  1801. /* advertise only what has been requested */
  1802. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1803. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
  1804. if (ecmd->advertising & ADVERTISED_10baseT_Half)
  1805. adv |= ADVERTISE_10HALF;
  1806. if (ecmd->advertising & ADVERTISED_10baseT_Full)
  1807. adv |= ADVERTISE_10FULL;
  1808. if (ecmd->advertising & ADVERTISED_100baseT_Half)
  1809. adv |= ADVERTISE_100HALF;
  1810. if (ecmd->advertising & ADVERTISED_100baseT_Full)
  1811. adv |= ADVERTISE_100FULL;
  1812. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  1813. if (np->gigabit == PHY_GIGABIT) {
  1814. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1815. adv &= ~ADVERTISE_1000FULL;
  1816. if (ecmd->advertising & ADVERTISED_1000baseT_Full)
  1817. adv |= ADVERTISE_1000FULL;
  1818. mii_rw(dev, np->phyaddr, MII_1000BT_CR, adv);
  1819. }
  1820. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1821. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1822. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1823. } else {
  1824. int adv, bmcr;
  1825. np->autoneg = 0;
  1826. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1827. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
  1828. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
  1829. adv |= ADVERTISE_10HALF;
  1830. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
  1831. adv |= ADVERTISE_10FULL;
  1832. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
  1833. adv |= ADVERTISE_100HALF;
  1834. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
  1835. adv |= ADVERTISE_100FULL;
  1836. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  1837. np->fixed_mode = adv;
  1838. if (np->gigabit == PHY_GIGABIT) {
  1839. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1840. adv &= ~ADVERTISE_1000FULL;
  1841. mii_rw(dev, np->phyaddr, MII_1000BT_CR, adv);
  1842. }
  1843. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1844. bmcr |= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_FULLDPLX);
  1845. if (adv & (ADVERTISE_10FULL|ADVERTISE_100FULL))
  1846. bmcr |= BMCR_FULLDPLX;
  1847. if (adv & (ADVERTISE_100HALF|ADVERTISE_100FULL))
  1848. bmcr |= BMCR_SPEED100;
  1849. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1850. if (netif_running(dev)) {
  1851. /* Wait a bit and then reconfigure the nic. */
  1852. udelay(10);
  1853. nv_linkchange(dev);
  1854. }
  1855. }
  1856. spin_unlock_irq(&np->lock);
  1857. return 0;
  1858. }
  1859. #define FORCEDETH_REGS_VER 1
  1860. #define FORCEDETH_REGS_SIZE 0x400 /* 256 32-bit registers */
  1861. static int nv_get_regs_len(struct net_device *dev)
  1862. {
  1863. return FORCEDETH_REGS_SIZE;
  1864. }
  1865. static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
  1866. {
  1867. struct fe_priv *np = netdev_priv(dev);
  1868. u8 __iomem *base = get_hwbase(dev);
  1869. u32 *rbuf = buf;
  1870. int i;
  1871. regs->version = FORCEDETH_REGS_VER;
  1872. spin_lock_irq(&np->lock);
  1873. for (i=0;i<FORCEDETH_REGS_SIZE/sizeof(u32);i++)
  1874. rbuf[i] = readl(base + i*sizeof(u32));
  1875. spin_unlock_irq(&np->lock);
  1876. }
  1877. static int nv_nway_reset(struct net_device *dev)
  1878. {
  1879. struct fe_priv *np = netdev_priv(dev);
  1880. int ret;
  1881. spin_lock_irq(&np->lock);
  1882. if (np->autoneg) {
  1883. int bmcr;
  1884. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1885. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1886. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1887. ret = 0;
  1888. } else {
  1889. ret = -EINVAL;
  1890. }
  1891. spin_unlock_irq(&np->lock);
  1892. return ret;
  1893. }
  1894. static struct ethtool_ops ops = {
  1895. .get_drvinfo = nv_get_drvinfo,
  1896. .get_link = ethtool_op_get_link,
  1897. .get_wol = nv_get_wol,
  1898. .set_wol = nv_set_wol,
  1899. .get_settings = nv_get_settings,
  1900. .set_settings = nv_set_settings,
  1901. .get_regs_len = nv_get_regs_len,
  1902. .get_regs = nv_get_regs,
  1903. .nway_reset = nv_nway_reset,
  1904. .get_perm_addr = ethtool_op_get_perm_addr,
  1905. };
  1906. static int nv_open(struct net_device *dev)
  1907. {
  1908. struct fe_priv *np = netdev_priv(dev);
  1909. u8 __iomem *base = get_hwbase(dev);
  1910. int ret, oom, i;
  1911. dprintk(KERN_DEBUG "nv_open: begin\n");
  1912. /* 1) erase previous misconfiguration */
  1913. /* 4.1-1: stop adapter: ignored, 4.3 seems to be overkill */
  1914. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  1915. writel(0, base + NvRegMulticastAddrB);
  1916. writel(0, base + NvRegMulticastMaskA);
  1917. writel(0, base + NvRegMulticastMaskB);
  1918. writel(0, base + NvRegPacketFilterFlags);
  1919. writel(0, base + NvRegTransmitterControl);
  1920. writel(0, base + NvRegReceiverControl);
  1921. writel(0, base + NvRegAdapterControl);
  1922. /* 2) initialize descriptor rings */
  1923. set_bufsize(dev);
  1924. oom = nv_init_ring(dev);
  1925. writel(0, base + NvRegLinkSpeed);
  1926. writel(0, base + NvRegUnknownTransmitterReg);
  1927. nv_txrx_reset(dev);
  1928. writel(0, base + NvRegUnknownSetupReg6);
  1929. np->in_shutdown = 0;
  1930. /* 3) set mac address */
  1931. nv_copy_mac_to_hw(dev);
  1932. /* 4) give hw rings */
  1933. writel((u32) np->ring_addr, base + NvRegRxRingPhysAddr);
  1934. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1935. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  1936. else
  1937. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  1938. writel( ((RX_RING-1) << NVREG_RINGSZ_RXSHIFT) + ((TX_RING-1) << NVREG_RINGSZ_TXSHIFT),
  1939. base + NvRegRingSizes);
  1940. /* 5) continue setup */
  1941. writel(np->linkspeed, base + NvRegLinkSpeed);
  1942. writel(NVREG_UNKSETUP3_VAL1, base + NvRegUnknownSetupReg3);
  1943. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  1944. pci_push(base);
  1945. writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
  1946. reg_delay(dev, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
  1947. NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX,
  1948. KERN_INFO "open: SetupReg5, Bit 31 remained off\n");
  1949. writel(0, base + NvRegUnknownSetupReg4);
  1950. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1951. writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
  1952. /* 6) continue setup */
  1953. writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
  1954. writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
  1955. writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
  1956. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  1957. writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
  1958. get_random_bytes(&i, sizeof(i));
  1959. writel(NVREG_RNDSEED_FORCE | (i&NVREG_RNDSEED_MASK), base + NvRegRandomSeed);
  1960. writel(NVREG_UNKSETUP1_VAL, base + NvRegUnknownSetupReg1);
  1961. writel(NVREG_UNKSETUP2_VAL, base + NvRegUnknownSetupReg2);
  1962. writel(NVREG_POLL_DEFAULT, base + NvRegPollingInterval);
  1963. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  1964. writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
  1965. base + NvRegAdapterControl);
  1966. writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
  1967. writel(NVREG_UNKSETUP4_VAL, base + NvRegUnknownSetupReg4);
  1968. writel(NVREG_WAKEUPFLAGS_VAL, base + NvRegWakeUpFlags);
  1969. i = readl(base + NvRegPowerState);
  1970. if ( (i & NVREG_POWERSTATE_POWEREDUP) == 0)
  1971. writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
  1972. pci_push(base);
  1973. udelay(10);
  1974. writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
  1975. writel(0, base + NvRegIrqMask);
  1976. pci_push(base);
  1977. writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
  1978. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1979. pci_push(base);
  1980. ret = request_irq(dev->irq, &nv_nic_irq, SA_SHIRQ, dev->name, dev);
  1981. if (ret)
  1982. goto out_drain;
  1983. /* ask for interrupts */
  1984. writel(np->irqmask, base + NvRegIrqMask);
  1985. spin_lock_irq(&np->lock);
  1986. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  1987. writel(0, base + NvRegMulticastAddrB);
  1988. writel(0, base + NvRegMulticastMaskA);
  1989. writel(0, base + NvRegMulticastMaskB);
  1990. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  1991. /* One manual link speed update: Interrupts are enabled, future link
  1992. * speed changes cause interrupts and are handled by nv_link_irq().
  1993. */
  1994. {
  1995. u32 miistat;
  1996. miistat = readl(base + NvRegMIIStatus);
  1997. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  1998. dprintk(KERN_INFO "startup: got 0x%08x.\n", miistat);
  1999. }
  2000. /* set linkspeed to invalid value, thus force nv_update_linkspeed
  2001. * to init hw */
  2002. np->linkspeed = 0;
  2003. ret = nv_update_linkspeed(dev);
  2004. nv_start_rx(dev);
  2005. nv_start_tx(dev);
  2006. netif_start_queue(dev);
  2007. if (ret) {
  2008. netif_carrier_on(dev);
  2009. } else {
  2010. printk("%s: no link during initialization.\n", dev->name);
  2011. netif_carrier_off(dev);
  2012. }
  2013. if (oom)
  2014. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  2015. spin_unlock_irq(&np->lock);
  2016. return 0;
  2017. out_drain:
  2018. drain_ring(dev);
  2019. return ret;
  2020. }
  2021. static int nv_close(struct net_device *dev)
  2022. {
  2023. struct fe_priv *np = netdev_priv(dev);
  2024. u8 __iomem *base;
  2025. spin_lock_irq(&np->lock);
  2026. np->in_shutdown = 1;
  2027. spin_unlock_irq(&np->lock);
  2028. synchronize_irq(dev->irq);
  2029. del_timer_sync(&np->oom_kick);
  2030. del_timer_sync(&np->nic_poll);
  2031. netif_stop_queue(dev);
  2032. spin_lock_irq(&np->lock);
  2033. nv_stop_tx(dev);
  2034. nv_stop_rx(dev);
  2035. nv_txrx_reset(dev);
  2036. /* disable interrupts on the nic or we will lock up */
  2037. base = get_hwbase(dev);
  2038. writel(0, base + NvRegIrqMask);
  2039. pci_push(base);
  2040. dprintk(KERN_INFO "%s: Irqmask is zero again\n", dev->name);
  2041. spin_unlock_irq(&np->lock);
  2042. free_irq(dev->irq, dev);
  2043. drain_ring(dev);
  2044. if (np->wolenabled)
  2045. nv_start_rx(dev);
  2046. /* special op: write back the misordered MAC address - otherwise
  2047. * the next nv_probe would see a wrong address.
  2048. */
  2049. writel(np->orig_mac[0], base + NvRegMacAddrA);
  2050. writel(np->orig_mac[1], base + NvRegMacAddrB);
  2051. /* FIXME: power down nic */
  2052. return 0;
  2053. }
  2054. static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  2055. {
  2056. struct net_device *dev;
  2057. struct fe_priv *np;
  2058. unsigned long addr;
  2059. u8 __iomem *base;
  2060. int err, i;
  2061. dev = alloc_etherdev(sizeof(struct fe_priv));
  2062. err = -ENOMEM;
  2063. if (!dev)
  2064. goto out;
  2065. np = netdev_priv(dev);
  2066. np->pci_dev = pci_dev;
  2067. spin_lock_init(&np->lock);
  2068. SET_MODULE_OWNER(dev);
  2069. SET_NETDEV_DEV(dev, &pci_dev->dev);
  2070. init_timer(&np->oom_kick);
  2071. np->oom_kick.data = (unsigned long) dev;
  2072. np->oom_kick.function = &nv_do_rx_refill; /* timer handler */
  2073. init_timer(&np->nic_poll);
  2074. np->nic_poll.data = (unsigned long) dev;
  2075. np->nic_poll.function = &nv_do_nic_poll; /* timer handler */
  2076. err = pci_enable_device(pci_dev);
  2077. if (err) {
  2078. printk(KERN_INFO "forcedeth: pci_enable_dev failed (%d) for device %s\n",
  2079. err, pci_name(pci_dev));
  2080. goto out_free;
  2081. }
  2082. pci_set_master(pci_dev);
  2083. err = pci_request_regions(pci_dev, DRV_NAME);
  2084. if (err < 0)
  2085. goto out_disable;
  2086. err = -EINVAL;
  2087. addr = 0;
  2088. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  2089. dprintk(KERN_DEBUG "%s: resource %d start %p len %ld flags 0x%08lx.\n",
  2090. pci_name(pci_dev), i, (void*)pci_resource_start(pci_dev, i),
  2091. pci_resource_len(pci_dev, i),
  2092. pci_resource_flags(pci_dev, i));
  2093. if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
  2094. pci_resource_len(pci_dev, i) >= NV_PCI_REGSZ) {
  2095. addr = pci_resource_start(pci_dev, i);
  2096. break;
  2097. }
  2098. }
  2099. if (i == DEVICE_COUNT_RESOURCE) {
  2100. printk(KERN_INFO "forcedeth: Couldn't find register window for device %s.\n",
  2101. pci_name(pci_dev));
  2102. goto out_relreg;
  2103. }
  2104. /* handle different descriptor versions */
  2105. if (id->driver_data & DEV_HAS_HIGH_DMA) {
  2106. /* packet format 3: supports 40-bit addressing */
  2107. np->desc_ver = DESC_VER_3;
  2108. if (pci_set_dma_mask(pci_dev, 0x0000007fffffffffULL)) {
  2109. printk(KERN_INFO "forcedeth: 64-bit DMA failed, using 32-bit addressing for device %s.\n",
  2110. pci_name(pci_dev));
  2111. } else {
  2112. dev->features |= NETIF_F_HIGHDMA;
  2113. }
  2114. np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
  2115. } else if (id->driver_data & DEV_HAS_LARGEDESC) {
  2116. /* packet format 2: supports jumbo frames */
  2117. np->desc_ver = DESC_VER_2;
  2118. np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
  2119. } else {
  2120. /* original packet format */
  2121. np->desc_ver = DESC_VER_1;
  2122. np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
  2123. }
  2124. np->pkt_limit = NV_PKTLIMIT_1;
  2125. if (id->driver_data & DEV_HAS_LARGEDESC)
  2126. np->pkt_limit = NV_PKTLIMIT_2;
  2127. if (id->driver_data & DEV_HAS_CHECKSUM) {
  2128. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  2129. dev->features |= NETIF_F_HW_CSUM | NETIF_F_SG;
  2130. #ifdef NETIF_F_TSO
  2131. dev->features |= NETIF_F_TSO;
  2132. #endif
  2133. }
  2134. err = -ENOMEM;
  2135. np->base = ioremap(addr, NV_PCI_REGSZ);
  2136. if (!np->base)
  2137. goto out_relreg;
  2138. dev->base_addr = (unsigned long)np->base;
  2139. dev->irq = pci_dev->irq;
  2140. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  2141. np->rx_ring.orig = pci_alloc_consistent(pci_dev,
  2142. sizeof(struct ring_desc) * (RX_RING + TX_RING),
  2143. &np->ring_addr);
  2144. if (!np->rx_ring.orig)
  2145. goto out_unmap;
  2146. np->tx_ring.orig = &np->rx_ring.orig[RX_RING];
  2147. } else {
  2148. np->rx_ring.ex = pci_alloc_consistent(pci_dev,
  2149. sizeof(struct ring_desc_ex) * (RX_RING + TX_RING),
  2150. &np->ring_addr);
  2151. if (!np->rx_ring.ex)
  2152. goto out_unmap;
  2153. np->tx_ring.ex = &np->rx_ring.ex[RX_RING];
  2154. }
  2155. dev->open = nv_open;
  2156. dev->stop = nv_close;
  2157. dev->hard_start_xmit = nv_start_xmit;
  2158. dev->get_stats = nv_get_stats;
  2159. dev->change_mtu = nv_change_mtu;
  2160. dev->set_mac_address = nv_set_mac_address;
  2161. dev->set_multicast_list = nv_set_multicast;
  2162. #ifdef CONFIG_NET_POLL_CONTROLLER
  2163. dev->poll_controller = nv_poll_controller;
  2164. #endif
  2165. SET_ETHTOOL_OPS(dev, &ops);
  2166. dev->tx_timeout = nv_tx_timeout;
  2167. dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
  2168. pci_set_drvdata(pci_dev, dev);
  2169. /* read the mac address */
  2170. base = get_hwbase(dev);
  2171. np->orig_mac[0] = readl(base + NvRegMacAddrA);
  2172. np->orig_mac[1] = readl(base + NvRegMacAddrB);
  2173. dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
  2174. dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
  2175. dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
  2176. dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
  2177. dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
  2178. dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
  2179. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2180. if (!is_valid_ether_addr(dev->perm_addr)) {
  2181. /*
  2182. * Bad mac address. At least one bios sets the mac address
  2183. * to 01:23:45:67:89:ab
  2184. */
  2185. printk(KERN_ERR "%s: Invalid Mac address detected: %02x:%02x:%02x:%02x:%02x:%02x\n",
  2186. pci_name(pci_dev),
  2187. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2188. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2189. printk(KERN_ERR "Please complain to your hardware vendor. Switching to a random MAC.\n");
  2190. dev->dev_addr[0] = 0x00;
  2191. dev->dev_addr[1] = 0x00;
  2192. dev->dev_addr[2] = 0x6c;
  2193. get_random_bytes(&dev->dev_addr[3], 3);
  2194. }
  2195. dprintk(KERN_DEBUG "%s: MAC Address %02x:%02x:%02x:%02x:%02x:%02x\n", pci_name(pci_dev),
  2196. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2197. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2198. /* disable WOL */
  2199. writel(0, base + NvRegWakeUpFlags);
  2200. np->wolenabled = 0;
  2201. if (np->desc_ver == DESC_VER_1) {
  2202. np->tx_flags = NV_TX_VALID;
  2203. } else {
  2204. np->tx_flags = NV_TX2_VALID;
  2205. }
  2206. np->irqmask = NVREG_IRQMASK_WANTED;
  2207. if (id->driver_data & DEV_NEED_TIMERIRQ)
  2208. np->irqmask |= NVREG_IRQ_TIMER;
  2209. if (id->driver_data & DEV_NEED_LINKTIMER) {
  2210. dprintk(KERN_INFO "%s: link timer on.\n", pci_name(pci_dev));
  2211. np->need_linktimer = 1;
  2212. np->link_timeout = jiffies + LINK_TIMEOUT;
  2213. } else {
  2214. dprintk(KERN_INFO "%s: link timer off.\n", pci_name(pci_dev));
  2215. np->need_linktimer = 0;
  2216. }
  2217. /* find a suitable phy */
  2218. for (i = 1; i < 32; i++) {
  2219. int id1, id2;
  2220. spin_lock_irq(&np->lock);
  2221. id1 = mii_rw(dev, i, MII_PHYSID1, MII_READ);
  2222. spin_unlock_irq(&np->lock);
  2223. if (id1 < 0 || id1 == 0xffff)
  2224. continue;
  2225. spin_lock_irq(&np->lock);
  2226. id2 = mii_rw(dev, i, MII_PHYSID2, MII_READ);
  2227. spin_unlock_irq(&np->lock);
  2228. if (id2 < 0 || id2 == 0xffff)
  2229. continue;
  2230. id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
  2231. id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
  2232. dprintk(KERN_DEBUG "%s: open: Found PHY %04x:%04x at address %d.\n",
  2233. pci_name(pci_dev), id1, id2, i);
  2234. np->phyaddr = i;
  2235. np->phy_oui = id1 | id2;
  2236. break;
  2237. }
  2238. if (i == 32) {
  2239. /* PHY in isolate mode? No phy attached and user wants to
  2240. * test loopback? Very odd, but can be correct.
  2241. */
  2242. printk(KERN_INFO "%s: open: Could not find a valid PHY.\n",
  2243. pci_name(pci_dev));
  2244. }
  2245. if (i != 32) {
  2246. /* reset it */
  2247. phy_init(dev);
  2248. }
  2249. /* set default link speed settings */
  2250. np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2251. np->duplex = 0;
  2252. np->autoneg = 1;
  2253. err = register_netdev(dev);
  2254. if (err) {
  2255. printk(KERN_INFO "forcedeth: unable to register netdev: %d\n", err);
  2256. goto out_freering;
  2257. }
  2258. printk(KERN_INFO "%s: forcedeth.c: subsystem: %05x:%04x bound to %s\n",
  2259. dev->name, pci_dev->subsystem_vendor, pci_dev->subsystem_device,
  2260. pci_name(pci_dev));
  2261. return 0;
  2262. out_freering:
  2263. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  2264. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING),
  2265. np->rx_ring.orig, np->ring_addr);
  2266. else
  2267. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (RX_RING + TX_RING),
  2268. np->rx_ring.ex, np->ring_addr);
  2269. pci_set_drvdata(pci_dev, NULL);
  2270. out_unmap:
  2271. iounmap(get_hwbase(dev));
  2272. out_relreg:
  2273. pci_release_regions(pci_dev);
  2274. out_disable:
  2275. pci_disable_device(pci_dev);
  2276. out_free:
  2277. free_netdev(dev);
  2278. out:
  2279. return err;
  2280. }
  2281. static void __devexit nv_remove(struct pci_dev *pci_dev)
  2282. {
  2283. struct net_device *dev = pci_get_drvdata(pci_dev);
  2284. struct fe_priv *np = netdev_priv(dev);
  2285. unregister_netdev(dev);
  2286. /* free all structures */
  2287. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  2288. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING), np->rx_ring.orig, np->ring_addr);
  2289. else
  2290. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (RX_RING + TX_RING), np->rx_ring.ex, np->ring_addr);
  2291. iounmap(get_hwbase(dev));
  2292. pci_release_regions(pci_dev);
  2293. pci_disable_device(pci_dev);
  2294. free_netdev(dev);
  2295. pci_set_drvdata(pci_dev, NULL);
  2296. }
  2297. static struct pci_device_id pci_tbl[] = {
  2298. { /* nForce Ethernet Controller */
  2299. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_1),
  2300. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2301. },
  2302. { /* nForce2 Ethernet Controller */
  2303. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_2),
  2304. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2305. },
  2306. { /* nForce3 Ethernet Controller */
  2307. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_3),
  2308. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2309. },
  2310. { /* nForce3 Ethernet Controller */
  2311. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_4),
  2312. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  2313. },
  2314. { /* nForce3 Ethernet Controller */
  2315. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_5),
  2316. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  2317. },
  2318. { /* nForce3 Ethernet Controller */
  2319. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_6),
  2320. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  2321. },
  2322. { /* nForce3 Ethernet Controller */
  2323. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_7),
  2324. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  2325. },
  2326. { /* CK804 Ethernet Controller */
  2327. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_8),
  2328. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2329. },
  2330. { /* CK804 Ethernet Controller */
  2331. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_9),
  2332. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2333. },
  2334. { /* MCP04 Ethernet Controller */
  2335. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_10),
  2336. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2337. },
  2338. { /* MCP04 Ethernet Controller */
  2339. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_11),
  2340. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2341. },
  2342. { /* MCP51 Ethernet Controller */
  2343. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_12),
  2344. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA,
  2345. },
  2346. { /* MCP51 Ethernet Controller */
  2347. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_13),
  2348. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA,
  2349. },
  2350. { /* MCP55 Ethernet Controller */
  2351. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_14),
  2352. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2353. },
  2354. { /* MCP55 Ethernet Controller */
  2355. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_15),
  2356. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  2357. },
  2358. {0,},
  2359. };
  2360. static struct pci_driver driver = {
  2361. .name = "forcedeth",
  2362. .id_table = pci_tbl,
  2363. .probe = nv_probe,
  2364. .remove = __devexit_p(nv_remove),
  2365. };
  2366. static int __init init_nic(void)
  2367. {
  2368. printk(KERN_INFO "forcedeth.c: Reverse Engineered nForce ethernet driver. Version %s.\n", FORCEDETH_VERSION);
  2369. return pci_module_init(&driver);
  2370. }
  2371. static void __exit exit_nic(void)
  2372. {
  2373. pci_unregister_driver(&driver);
  2374. }
  2375. module_param(max_interrupt_work, int, 0);
  2376. MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
  2377. MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
  2378. MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
  2379. MODULE_LICENSE("GPL");
  2380. MODULE_DEVICE_TABLE(pci, pci_tbl);
  2381. module_init(init_nic);
  2382. module_exit(exit_nic);