b44.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104
  1. /* b44.c: Broadcom 4400 device driver.
  2. *
  3. * Copyright (C) 2002 David S. Miller (davem@redhat.com)
  4. * Fixed by Pekka Pietikainen (pp@ee.oulu.fi)
  5. *
  6. * Distribute under GPL.
  7. */
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/moduleparam.h>
  11. #include <linux/types.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/ethtool.h>
  14. #include <linux/mii.h>
  15. #include <linux/if_ether.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/pci.h>
  18. #include <linux/delay.h>
  19. #include <linux/init.h>
  20. #include <linux/version.h>
  21. #include <asm/uaccess.h>
  22. #include <asm/io.h>
  23. #include <asm/irq.h>
  24. #include "b44.h"
  25. #define DRV_MODULE_NAME "b44"
  26. #define PFX DRV_MODULE_NAME ": "
  27. #define DRV_MODULE_VERSION "0.95"
  28. #define DRV_MODULE_RELDATE "Aug 3, 2004"
  29. #define B44_DEF_MSG_ENABLE \
  30. (NETIF_MSG_DRV | \
  31. NETIF_MSG_PROBE | \
  32. NETIF_MSG_LINK | \
  33. NETIF_MSG_TIMER | \
  34. NETIF_MSG_IFDOWN | \
  35. NETIF_MSG_IFUP | \
  36. NETIF_MSG_RX_ERR | \
  37. NETIF_MSG_TX_ERR)
  38. /* length of time before we decide the hardware is borked,
  39. * and dev->tx_timeout() should be called to fix the problem
  40. */
  41. #define B44_TX_TIMEOUT (5 * HZ)
  42. /* hardware minimum and maximum for a single frame's data payload */
  43. #define B44_MIN_MTU 60
  44. #define B44_MAX_MTU 1500
  45. #define B44_RX_RING_SIZE 512
  46. #define B44_DEF_RX_RING_PENDING 200
  47. #define B44_RX_RING_BYTES (sizeof(struct dma_desc) * \
  48. B44_RX_RING_SIZE)
  49. #define B44_TX_RING_SIZE 512
  50. #define B44_DEF_TX_RING_PENDING (B44_TX_RING_SIZE - 1)
  51. #define B44_TX_RING_BYTES (sizeof(struct dma_desc) * \
  52. B44_TX_RING_SIZE)
  53. #define B44_DMA_MASK 0x3fffffff
  54. #define TX_RING_GAP(BP) \
  55. (B44_TX_RING_SIZE - (BP)->tx_pending)
  56. #define TX_BUFFS_AVAIL(BP) \
  57. (((BP)->tx_cons <= (BP)->tx_prod) ? \
  58. (BP)->tx_cons + (BP)->tx_pending - (BP)->tx_prod : \
  59. (BP)->tx_cons - (BP)->tx_prod - TX_RING_GAP(BP))
  60. #define NEXT_TX(N) (((N) + 1) & (B44_TX_RING_SIZE - 1))
  61. #define RX_PKT_BUF_SZ (1536 + bp->rx_offset + 64)
  62. #define TX_PKT_BUF_SZ (B44_MAX_MTU + ETH_HLEN + 8)
  63. /* minimum number of free TX descriptors required to wake up TX process */
  64. #define B44_TX_WAKEUP_THRESH (B44_TX_RING_SIZE / 4)
  65. static char version[] __devinitdata =
  66. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  67. MODULE_AUTHOR("Florian Schirmer, Pekka Pietikainen, David S. Miller");
  68. MODULE_DESCRIPTION("Broadcom 4400 10/100 PCI ethernet driver");
  69. MODULE_LICENSE("GPL");
  70. MODULE_VERSION(DRV_MODULE_VERSION);
  71. static int b44_debug = -1; /* -1 == use B44_DEF_MSG_ENABLE as value */
  72. module_param(b44_debug, int, 0);
  73. MODULE_PARM_DESC(b44_debug, "B44 bitmapped debugging message enable value");
  74. static struct pci_device_id b44_pci_tbl[] = {
  75. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401,
  76. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  77. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401B0,
  78. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  79. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401B1,
  80. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  81. { } /* terminate list with empty entry */
  82. };
  83. MODULE_DEVICE_TABLE(pci, b44_pci_tbl);
  84. static void b44_halt(struct b44 *);
  85. static void b44_init_rings(struct b44 *);
  86. static void b44_init_hw(struct b44 *);
  87. static int b44_poll(struct net_device *dev, int *budget);
  88. #ifdef CONFIG_NET_POLL_CONTROLLER
  89. static void b44_poll_controller(struct net_device *dev);
  90. #endif
  91. static int dma_desc_align_mask;
  92. static int dma_desc_sync_size;
  93. static inline void b44_sync_dma_desc_for_device(struct pci_dev *pdev,
  94. dma_addr_t dma_base,
  95. unsigned long offset,
  96. enum dma_data_direction dir)
  97. {
  98. dma_sync_single_range_for_device(&pdev->dev, dma_base,
  99. offset & dma_desc_align_mask,
  100. dma_desc_sync_size, dir);
  101. }
  102. static inline void b44_sync_dma_desc_for_cpu(struct pci_dev *pdev,
  103. dma_addr_t dma_base,
  104. unsigned long offset,
  105. enum dma_data_direction dir)
  106. {
  107. dma_sync_single_range_for_cpu(&pdev->dev, dma_base,
  108. offset & dma_desc_align_mask,
  109. dma_desc_sync_size, dir);
  110. }
  111. static inline unsigned long br32(const struct b44 *bp, unsigned long reg)
  112. {
  113. return readl(bp->regs + reg);
  114. }
  115. static inline void bw32(const struct b44 *bp,
  116. unsigned long reg, unsigned long val)
  117. {
  118. writel(val, bp->regs + reg);
  119. }
  120. static int b44_wait_bit(struct b44 *bp, unsigned long reg,
  121. u32 bit, unsigned long timeout, const int clear)
  122. {
  123. unsigned long i;
  124. for (i = 0; i < timeout; i++) {
  125. u32 val = br32(bp, reg);
  126. if (clear && !(val & bit))
  127. break;
  128. if (!clear && (val & bit))
  129. break;
  130. udelay(10);
  131. }
  132. if (i == timeout) {
  133. printk(KERN_ERR PFX "%s: BUG! Timeout waiting for bit %08x of register "
  134. "%lx to %s.\n",
  135. bp->dev->name,
  136. bit, reg,
  137. (clear ? "clear" : "set"));
  138. return -ENODEV;
  139. }
  140. return 0;
  141. }
  142. /* Sonics SiliconBackplane support routines. ROFL, you should see all the
  143. * buzz words used on this company's website :-)
  144. *
  145. * All of these routines must be invoked with bp->lock held and
  146. * interrupts disabled.
  147. */
  148. #define SB_PCI_DMA 0x40000000 /* Client Mode PCI memory access space (1 GB) */
  149. #define BCM4400_PCI_CORE_ADDR 0x18002000 /* Address of PCI core on BCM4400 cards */
  150. static u32 ssb_get_core_rev(struct b44 *bp)
  151. {
  152. return (br32(bp, B44_SBIDHIGH) & SBIDHIGH_RC_MASK);
  153. }
  154. static u32 ssb_pci_setup(struct b44 *bp, u32 cores)
  155. {
  156. u32 bar_orig, pci_rev, val;
  157. pci_read_config_dword(bp->pdev, SSB_BAR0_WIN, &bar_orig);
  158. pci_write_config_dword(bp->pdev, SSB_BAR0_WIN, BCM4400_PCI_CORE_ADDR);
  159. pci_rev = ssb_get_core_rev(bp);
  160. val = br32(bp, B44_SBINTVEC);
  161. val |= cores;
  162. bw32(bp, B44_SBINTVEC, val);
  163. val = br32(bp, SSB_PCI_TRANS_2);
  164. val |= SSB_PCI_PREF | SSB_PCI_BURST;
  165. bw32(bp, SSB_PCI_TRANS_2, val);
  166. pci_write_config_dword(bp->pdev, SSB_BAR0_WIN, bar_orig);
  167. return pci_rev;
  168. }
  169. static void ssb_core_disable(struct b44 *bp)
  170. {
  171. if (br32(bp, B44_SBTMSLOW) & SBTMSLOW_RESET)
  172. return;
  173. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_REJECT | SBTMSLOW_CLOCK));
  174. b44_wait_bit(bp, B44_SBTMSLOW, SBTMSLOW_REJECT, 100000, 0);
  175. b44_wait_bit(bp, B44_SBTMSHIGH, SBTMSHIGH_BUSY, 100000, 1);
  176. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_FGC | SBTMSLOW_CLOCK |
  177. SBTMSLOW_REJECT | SBTMSLOW_RESET));
  178. br32(bp, B44_SBTMSLOW);
  179. udelay(1);
  180. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_REJECT | SBTMSLOW_RESET));
  181. br32(bp, B44_SBTMSLOW);
  182. udelay(1);
  183. }
  184. static void ssb_core_reset(struct b44 *bp)
  185. {
  186. u32 val;
  187. ssb_core_disable(bp);
  188. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_RESET | SBTMSLOW_CLOCK | SBTMSLOW_FGC));
  189. br32(bp, B44_SBTMSLOW);
  190. udelay(1);
  191. /* Clear SERR if set, this is a hw bug workaround. */
  192. if (br32(bp, B44_SBTMSHIGH) & SBTMSHIGH_SERR)
  193. bw32(bp, B44_SBTMSHIGH, 0);
  194. val = br32(bp, B44_SBIMSTATE);
  195. if (val & (SBIMSTATE_IBE | SBIMSTATE_TO))
  196. bw32(bp, B44_SBIMSTATE, val & ~(SBIMSTATE_IBE | SBIMSTATE_TO));
  197. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_CLOCK | SBTMSLOW_FGC));
  198. br32(bp, B44_SBTMSLOW);
  199. udelay(1);
  200. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_CLOCK));
  201. br32(bp, B44_SBTMSLOW);
  202. udelay(1);
  203. }
  204. static int ssb_core_unit(struct b44 *bp)
  205. {
  206. #if 0
  207. u32 val = br32(bp, B44_SBADMATCH0);
  208. u32 base;
  209. type = val & SBADMATCH0_TYPE_MASK;
  210. switch (type) {
  211. case 0:
  212. base = val & SBADMATCH0_BS0_MASK;
  213. break;
  214. case 1:
  215. base = val & SBADMATCH0_BS1_MASK;
  216. break;
  217. case 2:
  218. default:
  219. base = val & SBADMATCH0_BS2_MASK;
  220. break;
  221. };
  222. #endif
  223. return 0;
  224. }
  225. static int ssb_is_core_up(struct b44 *bp)
  226. {
  227. return ((br32(bp, B44_SBTMSLOW) & (SBTMSLOW_RESET | SBTMSLOW_REJECT | SBTMSLOW_CLOCK))
  228. == SBTMSLOW_CLOCK);
  229. }
  230. static void __b44_cam_write(struct b44 *bp, unsigned char *data, int index)
  231. {
  232. u32 val;
  233. val = ((u32) data[2]) << 24;
  234. val |= ((u32) data[3]) << 16;
  235. val |= ((u32) data[4]) << 8;
  236. val |= ((u32) data[5]) << 0;
  237. bw32(bp, B44_CAM_DATA_LO, val);
  238. val = (CAM_DATA_HI_VALID |
  239. (((u32) data[0]) << 8) |
  240. (((u32) data[1]) << 0));
  241. bw32(bp, B44_CAM_DATA_HI, val);
  242. bw32(bp, B44_CAM_CTRL, (CAM_CTRL_WRITE |
  243. (index << CAM_CTRL_INDEX_SHIFT)));
  244. b44_wait_bit(bp, B44_CAM_CTRL, CAM_CTRL_BUSY, 100, 1);
  245. }
  246. static inline void __b44_disable_ints(struct b44 *bp)
  247. {
  248. bw32(bp, B44_IMASK, 0);
  249. }
  250. static void b44_disable_ints(struct b44 *bp)
  251. {
  252. __b44_disable_ints(bp);
  253. /* Flush posted writes. */
  254. br32(bp, B44_IMASK);
  255. }
  256. static void b44_enable_ints(struct b44 *bp)
  257. {
  258. bw32(bp, B44_IMASK, bp->imask);
  259. }
  260. static int b44_readphy(struct b44 *bp, int reg, u32 *val)
  261. {
  262. int err;
  263. bw32(bp, B44_EMAC_ISTAT, EMAC_INT_MII);
  264. bw32(bp, B44_MDIO_DATA, (MDIO_DATA_SB_START |
  265. (MDIO_OP_READ << MDIO_DATA_OP_SHIFT) |
  266. (bp->phy_addr << MDIO_DATA_PMD_SHIFT) |
  267. (reg << MDIO_DATA_RA_SHIFT) |
  268. (MDIO_TA_VALID << MDIO_DATA_TA_SHIFT)));
  269. err = b44_wait_bit(bp, B44_EMAC_ISTAT, EMAC_INT_MII, 100, 0);
  270. *val = br32(bp, B44_MDIO_DATA) & MDIO_DATA_DATA;
  271. return err;
  272. }
  273. static int b44_writephy(struct b44 *bp, int reg, u32 val)
  274. {
  275. bw32(bp, B44_EMAC_ISTAT, EMAC_INT_MII);
  276. bw32(bp, B44_MDIO_DATA, (MDIO_DATA_SB_START |
  277. (MDIO_OP_WRITE << MDIO_DATA_OP_SHIFT) |
  278. (bp->phy_addr << MDIO_DATA_PMD_SHIFT) |
  279. (reg << MDIO_DATA_RA_SHIFT) |
  280. (MDIO_TA_VALID << MDIO_DATA_TA_SHIFT) |
  281. (val & MDIO_DATA_DATA)));
  282. return b44_wait_bit(bp, B44_EMAC_ISTAT, EMAC_INT_MII, 100, 0);
  283. }
  284. /* miilib interface */
  285. /* FIXME FIXME: phy_id is ignored, bp->phy_addr use is unconditional
  286. * due to code existing before miilib use was added to this driver.
  287. * Someone should remove this artificial driver limitation in
  288. * b44_{read,write}phy. bp->phy_addr itself is fine (and needed).
  289. */
  290. static int b44_mii_read(struct net_device *dev, int phy_id, int location)
  291. {
  292. u32 val;
  293. struct b44 *bp = netdev_priv(dev);
  294. int rc = b44_readphy(bp, location, &val);
  295. if (rc)
  296. return 0xffffffff;
  297. return val;
  298. }
  299. static void b44_mii_write(struct net_device *dev, int phy_id, int location,
  300. int val)
  301. {
  302. struct b44 *bp = netdev_priv(dev);
  303. b44_writephy(bp, location, val);
  304. }
  305. static int b44_phy_reset(struct b44 *bp)
  306. {
  307. u32 val;
  308. int err;
  309. err = b44_writephy(bp, MII_BMCR, BMCR_RESET);
  310. if (err)
  311. return err;
  312. udelay(100);
  313. err = b44_readphy(bp, MII_BMCR, &val);
  314. if (!err) {
  315. if (val & BMCR_RESET) {
  316. printk(KERN_ERR PFX "%s: PHY Reset would not complete.\n",
  317. bp->dev->name);
  318. err = -ENODEV;
  319. }
  320. }
  321. return 0;
  322. }
  323. static void __b44_set_flow_ctrl(struct b44 *bp, u32 pause_flags)
  324. {
  325. u32 val;
  326. bp->flags &= ~(B44_FLAG_TX_PAUSE | B44_FLAG_RX_PAUSE);
  327. bp->flags |= pause_flags;
  328. val = br32(bp, B44_RXCONFIG);
  329. if (pause_flags & B44_FLAG_RX_PAUSE)
  330. val |= RXCONFIG_FLOW;
  331. else
  332. val &= ~RXCONFIG_FLOW;
  333. bw32(bp, B44_RXCONFIG, val);
  334. val = br32(bp, B44_MAC_FLOW);
  335. if (pause_flags & B44_FLAG_TX_PAUSE)
  336. val |= (MAC_FLOW_PAUSE_ENAB |
  337. (0xc0 & MAC_FLOW_RX_HI_WATER));
  338. else
  339. val &= ~MAC_FLOW_PAUSE_ENAB;
  340. bw32(bp, B44_MAC_FLOW, val);
  341. }
  342. static void b44_set_flow_ctrl(struct b44 *bp, u32 local, u32 remote)
  343. {
  344. u32 pause_enab = bp->flags & (B44_FLAG_TX_PAUSE |
  345. B44_FLAG_RX_PAUSE);
  346. if (local & ADVERTISE_PAUSE_CAP) {
  347. if (local & ADVERTISE_PAUSE_ASYM) {
  348. if (remote & LPA_PAUSE_CAP)
  349. pause_enab |= (B44_FLAG_TX_PAUSE |
  350. B44_FLAG_RX_PAUSE);
  351. else if (remote & LPA_PAUSE_ASYM)
  352. pause_enab |= B44_FLAG_RX_PAUSE;
  353. } else {
  354. if (remote & LPA_PAUSE_CAP)
  355. pause_enab |= (B44_FLAG_TX_PAUSE |
  356. B44_FLAG_RX_PAUSE);
  357. }
  358. } else if (local & ADVERTISE_PAUSE_ASYM) {
  359. if ((remote & LPA_PAUSE_CAP) &&
  360. (remote & LPA_PAUSE_ASYM))
  361. pause_enab |= B44_FLAG_TX_PAUSE;
  362. }
  363. __b44_set_flow_ctrl(bp, pause_enab);
  364. }
  365. static int b44_setup_phy(struct b44 *bp)
  366. {
  367. u32 val;
  368. int err;
  369. if ((err = b44_readphy(bp, B44_MII_ALEDCTRL, &val)) != 0)
  370. goto out;
  371. if ((err = b44_writephy(bp, B44_MII_ALEDCTRL,
  372. val & MII_ALEDCTRL_ALLMSK)) != 0)
  373. goto out;
  374. if ((err = b44_readphy(bp, B44_MII_TLEDCTRL, &val)) != 0)
  375. goto out;
  376. if ((err = b44_writephy(bp, B44_MII_TLEDCTRL,
  377. val | MII_TLEDCTRL_ENABLE)) != 0)
  378. goto out;
  379. if (!(bp->flags & B44_FLAG_FORCE_LINK)) {
  380. u32 adv = ADVERTISE_CSMA;
  381. if (bp->flags & B44_FLAG_ADV_10HALF)
  382. adv |= ADVERTISE_10HALF;
  383. if (bp->flags & B44_FLAG_ADV_10FULL)
  384. adv |= ADVERTISE_10FULL;
  385. if (bp->flags & B44_FLAG_ADV_100HALF)
  386. adv |= ADVERTISE_100HALF;
  387. if (bp->flags & B44_FLAG_ADV_100FULL)
  388. adv |= ADVERTISE_100FULL;
  389. if (bp->flags & B44_FLAG_PAUSE_AUTO)
  390. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  391. if ((err = b44_writephy(bp, MII_ADVERTISE, adv)) != 0)
  392. goto out;
  393. if ((err = b44_writephy(bp, MII_BMCR, (BMCR_ANENABLE |
  394. BMCR_ANRESTART))) != 0)
  395. goto out;
  396. } else {
  397. u32 bmcr;
  398. if ((err = b44_readphy(bp, MII_BMCR, &bmcr)) != 0)
  399. goto out;
  400. bmcr &= ~(BMCR_FULLDPLX | BMCR_ANENABLE | BMCR_SPEED100);
  401. if (bp->flags & B44_FLAG_100_BASE_T)
  402. bmcr |= BMCR_SPEED100;
  403. if (bp->flags & B44_FLAG_FULL_DUPLEX)
  404. bmcr |= BMCR_FULLDPLX;
  405. if ((err = b44_writephy(bp, MII_BMCR, bmcr)) != 0)
  406. goto out;
  407. /* Since we will not be negotiating there is no safe way
  408. * to determine if the link partner supports flow control
  409. * or not. So just disable it completely in this case.
  410. */
  411. b44_set_flow_ctrl(bp, 0, 0);
  412. }
  413. out:
  414. return err;
  415. }
  416. static void b44_stats_update(struct b44 *bp)
  417. {
  418. unsigned long reg;
  419. u32 *val;
  420. val = &bp->hw_stats.tx_good_octets;
  421. for (reg = B44_TX_GOOD_O; reg <= B44_TX_PAUSE; reg += 4UL) {
  422. *val++ += br32(bp, reg);
  423. }
  424. val = &bp->hw_stats.rx_good_octets;
  425. for (reg = B44_RX_GOOD_O; reg <= B44_RX_NPAUSE; reg += 4UL) {
  426. *val++ += br32(bp, reg);
  427. }
  428. }
  429. static void b44_link_report(struct b44 *bp)
  430. {
  431. if (!netif_carrier_ok(bp->dev)) {
  432. printk(KERN_INFO PFX "%s: Link is down.\n", bp->dev->name);
  433. } else {
  434. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  435. bp->dev->name,
  436. (bp->flags & B44_FLAG_100_BASE_T) ? 100 : 10,
  437. (bp->flags & B44_FLAG_FULL_DUPLEX) ? "full" : "half");
  438. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  439. "%s for RX.\n",
  440. bp->dev->name,
  441. (bp->flags & B44_FLAG_TX_PAUSE) ? "on" : "off",
  442. (bp->flags & B44_FLAG_RX_PAUSE) ? "on" : "off");
  443. }
  444. }
  445. static void b44_check_phy(struct b44 *bp)
  446. {
  447. u32 bmsr, aux;
  448. if (!b44_readphy(bp, MII_BMSR, &bmsr) &&
  449. !b44_readphy(bp, B44_MII_AUXCTRL, &aux) &&
  450. (bmsr != 0xffff)) {
  451. if (aux & MII_AUXCTRL_SPEED)
  452. bp->flags |= B44_FLAG_100_BASE_T;
  453. else
  454. bp->flags &= ~B44_FLAG_100_BASE_T;
  455. if (aux & MII_AUXCTRL_DUPLEX)
  456. bp->flags |= B44_FLAG_FULL_DUPLEX;
  457. else
  458. bp->flags &= ~B44_FLAG_FULL_DUPLEX;
  459. if (!netif_carrier_ok(bp->dev) &&
  460. (bmsr & BMSR_LSTATUS)) {
  461. u32 val = br32(bp, B44_TX_CTRL);
  462. u32 local_adv, remote_adv;
  463. if (bp->flags & B44_FLAG_FULL_DUPLEX)
  464. val |= TX_CTRL_DUPLEX;
  465. else
  466. val &= ~TX_CTRL_DUPLEX;
  467. bw32(bp, B44_TX_CTRL, val);
  468. if (!(bp->flags & B44_FLAG_FORCE_LINK) &&
  469. !b44_readphy(bp, MII_ADVERTISE, &local_adv) &&
  470. !b44_readphy(bp, MII_LPA, &remote_adv))
  471. b44_set_flow_ctrl(bp, local_adv, remote_adv);
  472. /* Link now up */
  473. netif_carrier_on(bp->dev);
  474. b44_link_report(bp);
  475. } else if (netif_carrier_ok(bp->dev) && !(bmsr & BMSR_LSTATUS)) {
  476. /* Link now down */
  477. netif_carrier_off(bp->dev);
  478. b44_link_report(bp);
  479. }
  480. if (bmsr & BMSR_RFAULT)
  481. printk(KERN_WARNING PFX "%s: Remote fault detected in PHY\n",
  482. bp->dev->name);
  483. if (bmsr & BMSR_JCD)
  484. printk(KERN_WARNING PFX "%s: Jabber detected in PHY\n",
  485. bp->dev->name);
  486. }
  487. }
  488. static void b44_timer(unsigned long __opaque)
  489. {
  490. struct b44 *bp = (struct b44 *) __opaque;
  491. spin_lock_irq(&bp->lock);
  492. b44_check_phy(bp);
  493. b44_stats_update(bp);
  494. spin_unlock_irq(&bp->lock);
  495. bp->timer.expires = jiffies + HZ;
  496. add_timer(&bp->timer);
  497. }
  498. static void b44_tx(struct b44 *bp)
  499. {
  500. u32 cur, cons;
  501. cur = br32(bp, B44_DMATX_STAT) & DMATX_STAT_CDMASK;
  502. cur /= sizeof(struct dma_desc);
  503. /* XXX needs updating when NETIF_F_SG is supported */
  504. for (cons = bp->tx_cons; cons != cur; cons = NEXT_TX(cons)) {
  505. struct ring_info *rp = &bp->tx_buffers[cons];
  506. struct sk_buff *skb = rp->skb;
  507. if (unlikely(skb == NULL))
  508. BUG();
  509. pci_unmap_single(bp->pdev,
  510. pci_unmap_addr(rp, mapping),
  511. skb->len,
  512. PCI_DMA_TODEVICE);
  513. rp->skb = NULL;
  514. dev_kfree_skb_irq(skb);
  515. }
  516. bp->tx_cons = cons;
  517. if (netif_queue_stopped(bp->dev) &&
  518. TX_BUFFS_AVAIL(bp) > B44_TX_WAKEUP_THRESH)
  519. netif_wake_queue(bp->dev);
  520. bw32(bp, B44_GPTIMER, 0);
  521. }
  522. /* Works like this. This chip writes a 'struct rx_header" 30 bytes
  523. * before the DMA address you give it. So we allocate 30 more bytes
  524. * for the RX buffer, DMA map all of it, skb_reserve the 30 bytes, then
  525. * point the chip at 30 bytes past where the rx_header will go.
  526. */
  527. static int b44_alloc_rx_skb(struct b44 *bp, int src_idx, u32 dest_idx_unmasked)
  528. {
  529. struct dma_desc *dp;
  530. struct ring_info *src_map, *map;
  531. struct rx_header *rh;
  532. struct sk_buff *skb;
  533. dma_addr_t mapping;
  534. int dest_idx;
  535. u32 ctrl;
  536. src_map = NULL;
  537. if (src_idx >= 0)
  538. src_map = &bp->rx_buffers[src_idx];
  539. dest_idx = dest_idx_unmasked & (B44_RX_RING_SIZE - 1);
  540. map = &bp->rx_buffers[dest_idx];
  541. skb = dev_alloc_skb(RX_PKT_BUF_SZ);
  542. if (skb == NULL)
  543. return -ENOMEM;
  544. mapping = pci_map_single(bp->pdev, skb->data,
  545. RX_PKT_BUF_SZ,
  546. PCI_DMA_FROMDEVICE);
  547. /* Hardware bug work-around, the chip is unable to do PCI DMA
  548. to/from anything above 1GB :-( */
  549. if(mapping+RX_PKT_BUF_SZ > B44_DMA_MASK) {
  550. /* Sigh... */
  551. pci_unmap_single(bp->pdev, mapping, RX_PKT_BUF_SZ,PCI_DMA_FROMDEVICE);
  552. dev_kfree_skb_any(skb);
  553. skb = __dev_alloc_skb(RX_PKT_BUF_SZ,GFP_DMA);
  554. if (skb == NULL)
  555. return -ENOMEM;
  556. mapping = pci_map_single(bp->pdev, skb->data,
  557. RX_PKT_BUF_SZ,
  558. PCI_DMA_FROMDEVICE);
  559. if(mapping+RX_PKT_BUF_SZ > B44_DMA_MASK) {
  560. pci_unmap_single(bp->pdev, mapping, RX_PKT_BUF_SZ,PCI_DMA_FROMDEVICE);
  561. dev_kfree_skb_any(skb);
  562. return -ENOMEM;
  563. }
  564. }
  565. skb->dev = bp->dev;
  566. skb_reserve(skb, bp->rx_offset);
  567. rh = (struct rx_header *)
  568. (skb->data - bp->rx_offset);
  569. rh->len = 0;
  570. rh->flags = 0;
  571. map->skb = skb;
  572. pci_unmap_addr_set(map, mapping, mapping);
  573. if (src_map != NULL)
  574. src_map->skb = NULL;
  575. ctrl = (DESC_CTRL_LEN & (RX_PKT_BUF_SZ - bp->rx_offset));
  576. if (dest_idx == (B44_RX_RING_SIZE - 1))
  577. ctrl |= DESC_CTRL_EOT;
  578. dp = &bp->rx_ring[dest_idx];
  579. dp->ctrl = cpu_to_le32(ctrl);
  580. dp->addr = cpu_to_le32((u32) mapping + bp->rx_offset + bp->dma_offset);
  581. if (bp->flags & B44_FLAG_RX_RING_HACK)
  582. b44_sync_dma_desc_for_device(bp->pdev, bp->rx_ring_dma,
  583. dest_idx * sizeof(dp),
  584. DMA_BIDIRECTIONAL);
  585. return RX_PKT_BUF_SZ;
  586. }
  587. static void b44_recycle_rx(struct b44 *bp, int src_idx, u32 dest_idx_unmasked)
  588. {
  589. struct dma_desc *src_desc, *dest_desc;
  590. struct ring_info *src_map, *dest_map;
  591. struct rx_header *rh;
  592. int dest_idx;
  593. u32 ctrl;
  594. dest_idx = dest_idx_unmasked & (B44_RX_RING_SIZE - 1);
  595. dest_desc = &bp->rx_ring[dest_idx];
  596. dest_map = &bp->rx_buffers[dest_idx];
  597. src_desc = &bp->rx_ring[src_idx];
  598. src_map = &bp->rx_buffers[src_idx];
  599. dest_map->skb = src_map->skb;
  600. rh = (struct rx_header *) src_map->skb->data;
  601. rh->len = 0;
  602. rh->flags = 0;
  603. pci_unmap_addr_set(dest_map, mapping,
  604. pci_unmap_addr(src_map, mapping));
  605. if (bp->flags & B44_FLAG_RX_RING_HACK)
  606. b44_sync_dma_desc_for_cpu(bp->pdev, bp->rx_ring_dma,
  607. src_idx * sizeof(src_desc),
  608. DMA_BIDIRECTIONAL);
  609. ctrl = src_desc->ctrl;
  610. if (dest_idx == (B44_RX_RING_SIZE - 1))
  611. ctrl |= cpu_to_le32(DESC_CTRL_EOT);
  612. else
  613. ctrl &= cpu_to_le32(~DESC_CTRL_EOT);
  614. dest_desc->ctrl = ctrl;
  615. dest_desc->addr = src_desc->addr;
  616. src_map->skb = NULL;
  617. if (bp->flags & B44_FLAG_RX_RING_HACK)
  618. b44_sync_dma_desc_for_device(bp->pdev, bp->rx_ring_dma,
  619. dest_idx * sizeof(dest_desc),
  620. DMA_BIDIRECTIONAL);
  621. pci_dma_sync_single_for_device(bp->pdev, src_desc->addr,
  622. RX_PKT_BUF_SZ,
  623. PCI_DMA_FROMDEVICE);
  624. }
  625. static int b44_rx(struct b44 *bp, int budget)
  626. {
  627. int received;
  628. u32 cons, prod;
  629. received = 0;
  630. prod = br32(bp, B44_DMARX_STAT) & DMARX_STAT_CDMASK;
  631. prod /= sizeof(struct dma_desc);
  632. cons = bp->rx_cons;
  633. while (cons != prod && budget > 0) {
  634. struct ring_info *rp = &bp->rx_buffers[cons];
  635. struct sk_buff *skb = rp->skb;
  636. dma_addr_t map = pci_unmap_addr(rp, mapping);
  637. struct rx_header *rh;
  638. u16 len;
  639. pci_dma_sync_single_for_cpu(bp->pdev, map,
  640. RX_PKT_BUF_SZ,
  641. PCI_DMA_FROMDEVICE);
  642. rh = (struct rx_header *) skb->data;
  643. len = cpu_to_le16(rh->len);
  644. if ((len > (RX_PKT_BUF_SZ - bp->rx_offset)) ||
  645. (rh->flags & cpu_to_le16(RX_FLAG_ERRORS))) {
  646. drop_it:
  647. b44_recycle_rx(bp, cons, bp->rx_prod);
  648. drop_it_no_recycle:
  649. bp->stats.rx_dropped++;
  650. goto next_pkt;
  651. }
  652. if (len == 0) {
  653. int i = 0;
  654. do {
  655. udelay(2);
  656. barrier();
  657. len = cpu_to_le16(rh->len);
  658. } while (len == 0 && i++ < 5);
  659. if (len == 0)
  660. goto drop_it;
  661. }
  662. /* Omit CRC. */
  663. len -= 4;
  664. if (len > RX_COPY_THRESHOLD) {
  665. int skb_size;
  666. skb_size = b44_alloc_rx_skb(bp, cons, bp->rx_prod);
  667. if (skb_size < 0)
  668. goto drop_it;
  669. pci_unmap_single(bp->pdev, map,
  670. skb_size, PCI_DMA_FROMDEVICE);
  671. /* Leave out rx_header */
  672. skb_put(skb, len+bp->rx_offset);
  673. skb_pull(skb,bp->rx_offset);
  674. } else {
  675. struct sk_buff *copy_skb;
  676. b44_recycle_rx(bp, cons, bp->rx_prod);
  677. copy_skb = dev_alloc_skb(len + 2);
  678. if (copy_skb == NULL)
  679. goto drop_it_no_recycle;
  680. copy_skb->dev = bp->dev;
  681. skb_reserve(copy_skb, 2);
  682. skb_put(copy_skb, len);
  683. /* DMA sync done above, copy just the actual packet */
  684. memcpy(copy_skb->data, skb->data+bp->rx_offset, len);
  685. skb = copy_skb;
  686. }
  687. skb->ip_summed = CHECKSUM_NONE;
  688. skb->protocol = eth_type_trans(skb, bp->dev);
  689. netif_receive_skb(skb);
  690. bp->dev->last_rx = jiffies;
  691. received++;
  692. budget--;
  693. next_pkt:
  694. bp->rx_prod = (bp->rx_prod + 1) &
  695. (B44_RX_RING_SIZE - 1);
  696. cons = (cons + 1) & (B44_RX_RING_SIZE - 1);
  697. }
  698. bp->rx_cons = cons;
  699. bw32(bp, B44_DMARX_PTR, cons * sizeof(struct dma_desc));
  700. return received;
  701. }
  702. static int b44_poll(struct net_device *netdev, int *budget)
  703. {
  704. struct b44 *bp = netdev_priv(netdev);
  705. int done;
  706. spin_lock_irq(&bp->lock);
  707. if (bp->istat & (ISTAT_TX | ISTAT_TO)) {
  708. /* spin_lock(&bp->tx_lock); */
  709. b44_tx(bp);
  710. /* spin_unlock(&bp->tx_lock); */
  711. }
  712. spin_unlock_irq(&bp->lock);
  713. done = 1;
  714. if (bp->istat & ISTAT_RX) {
  715. int orig_budget = *budget;
  716. int work_done;
  717. if (orig_budget > netdev->quota)
  718. orig_budget = netdev->quota;
  719. work_done = b44_rx(bp, orig_budget);
  720. *budget -= work_done;
  721. netdev->quota -= work_done;
  722. if (work_done >= orig_budget)
  723. done = 0;
  724. }
  725. if (bp->istat & ISTAT_ERRORS) {
  726. spin_lock_irq(&bp->lock);
  727. b44_halt(bp);
  728. b44_init_rings(bp);
  729. b44_init_hw(bp);
  730. netif_wake_queue(bp->dev);
  731. spin_unlock_irq(&bp->lock);
  732. done = 1;
  733. }
  734. if (done) {
  735. netif_rx_complete(netdev);
  736. b44_enable_ints(bp);
  737. }
  738. return (done ? 0 : 1);
  739. }
  740. static irqreturn_t b44_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  741. {
  742. struct net_device *dev = dev_id;
  743. struct b44 *bp = netdev_priv(dev);
  744. unsigned long flags;
  745. u32 istat, imask;
  746. int handled = 0;
  747. spin_lock_irqsave(&bp->lock, flags);
  748. istat = br32(bp, B44_ISTAT);
  749. imask = br32(bp, B44_IMASK);
  750. /* ??? What the fuck is the purpose of the interrupt mask
  751. * ??? register if we have to mask it out by hand anyways?
  752. */
  753. istat &= imask;
  754. if (istat) {
  755. handled = 1;
  756. if (netif_rx_schedule_prep(dev)) {
  757. /* NOTE: These writes are posted by the readback of
  758. * the ISTAT register below.
  759. */
  760. bp->istat = istat;
  761. __b44_disable_ints(bp);
  762. __netif_rx_schedule(dev);
  763. } else {
  764. printk(KERN_ERR PFX "%s: Error, poll already scheduled\n",
  765. dev->name);
  766. }
  767. bw32(bp, B44_ISTAT, istat);
  768. br32(bp, B44_ISTAT);
  769. }
  770. spin_unlock_irqrestore(&bp->lock, flags);
  771. return IRQ_RETVAL(handled);
  772. }
  773. static void b44_tx_timeout(struct net_device *dev)
  774. {
  775. struct b44 *bp = netdev_priv(dev);
  776. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  777. dev->name);
  778. spin_lock_irq(&bp->lock);
  779. b44_halt(bp);
  780. b44_init_rings(bp);
  781. b44_init_hw(bp);
  782. spin_unlock_irq(&bp->lock);
  783. b44_enable_ints(bp);
  784. netif_wake_queue(dev);
  785. }
  786. static int b44_start_xmit(struct sk_buff *skb, struct net_device *dev)
  787. {
  788. struct b44 *bp = netdev_priv(dev);
  789. struct sk_buff *bounce_skb;
  790. dma_addr_t mapping;
  791. u32 len, entry, ctrl;
  792. len = skb->len;
  793. spin_lock_irq(&bp->lock);
  794. /* This is a hard error, log it. */
  795. if (unlikely(TX_BUFFS_AVAIL(bp) < 1)) {
  796. netif_stop_queue(dev);
  797. spin_unlock_irq(&bp->lock);
  798. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when queue awake!\n",
  799. dev->name);
  800. return 1;
  801. }
  802. mapping = pci_map_single(bp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  803. if(mapping+len > B44_DMA_MASK) {
  804. /* Chip can't handle DMA to/from >1GB, use bounce buffer */
  805. pci_unmap_single(bp->pdev, mapping, len, PCI_DMA_TODEVICE);
  806. bounce_skb = __dev_alloc_skb(TX_PKT_BUF_SZ,
  807. GFP_ATOMIC|GFP_DMA);
  808. if (!bounce_skb)
  809. return NETDEV_TX_BUSY;
  810. mapping = pci_map_single(bp->pdev, bounce_skb->data,
  811. len, PCI_DMA_TODEVICE);
  812. if(mapping+len > B44_DMA_MASK) {
  813. pci_unmap_single(bp->pdev, mapping,
  814. len, PCI_DMA_TODEVICE);
  815. dev_kfree_skb_any(bounce_skb);
  816. return NETDEV_TX_BUSY;
  817. }
  818. memcpy(skb_put(bounce_skb, len), skb->data, skb->len);
  819. dev_kfree_skb_any(skb);
  820. skb = bounce_skb;
  821. }
  822. entry = bp->tx_prod;
  823. bp->tx_buffers[entry].skb = skb;
  824. pci_unmap_addr_set(&bp->tx_buffers[entry], mapping, mapping);
  825. ctrl = (len & DESC_CTRL_LEN);
  826. ctrl |= DESC_CTRL_IOC | DESC_CTRL_SOF | DESC_CTRL_EOF;
  827. if (entry == (B44_TX_RING_SIZE - 1))
  828. ctrl |= DESC_CTRL_EOT;
  829. bp->tx_ring[entry].ctrl = cpu_to_le32(ctrl);
  830. bp->tx_ring[entry].addr = cpu_to_le32((u32) mapping+bp->dma_offset);
  831. if (bp->flags & B44_FLAG_TX_RING_HACK)
  832. b44_sync_dma_desc_for_device(bp->pdev, bp->tx_ring_dma,
  833. entry * sizeof(bp->tx_ring[0]),
  834. DMA_TO_DEVICE);
  835. entry = NEXT_TX(entry);
  836. bp->tx_prod = entry;
  837. wmb();
  838. bw32(bp, B44_DMATX_PTR, entry * sizeof(struct dma_desc));
  839. if (bp->flags & B44_FLAG_BUGGY_TXPTR)
  840. bw32(bp, B44_DMATX_PTR, entry * sizeof(struct dma_desc));
  841. if (bp->flags & B44_FLAG_REORDER_BUG)
  842. br32(bp, B44_DMATX_PTR);
  843. if (TX_BUFFS_AVAIL(bp) < 1)
  844. netif_stop_queue(dev);
  845. spin_unlock_irq(&bp->lock);
  846. dev->trans_start = jiffies;
  847. return 0;
  848. }
  849. static int b44_change_mtu(struct net_device *dev, int new_mtu)
  850. {
  851. struct b44 *bp = netdev_priv(dev);
  852. if (new_mtu < B44_MIN_MTU || new_mtu > B44_MAX_MTU)
  853. return -EINVAL;
  854. if (!netif_running(dev)) {
  855. /* We'll just catch it later when the
  856. * device is up'd.
  857. */
  858. dev->mtu = new_mtu;
  859. return 0;
  860. }
  861. spin_lock_irq(&bp->lock);
  862. b44_halt(bp);
  863. dev->mtu = new_mtu;
  864. b44_init_rings(bp);
  865. b44_init_hw(bp);
  866. spin_unlock_irq(&bp->lock);
  867. b44_enable_ints(bp);
  868. return 0;
  869. }
  870. /* Free up pending packets in all rx/tx rings.
  871. *
  872. * The chip has been shut down and the driver detached from
  873. * the networking, so no interrupts or new tx packets will
  874. * end up in the driver. bp->lock is not held and we are not
  875. * in an interrupt context and thus may sleep.
  876. */
  877. static void b44_free_rings(struct b44 *bp)
  878. {
  879. struct ring_info *rp;
  880. int i;
  881. for (i = 0; i < B44_RX_RING_SIZE; i++) {
  882. rp = &bp->rx_buffers[i];
  883. if (rp->skb == NULL)
  884. continue;
  885. pci_unmap_single(bp->pdev,
  886. pci_unmap_addr(rp, mapping),
  887. RX_PKT_BUF_SZ,
  888. PCI_DMA_FROMDEVICE);
  889. dev_kfree_skb_any(rp->skb);
  890. rp->skb = NULL;
  891. }
  892. /* XXX needs changes once NETIF_F_SG is set... */
  893. for (i = 0; i < B44_TX_RING_SIZE; i++) {
  894. rp = &bp->tx_buffers[i];
  895. if (rp->skb == NULL)
  896. continue;
  897. pci_unmap_single(bp->pdev,
  898. pci_unmap_addr(rp, mapping),
  899. rp->skb->len,
  900. PCI_DMA_TODEVICE);
  901. dev_kfree_skb_any(rp->skb);
  902. rp->skb = NULL;
  903. }
  904. }
  905. /* Initialize tx/rx rings for packet processing.
  906. *
  907. * The chip has been shut down and the driver detached from
  908. * the networking, so no interrupts or new tx packets will
  909. * end up in the driver. bp->lock is not held and we are not
  910. * in an interrupt context and thus may sleep.
  911. */
  912. static void b44_init_rings(struct b44 *bp)
  913. {
  914. int i;
  915. b44_free_rings(bp);
  916. memset(bp->rx_ring, 0, B44_RX_RING_BYTES);
  917. memset(bp->tx_ring, 0, B44_TX_RING_BYTES);
  918. if (bp->flags & B44_FLAG_RX_RING_HACK)
  919. dma_sync_single_for_device(&bp->pdev->dev, bp->rx_ring_dma,
  920. DMA_TABLE_BYTES,
  921. PCI_DMA_BIDIRECTIONAL);
  922. if (bp->flags & B44_FLAG_TX_RING_HACK)
  923. dma_sync_single_for_device(&bp->pdev->dev, bp->tx_ring_dma,
  924. DMA_TABLE_BYTES,
  925. PCI_DMA_TODEVICE);
  926. for (i = 0; i < bp->rx_pending; i++) {
  927. if (b44_alloc_rx_skb(bp, -1, i) < 0)
  928. break;
  929. }
  930. }
  931. /*
  932. * Must not be invoked with interrupt sources disabled and
  933. * the hardware shutdown down.
  934. */
  935. static void b44_free_consistent(struct b44 *bp)
  936. {
  937. if (bp->rx_buffers) {
  938. kfree(bp->rx_buffers);
  939. bp->rx_buffers = NULL;
  940. }
  941. if (bp->tx_buffers) {
  942. kfree(bp->tx_buffers);
  943. bp->tx_buffers = NULL;
  944. }
  945. if (bp->rx_ring) {
  946. if (bp->flags & B44_FLAG_RX_RING_HACK) {
  947. dma_unmap_single(&bp->pdev->dev, bp->rx_ring_dma,
  948. DMA_TABLE_BYTES,
  949. DMA_BIDIRECTIONAL);
  950. kfree(bp->rx_ring);
  951. } else
  952. pci_free_consistent(bp->pdev, DMA_TABLE_BYTES,
  953. bp->rx_ring, bp->rx_ring_dma);
  954. bp->rx_ring = NULL;
  955. bp->flags &= ~B44_FLAG_RX_RING_HACK;
  956. }
  957. if (bp->tx_ring) {
  958. if (bp->flags & B44_FLAG_TX_RING_HACK) {
  959. dma_unmap_single(&bp->pdev->dev, bp->tx_ring_dma,
  960. DMA_TABLE_BYTES,
  961. DMA_TO_DEVICE);
  962. kfree(bp->tx_ring);
  963. } else
  964. pci_free_consistent(bp->pdev, DMA_TABLE_BYTES,
  965. bp->tx_ring, bp->tx_ring_dma);
  966. bp->tx_ring = NULL;
  967. bp->flags &= ~B44_FLAG_TX_RING_HACK;
  968. }
  969. }
  970. /*
  971. * Must not be invoked with interrupt sources disabled and
  972. * the hardware shutdown down. Can sleep.
  973. */
  974. static int b44_alloc_consistent(struct b44 *bp)
  975. {
  976. int size;
  977. size = B44_RX_RING_SIZE * sizeof(struct ring_info);
  978. bp->rx_buffers = kmalloc(size, GFP_KERNEL);
  979. if (!bp->rx_buffers)
  980. goto out_err;
  981. memset(bp->rx_buffers, 0, size);
  982. size = B44_TX_RING_SIZE * sizeof(struct ring_info);
  983. bp->tx_buffers = kmalloc(size, GFP_KERNEL);
  984. if (!bp->tx_buffers)
  985. goto out_err;
  986. memset(bp->tx_buffers, 0, size);
  987. size = DMA_TABLE_BYTES;
  988. bp->rx_ring = pci_alloc_consistent(bp->pdev, size, &bp->rx_ring_dma);
  989. if (!bp->rx_ring) {
  990. /* Allocation may have failed due to pci_alloc_consistent
  991. insisting on use of GFP_DMA, which is more restrictive
  992. than necessary... */
  993. struct dma_desc *rx_ring;
  994. dma_addr_t rx_ring_dma;
  995. if (!(rx_ring = (struct dma_desc *)kmalloc(size, GFP_KERNEL)))
  996. goto out_err;
  997. memset(rx_ring, 0, size);
  998. rx_ring_dma = dma_map_single(&bp->pdev->dev, rx_ring,
  999. DMA_TABLE_BYTES,
  1000. DMA_BIDIRECTIONAL);
  1001. if (rx_ring_dma + size > B44_DMA_MASK) {
  1002. kfree(rx_ring);
  1003. goto out_err;
  1004. }
  1005. bp->rx_ring = rx_ring;
  1006. bp->rx_ring_dma = rx_ring_dma;
  1007. bp->flags |= B44_FLAG_RX_RING_HACK;
  1008. }
  1009. bp->tx_ring = pci_alloc_consistent(bp->pdev, size, &bp->tx_ring_dma);
  1010. if (!bp->tx_ring) {
  1011. /* Allocation may have failed due to pci_alloc_consistent
  1012. insisting on use of GFP_DMA, which is more restrictive
  1013. than necessary... */
  1014. struct dma_desc *tx_ring;
  1015. dma_addr_t tx_ring_dma;
  1016. if (!(tx_ring = (struct dma_desc *)kmalloc(size, GFP_KERNEL)))
  1017. goto out_err;
  1018. memset(tx_ring, 0, size);
  1019. tx_ring_dma = dma_map_single(&bp->pdev->dev, tx_ring,
  1020. DMA_TABLE_BYTES,
  1021. DMA_TO_DEVICE);
  1022. if (tx_ring_dma + size > B44_DMA_MASK) {
  1023. kfree(tx_ring);
  1024. goto out_err;
  1025. }
  1026. bp->tx_ring = tx_ring;
  1027. bp->tx_ring_dma = tx_ring_dma;
  1028. bp->flags |= B44_FLAG_TX_RING_HACK;
  1029. }
  1030. return 0;
  1031. out_err:
  1032. b44_free_consistent(bp);
  1033. return -ENOMEM;
  1034. }
  1035. /* bp->lock is held. */
  1036. static void b44_clear_stats(struct b44 *bp)
  1037. {
  1038. unsigned long reg;
  1039. bw32(bp, B44_MIB_CTRL, MIB_CTRL_CLR_ON_READ);
  1040. for (reg = B44_TX_GOOD_O; reg <= B44_TX_PAUSE; reg += 4UL)
  1041. br32(bp, reg);
  1042. for (reg = B44_RX_GOOD_O; reg <= B44_RX_NPAUSE; reg += 4UL)
  1043. br32(bp, reg);
  1044. }
  1045. /* bp->lock is held. */
  1046. static void b44_chip_reset(struct b44 *bp)
  1047. {
  1048. if (ssb_is_core_up(bp)) {
  1049. bw32(bp, B44_RCV_LAZY, 0);
  1050. bw32(bp, B44_ENET_CTRL, ENET_CTRL_DISABLE);
  1051. b44_wait_bit(bp, B44_ENET_CTRL, ENET_CTRL_DISABLE, 100, 1);
  1052. bw32(bp, B44_DMATX_CTRL, 0);
  1053. bp->tx_prod = bp->tx_cons = 0;
  1054. if (br32(bp, B44_DMARX_STAT) & DMARX_STAT_EMASK) {
  1055. b44_wait_bit(bp, B44_DMARX_STAT, DMARX_STAT_SIDLE,
  1056. 100, 0);
  1057. }
  1058. bw32(bp, B44_DMARX_CTRL, 0);
  1059. bp->rx_prod = bp->rx_cons = 0;
  1060. } else {
  1061. ssb_pci_setup(bp, (bp->core_unit == 0 ?
  1062. SBINTVEC_ENET0 :
  1063. SBINTVEC_ENET1));
  1064. }
  1065. ssb_core_reset(bp);
  1066. b44_clear_stats(bp);
  1067. /* Make PHY accessible. */
  1068. bw32(bp, B44_MDIO_CTRL, (MDIO_CTRL_PREAMBLE |
  1069. (0x0d & MDIO_CTRL_MAXF_MASK)));
  1070. br32(bp, B44_MDIO_CTRL);
  1071. if (!(br32(bp, B44_DEVCTRL) & DEVCTRL_IPP)) {
  1072. bw32(bp, B44_ENET_CTRL, ENET_CTRL_EPSEL);
  1073. br32(bp, B44_ENET_CTRL);
  1074. bp->flags &= ~B44_FLAG_INTERNAL_PHY;
  1075. } else {
  1076. u32 val = br32(bp, B44_DEVCTRL);
  1077. if (val & DEVCTRL_EPR) {
  1078. bw32(bp, B44_DEVCTRL, (val & ~DEVCTRL_EPR));
  1079. br32(bp, B44_DEVCTRL);
  1080. udelay(100);
  1081. }
  1082. bp->flags |= B44_FLAG_INTERNAL_PHY;
  1083. }
  1084. }
  1085. /* bp->lock is held. */
  1086. static void b44_halt(struct b44 *bp)
  1087. {
  1088. b44_disable_ints(bp);
  1089. b44_chip_reset(bp);
  1090. }
  1091. /* bp->lock is held. */
  1092. static void __b44_set_mac_addr(struct b44 *bp)
  1093. {
  1094. bw32(bp, B44_CAM_CTRL, 0);
  1095. if (!(bp->dev->flags & IFF_PROMISC)) {
  1096. u32 val;
  1097. __b44_cam_write(bp, bp->dev->dev_addr, 0);
  1098. val = br32(bp, B44_CAM_CTRL);
  1099. bw32(bp, B44_CAM_CTRL, val | CAM_CTRL_ENABLE);
  1100. }
  1101. }
  1102. static int b44_set_mac_addr(struct net_device *dev, void *p)
  1103. {
  1104. struct b44 *bp = netdev_priv(dev);
  1105. struct sockaddr *addr = p;
  1106. if (netif_running(dev))
  1107. return -EBUSY;
  1108. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1109. spin_lock_irq(&bp->lock);
  1110. __b44_set_mac_addr(bp);
  1111. spin_unlock_irq(&bp->lock);
  1112. return 0;
  1113. }
  1114. /* Called at device open time to get the chip ready for
  1115. * packet processing. Invoked with bp->lock held.
  1116. */
  1117. static void __b44_set_rx_mode(struct net_device *);
  1118. static void b44_init_hw(struct b44 *bp)
  1119. {
  1120. u32 val;
  1121. b44_chip_reset(bp);
  1122. b44_phy_reset(bp);
  1123. b44_setup_phy(bp);
  1124. /* Enable CRC32, set proper LED modes and power on PHY */
  1125. bw32(bp, B44_MAC_CTRL, MAC_CTRL_CRC32_ENAB | MAC_CTRL_PHY_LEDCTRL);
  1126. bw32(bp, B44_RCV_LAZY, (1 << RCV_LAZY_FC_SHIFT));
  1127. /* This sets the MAC address too. */
  1128. __b44_set_rx_mode(bp->dev);
  1129. /* MTU + eth header + possible VLAN tag + struct rx_header */
  1130. bw32(bp, B44_RXMAXLEN, bp->dev->mtu + ETH_HLEN + 8 + RX_HEADER_LEN);
  1131. bw32(bp, B44_TXMAXLEN, bp->dev->mtu + ETH_HLEN + 8 + RX_HEADER_LEN);
  1132. bw32(bp, B44_TX_WMARK, 56); /* XXX magic */
  1133. bw32(bp, B44_DMATX_CTRL, DMATX_CTRL_ENABLE);
  1134. bw32(bp, B44_DMATX_ADDR, bp->tx_ring_dma + bp->dma_offset);
  1135. bw32(bp, B44_DMARX_CTRL, (DMARX_CTRL_ENABLE |
  1136. (bp->rx_offset << DMARX_CTRL_ROSHIFT)));
  1137. bw32(bp, B44_DMARX_ADDR, bp->rx_ring_dma + bp->dma_offset);
  1138. bw32(bp, B44_DMARX_PTR, bp->rx_pending);
  1139. bp->rx_prod = bp->rx_pending;
  1140. bw32(bp, B44_MIB_CTRL, MIB_CTRL_CLR_ON_READ);
  1141. val = br32(bp, B44_ENET_CTRL);
  1142. bw32(bp, B44_ENET_CTRL, (val | ENET_CTRL_ENABLE));
  1143. }
  1144. static int b44_open(struct net_device *dev)
  1145. {
  1146. struct b44 *bp = netdev_priv(dev);
  1147. int err;
  1148. err = b44_alloc_consistent(bp);
  1149. if (err)
  1150. return err;
  1151. err = request_irq(dev->irq, b44_interrupt, SA_SHIRQ, dev->name, dev);
  1152. if (err)
  1153. goto err_out_free;
  1154. spin_lock_irq(&bp->lock);
  1155. b44_init_rings(bp);
  1156. b44_init_hw(bp);
  1157. bp->flags |= B44_FLAG_INIT_COMPLETE;
  1158. netif_carrier_off(dev);
  1159. b44_check_phy(bp);
  1160. spin_unlock_irq(&bp->lock);
  1161. init_timer(&bp->timer);
  1162. bp->timer.expires = jiffies + HZ;
  1163. bp->timer.data = (unsigned long) bp;
  1164. bp->timer.function = b44_timer;
  1165. add_timer(&bp->timer);
  1166. b44_enable_ints(bp);
  1167. return 0;
  1168. err_out_free:
  1169. b44_free_consistent(bp);
  1170. return err;
  1171. }
  1172. #if 0
  1173. /*static*/ void b44_dump_state(struct b44 *bp)
  1174. {
  1175. u32 val32, val32_2, val32_3, val32_4, val32_5;
  1176. u16 val16;
  1177. pci_read_config_word(bp->pdev, PCI_STATUS, &val16);
  1178. printk("DEBUG: PCI status [%04x] \n", val16);
  1179. }
  1180. #endif
  1181. #ifdef CONFIG_NET_POLL_CONTROLLER
  1182. /*
  1183. * Polling receive - used by netconsole and other diagnostic tools
  1184. * to allow network i/o with interrupts disabled.
  1185. */
  1186. static void b44_poll_controller(struct net_device *dev)
  1187. {
  1188. disable_irq(dev->irq);
  1189. b44_interrupt(dev->irq, dev, NULL);
  1190. enable_irq(dev->irq);
  1191. }
  1192. #endif
  1193. static int b44_close(struct net_device *dev)
  1194. {
  1195. struct b44 *bp = netdev_priv(dev);
  1196. netif_stop_queue(dev);
  1197. del_timer_sync(&bp->timer);
  1198. spin_lock_irq(&bp->lock);
  1199. #if 0
  1200. b44_dump_state(bp);
  1201. #endif
  1202. b44_halt(bp);
  1203. b44_free_rings(bp);
  1204. bp->flags &= ~B44_FLAG_INIT_COMPLETE;
  1205. netif_carrier_off(bp->dev);
  1206. spin_unlock_irq(&bp->lock);
  1207. free_irq(dev->irq, dev);
  1208. b44_free_consistent(bp);
  1209. return 0;
  1210. }
  1211. static struct net_device_stats *b44_get_stats(struct net_device *dev)
  1212. {
  1213. struct b44 *bp = netdev_priv(dev);
  1214. struct net_device_stats *nstat = &bp->stats;
  1215. struct b44_hw_stats *hwstat = &bp->hw_stats;
  1216. /* Convert HW stats into netdevice stats. */
  1217. nstat->rx_packets = hwstat->rx_pkts;
  1218. nstat->tx_packets = hwstat->tx_pkts;
  1219. nstat->rx_bytes = hwstat->rx_octets;
  1220. nstat->tx_bytes = hwstat->tx_octets;
  1221. nstat->tx_errors = (hwstat->tx_jabber_pkts +
  1222. hwstat->tx_oversize_pkts +
  1223. hwstat->tx_underruns +
  1224. hwstat->tx_excessive_cols +
  1225. hwstat->tx_late_cols);
  1226. nstat->multicast = hwstat->tx_multicast_pkts;
  1227. nstat->collisions = hwstat->tx_total_cols;
  1228. nstat->rx_length_errors = (hwstat->rx_oversize_pkts +
  1229. hwstat->rx_undersize);
  1230. nstat->rx_over_errors = hwstat->rx_missed_pkts;
  1231. nstat->rx_frame_errors = hwstat->rx_align_errs;
  1232. nstat->rx_crc_errors = hwstat->rx_crc_errs;
  1233. nstat->rx_errors = (hwstat->rx_jabber_pkts +
  1234. hwstat->rx_oversize_pkts +
  1235. hwstat->rx_missed_pkts +
  1236. hwstat->rx_crc_align_errs +
  1237. hwstat->rx_undersize +
  1238. hwstat->rx_crc_errs +
  1239. hwstat->rx_align_errs +
  1240. hwstat->rx_symbol_errs);
  1241. nstat->tx_aborted_errors = hwstat->tx_underruns;
  1242. #if 0
  1243. /* Carrier lost counter seems to be broken for some devices */
  1244. nstat->tx_carrier_errors = hwstat->tx_carrier_lost;
  1245. #endif
  1246. return nstat;
  1247. }
  1248. static int __b44_load_mcast(struct b44 *bp, struct net_device *dev)
  1249. {
  1250. struct dev_mc_list *mclist;
  1251. int i, num_ents;
  1252. num_ents = min_t(int, dev->mc_count, B44_MCAST_TABLE_SIZE);
  1253. mclist = dev->mc_list;
  1254. for (i = 0; mclist && i < num_ents; i++, mclist = mclist->next) {
  1255. __b44_cam_write(bp, mclist->dmi_addr, i + 1);
  1256. }
  1257. return i+1;
  1258. }
  1259. static void __b44_set_rx_mode(struct net_device *dev)
  1260. {
  1261. struct b44 *bp = netdev_priv(dev);
  1262. u32 val;
  1263. int i=0;
  1264. unsigned char zero[6] = {0,0,0,0,0,0};
  1265. val = br32(bp, B44_RXCONFIG);
  1266. val &= ~(RXCONFIG_PROMISC | RXCONFIG_ALLMULTI);
  1267. if (dev->flags & IFF_PROMISC) {
  1268. val |= RXCONFIG_PROMISC;
  1269. bw32(bp, B44_RXCONFIG, val);
  1270. } else {
  1271. __b44_set_mac_addr(bp);
  1272. if (dev->flags & IFF_ALLMULTI)
  1273. val |= RXCONFIG_ALLMULTI;
  1274. else
  1275. i=__b44_load_mcast(bp, dev);
  1276. for(;i<64;i++) {
  1277. __b44_cam_write(bp, zero, i);
  1278. }
  1279. bw32(bp, B44_RXCONFIG, val);
  1280. val = br32(bp, B44_CAM_CTRL);
  1281. bw32(bp, B44_CAM_CTRL, val | CAM_CTRL_ENABLE);
  1282. }
  1283. }
  1284. static void b44_set_rx_mode(struct net_device *dev)
  1285. {
  1286. struct b44 *bp = netdev_priv(dev);
  1287. spin_lock_irq(&bp->lock);
  1288. __b44_set_rx_mode(dev);
  1289. spin_unlock_irq(&bp->lock);
  1290. }
  1291. static u32 b44_get_msglevel(struct net_device *dev)
  1292. {
  1293. struct b44 *bp = netdev_priv(dev);
  1294. return bp->msg_enable;
  1295. }
  1296. static void b44_set_msglevel(struct net_device *dev, u32 value)
  1297. {
  1298. struct b44 *bp = netdev_priv(dev);
  1299. bp->msg_enable = value;
  1300. }
  1301. static void b44_get_drvinfo (struct net_device *dev, struct ethtool_drvinfo *info)
  1302. {
  1303. struct b44 *bp = netdev_priv(dev);
  1304. struct pci_dev *pci_dev = bp->pdev;
  1305. strcpy (info->driver, DRV_MODULE_NAME);
  1306. strcpy (info->version, DRV_MODULE_VERSION);
  1307. strcpy (info->bus_info, pci_name(pci_dev));
  1308. }
  1309. static int b44_nway_reset(struct net_device *dev)
  1310. {
  1311. struct b44 *bp = netdev_priv(dev);
  1312. u32 bmcr;
  1313. int r;
  1314. spin_lock_irq(&bp->lock);
  1315. b44_readphy(bp, MII_BMCR, &bmcr);
  1316. b44_readphy(bp, MII_BMCR, &bmcr);
  1317. r = -EINVAL;
  1318. if (bmcr & BMCR_ANENABLE) {
  1319. b44_writephy(bp, MII_BMCR,
  1320. bmcr | BMCR_ANRESTART);
  1321. r = 0;
  1322. }
  1323. spin_unlock_irq(&bp->lock);
  1324. return r;
  1325. }
  1326. static int b44_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1327. {
  1328. struct b44 *bp = netdev_priv(dev);
  1329. if (!(bp->flags & B44_FLAG_INIT_COMPLETE))
  1330. return -EAGAIN;
  1331. cmd->supported = (SUPPORTED_Autoneg);
  1332. cmd->supported |= (SUPPORTED_100baseT_Half |
  1333. SUPPORTED_100baseT_Full |
  1334. SUPPORTED_10baseT_Half |
  1335. SUPPORTED_10baseT_Full |
  1336. SUPPORTED_MII);
  1337. cmd->advertising = 0;
  1338. if (bp->flags & B44_FLAG_ADV_10HALF)
  1339. cmd->advertising |= ADVERTISE_10HALF;
  1340. if (bp->flags & B44_FLAG_ADV_10FULL)
  1341. cmd->advertising |= ADVERTISE_10FULL;
  1342. if (bp->flags & B44_FLAG_ADV_100HALF)
  1343. cmd->advertising |= ADVERTISE_100HALF;
  1344. if (bp->flags & B44_FLAG_ADV_100FULL)
  1345. cmd->advertising |= ADVERTISE_100FULL;
  1346. cmd->advertising |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1347. cmd->speed = (bp->flags & B44_FLAG_100_BASE_T) ?
  1348. SPEED_100 : SPEED_10;
  1349. cmd->duplex = (bp->flags & B44_FLAG_FULL_DUPLEX) ?
  1350. DUPLEX_FULL : DUPLEX_HALF;
  1351. cmd->port = 0;
  1352. cmd->phy_address = bp->phy_addr;
  1353. cmd->transceiver = (bp->flags & B44_FLAG_INTERNAL_PHY) ?
  1354. XCVR_INTERNAL : XCVR_EXTERNAL;
  1355. cmd->autoneg = (bp->flags & B44_FLAG_FORCE_LINK) ?
  1356. AUTONEG_DISABLE : AUTONEG_ENABLE;
  1357. cmd->maxtxpkt = 0;
  1358. cmd->maxrxpkt = 0;
  1359. return 0;
  1360. }
  1361. static int b44_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1362. {
  1363. struct b44 *bp = netdev_priv(dev);
  1364. if (!(bp->flags & B44_FLAG_INIT_COMPLETE))
  1365. return -EAGAIN;
  1366. /* We do not support gigabit. */
  1367. if (cmd->autoneg == AUTONEG_ENABLE) {
  1368. if (cmd->advertising &
  1369. (ADVERTISED_1000baseT_Half |
  1370. ADVERTISED_1000baseT_Full))
  1371. return -EINVAL;
  1372. } else if ((cmd->speed != SPEED_100 &&
  1373. cmd->speed != SPEED_10) ||
  1374. (cmd->duplex != DUPLEX_HALF &&
  1375. cmd->duplex != DUPLEX_FULL)) {
  1376. return -EINVAL;
  1377. }
  1378. spin_lock_irq(&bp->lock);
  1379. if (cmd->autoneg == AUTONEG_ENABLE) {
  1380. bp->flags &= ~B44_FLAG_FORCE_LINK;
  1381. bp->flags &= ~(B44_FLAG_ADV_10HALF |
  1382. B44_FLAG_ADV_10FULL |
  1383. B44_FLAG_ADV_100HALF |
  1384. B44_FLAG_ADV_100FULL);
  1385. if (cmd->advertising & ADVERTISE_10HALF)
  1386. bp->flags |= B44_FLAG_ADV_10HALF;
  1387. if (cmd->advertising & ADVERTISE_10FULL)
  1388. bp->flags |= B44_FLAG_ADV_10FULL;
  1389. if (cmd->advertising & ADVERTISE_100HALF)
  1390. bp->flags |= B44_FLAG_ADV_100HALF;
  1391. if (cmd->advertising & ADVERTISE_100FULL)
  1392. bp->flags |= B44_FLAG_ADV_100FULL;
  1393. } else {
  1394. bp->flags |= B44_FLAG_FORCE_LINK;
  1395. if (cmd->speed == SPEED_100)
  1396. bp->flags |= B44_FLAG_100_BASE_T;
  1397. if (cmd->duplex == DUPLEX_FULL)
  1398. bp->flags |= B44_FLAG_FULL_DUPLEX;
  1399. }
  1400. b44_setup_phy(bp);
  1401. spin_unlock_irq(&bp->lock);
  1402. return 0;
  1403. }
  1404. static void b44_get_ringparam(struct net_device *dev,
  1405. struct ethtool_ringparam *ering)
  1406. {
  1407. struct b44 *bp = netdev_priv(dev);
  1408. ering->rx_max_pending = B44_RX_RING_SIZE - 1;
  1409. ering->rx_pending = bp->rx_pending;
  1410. /* XXX ethtool lacks a tx_max_pending, oops... */
  1411. }
  1412. static int b44_set_ringparam(struct net_device *dev,
  1413. struct ethtool_ringparam *ering)
  1414. {
  1415. struct b44 *bp = netdev_priv(dev);
  1416. if ((ering->rx_pending > B44_RX_RING_SIZE - 1) ||
  1417. (ering->rx_mini_pending != 0) ||
  1418. (ering->rx_jumbo_pending != 0) ||
  1419. (ering->tx_pending > B44_TX_RING_SIZE - 1))
  1420. return -EINVAL;
  1421. spin_lock_irq(&bp->lock);
  1422. bp->rx_pending = ering->rx_pending;
  1423. bp->tx_pending = ering->tx_pending;
  1424. b44_halt(bp);
  1425. b44_init_rings(bp);
  1426. b44_init_hw(bp);
  1427. netif_wake_queue(bp->dev);
  1428. spin_unlock_irq(&bp->lock);
  1429. b44_enable_ints(bp);
  1430. return 0;
  1431. }
  1432. static void b44_get_pauseparam(struct net_device *dev,
  1433. struct ethtool_pauseparam *epause)
  1434. {
  1435. struct b44 *bp = netdev_priv(dev);
  1436. epause->autoneg =
  1437. (bp->flags & B44_FLAG_PAUSE_AUTO) != 0;
  1438. epause->rx_pause =
  1439. (bp->flags & B44_FLAG_RX_PAUSE) != 0;
  1440. epause->tx_pause =
  1441. (bp->flags & B44_FLAG_TX_PAUSE) != 0;
  1442. }
  1443. static int b44_set_pauseparam(struct net_device *dev,
  1444. struct ethtool_pauseparam *epause)
  1445. {
  1446. struct b44 *bp = netdev_priv(dev);
  1447. spin_lock_irq(&bp->lock);
  1448. if (epause->autoneg)
  1449. bp->flags |= B44_FLAG_PAUSE_AUTO;
  1450. else
  1451. bp->flags &= ~B44_FLAG_PAUSE_AUTO;
  1452. if (epause->rx_pause)
  1453. bp->flags |= B44_FLAG_RX_PAUSE;
  1454. else
  1455. bp->flags &= ~B44_FLAG_RX_PAUSE;
  1456. if (epause->tx_pause)
  1457. bp->flags |= B44_FLAG_TX_PAUSE;
  1458. else
  1459. bp->flags &= ~B44_FLAG_TX_PAUSE;
  1460. if (bp->flags & B44_FLAG_PAUSE_AUTO) {
  1461. b44_halt(bp);
  1462. b44_init_rings(bp);
  1463. b44_init_hw(bp);
  1464. } else {
  1465. __b44_set_flow_ctrl(bp, bp->flags);
  1466. }
  1467. spin_unlock_irq(&bp->lock);
  1468. b44_enable_ints(bp);
  1469. return 0;
  1470. }
  1471. static struct ethtool_ops b44_ethtool_ops = {
  1472. .get_drvinfo = b44_get_drvinfo,
  1473. .get_settings = b44_get_settings,
  1474. .set_settings = b44_set_settings,
  1475. .nway_reset = b44_nway_reset,
  1476. .get_link = ethtool_op_get_link,
  1477. .get_ringparam = b44_get_ringparam,
  1478. .set_ringparam = b44_set_ringparam,
  1479. .get_pauseparam = b44_get_pauseparam,
  1480. .set_pauseparam = b44_set_pauseparam,
  1481. .get_msglevel = b44_get_msglevel,
  1482. .set_msglevel = b44_set_msglevel,
  1483. .get_perm_addr = ethtool_op_get_perm_addr,
  1484. };
  1485. static int b44_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1486. {
  1487. struct mii_ioctl_data *data = if_mii(ifr);
  1488. struct b44 *bp = netdev_priv(dev);
  1489. int err;
  1490. spin_lock_irq(&bp->lock);
  1491. err = generic_mii_ioctl(&bp->mii_if, data, cmd, NULL);
  1492. spin_unlock_irq(&bp->lock);
  1493. return err;
  1494. }
  1495. /* Read 128-bytes of EEPROM. */
  1496. static int b44_read_eeprom(struct b44 *bp, u8 *data)
  1497. {
  1498. long i;
  1499. u16 *ptr = (u16 *) data;
  1500. for (i = 0; i < 128; i += 2)
  1501. ptr[i / 2] = readw(bp->regs + 4096 + i);
  1502. return 0;
  1503. }
  1504. static int __devinit b44_get_invariants(struct b44 *bp)
  1505. {
  1506. u8 eeprom[128];
  1507. int err;
  1508. err = b44_read_eeprom(bp, &eeprom[0]);
  1509. if (err)
  1510. goto out;
  1511. bp->dev->dev_addr[0] = eeprom[79];
  1512. bp->dev->dev_addr[1] = eeprom[78];
  1513. bp->dev->dev_addr[2] = eeprom[81];
  1514. bp->dev->dev_addr[3] = eeprom[80];
  1515. bp->dev->dev_addr[4] = eeprom[83];
  1516. bp->dev->dev_addr[5] = eeprom[82];
  1517. memcpy(bp->dev->perm_addr, bp->dev->dev_addr, bp->dev->addr_len);
  1518. bp->phy_addr = eeprom[90] & 0x1f;
  1519. /* With this, plus the rx_header prepended to the data by the
  1520. * hardware, we'll land the ethernet header on a 2-byte boundary.
  1521. */
  1522. bp->rx_offset = 30;
  1523. bp->imask = IMASK_DEF;
  1524. bp->core_unit = ssb_core_unit(bp);
  1525. bp->dma_offset = SB_PCI_DMA;
  1526. /* XXX - really required?
  1527. bp->flags |= B44_FLAG_BUGGY_TXPTR;
  1528. */
  1529. out:
  1530. return err;
  1531. }
  1532. static int __devinit b44_init_one(struct pci_dev *pdev,
  1533. const struct pci_device_id *ent)
  1534. {
  1535. static int b44_version_printed = 0;
  1536. unsigned long b44reg_base, b44reg_len;
  1537. struct net_device *dev;
  1538. struct b44 *bp;
  1539. int err, i;
  1540. if (b44_version_printed++ == 0)
  1541. printk(KERN_INFO "%s", version);
  1542. err = pci_enable_device(pdev);
  1543. if (err) {
  1544. printk(KERN_ERR PFX "Cannot enable PCI device, "
  1545. "aborting.\n");
  1546. return err;
  1547. }
  1548. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  1549. printk(KERN_ERR PFX "Cannot find proper PCI device "
  1550. "base address, aborting.\n");
  1551. err = -ENODEV;
  1552. goto err_out_disable_pdev;
  1553. }
  1554. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  1555. if (err) {
  1556. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  1557. "aborting.\n");
  1558. goto err_out_disable_pdev;
  1559. }
  1560. pci_set_master(pdev);
  1561. err = pci_set_dma_mask(pdev, (u64) B44_DMA_MASK);
  1562. if (err) {
  1563. printk(KERN_ERR PFX "No usable DMA configuration, "
  1564. "aborting.\n");
  1565. goto err_out_free_res;
  1566. }
  1567. err = pci_set_consistent_dma_mask(pdev, (u64) B44_DMA_MASK);
  1568. if (err) {
  1569. printk(KERN_ERR PFX "No usable DMA configuration, "
  1570. "aborting.\n");
  1571. goto err_out_free_res;
  1572. }
  1573. b44reg_base = pci_resource_start(pdev, 0);
  1574. b44reg_len = pci_resource_len(pdev, 0);
  1575. dev = alloc_etherdev(sizeof(*bp));
  1576. if (!dev) {
  1577. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  1578. err = -ENOMEM;
  1579. goto err_out_free_res;
  1580. }
  1581. SET_MODULE_OWNER(dev);
  1582. SET_NETDEV_DEV(dev,&pdev->dev);
  1583. /* No interesting netdevice features in this card... */
  1584. dev->features |= 0;
  1585. bp = netdev_priv(dev);
  1586. bp->pdev = pdev;
  1587. bp->dev = dev;
  1588. if (b44_debug >= 0)
  1589. bp->msg_enable = (1 << b44_debug) - 1;
  1590. else
  1591. bp->msg_enable = B44_DEF_MSG_ENABLE;
  1592. spin_lock_init(&bp->lock);
  1593. bp->regs = ioremap(b44reg_base, b44reg_len);
  1594. if (bp->regs == 0UL) {
  1595. printk(KERN_ERR PFX "Cannot map device registers, "
  1596. "aborting.\n");
  1597. err = -ENOMEM;
  1598. goto err_out_free_dev;
  1599. }
  1600. bp->rx_pending = B44_DEF_RX_RING_PENDING;
  1601. bp->tx_pending = B44_DEF_TX_RING_PENDING;
  1602. dev->open = b44_open;
  1603. dev->stop = b44_close;
  1604. dev->hard_start_xmit = b44_start_xmit;
  1605. dev->get_stats = b44_get_stats;
  1606. dev->set_multicast_list = b44_set_rx_mode;
  1607. dev->set_mac_address = b44_set_mac_addr;
  1608. dev->do_ioctl = b44_ioctl;
  1609. dev->tx_timeout = b44_tx_timeout;
  1610. dev->poll = b44_poll;
  1611. dev->weight = 64;
  1612. dev->watchdog_timeo = B44_TX_TIMEOUT;
  1613. #ifdef CONFIG_NET_POLL_CONTROLLER
  1614. dev->poll_controller = b44_poll_controller;
  1615. #endif
  1616. dev->change_mtu = b44_change_mtu;
  1617. dev->irq = pdev->irq;
  1618. SET_ETHTOOL_OPS(dev, &b44_ethtool_ops);
  1619. err = b44_get_invariants(bp);
  1620. if (err) {
  1621. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  1622. "aborting.\n");
  1623. goto err_out_iounmap;
  1624. }
  1625. bp->mii_if.dev = dev;
  1626. bp->mii_if.mdio_read = b44_mii_read;
  1627. bp->mii_if.mdio_write = b44_mii_write;
  1628. bp->mii_if.phy_id = bp->phy_addr;
  1629. bp->mii_if.phy_id_mask = 0x1f;
  1630. bp->mii_if.reg_num_mask = 0x1f;
  1631. /* By default, advertise all speed/duplex settings. */
  1632. bp->flags |= (B44_FLAG_ADV_10HALF | B44_FLAG_ADV_10FULL |
  1633. B44_FLAG_ADV_100HALF | B44_FLAG_ADV_100FULL);
  1634. /* By default, auto-negotiate PAUSE. */
  1635. bp->flags |= B44_FLAG_PAUSE_AUTO;
  1636. err = register_netdev(dev);
  1637. if (err) {
  1638. printk(KERN_ERR PFX "Cannot register net device, "
  1639. "aborting.\n");
  1640. goto err_out_iounmap;
  1641. }
  1642. pci_set_drvdata(pdev, dev);
  1643. pci_save_state(bp->pdev);
  1644. printk(KERN_INFO "%s: Broadcom 4400 10/100BaseT Ethernet ", dev->name);
  1645. for (i = 0; i < 6; i++)
  1646. printk("%2.2x%c", dev->dev_addr[i],
  1647. i == 5 ? '\n' : ':');
  1648. return 0;
  1649. err_out_iounmap:
  1650. iounmap(bp->regs);
  1651. err_out_free_dev:
  1652. free_netdev(dev);
  1653. err_out_free_res:
  1654. pci_release_regions(pdev);
  1655. err_out_disable_pdev:
  1656. pci_disable_device(pdev);
  1657. pci_set_drvdata(pdev, NULL);
  1658. return err;
  1659. }
  1660. static void __devexit b44_remove_one(struct pci_dev *pdev)
  1661. {
  1662. struct net_device *dev = pci_get_drvdata(pdev);
  1663. if (dev) {
  1664. struct b44 *bp = netdev_priv(dev);
  1665. unregister_netdev(dev);
  1666. iounmap(bp->regs);
  1667. free_netdev(dev);
  1668. pci_release_regions(pdev);
  1669. pci_disable_device(pdev);
  1670. pci_set_drvdata(pdev, NULL);
  1671. }
  1672. }
  1673. static int b44_suspend(struct pci_dev *pdev, pm_message_t state)
  1674. {
  1675. struct net_device *dev = pci_get_drvdata(pdev);
  1676. struct b44 *bp = netdev_priv(dev);
  1677. if (!netif_running(dev))
  1678. return 0;
  1679. del_timer_sync(&bp->timer);
  1680. spin_lock_irq(&bp->lock);
  1681. b44_halt(bp);
  1682. netif_carrier_off(bp->dev);
  1683. netif_device_detach(bp->dev);
  1684. b44_free_rings(bp);
  1685. spin_unlock_irq(&bp->lock);
  1686. pci_disable_device(pdev);
  1687. return 0;
  1688. }
  1689. static int b44_resume(struct pci_dev *pdev)
  1690. {
  1691. struct net_device *dev = pci_get_drvdata(pdev);
  1692. struct b44 *bp = netdev_priv(dev);
  1693. pci_restore_state(pdev);
  1694. pci_enable_device(pdev);
  1695. pci_set_master(pdev);
  1696. if (!netif_running(dev))
  1697. return 0;
  1698. spin_lock_irq(&bp->lock);
  1699. b44_init_rings(bp);
  1700. b44_init_hw(bp);
  1701. netif_device_attach(bp->dev);
  1702. spin_unlock_irq(&bp->lock);
  1703. bp->timer.expires = jiffies + HZ;
  1704. add_timer(&bp->timer);
  1705. b44_enable_ints(bp);
  1706. return 0;
  1707. }
  1708. static struct pci_driver b44_driver = {
  1709. .name = DRV_MODULE_NAME,
  1710. .id_table = b44_pci_tbl,
  1711. .probe = b44_init_one,
  1712. .remove = __devexit_p(b44_remove_one),
  1713. .suspend = b44_suspend,
  1714. .resume = b44_resume,
  1715. };
  1716. static int __init b44_init(void)
  1717. {
  1718. unsigned int dma_desc_align_size = dma_get_cache_alignment();
  1719. /* Setup paramaters for syncing RX/TX DMA descriptors */
  1720. dma_desc_align_mask = ~(dma_desc_align_size - 1);
  1721. dma_desc_sync_size = max(dma_desc_align_size, sizeof(struct dma_desc));
  1722. return pci_module_init(&b44_driver);
  1723. }
  1724. static void __exit b44_cleanup(void)
  1725. {
  1726. pci_unregister_driver(&b44_driver);
  1727. }
  1728. module_init(b44_init);
  1729. module_exit(b44_cleanup);