ivt.S 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681
  1. /*
  2. * arch/ia64/kernel/ivt.S
  3. *
  4. * Copyright (C) 1998-2001, 2003, 2005 Hewlett-Packard Co
  5. * Stephane Eranian <eranian@hpl.hp.com>
  6. * David Mosberger <davidm@hpl.hp.com>
  7. * Copyright (C) 2000, 2002-2003 Intel Co
  8. * Asit Mallick <asit.k.mallick@intel.com>
  9. * Suresh Siddha <suresh.b.siddha@intel.com>
  10. * Kenneth Chen <kenneth.w.chen@intel.com>
  11. * Fenghua Yu <fenghua.yu@intel.com>
  12. *
  13. * 00/08/23 Asit Mallick <asit.k.mallick@intel.com> TLB handling for SMP
  14. * 00/12/20 David Mosberger-Tang <davidm@hpl.hp.com> DTLB/ITLB handler now uses virtual PT.
  15. */
  16. /*
  17. * This file defines the interruption vector table used by the CPU.
  18. * It does not include one entry per possible cause of interruption.
  19. *
  20. * The first 20 entries of the table contain 64 bundles each while the
  21. * remaining 48 entries contain only 16 bundles each.
  22. *
  23. * The 64 bundles are used to allow inlining the whole handler for critical
  24. * interruptions like TLB misses.
  25. *
  26. * For each entry, the comment is as follows:
  27. *
  28. * // 0x1c00 Entry 7 (size 64 bundles) Data Key Miss (12,51)
  29. * entry offset ----/ / / / /
  30. * entry number ---------/ / / /
  31. * size of the entry -------------/ / /
  32. * vector name -------------------------------------/ /
  33. * interruptions triggering this vector ----------------------/
  34. *
  35. * The table is 32KB in size and must be aligned on 32KB boundary.
  36. * (The CPU ignores the 15 lower bits of the address)
  37. *
  38. * Table is based upon EAS2.6 (Oct 1999)
  39. */
  40. #include <linux/config.h>
  41. #include <asm/asmmacro.h>
  42. #include <asm/break.h>
  43. #include <asm/ia32.h>
  44. #include <asm/kregs.h>
  45. #include <asm/asm-offsets.h>
  46. #include <asm/pgtable.h>
  47. #include <asm/processor.h>
  48. #include <asm/ptrace.h>
  49. #include <asm/system.h>
  50. #include <asm/thread_info.h>
  51. #include <asm/unistd.h>
  52. #include <asm/errno.h>
  53. #if 1
  54. # define PSR_DEFAULT_BITS psr.ac
  55. #else
  56. # define PSR_DEFAULT_BITS 0
  57. #endif
  58. #if 0
  59. /*
  60. * This lets you track the last eight faults that occurred on the CPU. Make sure ar.k2 isn't
  61. * needed for something else before enabling this...
  62. */
  63. # define DBG_FAULT(i) mov r16=ar.k2;; shl r16=r16,8;; add r16=(i),r16;;mov ar.k2=r16
  64. #else
  65. # define DBG_FAULT(i)
  66. #endif
  67. #include "minstate.h"
  68. #define FAULT(n) \
  69. mov r31=pr; \
  70. mov r19=n;; /* prepare to save predicates */ \
  71. br.sptk.many dispatch_to_fault_handler
  72. .section .text.ivt,"ax"
  73. .align 32768 // align on 32KB boundary
  74. .global ia64_ivt
  75. ia64_ivt:
  76. /////////////////////////////////////////////////////////////////////////////////////////
  77. // 0x0000 Entry 0 (size 64 bundles) VHPT Translation (8,20,47)
  78. ENTRY(vhpt_miss)
  79. DBG_FAULT(0)
  80. /*
  81. * The VHPT vector is invoked when the TLB entry for the virtual page table
  82. * is missing. This happens only as a result of a previous
  83. * (the "original") TLB miss, which may either be caused by an instruction
  84. * fetch or a data access (or non-access).
  85. *
  86. * What we do here is normal TLB miss handing for the _original_ miss, followed
  87. * by inserting the TLB entry for the virtual page table page that the VHPT
  88. * walker was attempting to access. The latter gets inserted as long
  89. * as both L1 and L2 have valid mappings for the faulting address.
  90. * The TLB entry for the original miss gets inserted only if
  91. * the L3 entry indicates that the page is present.
  92. *
  93. * do_page_fault gets invoked in the following cases:
  94. * - the faulting virtual address uses unimplemented address bits
  95. * - the faulting virtual address has no L1, L2, or L3 mapping
  96. */
  97. mov r16=cr.ifa // get address that caused the TLB miss
  98. #ifdef CONFIG_HUGETLB_PAGE
  99. movl r18=PAGE_SHIFT
  100. mov r25=cr.itir
  101. #endif
  102. ;;
  103. rsm psr.dt // use physical addressing for data
  104. mov r31=pr // save the predicate registers
  105. mov r19=IA64_KR(PT_BASE) // get page table base address
  106. shl r21=r16,3 // shift bit 60 into sign bit
  107. shr.u r17=r16,61 // get the region number into r17
  108. ;;
  109. shr r22=r21,3
  110. #ifdef CONFIG_HUGETLB_PAGE
  111. extr.u r26=r25,2,6
  112. ;;
  113. cmp.ne p8,p0=r18,r26
  114. sub r27=r26,r18
  115. ;;
  116. (p8) dep r25=r18,r25,2,6
  117. (p8) shr r22=r22,r27
  118. #endif
  119. ;;
  120. cmp.eq p6,p7=5,r17 // is IFA pointing into to region 5?
  121. shr.u r18=r22,PGDIR_SHIFT // get bits 33-63 of the faulting address
  122. ;;
  123. (p7) dep r17=r17,r19,(PAGE_SHIFT-3),3 // put region number bits in place
  124. srlz.d
  125. LOAD_PHYSICAL(p6, r19, swapper_pg_dir) // region 5 is rooted at swapper_pg_dir
  126. .pred.rel "mutex", p6, p7
  127. (p6) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT
  128. (p7) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT-3
  129. ;;
  130. (p6) dep r17=r18,r19,3,(PAGE_SHIFT-3) // r17=PTA + IFA(33,42)*8
  131. (p7) dep r17=r18,r17,3,(PAGE_SHIFT-6) // r17=PTA + (((IFA(61,63) << 7) | IFA(33,39))*8)
  132. cmp.eq p7,p6=0,r21 // unused address bits all zeroes?
  133. shr.u r18=r22,PMD_SHIFT // shift L2 index into position
  134. ;;
  135. ld8 r17=[r17] // fetch the L1 entry (may be 0)
  136. ;;
  137. (p7) cmp.eq p6,p7=r17,r0 // was L1 entry NULL?
  138. dep r17=r18,r17,3,(PAGE_SHIFT-3) // compute address of L2 page table entry
  139. ;;
  140. (p7) ld8 r20=[r17] // fetch the L2 entry (may be 0)
  141. shr.u r19=r22,PAGE_SHIFT // shift L3 index into position
  142. ;;
  143. (p7) cmp.eq.or.andcm p6,p7=r20,r0 // was L2 entry NULL?
  144. dep r21=r19,r20,3,(PAGE_SHIFT-3) // compute address of L3 page table entry
  145. ;;
  146. (p7) ld8 r18=[r21] // read the L3 PTE
  147. mov r19=cr.isr // cr.isr bit 0 tells us if this is an insn miss
  148. ;;
  149. (p7) tbit.z p6,p7=r18,_PAGE_P_BIT // page present bit cleared?
  150. mov r22=cr.iha // get the VHPT address that caused the TLB miss
  151. ;; // avoid RAW on p7
  152. (p7) tbit.nz.unc p10,p11=r19,32 // is it an instruction TLB miss?
  153. dep r23=0,r20,0,PAGE_SHIFT // clear low bits to get page address
  154. ;;
  155. (p10) itc.i r18 // insert the instruction TLB entry
  156. (p11) itc.d r18 // insert the data TLB entry
  157. (p6) br.cond.spnt.many page_fault // handle bad address/page not present (page fault)
  158. mov cr.ifa=r22
  159. #ifdef CONFIG_HUGETLB_PAGE
  160. (p8) mov cr.itir=r25 // change to default page-size for VHPT
  161. #endif
  162. /*
  163. * Now compute and insert the TLB entry for the virtual page table. We never
  164. * execute in a page table page so there is no need to set the exception deferral
  165. * bit.
  166. */
  167. adds r24=__DIRTY_BITS_NO_ED|_PAGE_PL_0|_PAGE_AR_RW,r23
  168. ;;
  169. (p7) itc.d r24
  170. ;;
  171. #ifdef CONFIG_SMP
  172. /*
  173. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  174. * cannot possibly affect the following loads:
  175. */
  176. dv_serialize_data
  177. /*
  178. * Re-check L2 and L3 pagetable. If they changed, we may have received a ptc.g
  179. * between reading the pagetable and the "itc". If so, flush the entry we
  180. * inserted and retry.
  181. */
  182. ld8 r25=[r21] // read L3 PTE again
  183. ld8 r26=[r17] // read L2 entry again
  184. ;;
  185. cmp.ne p6,p7=r26,r20 // did L2 entry change
  186. mov r27=PAGE_SHIFT<<2
  187. ;;
  188. (p6) ptc.l r22,r27 // purge PTE page translation
  189. (p7) cmp.ne.or.andcm p6,p7=r25,r18 // did L3 PTE change
  190. ;;
  191. (p6) ptc.l r16,r27 // purge translation
  192. #endif
  193. mov pr=r31,-1 // restore predicate registers
  194. rfi
  195. END(vhpt_miss)
  196. .org ia64_ivt+0x400
  197. /////////////////////////////////////////////////////////////////////////////////////////
  198. // 0x0400 Entry 1 (size 64 bundles) ITLB (21)
  199. ENTRY(itlb_miss)
  200. DBG_FAULT(1)
  201. /*
  202. * The ITLB handler accesses the L3 PTE via the virtually mapped linear
  203. * page table. If a nested TLB miss occurs, we switch into physical
  204. * mode, walk the page table, and then re-execute the L3 PTE read
  205. * and go on normally after that.
  206. */
  207. mov r16=cr.ifa // get virtual address
  208. mov r29=b0 // save b0
  209. mov r31=pr // save predicates
  210. .itlb_fault:
  211. mov r17=cr.iha // get virtual address of L3 PTE
  212. movl r30=1f // load nested fault continuation point
  213. ;;
  214. 1: ld8 r18=[r17] // read L3 PTE
  215. ;;
  216. mov b0=r29
  217. tbit.z p6,p0=r18,_PAGE_P_BIT // page present bit cleared?
  218. (p6) br.cond.spnt page_fault
  219. ;;
  220. itc.i r18
  221. ;;
  222. #ifdef CONFIG_SMP
  223. /*
  224. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  225. * cannot possibly affect the following loads:
  226. */
  227. dv_serialize_data
  228. ld8 r19=[r17] // read L3 PTE again and see if same
  229. mov r20=PAGE_SHIFT<<2 // setup page size for purge
  230. ;;
  231. cmp.ne p7,p0=r18,r19
  232. ;;
  233. (p7) ptc.l r16,r20
  234. #endif
  235. mov pr=r31,-1
  236. rfi
  237. END(itlb_miss)
  238. .org ia64_ivt+0x0800
  239. /////////////////////////////////////////////////////////////////////////////////////////
  240. // 0x0800 Entry 2 (size 64 bundles) DTLB (9,48)
  241. ENTRY(dtlb_miss)
  242. DBG_FAULT(2)
  243. /*
  244. * The DTLB handler accesses the L3 PTE via the virtually mapped linear
  245. * page table. If a nested TLB miss occurs, we switch into physical
  246. * mode, walk the page table, and then re-execute the L3 PTE read
  247. * and go on normally after that.
  248. */
  249. mov r16=cr.ifa // get virtual address
  250. mov r29=b0 // save b0
  251. mov r31=pr // save predicates
  252. dtlb_fault:
  253. mov r17=cr.iha // get virtual address of L3 PTE
  254. movl r30=1f // load nested fault continuation point
  255. ;;
  256. 1: ld8 r18=[r17] // read L3 PTE
  257. ;;
  258. mov b0=r29
  259. tbit.z p6,p0=r18,_PAGE_P_BIT // page present bit cleared?
  260. (p6) br.cond.spnt page_fault
  261. ;;
  262. itc.d r18
  263. ;;
  264. #ifdef CONFIG_SMP
  265. /*
  266. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  267. * cannot possibly affect the following loads:
  268. */
  269. dv_serialize_data
  270. ld8 r19=[r17] // read L3 PTE again and see if same
  271. mov r20=PAGE_SHIFT<<2 // setup page size for purge
  272. ;;
  273. cmp.ne p7,p0=r18,r19
  274. ;;
  275. (p7) ptc.l r16,r20
  276. #endif
  277. mov pr=r31,-1
  278. rfi
  279. END(dtlb_miss)
  280. .org ia64_ivt+0x0c00
  281. /////////////////////////////////////////////////////////////////////////////////////////
  282. // 0x0c00 Entry 3 (size 64 bundles) Alt ITLB (19)
  283. ENTRY(alt_itlb_miss)
  284. DBG_FAULT(3)
  285. mov r16=cr.ifa // get address that caused the TLB miss
  286. movl r17=PAGE_KERNEL
  287. mov r21=cr.ipsr
  288. movl r19=(((1 << IA64_MAX_PHYS_BITS) - 1) & ~0xfff)
  289. mov r31=pr
  290. ;;
  291. #ifdef CONFIG_DISABLE_VHPT
  292. shr.u r22=r16,61 // get the region number into r21
  293. ;;
  294. cmp.gt p8,p0=6,r22 // user mode
  295. ;;
  296. (p8) thash r17=r16
  297. ;;
  298. (p8) mov cr.iha=r17
  299. (p8) mov r29=b0 // save b0
  300. (p8) br.cond.dptk .itlb_fault
  301. #endif
  302. extr.u r23=r21,IA64_PSR_CPL0_BIT,2 // extract psr.cpl
  303. and r19=r19,r16 // clear ed, reserved bits, and PTE control bits
  304. shr.u r18=r16,57 // move address bit 61 to bit 4
  305. ;;
  306. andcm r18=0x10,r18 // bit 4=~address-bit(61)
  307. cmp.ne p8,p0=r0,r23 // psr.cpl != 0?
  308. or r19=r17,r19 // insert PTE control bits into r19
  309. ;;
  310. or r19=r19,r18 // set bit 4 (uncached) if the access was to region 6
  311. (p8) br.cond.spnt page_fault
  312. ;;
  313. itc.i r19 // insert the TLB entry
  314. mov pr=r31,-1
  315. rfi
  316. END(alt_itlb_miss)
  317. .org ia64_ivt+0x1000
  318. /////////////////////////////////////////////////////////////////////////////////////////
  319. // 0x1000 Entry 4 (size 64 bundles) Alt DTLB (7,46)
  320. ENTRY(alt_dtlb_miss)
  321. DBG_FAULT(4)
  322. mov r16=cr.ifa // get address that caused the TLB miss
  323. movl r17=PAGE_KERNEL
  324. mov r20=cr.isr
  325. movl r19=(((1 << IA64_MAX_PHYS_BITS) - 1) & ~0xfff)
  326. mov r21=cr.ipsr
  327. mov r31=pr
  328. ;;
  329. #ifdef CONFIG_DISABLE_VHPT
  330. shr.u r22=r16,61 // get the region number into r21
  331. ;;
  332. cmp.gt p8,p0=6,r22 // access to region 0-5
  333. ;;
  334. (p8) thash r17=r16
  335. ;;
  336. (p8) mov cr.iha=r17
  337. (p8) mov r29=b0 // save b0
  338. (p8) br.cond.dptk dtlb_fault
  339. #endif
  340. extr.u r23=r21,IA64_PSR_CPL0_BIT,2 // extract psr.cpl
  341. and r22=IA64_ISR_CODE_MASK,r20 // get the isr.code field
  342. tbit.nz p6,p7=r20,IA64_ISR_SP_BIT // is speculation bit on?
  343. shr.u r18=r16,57 // move address bit 61 to bit 4
  344. and r19=r19,r16 // clear ed, reserved bits, and PTE control bits
  345. tbit.nz p9,p0=r20,IA64_ISR_NA_BIT // is non-access bit on?
  346. ;;
  347. andcm r18=0x10,r18 // bit 4=~address-bit(61)
  348. cmp.ne p8,p0=r0,r23
  349. (p9) cmp.eq.or.andcm p6,p7=IA64_ISR_CODE_LFETCH,r22 // check isr.code field
  350. (p8) br.cond.spnt page_fault
  351. dep r21=-1,r21,IA64_PSR_ED_BIT,1
  352. or r19=r19,r17 // insert PTE control bits into r19
  353. ;;
  354. or r19=r19,r18 // set bit 4 (uncached) if the access was to region 6
  355. (p6) mov cr.ipsr=r21
  356. ;;
  357. (p7) itc.d r19 // insert the TLB entry
  358. mov pr=r31,-1
  359. rfi
  360. END(alt_dtlb_miss)
  361. .org ia64_ivt+0x1400
  362. /////////////////////////////////////////////////////////////////////////////////////////
  363. // 0x1400 Entry 5 (size 64 bundles) Data nested TLB (6,45)
  364. ENTRY(nested_dtlb_miss)
  365. /*
  366. * In the absence of kernel bugs, we get here when the virtually mapped linear
  367. * page table is accessed non-speculatively (e.g., in the Dirty-bit, Instruction
  368. * Access-bit, or Data Access-bit faults). If the DTLB entry for the virtual page
  369. * table is missing, a nested TLB miss fault is triggered and control is
  370. * transferred to this point. When this happens, we lookup the pte for the
  371. * faulting address by walking the page table in physical mode and return to the
  372. * continuation point passed in register r30 (or call page_fault if the address is
  373. * not mapped).
  374. *
  375. * Input: r16: faulting address
  376. * r29: saved b0
  377. * r30: continuation address
  378. * r31: saved pr
  379. *
  380. * Output: r17: physical address of L3 PTE of faulting address
  381. * r29: saved b0
  382. * r30: continuation address
  383. * r31: saved pr
  384. *
  385. * Clobbered: b0, r18, r19, r21, r22, psr.dt (cleared)
  386. */
  387. rsm psr.dt // switch to using physical data addressing
  388. mov r19=IA64_KR(PT_BASE) // get the page table base address
  389. shl r21=r16,3 // shift bit 60 into sign bit
  390. mov r18=cr.itir
  391. ;;
  392. shr.u r17=r16,61 // get the region number into r17
  393. extr.u r18=r18,2,6 // get the faulting page size
  394. ;;
  395. cmp.eq p6,p7=5,r17 // is faulting address in region 5?
  396. add r22=-PAGE_SHIFT,r18 // adjustment for hugetlb address
  397. add r18=PGDIR_SHIFT-PAGE_SHIFT,r18
  398. ;;
  399. shr.u r22=r16,r22
  400. shr.u r18=r16,r18
  401. (p7) dep r17=r17,r19,(PAGE_SHIFT-3),3 // put region number bits in place
  402. srlz.d
  403. LOAD_PHYSICAL(p6, r19, swapper_pg_dir) // region 5 is rooted at swapper_pg_dir
  404. .pred.rel "mutex", p6, p7
  405. (p6) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT
  406. (p7) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT-3
  407. ;;
  408. (p6) dep r17=r18,r19,3,(PAGE_SHIFT-3) // r17=PTA + IFA(33,42)*8
  409. (p7) dep r17=r18,r17,3,(PAGE_SHIFT-6) // r17=PTA + (((IFA(61,63) << 7) | IFA(33,39))*8)
  410. cmp.eq p7,p6=0,r21 // unused address bits all zeroes?
  411. shr.u r18=r22,PMD_SHIFT // shift L2 index into position
  412. ;;
  413. ld8 r17=[r17] // fetch the L1 entry (may be 0)
  414. ;;
  415. (p7) cmp.eq p6,p7=r17,r0 // was L1 entry NULL?
  416. dep r17=r18,r17,3,(PAGE_SHIFT-3) // compute address of L2 page table entry
  417. ;;
  418. (p7) ld8 r17=[r17] // fetch the L2 entry (may be 0)
  419. shr.u r19=r22,PAGE_SHIFT // shift L3 index into position
  420. ;;
  421. (p7) cmp.eq.or.andcm p6,p7=r17,r0 // was L2 entry NULL?
  422. dep r17=r19,r17,3,(PAGE_SHIFT-3) // compute address of L3 page table entry
  423. (p6) br.cond.spnt page_fault
  424. mov b0=r30
  425. br.sptk.many b0 // return to continuation point
  426. END(nested_dtlb_miss)
  427. .org ia64_ivt+0x1800
  428. /////////////////////////////////////////////////////////////////////////////////////////
  429. // 0x1800 Entry 6 (size 64 bundles) Instruction Key Miss (24)
  430. ENTRY(ikey_miss)
  431. DBG_FAULT(6)
  432. FAULT(6)
  433. END(ikey_miss)
  434. //-----------------------------------------------------------------------------------
  435. // call do_page_fault (predicates are in r31, psr.dt may be off, r16 is faulting address)
  436. ENTRY(page_fault)
  437. ssm psr.dt
  438. ;;
  439. srlz.i
  440. ;;
  441. SAVE_MIN_WITH_COVER
  442. alloc r15=ar.pfs,0,0,3,0
  443. mov out0=cr.ifa
  444. mov out1=cr.isr
  445. adds r3=8,r2 // set up second base pointer
  446. ;;
  447. ssm psr.ic | PSR_DEFAULT_BITS
  448. ;;
  449. srlz.i // guarantee that interruption collectin is on
  450. ;;
  451. (p15) ssm psr.i // restore psr.i
  452. movl r14=ia64_leave_kernel
  453. ;;
  454. SAVE_REST
  455. mov rp=r14
  456. ;;
  457. adds out2=16,r12 // out2 = pointer to pt_regs
  458. br.call.sptk.many b6=ia64_do_page_fault // ignore return address
  459. END(page_fault)
  460. .org ia64_ivt+0x1c00
  461. /////////////////////////////////////////////////////////////////////////////////////////
  462. // 0x1c00 Entry 7 (size 64 bundles) Data Key Miss (12,51)
  463. ENTRY(dkey_miss)
  464. DBG_FAULT(7)
  465. FAULT(7)
  466. END(dkey_miss)
  467. .org ia64_ivt+0x2000
  468. /////////////////////////////////////////////////////////////////////////////////////////
  469. // 0x2000 Entry 8 (size 64 bundles) Dirty-bit (54)
  470. ENTRY(dirty_bit)
  471. DBG_FAULT(8)
  472. /*
  473. * What we do here is to simply turn on the dirty bit in the PTE. We need to
  474. * update both the page-table and the TLB entry. To efficiently access the PTE,
  475. * we address it through the virtual page table. Most likely, the TLB entry for
  476. * the relevant virtual page table page is still present in the TLB so we can
  477. * normally do this without additional TLB misses. In case the necessary virtual
  478. * page table TLB entry isn't present, we take a nested TLB miss hit where we look
  479. * up the physical address of the L3 PTE and then continue at label 1 below.
  480. */
  481. mov r16=cr.ifa // get the address that caused the fault
  482. movl r30=1f // load continuation point in case of nested fault
  483. ;;
  484. thash r17=r16 // compute virtual address of L3 PTE
  485. mov r29=b0 // save b0 in case of nested fault
  486. mov r31=pr // save pr
  487. #ifdef CONFIG_SMP
  488. mov r28=ar.ccv // save ar.ccv
  489. ;;
  490. 1: ld8 r18=[r17]
  491. ;; // avoid RAW on r18
  492. mov ar.ccv=r18 // set compare value for cmpxchg
  493. or r25=_PAGE_D|_PAGE_A,r18 // set the dirty and accessed bits
  494. ;;
  495. cmpxchg8.acq r26=[r17],r25,ar.ccv
  496. mov r24=PAGE_SHIFT<<2
  497. ;;
  498. cmp.eq p6,p7=r26,r18
  499. ;;
  500. (p6) itc.d r25 // install updated PTE
  501. ;;
  502. /*
  503. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  504. * cannot possibly affect the following loads:
  505. */
  506. dv_serialize_data
  507. ld8 r18=[r17] // read PTE again
  508. ;;
  509. cmp.eq p6,p7=r18,r25 // is it same as the newly installed
  510. ;;
  511. (p7) ptc.l r16,r24
  512. mov b0=r29 // restore b0
  513. mov ar.ccv=r28
  514. #else
  515. ;;
  516. 1: ld8 r18=[r17]
  517. ;; // avoid RAW on r18
  518. or r18=_PAGE_D|_PAGE_A,r18 // set the dirty and accessed bits
  519. mov b0=r29 // restore b0
  520. ;;
  521. st8 [r17]=r18 // store back updated PTE
  522. itc.d r18 // install updated PTE
  523. #endif
  524. mov pr=r31,-1 // restore pr
  525. rfi
  526. END(dirty_bit)
  527. .org ia64_ivt+0x2400
  528. /////////////////////////////////////////////////////////////////////////////////////////
  529. // 0x2400 Entry 9 (size 64 bundles) Instruction Access-bit (27)
  530. ENTRY(iaccess_bit)
  531. DBG_FAULT(9)
  532. // Like Entry 8, except for instruction access
  533. mov r16=cr.ifa // get the address that caused the fault
  534. movl r30=1f // load continuation point in case of nested fault
  535. mov r31=pr // save predicates
  536. #ifdef CONFIG_ITANIUM
  537. /*
  538. * Erratum 10 (IFA may contain incorrect address) has "NoFix" status.
  539. */
  540. mov r17=cr.ipsr
  541. ;;
  542. mov r18=cr.iip
  543. tbit.z p6,p0=r17,IA64_PSR_IS_BIT // IA64 instruction set?
  544. ;;
  545. (p6) mov r16=r18 // if so, use cr.iip instead of cr.ifa
  546. #endif /* CONFIG_ITANIUM */
  547. ;;
  548. thash r17=r16 // compute virtual address of L3 PTE
  549. mov r29=b0 // save b0 in case of nested fault)
  550. #ifdef CONFIG_SMP
  551. mov r28=ar.ccv // save ar.ccv
  552. ;;
  553. 1: ld8 r18=[r17]
  554. ;;
  555. mov ar.ccv=r18 // set compare value for cmpxchg
  556. or r25=_PAGE_A,r18 // set the accessed bit
  557. ;;
  558. cmpxchg8.acq r26=[r17],r25,ar.ccv
  559. mov r24=PAGE_SHIFT<<2
  560. ;;
  561. cmp.eq p6,p7=r26,r18
  562. ;;
  563. (p6) itc.i r25 // install updated PTE
  564. ;;
  565. /*
  566. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  567. * cannot possibly affect the following loads:
  568. */
  569. dv_serialize_data
  570. ld8 r18=[r17] // read PTE again
  571. ;;
  572. cmp.eq p6,p7=r18,r25 // is it same as the newly installed
  573. ;;
  574. (p7) ptc.l r16,r24
  575. mov b0=r29 // restore b0
  576. mov ar.ccv=r28
  577. #else /* !CONFIG_SMP */
  578. ;;
  579. 1: ld8 r18=[r17]
  580. ;;
  581. or r18=_PAGE_A,r18 // set the accessed bit
  582. mov b0=r29 // restore b0
  583. ;;
  584. st8 [r17]=r18 // store back updated PTE
  585. itc.i r18 // install updated PTE
  586. #endif /* !CONFIG_SMP */
  587. mov pr=r31,-1
  588. rfi
  589. END(iaccess_bit)
  590. .org ia64_ivt+0x2800
  591. /////////////////////////////////////////////////////////////////////////////////////////
  592. // 0x2800 Entry 10 (size 64 bundles) Data Access-bit (15,55)
  593. ENTRY(daccess_bit)
  594. DBG_FAULT(10)
  595. // Like Entry 8, except for data access
  596. mov r16=cr.ifa // get the address that caused the fault
  597. movl r30=1f // load continuation point in case of nested fault
  598. ;;
  599. thash r17=r16 // compute virtual address of L3 PTE
  600. mov r31=pr
  601. mov r29=b0 // save b0 in case of nested fault)
  602. #ifdef CONFIG_SMP
  603. mov r28=ar.ccv // save ar.ccv
  604. ;;
  605. 1: ld8 r18=[r17]
  606. ;; // avoid RAW on r18
  607. mov ar.ccv=r18 // set compare value for cmpxchg
  608. or r25=_PAGE_A,r18 // set the dirty bit
  609. ;;
  610. cmpxchg8.acq r26=[r17],r25,ar.ccv
  611. mov r24=PAGE_SHIFT<<2
  612. ;;
  613. cmp.eq p6,p7=r26,r18
  614. ;;
  615. (p6) itc.d r25 // install updated PTE
  616. /*
  617. * Tell the assemblers dependency-violation checker that the above "itc" instructions
  618. * cannot possibly affect the following loads:
  619. */
  620. dv_serialize_data
  621. ;;
  622. ld8 r18=[r17] // read PTE again
  623. ;;
  624. cmp.eq p6,p7=r18,r25 // is it same as the newly installed
  625. ;;
  626. (p7) ptc.l r16,r24
  627. mov ar.ccv=r28
  628. #else
  629. ;;
  630. 1: ld8 r18=[r17]
  631. ;; // avoid RAW on r18
  632. or r18=_PAGE_A,r18 // set the accessed bit
  633. ;;
  634. st8 [r17]=r18 // store back updated PTE
  635. itc.d r18 // install updated PTE
  636. #endif
  637. mov b0=r29 // restore b0
  638. mov pr=r31,-1
  639. rfi
  640. END(daccess_bit)
  641. .org ia64_ivt+0x2c00
  642. /////////////////////////////////////////////////////////////////////////////////////////
  643. // 0x2c00 Entry 11 (size 64 bundles) Break instruction (33)
  644. ENTRY(break_fault)
  645. /*
  646. * The streamlined system call entry/exit paths only save/restore the initial part
  647. * of pt_regs. This implies that the callers of system-calls must adhere to the
  648. * normal procedure calling conventions.
  649. *
  650. * Registers to be saved & restored:
  651. * CR registers: cr.ipsr, cr.iip, cr.ifs
  652. * AR registers: ar.unat, ar.pfs, ar.rsc, ar.rnat, ar.bspstore, ar.fpsr
  653. * others: pr, b0, b6, loadrs, r1, r11, r12, r13, r15
  654. * Registers to be restored only:
  655. * r8-r11: output value from the system call.
  656. *
  657. * During system call exit, scratch registers (including r15) are modified/cleared
  658. * to prevent leaking bits from kernel to user level.
  659. */
  660. DBG_FAULT(11)
  661. mov.m r16=IA64_KR(CURRENT) // M2 r16 <- current task (12 cyc)
  662. mov r29=cr.ipsr // M2 (12 cyc)
  663. mov r31=pr // I0 (2 cyc)
  664. mov r17=cr.iim // M2 (2 cyc)
  665. mov.m r27=ar.rsc // M2 (12 cyc)
  666. mov r18=__IA64_BREAK_SYSCALL // A
  667. mov.m ar.rsc=0 // M2
  668. mov.m r21=ar.fpsr // M2 (12 cyc)
  669. mov r19=b6 // I0 (2 cyc)
  670. ;;
  671. mov.m r23=ar.bspstore // M2 (12 cyc)
  672. mov.m r24=ar.rnat // M2 (5 cyc)
  673. mov.i r26=ar.pfs // I0 (2 cyc)
  674. invala // M0|1
  675. nop.m 0 // M
  676. mov r20=r1 // A save r1
  677. nop.m 0
  678. movl r30=sys_call_table // X
  679. mov r28=cr.iip // M2 (2 cyc)
  680. cmp.eq p0,p7=r18,r17 // I0 is this a system call?
  681. (p7) br.cond.spnt non_syscall // B no ->
  682. //
  683. // From this point on, we are definitely on the syscall-path
  684. // and we can use (non-banked) scratch registers.
  685. //
  686. ///////////////////////////////////////////////////////////////////////
  687. mov r1=r16 // A move task-pointer to "addl"-addressable reg
  688. mov r2=r16 // A setup r2 for ia64_syscall_setup
  689. add r9=TI_FLAGS+IA64_TASK_SIZE,r16 // A r9 = &current_thread_info()->flags
  690. adds r16=IA64_TASK_THREAD_ON_USTACK_OFFSET,r16
  691. adds r15=-1024,r15 // A subtract 1024 from syscall number
  692. mov r3=NR_syscalls - 1
  693. ;;
  694. ld1.bias r17=[r16] // M0|1 r17 = current->thread.on_ustack flag
  695. ld4 r9=[r9] // M0|1 r9 = current_thread_info()->flags
  696. extr.u r8=r29,41,2 // I0 extract ei field from cr.ipsr
  697. shladd r30=r15,3,r30 // A r30 = sys_call_table + 8*(syscall-1024)
  698. addl r22=IA64_RBS_OFFSET,r1 // A compute base of RBS
  699. cmp.leu p6,p7=r15,r3 // A syscall number in range?
  700. ;;
  701. lfetch.fault.excl.nt1 [r22] // M0|1 prefetch RBS
  702. (p6) ld8 r30=[r30] // M0|1 load address of syscall entry point
  703. tnat.nz.or p7,p0=r15 // I0 is syscall nr a NaT?
  704. mov.m ar.bspstore=r22 // M2 switch to kernel RBS
  705. cmp.eq p8,p9=2,r8 // A isr.ei==2?
  706. ;;
  707. (p8) mov r8=0 // A clear ei to 0
  708. (p7) movl r30=sys_ni_syscall // X
  709. (p8) adds r28=16,r28 // A switch cr.iip to next bundle
  710. (p9) adds r8=1,r8 // A increment ei to next slot
  711. nop.i 0
  712. ;;
  713. mov.m r25=ar.unat // M2 (5 cyc)
  714. dep r29=r8,r29,41,2 // I0 insert new ei into cr.ipsr
  715. adds r15=1024,r15 // A restore original syscall number
  716. //
  717. // If any of the above loads miss in L1D, we'll stall here until
  718. // the data arrives.
  719. //
  720. ///////////////////////////////////////////////////////////////////////
  721. st1 [r16]=r0 // M2|3 clear current->thread.on_ustack flag
  722. mov b6=r30 // I0 setup syscall handler branch reg early
  723. cmp.eq pKStk,pUStk=r0,r17 // A were we on kernel stacks already?
  724. and r9=_TIF_SYSCALL_TRACEAUDIT,r9 // A mask trace or audit
  725. mov r18=ar.bsp // M2 (12 cyc)
  726. (pKStk) br.cond.spnt .break_fixup // B we're already in kernel-mode -- fix up RBS
  727. ;;
  728. .back_from_break_fixup:
  729. (pUStk) addl r1=IA64_STK_OFFSET-IA64_PT_REGS_SIZE,r1 // A compute base of memory stack
  730. cmp.eq p14,p0=r9,r0 // A are syscalls being traced/audited?
  731. br.call.sptk.many b7=ia64_syscall_setup // B
  732. 1:
  733. mov ar.rsc=0x3 // M2 set eager mode, pl 0, LE, loadrs=0
  734. nop 0
  735. bsw.1 // B (6 cyc) regs are saved, switch to bank 1
  736. ;;
  737. ssm psr.ic | PSR_DEFAULT_BITS // M2 now it's safe to re-enable intr.-collection
  738. movl r3=ia64_ret_from_syscall // X
  739. ;;
  740. srlz.i // M0 ensure interruption collection is on
  741. mov rp=r3 // I0 set the real return addr
  742. (p10) br.cond.spnt.many ia64_ret_from_syscall // B return if bad call-frame or r15 is a NaT
  743. (p15) ssm psr.i // M2 restore psr.i
  744. (p14) br.call.sptk.many b6=b6 // B invoke syscall-handker (ignore return addr)
  745. br.cond.spnt.many ia64_trace_syscall // B do syscall-tracing thingamagic
  746. // NOT REACHED
  747. ///////////////////////////////////////////////////////////////////////
  748. // On entry, we optimistically assumed that we're coming from user-space.
  749. // For the rare cases where a system-call is done from within the kernel,
  750. // we fix things up at this point:
  751. .break_fixup:
  752. add r1=-IA64_PT_REGS_SIZE,sp // A allocate space for pt_regs structure
  753. mov ar.rnat=r24 // M2 restore kernel's AR.RNAT
  754. ;;
  755. mov ar.bspstore=r23 // M2 restore kernel's AR.BSPSTORE
  756. br.cond.sptk .back_from_break_fixup
  757. END(break_fault)
  758. .org ia64_ivt+0x3000
  759. /////////////////////////////////////////////////////////////////////////////////////////
  760. // 0x3000 Entry 12 (size 64 bundles) External Interrupt (4)
  761. ENTRY(interrupt)
  762. DBG_FAULT(12)
  763. mov r31=pr // prepare to save predicates
  764. ;;
  765. SAVE_MIN_WITH_COVER // uses r31; defines r2 and r3
  766. ssm psr.ic | PSR_DEFAULT_BITS
  767. ;;
  768. adds r3=8,r2 // set up second base pointer for SAVE_REST
  769. srlz.i // ensure everybody knows psr.ic is back on
  770. ;;
  771. SAVE_REST
  772. ;;
  773. alloc r14=ar.pfs,0,0,2,0 // must be first in an insn group
  774. mov out0=cr.ivr // pass cr.ivr as first arg
  775. add out1=16,sp // pass pointer to pt_regs as second arg
  776. ;;
  777. srlz.d // make sure we see the effect of cr.ivr
  778. movl r14=ia64_leave_kernel
  779. ;;
  780. mov rp=r14
  781. br.call.sptk.many b6=ia64_handle_irq
  782. END(interrupt)
  783. .org ia64_ivt+0x3400
  784. /////////////////////////////////////////////////////////////////////////////////////////
  785. // 0x3400 Entry 13 (size 64 bundles) Reserved
  786. DBG_FAULT(13)
  787. FAULT(13)
  788. .org ia64_ivt+0x3800
  789. /////////////////////////////////////////////////////////////////////////////////////////
  790. // 0x3800 Entry 14 (size 64 bundles) Reserved
  791. DBG_FAULT(14)
  792. FAULT(14)
  793. /*
  794. * There is no particular reason for this code to be here, other than that
  795. * there happens to be space here that would go unused otherwise. If this
  796. * fault ever gets "unreserved", simply moved the following code to a more
  797. * suitable spot...
  798. *
  799. * ia64_syscall_setup() is a separate subroutine so that it can
  800. * allocate stacked registers so it can safely demine any
  801. * potential NaT values from the input registers.
  802. *
  803. * On entry:
  804. * - executing on bank 0 or bank 1 register set (doesn't matter)
  805. * - r1: stack pointer
  806. * - r2: current task pointer
  807. * - r3: preserved
  808. * - r11: original contents (saved ar.pfs to be saved)
  809. * - r12: original contents (sp to be saved)
  810. * - r13: original contents (tp to be saved)
  811. * - r15: original contents (syscall # to be saved)
  812. * - r18: saved bsp (after switching to kernel stack)
  813. * - r19: saved b6
  814. * - r20: saved r1 (gp)
  815. * - r21: saved ar.fpsr
  816. * - r22: kernel's register backing store base (krbs_base)
  817. * - r23: saved ar.bspstore
  818. * - r24: saved ar.rnat
  819. * - r25: saved ar.unat
  820. * - r26: saved ar.pfs
  821. * - r27: saved ar.rsc
  822. * - r28: saved cr.iip
  823. * - r29: saved cr.ipsr
  824. * - r31: saved pr
  825. * - b0: original contents (to be saved)
  826. * On exit:
  827. * - p10: TRUE if syscall is invoked with more than 8 out
  828. * registers or r15's Nat is true
  829. * - r1: kernel's gp
  830. * - r3: preserved (same as on entry)
  831. * - r8: -EINVAL if p10 is true
  832. * - r12: points to kernel stack
  833. * - r13: points to current task
  834. * - r14: preserved (same as on entry)
  835. * - p13: preserved
  836. * - p15: TRUE if interrupts need to be re-enabled
  837. * - ar.fpsr: set to kernel settings
  838. * - b6: preserved (same as on entry)
  839. */
  840. GLOBAL_ENTRY(ia64_syscall_setup)
  841. #if PT(B6) != 0
  842. # error This code assumes that b6 is the first field in pt_regs.
  843. #endif
  844. st8 [r1]=r19 // save b6
  845. add r16=PT(CR_IPSR),r1 // initialize first base pointer
  846. add r17=PT(R11),r1 // initialize second base pointer
  847. ;;
  848. alloc r19=ar.pfs,8,0,0,0 // ensure in0-in7 are writable
  849. st8 [r16]=r29,PT(AR_PFS)-PT(CR_IPSR) // save cr.ipsr
  850. tnat.nz p8,p0=in0
  851. st8.spill [r17]=r11,PT(CR_IIP)-PT(R11) // save r11
  852. tnat.nz p9,p0=in1
  853. (pKStk) mov r18=r0 // make sure r18 isn't NaT
  854. ;;
  855. st8 [r16]=r26,PT(CR_IFS)-PT(AR_PFS) // save ar.pfs
  856. st8 [r17]=r28,PT(AR_UNAT)-PT(CR_IIP) // save cr.iip
  857. mov r28=b0 // save b0 (2 cyc)
  858. ;;
  859. st8 [r17]=r25,PT(AR_RSC)-PT(AR_UNAT) // save ar.unat
  860. dep r19=0,r19,38,26 // clear all bits but 0..37 [I0]
  861. (p8) mov in0=-1
  862. ;;
  863. st8 [r16]=r19,PT(AR_RNAT)-PT(CR_IFS) // store ar.pfs.pfm in cr.ifs
  864. extr.u r11=r19,7,7 // I0 // get sol of ar.pfs
  865. and r8=0x7f,r19 // A // get sof of ar.pfs
  866. st8 [r17]=r27,PT(AR_BSPSTORE)-PT(AR_RSC)// save ar.rsc
  867. tbit.nz p15,p0=r29,IA64_PSR_I_BIT // I0
  868. (p9) mov in1=-1
  869. ;;
  870. (pUStk) sub r18=r18,r22 // r18=RSE.ndirty*8
  871. tnat.nz p10,p0=in2
  872. add r11=8,r11
  873. ;;
  874. (pKStk) adds r16=PT(PR)-PT(AR_RNAT),r16 // skip over ar_rnat field
  875. (pKStk) adds r17=PT(B0)-PT(AR_BSPSTORE),r17 // skip over ar_bspstore field
  876. tnat.nz p11,p0=in3
  877. ;;
  878. (p10) mov in2=-1
  879. tnat.nz p12,p0=in4 // [I0]
  880. (p11) mov in3=-1
  881. ;;
  882. (pUStk) st8 [r16]=r24,PT(PR)-PT(AR_RNAT) // save ar.rnat
  883. (pUStk) st8 [r17]=r23,PT(B0)-PT(AR_BSPSTORE) // save ar.bspstore
  884. shl r18=r18,16 // compute ar.rsc to be used for "loadrs"
  885. ;;
  886. st8 [r16]=r31,PT(LOADRS)-PT(PR) // save predicates
  887. st8 [r17]=r28,PT(R1)-PT(B0) // save b0
  888. tnat.nz p13,p0=in5 // [I0]
  889. ;;
  890. st8 [r16]=r18,PT(R12)-PT(LOADRS) // save ar.rsc value for "loadrs"
  891. st8.spill [r17]=r20,PT(R13)-PT(R1) // save original r1
  892. (p12) mov in4=-1
  893. ;;
  894. .mem.offset 0,0; st8.spill [r16]=r12,PT(AR_FPSR)-PT(R12) // save r12
  895. .mem.offset 8,0; st8.spill [r17]=r13,PT(R15)-PT(R13) // save r13
  896. (p13) mov in5=-1
  897. ;;
  898. st8 [r16]=r21,PT(R8)-PT(AR_FPSR) // save ar.fpsr
  899. tnat.nz p13,p0=in6
  900. cmp.lt p10,p9=r11,r8 // frame size can't be more than local+8
  901. ;;
  902. mov r8=1
  903. (p9) tnat.nz p10,p0=r15
  904. adds r12=-16,r1 // switch to kernel memory stack (with 16 bytes of scratch)
  905. st8.spill [r17]=r15 // save r15
  906. tnat.nz p8,p0=in7
  907. nop.i 0
  908. mov r13=r2 // establish `current'
  909. movl r1=__gp // establish kernel global pointer
  910. ;;
  911. st8 [r16]=r8 // ensure pt_regs.r8 != 0 (see handle_syscall_error)
  912. (p13) mov in6=-1
  913. (p8) mov in7=-1
  914. cmp.eq pSys,pNonSys=r0,r0 // set pSys=1, pNonSys=0
  915. movl r17=FPSR_DEFAULT
  916. ;;
  917. mov.m ar.fpsr=r17 // set ar.fpsr to kernel default value
  918. (p10) mov r8=-EINVAL
  919. br.ret.sptk.many b7
  920. END(ia64_syscall_setup)
  921. .org ia64_ivt+0x3c00
  922. /////////////////////////////////////////////////////////////////////////////////////////
  923. // 0x3c00 Entry 15 (size 64 bundles) Reserved
  924. DBG_FAULT(15)
  925. FAULT(15)
  926. /*
  927. * Squatting in this space ...
  928. *
  929. * This special case dispatcher for illegal operation faults allows preserved
  930. * registers to be modified through a callback function (asm only) that is handed
  931. * back from the fault handler in r8. Up to three arguments can be passed to the
  932. * callback function by returning an aggregate with the callback as its first
  933. * element, followed by the arguments.
  934. */
  935. ENTRY(dispatch_illegal_op_fault)
  936. .prologue
  937. .body
  938. SAVE_MIN_WITH_COVER
  939. ssm psr.ic | PSR_DEFAULT_BITS
  940. ;;
  941. srlz.i // guarantee that interruption collection is on
  942. ;;
  943. (p15) ssm psr.i // restore psr.i
  944. adds r3=8,r2 // set up second base pointer for SAVE_REST
  945. ;;
  946. alloc r14=ar.pfs,0,0,1,0 // must be first in insn group
  947. mov out0=ar.ec
  948. ;;
  949. SAVE_REST
  950. PT_REGS_UNWIND_INFO(0)
  951. ;;
  952. br.call.sptk.many rp=ia64_illegal_op_fault
  953. .ret0: ;;
  954. alloc r14=ar.pfs,0,0,3,0 // must be first in insn group
  955. mov out0=r9
  956. mov out1=r10
  957. mov out2=r11
  958. movl r15=ia64_leave_kernel
  959. ;;
  960. mov rp=r15
  961. mov b6=r8
  962. ;;
  963. cmp.ne p6,p0=0,r8
  964. (p6) br.call.dpnt.many b6=b6 // call returns to ia64_leave_kernel
  965. br.sptk.many ia64_leave_kernel
  966. END(dispatch_illegal_op_fault)
  967. .org ia64_ivt+0x4000
  968. /////////////////////////////////////////////////////////////////////////////////////////
  969. // 0x4000 Entry 16 (size 64 bundles) Reserved
  970. DBG_FAULT(16)
  971. FAULT(16)
  972. .org ia64_ivt+0x4400
  973. /////////////////////////////////////////////////////////////////////////////////////////
  974. // 0x4400 Entry 17 (size 64 bundles) Reserved
  975. DBG_FAULT(17)
  976. FAULT(17)
  977. ENTRY(non_syscall)
  978. mov ar.rsc=r27 // restore ar.rsc before SAVE_MIN_WITH_COVER
  979. ;;
  980. SAVE_MIN_WITH_COVER
  981. // There is no particular reason for this code to be here, other than that
  982. // there happens to be space here that would go unused otherwise. If this
  983. // fault ever gets "unreserved", simply moved the following code to a more
  984. // suitable spot...
  985. alloc r14=ar.pfs,0,0,2,0
  986. mov out0=cr.iim
  987. add out1=16,sp
  988. adds r3=8,r2 // set up second base pointer for SAVE_REST
  989. ssm psr.ic | PSR_DEFAULT_BITS
  990. ;;
  991. srlz.i // guarantee that interruption collection is on
  992. ;;
  993. (p15) ssm psr.i // restore psr.i
  994. movl r15=ia64_leave_kernel
  995. ;;
  996. SAVE_REST
  997. mov rp=r15
  998. ;;
  999. br.call.sptk.many b6=ia64_bad_break // avoid WAW on CFM and ignore return addr
  1000. END(non_syscall)
  1001. .org ia64_ivt+0x4800
  1002. /////////////////////////////////////////////////////////////////////////////////////////
  1003. // 0x4800 Entry 18 (size 64 bundles) Reserved
  1004. DBG_FAULT(18)
  1005. FAULT(18)
  1006. /*
  1007. * There is no particular reason for this code to be here, other than that
  1008. * there happens to be space here that would go unused otherwise. If this
  1009. * fault ever gets "unreserved", simply moved the following code to a more
  1010. * suitable spot...
  1011. */
  1012. ENTRY(dispatch_unaligned_handler)
  1013. SAVE_MIN_WITH_COVER
  1014. ;;
  1015. alloc r14=ar.pfs,0,0,2,0 // now it's safe (must be first in insn group!)
  1016. mov out0=cr.ifa
  1017. adds out1=16,sp
  1018. ssm psr.ic | PSR_DEFAULT_BITS
  1019. ;;
  1020. srlz.i // guarantee that interruption collection is on
  1021. ;;
  1022. (p15) ssm psr.i // restore psr.i
  1023. adds r3=8,r2 // set up second base pointer
  1024. ;;
  1025. SAVE_REST
  1026. movl r14=ia64_leave_kernel
  1027. ;;
  1028. mov rp=r14
  1029. br.sptk.many ia64_prepare_handle_unaligned
  1030. END(dispatch_unaligned_handler)
  1031. .org ia64_ivt+0x4c00
  1032. /////////////////////////////////////////////////////////////////////////////////////////
  1033. // 0x4c00 Entry 19 (size 64 bundles) Reserved
  1034. DBG_FAULT(19)
  1035. FAULT(19)
  1036. /*
  1037. * There is no particular reason for this code to be here, other than that
  1038. * there happens to be space here that would go unused otherwise. If this
  1039. * fault ever gets "unreserved", simply moved the following code to a more
  1040. * suitable spot...
  1041. */
  1042. ENTRY(dispatch_to_fault_handler)
  1043. /*
  1044. * Input:
  1045. * psr.ic: off
  1046. * r19: fault vector number (e.g., 24 for General Exception)
  1047. * r31: contains saved predicates (pr)
  1048. */
  1049. SAVE_MIN_WITH_COVER_R19
  1050. alloc r14=ar.pfs,0,0,5,0
  1051. mov out0=r15
  1052. mov out1=cr.isr
  1053. mov out2=cr.ifa
  1054. mov out3=cr.iim
  1055. mov out4=cr.itir
  1056. ;;
  1057. ssm psr.ic | PSR_DEFAULT_BITS
  1058. ;;
  1059. srlz.i // guarantee that interruption collection is on
  1060. ;;
  1061. (p15) ssm psr.i // restore psr.i
  1062. adds r3=8,r2 // set up second base pointer for SAVE_REST
  1063. ;;
  1064. SAVE_REST
  1065. movl r14=ia64_leave_kernel
  1066. ;;
  1067. mov rp=r14
  1068. br.call.sptk.many b6=ia64_fault
  1069. END(dispatch_to_fault_handler)
  1070. //
  1071. // --- End of long entries, Beginning of short entries
  1072. //
  1073. .org ia64_ivt+0x5000
  1074. /////////////////////////////////////////////////////////////////////////////////////////
  1075. // 0x5000 Entry 20 (size 16 bundles) Page Not Present (10,22,49)
  1076. ENTRY(page_not_present)
  1077. DBG_FAULT(20)
  1078. mov r16=cr.ifa
  1079. rsm psr.dt
  1080. /*
  1081. * The Linux page fault handler doesn't expect non-present pages to be in
  1082. * the TLB. Flush the existing entry now, so we meet that expectation.
  1083. */
  1084. mov r17=PAGE_SHIFT<<2
  1085. ;;
  1086. ptc.l r16,r17
  1087. ;;
  1088. mov r31=pr
  1089. srlz.d
  1090. br.sptk.many page_fault
  1091. END(page_not_present)
  1092. .org ia64_ivt+0x5100
  1093. /////////////////////////////////////////////////////////////////////////////////////////
  1094. // 0x5100 Entry 21 (size 16 bundles) Key Permission (13,25,52)
  1095. ENTRY(key_permission)
  1096. DBG_FAULT(21)
  1097. mov r16=cr.ifa
  1098. rsm psr.dt
  1099. mov r31=pr
  1100. ;;
  1101. srlz.d
  1102. br.sptk.many page_fault
  1103. END(key_permission)
  1104. .org ia64_ivt+0x5200
  1105. /////////////////////////////////////////////////////////////////////////////////////////
  1106. // 0x5200 Entry 22 (size 16 bundles) Instruction Access Rights (26)
  1107. ENTRY(iaccess_rights)
  1108. DBG_FAULT(22)
  1109. mov r16=cr.ifa
  1110. rsm psr.dt
  1111. mov r31=pr
  1112. ;;
  1113. srlz.d
  1114. br.sptk.many page_fault
  1115. END(iaccess_rights)
  1116. .org ia64_ivt+0x5300
  1117. /////////////////////////////////////////////////////////////////////////////////////////
  1118. // 0x5300 Entry 23 (size 16 bundles) Data Access Rights (14,53)
  1119. ENTRY(daccess_rights)
  1120. DBG_FAULT(23)
  1121. mov r16=cr.ifa
  1122. rsm psr.dt
  1123. mov r31=pr
  1124. ;;
  1125. srlz.d
  1126. br.sptk.many page_fault
  1127. END(daccess_rights)
  1128. .org ia64_ivt+0x5400
  1129. /////////////////////////////////////////////////////////////////////////////////////////
  1130. // 0x5400 Entry 24 (size 16 bundles) General Exception (5,32,34,36,38,39)
  1131. ENTRY(general_exception)
  1132. DBG_FAULT(24)
  1133. mov r16=cr.isr
  1134. mov r31=pr
  1135. ;;
  1136. cmp4.eq p6,p0=0,r16
  1137. (p6) br.sptk.many dispatch_illegal_op_fault
  1138. ;;
  1139. mov r19=24 // fault number
  1140. br.sptk.many dispatch_to_fault_handler
  1141. END(general_exception)
  1142. .org ia64_ivt+0x5500
  1143. /////////////////////////////////////////////////////////////////////////////////////////
  1144. // 0x5500 Entry 25 (size 16 bundles) Disabled FP-Register (35)
  1145. ENTRY(disabled_fp_reg)
  1146. DBG_FAULT(25)
  1147. rsm psr.dfh // ensure we can access fph
  1148. ;;
  1149. srlz.d
  1150. mov r31=pr
  1151. mov r19=25
  1152. br.sptk.many dispatch_to_fault_handler
  1153. END(disabled_fp_reg)
  1154. .org ia64_ivt+0x5600
  1155. /////////////////////////////////////////////////////////////////////////////////////////
  1156. // 0x5600 Entry 26 (size 16 bundles) Nat Consumption (11,23,37,50)
  1157. ENTRY(nat_consumption)
  1158. DBG_FAULT(26)
  1159. mov r16=cr.ipsr
  1160. mov r17=cr.isr
  1161. mov r31=pr // save PR
  1162. ;;
  1163. and r18=0xf,r17 // r18 = cr.ipsr.code{3:0}
  1164. tbit.z p6,p0=r17,IA64_ISR_NA_BIT
  1165. ;;
  1166. cmp.ne.or p6,p0=IA64_ISR_CODE_LFETCH,r18
  1167. dep r16=-1,r16,IA64_PSR_ED_BIT,1
  1168. (p6) br.cond.spnt 1f // branch if (cr.ispr.na == 0 || cr.ipsr.code{3:0} != LFETCH)
  1169. ;;
  1170. mov cr.ipsr=r16 // set cr.ipsr.na
  1171. mov pr=r31,-1
  1172. ;;
  1173. rfi
  1174. 1: mov pr=r31,-1
  1175. ;;
  1176. FAULT(26)
  1177. END(nat_consumption)
  1178. .org ia64_ivt+0x5700
  1179. /////////////////////////////////////////////////////////////////////////////////////////
  1180. // 0x5700 Entry 27 (size 16 bundles) Speculation (40)
  1181. ENTRY(speculation_vector)
  1182. DBG_FAULT(27)
  1183. /*
  1184. * A [f]chk.[as] instruction needs to take the branch to the recovery code but
  1185. * this part of the architecture is not implemented in hardware on some CPUs, such
  1186. * as Itanium. Thus, in general we need to emulate the behavior. IIM contains
  1187. * the relative target (not yet sign extended). So after sign extending it we
  1188. * simply add it to IIP. We also need to reset the EI field of the IPSR to zero,
  1189. * i.e., the slot to restart into.
  1190. *
  1191. * cr.imm contains zero_ext(imm21)
  1192. */
  1193. mov r18=cr.iim
  1194. ;;
  1195. mov r17=cr.iip
  1196. shl r18=r18,43 // put sign bit in position (43=64-21)
  1197. ;;
  1198. mov r16=cr.ipsr
  1199. shr r18=r18,39 // sign extend (39=43-4)
  1200. ;;
  1201. add r17=r17,r18 // now add the offset
  1202. ;;
  1203. mov cr.iip=r17
  1204. dep r16=0,r16,41,2 // clear EI
  1205. ;;
  1206. mov cr.ipsr=r16
  1207. ;;
  1208. rfi // and go back
  1209. END(speculation_vector)
  1210. .org ia64_ivt+0x5800
  1211. /////////////////////////////////////////////////////////////////////////////////////////
  1212. // 0x5800 Entry 28 (size 16 bundles) Reserved
  1213. DBG_FAULT(28)
  1214. FAULT(28)
  1215. .org ia64_ivt+0x5900
  1216. /////////////////////////////////////////////////////////////////////////////////////////
  1217. // 0x5900 Entry 29 (size 16 bundles) Debug (16,28,56)
  1218. ENTRY(debug_vector)
  1219. DBG_FAULT(29)
  1220. FAULT(29)
  1221. END(debug_vector)
  1222. .org ia64_ivt+0x5a00
  1223. /////////////////////////////////////////////////////////////////////////////////////////
  1224. // 0x5a00 Entry 30 (size 16 bundles) Unaligned Reference (57)
  1225. ENTRY(unaligned_access)
  1226. DBG_FAULT(30)
  1227. mov r16=cr.ipsr
  1228. mov r31=pr // prepare to save predicates
  1229. ;;
  1230. br.sptk.many dispatch_unaligned_handler
  1231. END(unaligned_access)
  1232. .org ia64_ivt+0x5b00
  1233. /////////////////////////////////////////////////////////////////////////////////////////
  1234. // 0x5b00 Entry 31 (size 16 bundles) Unsupported Data Reference (57)
  1235. ENTRY(unsupported_data_reference)
  1236. DBG_FAULT(31)
  1237. FAULT(31)
  1238. END(unsupported_data_reference)
  1239. .org ia64_ivt+0x5c00
  1240. /////////////////////////////////////////////////////////////////////////////////////////
  1241. // 0x5c00 Entry 32 (size 16 bundles) Floating-Point Fault (64)
  1242. ENTRY(floating_point_fault)
  1243. DBG_FAULT(32)
  1244. FAULT(32)
  1245. END(floating_point_fault)
  1246. .org ia64_ivt+0x5d00
  1247. /////////////////////////////////////////////////////////////////////////////////////////
  1248. // 0x5d00 Entry 33 (size 16 bundles) Floating Point Trap (66)
  1249. ENTRY(floating_point_trap)
  1250. DBG_FAULT(33)
  1251. FAULT(33)
  1252. END(floating_point_trap)
  1253. .org ia64_ivt+0x5e00
  1254. /////////////////////////////////////////////////////////////////////////////////////////
  1255. // 0x5e00 Entry 34 (size 16 bundles) Lower Privilege Transfer Trap (66)
  1256. ENTRY(lower_privilege_trap)
  1257. DBG_FAULT(34)
  1258. FAULT(34)
  1259. END(lower_privilege_trap)
  1260. .org ia64_ivt+0x5f00
  1261. /////////////////////////////////////////////////////////////////////////////////////////
  1262. // 0x5f00 Entry 35 (size 16 bundles) Taken Branch Trap (68)
  1263. ENTRY(taken_branch_trap)
  1264. DBG_FAULT(35)
  1265. FAULT(35)
  1266. END(taken_branch_trap)
  1267. .org ia64_ivt+0x6000
  1268. /////////////////////////////////////////////////////////////////////////////////////////
  1269. // 0x6000 Entry 36 (size 16 bundles) Single Step Trap (69)
  1270. ENTRY(single_step_trap)
  1271. DBG_FAULT(36)
  1272. FAULT(36)
  1273. END(single_step_trap)
  1274. .org ia64_ivt+0x6100
  1275. /////////////////////////////////////////////////////////////////////////////////////////
  1276. // 0x6100 Entry 37 (size 16 bundles) Reserved
  1277. DBG_FAULT(37)
  1278. FAULT(37)
  1279. .org ia64_ivt+0x6200
  1280. /////////////////////////////////////////////////////////////////////////////////////////
  1281. // 0x6200 Entry 38 (size 16 bundles) Reserved
  1282. DBG_FAULT(38)
  1283. FAULT(38)
  1284. .org ia64_ivt+0x6300
  1285. /////////////////////////////////////////////////////////////////////////////////////////
  1286. // 0x6300 Entry 39 (size 16 bundles) Reserved
  1287. DBG_FAULT(39)
  1288. FAULT(39)
  1289. .org ia64_ivt+0x6400
  1290. /////////////////////////////////////////////////////////////////////////////////////////
  1291. // 0x6400 Entry 40 (size 16 bundles) Reserved
  1292. DBG_FAULT(40)
  1293. FAULT(40)
  1294. .org ia64_ivt+0x6500
  1295. /////////////////////////////////////////////////////////////////////////////////////////
  1296. // 0x6500 Entry 41 (size 16 bundles) Reserved
  1297. DBG_FAULT(41)
  1298. FAULT(41)
  1299. .org ia64_ivt+0x6600
  1300. /////////////////////////////////////////////////////////////////////////////////////////
  1301. // 0x6600 Entry 42 (size 16 bundles) Reserved
  1302. DBG_FAULT(42)
  1303. FAULT(42)
  1304. .org ia64_ivt+0x6700
  1305. /////////////////////////////////////////////////////////////////////////////////////////
  1306. // 0x6700 Entry 43 (size 16 bundles) Reserved
  1307. DBG_FAULT(43)
  1308. FAULT(43)
  1309. .org ia64_ivt+0x6800
  1310. /////////////////////////////////////////////////////////////////////////////////////////
  1311. // 0x6800 Entry 44 (size 16 bundles) Reserved
  1312. DBG_FAULT(44)
  1313. FAULT(44)
  1314. .org ia64_ivt+0x6900
  1315. /////////////////////////////////////////////////////////////////////////////////////////
  1316. // 0x6900 Entry 45 (size 16 bundles) IA-32 Exeception (17,18,29,41,42,43,44,58,60,61,62,72,73,75,76,77)
  1317. ENTRY(ia32_exception)
  1318. DBG_FAULT(45)
  1319. FAULT(45)
  1320. END(ia32_exception)
  1321. .org ia64_ivt+0x6a00
  1322. /////////////////////////////////////////////////////////////////////////////////////////
  1323. // 0x6a00 Entry 46 (size 16 bundles) IA-32 Intercept (30,31,59,70,71)
  1324. ENTRY(ia32_intercept)
  1325. DBG_FAULT(46)
  1326. #ifdef CONFIG_IA32_SUPPORT
  1327. mov r31=pr
  1328. mov r16=cr.isr
  1329. ;;
  1330. extr.u r17=r16,16,8 // get ISR.code
  1331. mov r18=ar.eflag
  1332. mov r19=cr.iim // old eflag value
  1333. ;;
  1334. cmp.ne p6,p0=2,r17
  1335. (p6) br.cond.spnt 1f // not a system flag fault
  1336. xor r16=r18,r19
  1337. ;;
  1338. extr.u r17=r16,18,1 // get the eflags.ac bit
  1339. ;;
  1340. cmp.eq p6,p0=0,r17
  1341. (p6) br.cond.spnt 1f // eflags.ac bit didn't change
  1342. ;;
  1343. mov pr=r31,-1 // restore predicate registers
  1344. rfi
  1345. 1:
  1346. #endif // CONFIG_IA32_SUPPORT
  1347. FAULT(46)
  1348. END(ia32_intercept)
  1349. .org ia64_ivt+0x6b00
  1350. /////////////////////////////////////////////////////////////////////////////////////////
  1351. // 0x6b00 Entry 47 (size 16 bundles) IA-32 Interrupt (74)
  1352. ENTRY(ia32_interrupt)
  1353. DBG_FAULT(47)
  1354. #ifdef CONFIG_IA32_SUPPORT
  1355. mov r31=pr
  1356. br.sptk.many dispatch_to_ia32_handler
  1357. #else
  1358. FAULT(47)
  1359. #endif
  1360. END(ia32_interrupt)
  1361. .org ia64_ivt+0x6c00
  1362. /////////////////////////////////////////////////////////////////////////////////////////
  1363. // 0x6c00 Entry 48 (size 16 bundles) Reserved
  1364. DBG_FAULT(48)
  1365. FAULT(48)
  1366. .org ia64_ivt+0x6d00
  1367. /////////////////////////////////////////////////////////////////////////////////////////
  1368. // 0x6d00 Entry 49 (size 16 bundles) Reserved
  1369. DBG_FAULT(49)
  1370. FAULT(49)
  1371. .org ia64_ivt+0x6e00
  1372. /////////////////////////////////////////////////////////////////////////////////////////
  1373. // 0x6e00 Entry 50 (size 16 bundles) Reserved
  1374. DBG_FAULT(50)
  1375. FAULT(50)
  1376. .org ia64_ivt+0x6f00
  1377. /////////////////////////////////////////////////////////////////////////////////////////
  1378. // 0x6f00 Entry 51 (size 16 bundles) Reserved
  1379. DBG_FAULT(51)
  1380. FAULT(51)
  1381. .org ia64_ivt+0x7000
  1382. /////////////////////////////////////////////////////////////////////////////////////////
  1383. // 0x7000 Entry 52 (size 16 bundles) Reserved
  1384. DBG_FAULT(52)
  1385. FAULT(52)
  1386. .org ia64_ivt+0x7100
  1387. /////////////////////////////////////////////////////////////////////////////////////////
  1388. // 0x7100 Entry 53 (size 16 bundles) Reserved
  1389. DBG_FAULT(53)
  1390. FAULT(53)
  1391. .org ia64_ivt+0x7200
  1392. /////////////////////////////////////////////////////////////////////////////////////////
  1393. // 0x7200 Entry 54 (size 16 bundles) Reserved
  1394. DBG_FAULT(54)
  1395. FAULT(54)
  1396. .org ia64_ivt+0x7300
  1397. /////////////////////////////////////////////////////////////////////////////////////////
  1398. // 0x7300 Entry 55 (size 16 bundles) Reserved
  1399. DBG_FAULT(55)
  1400. FAULT(55)
  1401. .org ia64_ivt+0x7400
  1402. /////////////////////////////////////////////////////////////////////////////////////////
  1403. // 0x7400 Entry 56 (size 16 bundles) Reserved
  1404. DBG_FAULT(56)
  1405. FAULT(56)
  1406. .org ia64_ivt+0x7500
  1407. /////////////////////////////////////////////////////////////////////////////////////////
  1408. // 0x7500 Entry 57 (size 16 bundles) Reserved
  1409. DBG_FAULT(57)
  1410. FAULT(57)
  1411. .org ia64_ivt+0x7600
  1412. /////////////////////////////////////////////////////////////////////////////////////////
  1413. // 0x7600 Entry 58 (size 16 bundles) Reserved
  1414. DBG_FAULT(58)
  1415. FAULT(58)
  1416. .org ia64_ivt+0x7700
  1417. /////////////////////////////////////////////////////////////////////////////////////////
  1418. // 0x7700 Entry 59 (size 16 bundles) Reserved
  1419. DBG_FAULT(59)
  1420. FAULT(59)
  1421. .org ia64_ivt+0x7800
  1422. /////////////////////////////////////////////////////////////////////////////////////////
  1423. // 0x7800 Entry 60 (size 16 bundles) Reserved
  1424. DBG_FAULT(60)
  1425. FAULT(60)
  1426. .org ia64_ivt+0x7900
  1427. /////////////////////////////////////////////////////////////////////////////////////////
  1428. // 0x7900 Entry 61 (size 16 bundles) Reserved
  1429. DBG_FAULT(61)
  1430. FAULT(61)
  1431. .org ia64_ivt+0x7a00
  1432. /////////////////////////////////////////////////////////////////////////////////////////
  1433. // 0x7a00 Entry 62 (size 16 bundles) Reserved
  1434. DBG_FAULT(62)
  1435. FAULT(62)
  1436. .org ia64_ivt+0x7b00
  1437. /////////////////////////////////////////////////////////////////////////////////////////
  1438. // 0x7b00 Entry 63 (size 16 bundles) Reserved
  1439. DBG_FAULT(63)
  1440. FAULT(63)
  1441. .org ia64_ivt+0x7c00
  1442. /////////////////////////////////////////////////////////////////////////////////////////
  1443. // 0x7c00 Entry 64 (size 16 bundles) Reserved
  1444. DBG_FAULT(64)
  1445. FAULT(64)
  1446. .org ia64_ivt+0x7d00
  1447. /////////////////////////////////////////////////////////////////////////////////////////
  1448. // 0x7d00 Entry 65 (size 16 bundles) Reserved
  1449. DBG_FAULT(65)
  1450. FAULT(65)
  1451. .org ia64_ivt+0x7e00
  1452. /////////////////////////////////////////////////////////////////////////////////////////
  1453. // 0x7e00 Entry 66 (size 16 bundles) Reserved
  1454. DBG_FAULT(66)
  1455. FAULT(66)
  1456. .org ia64_ivt+0x7f00
  1457. /////////////////////////////////////////////////////////////////////////////////////////
  1458. // 0x7f00 Entry 67 (size 16 bundles) Reserved
  1459. DBG_FAULT(67)
  1460. FAULT(67)
  1461. #ifdef CONFIG_IA32_SUPPORT
  1462. /*
  1463. * There is no particular reason for this code to be here, other than that
  1464. * there happens to be space here that would go unused otherwise. If this
  1465. * fault ever gets "unreserved", simply moved the following code to a more
  1466. * suitable spot...
  1467. */
  1468. // IA32 interrupt entry point
  1469. ENTRY(dispatch_to_ia32_handler)
  1470. SAVE_MIN
  1471. ;;
  1472. mov r14=cr.isr
  1473. ssm psr.ic | PSR_DEFAULT_BITS
  1474. ;;
  1475. srlz.i // guarantee that interruption collection is on
  1476. ;;
  1477. (p15) ssm psr.i
  1478. adds r3=8,r2 // Base pointer for SAVE_REST
  1479. ;;
  1480. SAVE_REST
  1481. ;;
  1482. mov r15=0x80
  1483. shr r14=r14,16 // Get interrupt number
  1484. ;;
  1485. cmp.ne p6,p0=r14,r15
  1486. (p6) br.call.dpnt.many b6=non_ia32_syscall
  1487. adds r14=IA64_PT_REGS_R8_OFFSET + 16,sp // 16 byte hole per SW conventions
  1488. adds r15=IA64_PT_REGS_R1_OFFSET + 16,sp
  1489. ;;
  1490. cmp.eq pSys,pNonSys=r0,r0 // set pSys=1, pNonSys=0
  1491. ld8 r8=[r14] // get r8
  1492. ;;
  1493. st8 [r15]=r8 // save original EAX in r1 (IA32 procs don't use the GP)
  1494. ;;
  1495. alloc r15=ar.pfs,0,0,6,0 // must first in an insn group
  1496. ;;
  1497. ld4 r8=[r14],8 // r8 == eax (syscall number)
  1498. mov r15=IA32_NR_syscalls
  1499. ;;
  1500. cmp.ltu.unc p6,p7=r8,r15
  1501. ld4 out1=[r14],8 // r9 == ecx
  1502. ;;
  1503. ld4 out2=[r14],8 // r10 == edx
  1504. ;;
  1505. ld4 out0=[r14] // r11 == ebx
  1506. adds r14=(IA64_PT_REGS_R13_OFFSET) + 16,sp
  1507. ;;
  1508. ld4 out5=[r14],PT(R14)-PT(R13) // r13 == ebp
  1509. ;;
  1510. ld4 out3=[r14],PT(R15)-PT(R14) // r14 == esi
  1511. adds r2=TI_FLAGS+IA64_TASK_SIZE,r13
  1512. ;;
  1513. ld4 out4=[r14] // r15 == edi
  1514. movl r16=ia32_syscall_table
  1515. ;;
  1516. (p6) shladd r16=r8,3,r16 // force ni_syscall if not valid syscall number
  1517. ld4 r2=[r2] // r2 = current_thread_info()->flags
  1518. ;;
  1519. ld8 r16=[r16]
  1520. and r2=_TIF_SYSCALL_TRACEAUDIT,r2 // mask trace or audit
  1521. ;;
  1522. mov b6=r16
  1523. movl r15=ia32_ret_from_syscall
  1524. cmp.eq p8,p0=r2,r0
  1525. ;;
  1526. mov rp=r15
  1527. (p8) br.call.sptk.many b6=b6
  1528. br.cond.sptk ia32_trace_syscall
  1529. non_ia32_syscall:
  1530. alloc r15=ar.pfs,0,0,2,0
  1531. mov out0=r14 // interrupt #
  1532. add out1=16,sp // pointer to pt_regs
  1533. ;; // avoid WAW on CFM
  1534. br.call.sptk.many rp=ia32_bad_interrupt
  1535. .ret1: movl r15=ia64_leave_kernel
  1536. ;;
  1537. mov rp=r15
  1538. br.ret.sptk.many rp
  1539. END(dispatch_to_ia32_handler)
  1540. #endif /* CONFIG_IA32_SUPPORT */