omap-serial.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/io.h>
  35. #include <linux/clk.h>
  36. #include <linux/serial_core.h>
  37. #include <linux/irq.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/of.h>
  40. #include <linux/gpio.h>
  41. #include <linux/platform_data/serial-omap.h>
  42. #define OMAP_MAX_HSUART_PORTS 6
  43. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  44. #define OMAP_UART_REV_42 0x0402
  45. #define OMAP_UART_REV_46 0x0406
  46. #define OMAP_UART_REV_52 0x0502
  47. #define OMAP_UART_REV_63 0x0603
  48. #define OMAP_UART_TX_WAKEUP_EN BIT(7)
  49. /* Feature flags */
  50. #define OMAP_UART_WER_HAS_TX_WAKEUP BIT(0)
  51. #define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
  52. #define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
  53. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  54. /* SCR register bitmasks */
  55. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  56. #define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
  57. #define OMAP_UART_SCR_TX_EMPTY (1 << 3)
  58. /* FCR register bitmasks */
  59. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  60. #define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
  61. /* MVR register bitmasks */
  62. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  63. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  64. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  65. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  66. #define OMAP_UART_MVR_MAJ_MASK 0x700
  67. #define OMAP_UART_MVR_MAJ_SHIFT 8
  68. #define OMAP_UART_MVR_MIN_MASK 0x3f
  69. #define OMAP_UART_DMA_CH_FREE -1
  70. #define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
  71. #define OMAP_MODE13X_SPEED 230400
  72. /* WER = 0x7F
  73. * Enable module level wakeup in WER reg
  74. */
  75. #define OMAP_UART_WER_MOD_WKUP 0X7F
  76. /* Enable XON/XOFF flow control on output */
  77. #define OMAP_UART_SW_TX 0x08
  78. /* Enable XON/XOFF flow control on input */
  79. #define OMAP_UART_SW_RX 0x02
  80. #define OMAP_UART_SW_CLR 0xF0
  81. #define OMAP_UART_TCR_TRIG 0x0F
  82. struct uart_omap_dma {
  83. u8 uart_dma_tx;
  84. u8 uart_dma_rx;
  85. int rx_dma_channel;
  86. int tx_dma_channel;
  87. dma_addr_t rx_buf_dma_phys;
  88. dma_addr_t tx_buf_dma_phys;
  89. unsigned int uart_base;
  90. /*
  91. * Buffer for rx dma.It is not required for tx because the buffer
  92. * comes from port structure.
  93. */
  94. unsigned char *rx_buf;
  95. unsigned int prev_rx_dma_pos;
  96. int tx_buf_size;
  97. int tx_dma_used;
  98. int rx_dma_used;
  99. spinlock_t tx_lock;
  100. spinlock_t rx_lock;
  101. /* timer to poll activity on rx dma */
  102. struct timer_list rx_timer;
  103. unsigned int rx_buf_size;
  104. unsigned int rx_poll_rate;
  105. unsigned int rx_timeout;
  106. };
  107. struct uart_omap_port {
  108. struct uart_port port;
  109. struct uart_omap_dma uart_dma;
  110. struct device *dev;
  111. unsigned char ier;
  112. unsigned char lcr;
  113. unsigned char mcr;
  114. unsigned char fcr;
  115. unsigned char efr;
  116. unsigned char dll;
  117. unsigned char dlh;
  118. unsigned char mdr1;
  119. unsigned char scr;
  120. unsigned char wer;
  121. int use_dma;
  122. /*
  123. * Some bits in registers are cleared on a read, so they must
  124. * be saved whenever the register is read but the bits will not
  125. * be immediately processed.
  126. */
  127. unsigned int lsr_break_flag;
  128. unsigned char msr_saved_flags;
  129. char name[20];
  130. unsigned long port_activity;
  131. int context_loss_cnt;
  132. u32 errata;
  133. u8 wakeups_enabled;
  134. u32 features;
  135. int DTR_gpio;
  136. int DTR_inverted;
  137. int DTR_active;
  138. struct pm_qos_request pm_qos_request;
  139. u32 latency;
  140. u32 calc_latency;
  141. struct work_struct qos_work;
  142. bool is_suspending;
  143. };
  144. #define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
  145. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  146. /* Forward declaration of functions */
  147. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  148. static struct workqueue_struct *serial_omap_uart_wq;
  149. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  150. {
  151. offset <<= up->port.regshift;
  152. return readw(up->port.membase + offset);
  153. }
  154. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  155. {
  156. offset <<= up->port.regshift;
  157. writew(value, up->port.membase + offset);
  158. }
  159. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  160. {
  161. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  162. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  163. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  164. serial_out(up, UART_FCR, 0);
  165. }
  166. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  167. {
  168. struct omap_uart_port_info *pdata = up->dev->platform_data;
  169. if (!pdata || !pdata->get_context_loss_count)
  170. return -EINVAL;
  171. return pdata->get_context_loss_count(up->dev);
  172. }
  173. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  174. {
  175. struct omap_uart_port_info *pdata = up->dev->platform_data;
  176. if (!pdata || !pdata->enable_wakeup)
  177. return;
  178. pdata->enable_wakeup(up->dev, enable);
  179. }
  180. /*
  181. * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
  182. * @port: uart port info
  183. * @baud: baudrate for which mode needs to be determined
  184. *
  185. * Returns true if baud rate is MODE16X and false if MODE13X
  186. * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
  187. * and Error Rates" determines modes not for all common baud rates.
  188. * E.g. for 1000000 baud rate mode must be 16x, but according to that
  189. * table it's determined as 13x.
  190. */
  191. static bool
  192. serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
  193. {
  194. unsigned int n13 = port->uartclk / (13 * baud);
  195. unsigned int n16 = port->uartclk / (16 * baud);
  196. int baudAbsDiff13 = baud - (port->uartclk / (13 * n13));
  197. int baudAbsDiff16 = baud - (port->uartclk / (16 * n16));
  198. if(baudAbsDiff13 < 0)
  199. baudAbsDiff13 = -baudAbsDiff13;
  200. if(baudAbsDiff16 < 0)
  201. baudAbsDiff16 = -baudAbsDiff16;
  202. return (baudAbsDiff13 > baudAbsDiff16);
  203. }
  204. /*
  205. * serial_omap_get_divisor - calculate divisor value
  206. * @port: uart port info
  207. * @baud: baudrate for which divisor needs to be calculated.
  208. */
  209. static unsigned int
  210. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  211. {
  212. unsigned int divisor;
  213. if (!serial_omap_baud_is_mode16(port, baud))
  214. divisor = 13;
  215. else
  216. divisor = 16;
  217. return port->uartclk/(baud * divisor);
  218. }
  219. static void serial_omap_enable_ms(struct uart_port *port)
  220. {
  221. struct uart_omap_port *up = to_uart_omap_port(port);
  222. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  223. pm_runtime_get_sync(up->dev);
  224. up->ier |= UART_IER_MSI;
  225. serial_out(up, UART_IER, up->ier);
  226. pm_runtime_mark_last_busy(up->dev);
  227. pm_runtime_put_autosuspend(up->dev);
  228. }
  229. static void serial_omap_stop_tx(struct uart_port *port)
  230. {
  231. struct uart_omap_port *up = to_uart_omap_port(port);
  232. pm_runtime_get_sync(up->dev);
  233. if (up->ier & UART_IER_THRI) {
  234. up->ier &= ~UART_IER_THRI;
  235. serial_out(up, UART_IER, up->ier);
  236. }
  237. pm_runtime_mark_last_busy(up->dev);
  238. pm_runtime_put_autosuspend(up->dev);
  239. }
  240. static void serial_omap_stop_rx(struct uart_port *port)
  241. {
  242. struct uart_omap_port *up = to_uart_omap_port(port);
  243. pm_runtime_get_sync(up->dev);
  244. up->ier &= ~UART_IER_RLSI;
  245. up->port.read_status_mask &= ~UART_LSR_DR;
  246. serial_out(up, UART_IER, up->ier);
  247. pm_runtime_mark_last_busy(up->dev);
  248. pm_runtime_put_autosuspend(up->dev);
  249. }
  250. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  251. {
  252. struct circ_buf *xmit = &up->port.state->xmit;
  253. int count;
  254. if (up->port.x_char) {
  255. serial_out(up, UART_TX, up->port.x_char);
  256. up->port.icount.tx++;
  257. up->port.x_char = 0;
  258. return;
  259. }
  260. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  261. serial_omap_stop_tx(&up->port);
  262. return;
  263. }
  264. count = up->port.fifosize -
  265. (serial_in(up, UART_OMAP_TXFIFO_LVL) & 0xFF);
  266. do {
  267. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  268. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  269. up->port.icount.tx++;
  270. if (uart_circ_empty(xmit))
  271. break;
  272. } while (--count > 0);
  273. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
  274. spin_unlock(&up->port.lock);
  275. uart_write_wakeup(&up->port);
  276. spin_lock(&up->port.lock);
  277. }
  278. if (uart_circ_empty(xmit))
  279. serial_omap_stop_tx(&up->port);
  280. }
  281. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  282. {
  283. if (!(up->ier & UART_IER_THRI)) {
  284. up->ier |= UART_IER_THRI;
  285. serial_out(up, UART_IER, up->ier);
  286. }
  287. }
  288. static void serial_omap_start_tx(struct uart_port *port)
  289. {
  290. struct uart_omap_port *up = to_uart_omap_port(port);
  291. pm_runtime_get_sync(up->dev);
  292. serial_omap_enable_ier_thri(up);
  293. pm_runtime_mark_last_busy(up->dev);
  294. pm_runtime_put_autosuspend(up->dev);
  295. }
  296. static void serial_omap_throttle(struct uart_port *port)
  297. {
  298. struct uart_omap_port *up = to_uart_omap_port(port);
  299. unsigned long flags;
  300. pm_runtime_get_sync(up->dev);
  301. spin_lock_irqsave(&up->port.lock, flags);
  302. up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  303. serial_out(up, UART_IER, up->ier);
  304. spin_unlock_irqrestore(&up->port.lock, flags);
  305. pm_runtime_mark_last_busy(up->dev);
  306. pm_runtime_put_autosuspend(up->dev);
  307. }
  308. static void serial_omap_unthrottle(struct uart_port *port)
  309. {
  310. struct uart_omap_port *up = to_uart_omap_port(port);
  311. unsigned long flags;
  312. pm_runtime_get_sync(up->dev);
  313. spin_lock_irqsave(&up->port.lock, flags);
  314. up->ier |= UART_IER_RLSI | UART_IER_RDI;
  315. serial_out(up, UART_IER, up->ier);
  316. spin_unlock_irqrestore(&up->port.lock, flags);
  317. pm_runtime_mark_last_busy(up->dev);
  318. pm_runtime_put_autosuspend(up->dev);
  319. }
  320. static unsigned int check_modem_status(struct uart_omap_port *up)
  321. {
  322. unsigned int status;
  323. status = serial_in(up, UART_MSR);
  324. status |= up->msr_saved_flags;
  325. up->msr_saved_flags = 0;
  326. if ((status & UART_MSR_ANY_DELTA) == 0)
  327. return status;
  328. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  329. up->port.state != NULL) {
  330. if (status & UART_MSR_TERI)
  331. up->port.icount.rng++;
  332. if (status & UART_MSR_DDSR)
  333. up->port.icount.dsr++;
  334. if (status & UART_MSR_DDCD)
  335. uart_handle_dcd_change
  336. (&up->port, status & UART_MSR_DCD);
  337. if (status & UART_MSR_DCTS)
  338. uart_handle_cts_change
  339. (&up->port, status & UART_MSR_CTS);
  340. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  341. }
  342. return status;
  343. }
  344. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  345. {
  346. unsigned int flag;
  347. unsigned char ch = 0;
  348. if (likely(lsr & UART_LSR_DR))
  349. ch = serial_in(up, UART_RX);
  350. up->port.icount.rx++;
  351. flag = TTY_NORMAL;
  352. if (lsr & UART_LSR_BI) {
  353. flag = TTY_BREAK;
  354. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  355. up->port.icount.brk++;
  356. /*
  357. * We do the SysRQ and SAK checking
  358. * here because otherwise the break
  359. * may get masked by ignore_status_mask
  360. * or read_status_mask.
  361. */
  362. if (uart_handle_break(&up->port))
  363. return;
  364. }
  365. if (lsr & UART_LSR_PE) {
  366. flag = TTY_PARITY;
  367. up->port.icount.parity++;
  368. }
  369. if (lsr & UART_LSR_FE) {
  370. flag = TTY_FRAME;
  371. up->port.icount.frame++;
  372. }
  373. if (lsr & UART_LSR_OE)
  374. up->port.icount.overrun++;
  375. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  376. if (up->port.line == up->port.cons->index) {
  377. /* Recover the break flag from console xmit */
  378. lsr |= up->lsr_break_flag;
  379. }
  380. #endif
  381. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  382. }
  383. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  384. {
  385. unsigned char ch = 0;
  386. unsigned int flag;
  387. if (!(lsr & UART_LSR_DR))
  388. return;
  389. ch = serial_in(up, UART_RX);
  390. flag = TTY_NORMAL;
  391. up->port.icount.rx++;
  392. if (uart_handle_sysrq_char(&up->port, ch))
  393. return;
  394. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  395. }
  396. /**
  397. * serial_omap_irq() - This handles the interrupt from one port
  398. * @irq: uart port irq number
  399. * @dev_id: uart port info
  400. */
  401. static irqreturn_t serial_omap_irq(int irq, void *dev_id)
  402. {
  403. struct uart_omap_port *up = dev_id;
  404. unsigned int iir, lsr;
  405. unsigned int type;
  406. irqreturn_t ret = IRQ_NONE;
  407. int max_count = 256;
  408. spin_lock(&up->port.lock);
  409. pm_runtime_get_sync(up->dev);
  410. do {
  411. iir = serial_in(up, UART_IIR);
  412. if (iir & UART_IIR_NO_INT)
  413. break;
  414. ret = IRQ_HANDLED;
  415. lsr = serial_in(up, UART_LSR);
  416. /* extract IRQ type from IIR register */
  417. type = iir & 0x3e;
  418. switch (type) {
  419. case UART_IIR_MSI:
  420. check_modem_status(up);
  421. break;
  422. case UART_IIR_THRI:
  423. transmit_chars(up, lsr);
  424. break;
  425. case UART_IIR_RX_TIMEOUT:
  426. /* FALLTHROUGH */
  427. case UART_IIR_RDI:
  428. serial_omap_rdi(up, lsr);
  429. break;
  430. case UART_IIR_RLSI:
  431. serial_omap_rlsi(up, lsr);
  432. break;
  433. case UART_IIR_CTS_RTS_DSR:
  434. /* simply try again */
  435. break;
  436. case UART_IIR_XOFF:
  437. /* FALLTHROUGH */
  438. default:
  439. break;
  440. }
  441. } while (!(iir & UART_IIR_NO_INT) && max_count--);
  442. spin_unlock(&up->port.lock);
  443. tty_flip_buffer_push(&up->port.state->port);
  444. pm_runtime_mark_last_busy(up->dev);
  445. pm_runtime_put_autosuspend(up->dev);
  446. up->port_activity = jiffies;
  447. return ret;
  448. }
  449. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  450. {
  451. struct uart_omap_port *up = to_uart_omap_port(port);
  452. unsigned long flags = 0;
  453. unsigned int ret = 0;
  454. pm_runtime_get_sync(up->dev);
  455. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  456. spin_lock_irqsave(&up->port.lock, flags);
  457. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  458. spin_unlock_irqrestore(&up->port.lock, flags);
  459. pm_runtime_mark_last_busy(up->dev);
  460. pm_runtime_put_autosuspend(up->dev);
  461. return ret;
  462. }
  463. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  464. {
  465. struct uart_omap_port *up = to_uart_omap_port(port);
  466. unsigned int status;
  467. unsigned int ret = 0;
  468. pm_runtime_get_sync(up->dev);
  469. status = check_modem_status(up);
  470. pm_runtime_mark_last_busy(up->dev);
  471. pm_runtime_put_autosuspend(up->dev);
  472. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  473. if (status & UART_MSR_DCD)
  474. ret |= TIOCM_CAR;
  475. if (status & UART_MSR_RI)
  476. ret |= TIOCM_RNG;
  477. if (status & UART_MSR_DSR)
  478. ret |= TIOCM_DSR;
  479. if (status & UART_MSR_CTS)
  480. ret |= TIOCM_CTS;
  481. return ret;
  482. }
  483. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  484. {
  485. struct uart_omap_port *up = to_uart_omap_port(port);
  486. unsigned char mcr = 0, old_mcr;
  487. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  488. if (mctrl & TIOCM_RTS)
  489. mcr |= UART_MCR_RTS;
  490. if (mctrl & TIOCM_DTR)
  491. mcr |= UART_MCR_DTR;
  492. if (mctrl & TIOCM_OUT1)
  493. mcr |= UART_MCR_OUT1;
  494. if (mctrl & TIOCM_OUT2)
  495. mcr |= UART_MCR_OUT2;
  496. if (mctrl & TIOCM_LOOP)
  497. mcr |= UART_MCR_LOOP;
  498. pm_runtime_get_sync(up->dev);
  499. old_mcr = serial_in(up, UART_MCR);
  500. old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
  501. UART_MCR_DTR | UART_MCR_RTS);
  502. up->mcr = old_mcr | mcr;
  503. serial_out(up, UART_MCR, up->mcr);
  504. pm_runtime_mark_last_busy(up->dev);
  505. pm_runtime_put_autosuspend(up->dev);
  506. if (gpio_is_valid(up->DTR_gpio) &&
  507. !!(mctrl & TIOCM_DTR) != up->DTR_active) {
  508. up->DTR_active = !up->DTR_active;
  509. if (gpio_cansleep(up->DTR_gpio))
  510. schedule_work(&up->qos_work);
  511. else
  512. gpio_set_value(up->DTR_gpio,
  513. up->DTR_active != up->DTR_inverted);
  514. }
  515. }
  516. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  517. {
  518. struct uart_omap_port *up = to_uart_omap_port(port);
  519. unsigned long flags = 0;
  520. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  521. pm_runtime_get_sync(up->dev);
  522. spin_lock_irqsave(&up->port.lock, flags);
  523. if (break_state == -1)
  524. up->lcr |= UART_LCR_SBC;
  525. else
  526. up->lcr &= ~UART_LCR_SBC;
  527. serial_out(up, UART_LCR, up->lcr);
  528. spin_unlock_irqrestore(&up->port.lock, flags);
  529. pm_runtime_mark_last_busy(up->dev);
  530. pm_runtime_put_autosuspend(up->dev);
  531. }
  532. static int serial_omap_startup(struct uart_port *port)
  533. {
  534. struct uart_omap_port *up = to_uart_omap_port(port);
  535. unsigned long flags = 0;
  536. int retval;
  537. /*
  538. * Allocate the IRQ
  539. */
  540. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  541. up->name, up);
  542. if (retval)
  543. return retval;
  544. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  545. pm_runtime_get_sync(up->dev);
  546. /*
  547. * Clear the FIFO buffers and disable them.
  548. * (they will be reenabled in set_termios())
  549. */
  550. serial_omap_clear_fifos(up);
  551. /* For Hardware flow control */
  552. serial_out(up, UART_MCR, UART_MCR_RTS);
  553. /*
  554. * Clear the interrupt registers.
  555. */
  556. (void) serial_in(up, UART_LSR);
  557. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  558. (void) serial_in(up, UART_RX);
  559. (void) serial_in(up, UART_IIR);
  560. (void) serial_in(up, UART_MSR);
  561. /*
  562. * Now, initialize the UART
  563. */
  564. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  565. spin_lock_irqsave(&up->port.lock, flags);
  566. /*
  567. * Most PC uarts need OUT2 raised to enable interrupts.
  568. */
  569. up->port.mctrl |= TIOCM_OUT2;
  570. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  571. spin_unlock_irqrestore(&up->port.lock, flags);
  572. up->msr_saved_flags = 0;
  573. /*
  574. * Finally, enable interrupts. Note: Modem status interrupts
  575. * are set via set_termios(), which will be occurring imminently
  576. * anyway, so we don't enable them here.
  577. */
  578. up->ier = UART_IER_RLSI | UART_IER_RDI;
  579. serial_out(up, UART_IER, up->ier);
  580. /* Enable module level wake up */
  581. up->wer = OMAP_UART_WER_MOD_WKUP;
  582. if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
  583. up->wer |= OMAP_UART_TX_WAKEUP_EN;
  584. serial_out(up, UART_OMAP_WER, up->wer);
  585. pm_runtime_mark_last_busy(up->dev);
  586. pm_runtime_put_autosuspend(up->dev);
  587. up->port_activity = jiffies;
  588. return 0;
  589. }
  590. static void serial_omap_shutdown(struct uart_port *port)
  591. {
  592. struct uart_omap_port *up = to_uart_omap_port(port);
  593. unsigned long flags = 0;
  594. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  595. pm_runtime_get_sync(up->dev);
  596. /*
  597. * Disable interrupts from this port
  598. */
  599. up->ier = 0;
  600. serial_out(up, UART_IER, 0);
  601. spin_lock_irqsave(&up->port.lock, flags);
  602. up->port.mctrl &= ~TIOCM_OUT2;
  603. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  604. spin_unlock_irqrestore(&up->port.lock, flags);
  605. /*
  606. * Disable break condition and FIFOs
  607. */
  608. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  609. serial_omap_clear_fifos(up);
  610. /*
  611. * Read data port to reset things, and then free the irq
  612. */
  613. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  614. (void) serial_in(up, UART_RX);
  615. pm_runtime_mark_last_busy(up->dev);
  616. pm_runtime_put_autosuspend(up->dev);
  617. free_irq(up->port.irq, up);
  618. }
  619. static void serial_omap_uart_qos_work(struct work_struct *work)
  620. {
  621. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  622. qos_work);
  623. pm_qos_update_request(&up->pm_qos_request, up->latency);
  624. if (gpio_is_valid(up->DTR_gpio))
  625. gpio_set_value_cansleep(up->DTR_gpio,
  626. up->DTR_active != up->DTR_inverted);
  627. }
  628. static void
  629. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  630. struct ktermios *old)
  631. {
  632. struct uart_omap_port *up = to_uart_omap_port(port);
  633. unsigned char cval = 0;
  634. unsigned long flags = 0;
  635. unsigned int baud, quot;
  636. switch (termios->c_cflag & CSIZE) {
  637. case CS5:
  638. cval = UART_LCR_WLEN5;
  639. break;
  640. case CS6:
  641. cval = UART_LCR_WLEN6;
  642. break;
  643. case CS7:
  644. cval = UART_LCR_WLEN7;
  645. break;
  646. default:
  647. case CS8:
  648. cval = UART_LCR_WLEN8;
  649. break;
  650. }
  651. if (termios->c_cflag & CSTOPB)
  652. cval |= UART_LCR_STOP;
  653. if (termios->c_cflag & PARENB)
  654. cval |= UART_LCR_PARITY;
  655. if (!(termios->c_cflag & PARODD))
  656. cval |= UART_LCR_EPAR;
  657. if (termios->c_cflag & CMSPAR)
  658. cval |= UART_LCR_SPAR;
  659. /*
  660. * Ask the core to calculate the divisor for us.
  661. */
  662. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  663. quot = serial_omap_get_divisor(port, baud);
  664. /* calculate wakeup latency constraint */
  665. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  666. up->latency = up->calc_latency;
  667. schedule_work(&up->qos_work);
  668. up->dll = quot & 0xff;
  669. up->dlh = quot >> 8;
  670. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  671. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  672. UART_FCR_ENABLE_FIFO;
  673. /*
  674. * Ok, we're now changing the port state. Do it with
  675. * interrupts disabled.
  676. */
  677. pm_runtime_get_sync(up->dev);
  678. spin_lock_irqsave(&up->port.lock, flags);
  679. /*
  680. * Update the per-port timeout.
  681. */
  682. uart_update_timeout(port, termios->c_cflag, baud);
  683. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  684. if (termios->c_iflag & INPCK)
  685. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  686. if (termios->c_iflag & (BRKINT | PARMRK))
  687. up->port.read_status_mask |= UART_LSR_BI;
  688. /*
  689. * Characters to ignore
  690. */
  691. up->port.ignore_status_mask = 0;
  692. if (termios->c_iflag & IGNPAR)
  693. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  694. if (termios->c_iflag & IGNBRK) {
  695. up->port.ignore_status_mask |= UART_LSR_BI;
  696. /*
  697. * If we're ignoring parity and break indicators,
  698. * ignore overruns too (for real raw support).
  699. */
  700. if (termios->c_iflag & IGNPAR)
  701. up->port.ignore_status_mask |= UART_LSR_OE;
  702. }
  703. /*
  704. * ignore all characters if CREAD is not set
  705. */
  706. if ((termios->c_cflag & CREAD) == 0)
  707. up->port.ignore_status_mask |= UART_LSR_DR;
  708. /*
  709. * Modem status interrupts
  710. */
  711. up->ier &= ~UART_IER_MSI;
  712. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  713. up->ier |= UART_IER_MSI;
  714. serial_out(up, UART_IER, up->ier);
  715. serial_out(up, UART_LCR, cval); /* reset DLAB */
  716. up->lcr = cval;
  717. up->scr = 0;
  718. /* FIFOs and DMA Settings */
  719. /* FCR can be changed only when the
  720. * baud clock is not running
  721. * DLL_REG and DLH_REG set to 0.
  722. */
  723. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  724. serial_out(up, UART_DLL, 0);
  725. serial_out(up, UART_DLM, 0);
  726. serial_out(up, UART_LCR, 0);
  727. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  728. up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
  729. up->efr &= ~UART_EFR_SCD;
  730. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  731. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  732. up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
  733. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  734. /* FIFO ENABLE, DMA MODE */
  735. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  736. /*
  737. * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
  738. * sets Enables the granularity of 1 for TRIGGER RX
  739. * level. Along with setting RX FIFO trigger level
  740. * to 1 (as noted below, 16 characters) and TLR[3:0]
  741. * to zero this will result RX FIFO threshold level
  742. * to 1 character, instead of 16 as noted in comment
  743. * below.
  744. */
  745. /* Set receive FIFO threshold to 16 characters and
  746. * transmit FIFO threshold to 16 spaces
  747. */
  748. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  749. up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
  750. up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
  751. UART_FCR_ENABLE_FIFO;
  752. serial_out(up, UART_FCR, up->fcr);
  753. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  754. serial_out(up, UART_OMAP_SCR, up->scr);
  755. /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
  756. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  757. serial_out(up, UART_MCR, up->mcr);
  758. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  759. serial_out(up, UART_EFR, up->efr);
  760. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  761. /* Protocol, Baud Rate, and Interrupt Settings */
  762. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  763. serial_omap_mdr1_errataset(up, up->mdr1);
  764. else
  765. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  766. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  767. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  768. serial_out(up, UART_LCR, 0);
  769. serial_out(up, UART_IER, 0);
  770. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  771. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  772. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  773. serial_out(up, UART_LCR, 0);
  774. serial_out(up, UART_IER, up->ier);
  775. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  776. serial_out(up, UART_EFR, up->efr);
  777. serial_out(up, UART_LCR, cval);
  778. if (!serial_omap_baud_is_mode16(port, baud))
  779. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  780. else
  781. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  782. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  783. serial_omap_mdr1_errataset(up, up->mdr1);
  784. else
  785. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  786. /* Configure flow control */
  787. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  788. /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
  789. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  790. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  791. /* Enable access to TCR/TLR */
  792. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  793. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  794. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  795. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  796. if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
  797. /* Enable AUTORTS and AUTOCTS */
  798. up->efr |= UART_EFR_CTS | UART_EFR_RTS;
  799. /* Ensure MCR RTS is asserted */
  800. up->mcr |= UART_MCR_RTS;
  801. } else {
  802. /* Disable AUTORTS and AUTOCTS */
  803. up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
  804. }
  805. if (up->port.flags & UPF_SOFT_FLOW) {
  806. /* clear SW control mode bits */
  807. up->efr &= OMAP_UART_SW_CLR;
  808. /*
  809. * IXON Flag:
  810. * Enable XON/XOFF flow control on input.
  811. * Receiver compares XON1, XOFF1.
  812. */
  813. if (termios->c_iflag & IXON)
  814. up->efr |= OMAP_UART_SW_RX;
  815. /*
  816. * IXOFF Flag:
  817. * Enable XON/XOFF flow control on output.
  818. * Transmit XON1, XOFF1
  819. */
  820. if (termios->c_iflag & IXOFF)
  821. up->efr |= OMAP_UART_SW_TX;
  822. /*
  823. * IXANY Flag:
  824. * Enable any character to restart output.
  825. * Operation resumes after receiving any
  826. * character after recognition of the XOFF character
  827. */
  828. if (termios->c_iflag & IXANY)
  829. up->mcr |= UART_MCR_XONANY;
  830. else
  831. up->mcr &= ~UART_MCR_XONANY;
  832. }
  833. serial_out(up, UART_MCR, up->mcr);
  834. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  835. serial_out(up, UART_EFR, up->efr);
  836. serial_out(up, UART_LCR, up->lcr);
  837. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  838. spin_unlock_irqrestore(&up->port.lock, flags);
  839. pm_runtime_mark_last_busy(up->dev);
  840. pm_runtime_put_autosuspend(up->dev);
  841. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  842. }
  843. static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
  844. {
  845. struct uart_omap_port *up = to_uart_omap_port(port);
  846. serial_omap_enable_wakeup(up, state);
  847. return 0;
  848. }
  849. static void
  850. serial_omap_pm(struct uart_port *port, unsigned int state,
  851. unsigned int oldstate)
  852. {
  853. struct uart_omap_port *up = to_uart_omap_port(port);
  854. unsigned char efr;
  855. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  856. pm_runtime_get_sync(up->dev);
  857. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  858. efr = serial_in(up, UART_EFR);
  859. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  860. serial_out(up, UART_LCR, 0);
  861. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  862. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  863. serial_out(up, UART_EFR, efr);
  864. serial_out(up, UART_LCR, 0);
  865. if (!device_may_wakeup(up->dev)) {
  866. if (!state)
  867. pm_runtime_forbid(up->dev);
  868. else
  869. pm_runtime_allow(up->dev);
  870. }
  871. pm_runtime_mark_last_busy(up->dev);
  872. pm_runtime_put_autosuspend(up->dev);
  873. }
  874. static void serial_omap_release_port(struct uart_port *port)
  875. {
  876. dev_dbg(port->dev, "serial_omap_release_port+\n");
  877. }
  878. static int serial_omap_request_port(struct uart_port *port)
  879. {
  880. dev_dbg(port->dev, "serial_omap_request_port+\n");
  881. return 0;
  882. }
  883. static void serial_omap_config_port(struct uart_port *port, int flags)
  884. {
  885. struct uart_omap_port *up = to_uart_omap_port(port);
  886. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  887. up->port.line);
  888. up->port.type = PORT_OMAP;
  889. up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
  890. }
  891. static int
  892. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  893. {
  894. /* we don't want the core code to modify any port params */
  895. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  896. return -EINVAL;
  897. }
  898. static const char *
  899. serial_omap_type(struct uart_port *port)
  900. {
  901. struct uart_omap_port *up = to_uart_omap_port(port);
  902. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  903. return up->name;
  904. }
  905. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  906. static inline void wait_for_xmitr(struct uart_omap_port *up)
  907. {
  908. unsigned int status, tmout = 10000;
  909. /* Wait up to 10ms for the character(s) to be sent. */
  910. do {
  911. status = serial_in(up, UART_LSR);
  912. if (status & UART_LSR_BI)
  913. up->lsr_break_flag = UART_LSR_BI;
  914. if (--tmout == 0)
  915. break;
  916. udelay(1);
  917. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  918. /* Wait up to 1s for flow control if necessary */
  919. if (up->port.flags & UPF_CONS_FLOW) {
  920. tmout = 1000000;
  921. for (tmout = 1000000; tmout; tmout--) {
  922. unsigned int msr = serial_in(up, UART_MSR);
  923. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  924. if (msr & UART_MSR_CTS)
  925. break;
  926. udelay(1);
  927. }
  928. }
  929. }
  930. #ifdef CONFIG_CONSOLE_POLL
  931. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  932. {
  933. struct uart_omap_port *up = to_uart_omap_port(port);
  934. pm_runtime_get_sync(up->dev);
  935. wait_for_xmitr(up);
  936. serial_out(up, UART_TX, ch);
  937. pm_runtime_mark_last_busy(up->dev);
  938. pm_runtime_put_autosuspend(up->dev);
  939. }
  940. static int serial_omap_poll_get_char(struct uart_port *port)
  941. {
  942. struct uart_omap_port *up = to_uart_omap_port(port);
  943. unsigned int status;
  944. pm_runtime_get_sync(up->dev);
  945. status = serial_in(up, UART_LSR);
  946. if (!(status & UART_LSR_DR)) {
  947. status = NO_POLL_CHAR;
  948. goto out;
  949. }
  950. status = serial_in(up, UART_RX);
  951. out:
  952. pm_runtime_mark_last_busy(up->dev);
  953. pm_runtime_put_autosuspend(up->dev);
  954. return status;
  955. }
  956. #endif /* CONFIG_CONSOLE_POLL */
  957. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  958. static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
  959. static struct uart_driver serial_omap_reg;
  960. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  961. {
  962. struct uart_omap_port *up = to_uart_omap_port(port);
  963. wait_for_xmitr(up);
  964. serial_out(up, UART_TX, ch);
  965. }
  966. static void
  967. serial_omap_console_write(struct console *co, const char *s,
  968. unsigned int count)
  969. {
  970. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  971. unsigned long flags;
  972. unsigned int ier;
  973. int locked = 1;
  974. pm_runtime_get_sync(up->dev);
  975. local_irq_save(flags);
  976. if (up->port.sysrq)
  977. locked = 0;
  978. else if (oops_in_progress)
  979. locked = spin_trylock(&up->port.lock);
  980. else
  981. spin_lock(&up->port.lock);
  982. /*
  983. * First save the IER then disable the interrupts
  984. */
  985. ier = serial_in(up, UART_IER);
  986. serial_out(up, UART_IER, 0);
  987. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  988. /*
  989. * Finally, wait for transmitter to become empty
  990. * and restore the IER
  991. */
  992. wait_for_xmitr(up);
  993. serial_out(up, UART_IER, ier);
  994. /*
  995. * The receive handling will happen properly because the
  996. * receive ready bit will still be set; it is not cleared
  997. * on read. However, modem control will not, we must
  998. * call it if we have saved something in the saved flags
  999. * while processing with interrupts off.
  1000. */
  1001. if (up->msr_saved_flags)
  1002. check_modem_status(up);
  1003. pm_runtime_mark_last_busy(up->dev);
  1004. pm_runtime_put_autosuspend(up->dev);
  1005. if (locked)
  1006. spin_unlock(&up->port.lock);
  1007. local_irq_restore(flags);
  1008. }
  1009. static int __init
  1010. serial_omap_console_setup(struct console *co, char *options)
  1011. {
  1012. struct uart_omap_port *up;
  1013. int baud = 115200;
  1014. int bits = 8;
  1015. int parity = 'n';
  1016. int flow = 'n';
  1017. if (serial_omap_console_ports[co->index] == NULL)
  1018. return -ENODEV;
  1019. up = serial_omap_console_ports[co->index];
  1020. if (options)
  1021. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1022. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  1023. }
  1024. static struct console serial_omap_console = {
  1025. .name = OMAP_SERIAL_NAME,
  1026. .write = serial_omap_console_write,
  1027. .device = uart_console_device,
  1028. .setup = serial_omap_console_setup,
  1029. .flags = CON_PRINTBUFFER,
  1030. .index = -1,
  1031. .data = &serial_omap_reg,
  1032. };
  1033. static void serial_omap_add_console_port(struct uart_omap_port *up)
  1034. {
  1035. serial_omap_console_ports[up->port.line] = up;
  1036. }
  1037. #define OMAP_CONSOLE (&serial_omap_console)
  1038. #else
  1039. #define OMAP_CONSOLE NULL
  1040. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  1041. {}
  1042. #endif
  1043. static struct uart_ops serial_omap_pops = {
  1044. .tx_empty = serial_omap_tx_empty,
  1045. .set_mctrl = serial_omap_set_mctrl,
  1046. .get_mctrl = serial_omap_get_mctrl,
  1047. .stop_tx = serial_omap_stop_tx,
  1048. .start_tx = serial_omap_start_tx,
  1049. .throttle = serial_omap_throttle,
  1050. .unthrottle = serial_omap_unthrottle,
  1051. .stop_rx = serial_omap_stop_rx,
  1052. .enable_ms = serial_omap_enable_ms,
  1053. .break_ctl = serial_omap_break_ctl,
  1054. .startup = serial_omap_startup,
  1055. .shutdown = serial_omap_shutdown,
  1056. .set_termios = serial_omap_set_termios,
  1057. .pm = serial_omap_pm,
  1058. .set_wake = serial_omap_set_wake,
  1059. .type = serial_omap_type,
  1060. .release_port = serial_omap_release_port,
  1061. .request_port = serial_omap_request_port,
  1062. .config_port = serial_omap_config_port,
  1063. .verify_port = serial_omap_verify_port,
  1064. #ifdef CONFIG_CONSOLE_POLL
  1065. .poll_put_char = serial_omap_poll_put_char,
  1066. .poll_get_char = serial_omap_poll_get_char,
  1067. #endif
  1068. };
  1069. static struct uart_driver serial_omap_reg = {
  1070. .owner = THIS_MODULE,
  1071. .driver_name = "OMAP-SERIAL",
  1072. .dev_name = OMAP_SERIAL_NAME,
  1073. .nr = OMAP_MAX_HSUART_PORTS,
  1074. .cons = OMAP_CONSOLE,
  1075. };
  1076. #ifdef CONFIG_PM_SLEEP
  1077. static int serial_omap_prepare(struct device *dev)
  1078. {
  1079. struct uart_omap_port *up = dev_get_drvdata(dev);
  1080. up->is_suspending = true;
  1081. return 0;
  1082. }
  1083. static void serial_omap_complete(struct device *dev)
  1084. {
  1085. struct uart_omap_port *up = dev_get_drvdata(dev);
  1086. up->is_suspending = false;
  1087. }
  1088. static int serial_omap_suspend(struct device *dev)
  1089. {
  1090. struct uart_omap_port *up = dev_get_drvdata(dev);
  1091. uart_suspend_port(&serial_omap_reg, &up->port);
  1092. flush_work(&up->qos_work);
  1093. return 0;
  1094. }
  1095. static int serial_omap_resume(struct device *dev)
  1096. {
  1097. struct uart_omap_port *up = dev_get_drvdata(dev);
  1098. uart_resume_port(&serial_omap_reg, &up->port);
  1099. return 0;
  1100. }
  1101. #else
  1102. #define serial_omap_prepare NULL
  1103. #define serial_omap_complete NULL
  1104. #endif /* CONFIG_PM_SLEEP */
  1105. static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
  1106. {
  1107. u32 mvr, scheme;
  1108. u16 revision, major, minor;
  1109. mvr = serial_in(up, UART_OMAP_MVER);
  1110. /* Check revision register scheme */
  1111. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  1112. switch (scheme) {
  1113. case 0: /* Legacy Scheme: OMAP2/3 */
  1114. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  1115. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  1116. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  1117. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  1118. break;
  1119. case 1:
  1120. /* New Scheme: OMAP4+ */
  1121. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  1122. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  1123. OMAP_UART_MVR_MAJ_SHIFT;
  1124. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  1125. break;
  1126. default:
  1127. dev_warn(up->dev,
  1128. "Unknown %s revision, defaulting to highest\n",
  1129. up->name);
  1130. /* highest possible revision */
  1131. major = 0xff;
  1132. minor = 0xff;
  1133. }
  1134. /* normalize revision for the driver */
  1135. revision = UART_BUILD_REVISION(major, minor);
  1136. switch (revision) {
  1137. case OMAP_UART_REV_46:
  1138. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1139. UART_ERRATA_i291_DMA_FORCEIDLE);
  1140. break;
  1141. case OMAP_UART_REV_52:
  1142. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1143. UART_ERRATA_i291_DMA_FORCEIDLE);
  1144. up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
  1145. break;
  1146. case OMAP_UART_REV_63:
  1147. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1148. up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
  1149. break;
  1150. default:
  1151. break;
  1152. }
  1153. }
  1154. static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1155. {
  1156. struct omap_uart_port_info *omap_up_info;
  1157. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1158. if (!omap_up_info)
  1159. return NULL; /* out of memory */
  1160. of_property_read_u32(dev->of_node, "clock-frequency",
  1161. &omap_up_info->uartclk);
  1162. return omap_up_info;
  1163. }
  1164. static int serial_omap_probe(struct platform_device *pdev)
  1165. {
  1166. struct uart_omap_port *up;
  1167. struct resource *mem, *irq;
  1168. struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
  1169. int ret;
  1170. if (pdev->dev.of_node)
  1171. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1172. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1173. if (!mem) {
  1174. dev_err(&pdev->dev, "no mem resource?\n");
  1175. return -ENODEV;
  1176. }
  1177. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1178. if (!irq) {
  1179. dev_err(&pdev->dev, "no irq resource?\n");
  1180. return -ENODEV;
  1181. }
  1182. if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
  1183. pdev->dev.driver->name)) {
  1184. dev_err(&pdev->dev, "memory region already claimed\n");
  1185. return -EBUSY;
  1186. }
  1187. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1188. omap_up_info->DTR_present) {
  1189. ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
  1190. if (ret < 0)
  1191. return ret;
  1192. ret = gpio_direction_output(omap_up_info->DTR_gpio,
  1193. omap_up_info->DTR_inverted);
  1194. if (ret < 0)
  1195. return ret;
  1196. }
  1197. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1198. if (!up)
  1199. return -ENOMEM;
  1200. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1201. omap_up_info->DTR_present) {
  1202. up->DTR_gpio = omap_up_info->DTR_gpio;
  1203. up->DTR_inverted = omap_up_info->DTR_inverted;
  1204. } else
  1205. up->DTR_gpio = -EINVAL;
  1206. up->DTR_active = 0;
  1207. up->dev = &pdev->dev;
  1208. up->port.dev = &pdev->dev;
  1209. up->port.type = PORT_OMAP;
  1210. up->port.iotype = UPIO_MEM;
  1211. up->port.irq = irq->start;
  1212. up->port.regshift = 2;
  1213. up->port.fifosize = 64;
  1214. up->port.ops = &serial_omap_pops;
  1215. if (pdev->dev.of_node)
  1216. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1217. else
  1218. up->port.line = pdev->id;
  1219. if (up->port.line < 0) {
  1220. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1221. up->port.line);
  1222. ret = -ENODEV;
  1223. goto err_port_line;
  1224. }
  1225. sprintf(up->name, "OMAP UART%d", up->port.line);
  1226. up->port.mapbase = mem->start;
  1227. up->port.membase = devm_ioremap(&pdev->dev, mem->start,
  1228. resource_size(mem));
  1229. if (!up->port.membase) {
  1230. dev_err(&pdev->dev, "can't ioremap UART\n");
  1231. ret = -ENOMEM;
  1232. goto err_ioremap;
  1233. }
  1234. up->port.flags = omap_up_info->flags;
  1235. up->port.uartclk = omap_up_info->uartclk;
  1236. if (!up->port.uartclk) {
  1237. up->port.uartclk = DEFAULT_CLK_SPEED;
  1238. dev_warn(&pdev->dev, "No clock speed specified: using default:"
  1239. "%d\n", DEFAULT_CLK_SPEED);
  1240. }
  1241. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1242. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1243. pm_qos_add_request(&up->pm_qos_request,
  1244. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1245. serial_omap_uart_wq = create_singlethread_workqueue(up->name);
  1246. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1247. platform_set_drvdata(pdev, up);
  1248. pm_runtime_enable(&pdev->dev);
  1249. if (omap_up_info->autosuspend_timeout == 0)
  1250. omap_up_info->autosuspend_timeout = -1;
  1251. device_init_wakeup(up->dev, true);
  1252. pm_runtime_use_autosuspend(&pdev->dev);
  1253. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1254. omap_up_info->autosuspend_timeout);
  1255. pm_runtime_irq_safe(&pdev->dev);
  1256. pm_runtime_get_sync(&pdev->dev);
  1257. omap_serial_fill_features_erratas(up);
  1258. ui[up->port.line] = up;
  1259. serial_omap_add_console_port(up);
  1260. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1261. if (ret != 0)
  1262. goto err_add_port;
  1263. pm_runtime_mark_last_busy(up->dev);
  1264. pm_runtime_put_autosuspend(up->dev);
  1265. return 0;
  1266. err_add_port:
  1267. pm_runtime_put(&pdev->dev);
  1268. pm_runtime_disable(&pdev->dev);
  1269. err_ioremap:
  1270. err_port_line:
  1271. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1272. pdev->id, __func__, ret);
  1273. return ret;
  1274. }
  1275. static int serial_omap_remove(struct platform_device *dev)
  1276. {
  1277. struct uart_omap_port *up = platform_get_drvdata(dev);
  1278. pm_runtime_put_sync(up->dev);
  1279. pm_runtime_disable(up->dev);
  1280. uart_remove_one_port(&serial_omap_reg, &up->port);
  1281. pm_qos_remove_request(&up->pm_qos_request);
  1282. return 0;
  1283. }
  1284. /*
  1285. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1286. * The access to uart register after MDR1 Access
  1287. * causes UART to corrupt data.
  1288. *
  1289. * Need a delay =
  1290. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1291. * give 10 times as much
  1292. */
  1293. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1294. {
  1295. u8 timeout = 255;
  1296. serial_out(up, UART_OMAP_MDR1, mdr1);
  1297. udelay(2);
  1298. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1299. UART_FCR_CLEAR_RCVR);
  1300. /*
  1301. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1302. * TX_FIFO_E bit is 1.
  1303. */
  1304. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1305. (UART_LSR_THRE | UART_LSR_DR))) {
  1306. timeout--;
  1307. if (!timeout) {
  1308. /* Should *never* happen. we warn and carry on */
  1309. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1310. serial_in(up, UART_LSR));
  1311. break;
  1312. }
  1313. udelay(1);
  1314. }
  1315. }
  1316. #ifdef CONFIG_PM_RUNTIME
  1317. static void serial_omap_restore_context(struct uart_omap_port *up)
  1318. {
  1319. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1320. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1321. else
  1322. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1323. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1324. serial_out(up, UART_EFR, UART_EFR_ECB);
  1325. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1326. serial_out(up, UART_IER, 0x0);
  1327. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1328. serial_out(up, UART_DLL, up->dll);
  1329. serial_out(up, UART_DLM, up->dlh);
  1330. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1331. serial_out(up, UART_IER, up->ier);
  1332. serial_out(up, UART_FCR, up->fcr);
  1333. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1334. serial_out(up, UART_MCR, up->mcr);
  1335. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1336. serial_out(up, UART_OMAP_SCR, up->scr);
  1337. serial_out(up, UART_EFR, up->efr);
  1338. serial_out(up, UART_LCR, up->lcr);
  1339. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1340. serial_omap_mdr1_errataset(up, up->mdr1);
  1341. else
  1342. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1343. serial_out(up, UART_OMAP_WER, up->wer);
  1344. }
  1345. static int serial_omap_runtime_suspend(struct device *dev)
  1346. {
  1347. struct uart_omap_port *up = dev_get_drvdata(dev);
  1348. if (!up)
  1349. return -EINVAL;
  1350. /*
  1351. * When using 'no_console_suspend', the console UART must not be
  1352. * suspended. Since driver suspend is managed by runtime suspend,
  1353. * preventing runtime suspend (by returning error) will keep device
  1354. * active during suspend.
  1355. */
  1356. if (up->is_suspending && !console_suspend_enabled &&
  1357. uart_console(&up->port))
  1358. return -EBUSY;
  1359. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1360. if (device_may_wakeup(dev)) {
  1361. if (!up->wakeups_enabled) {
  1362. serial_omap_enable_wakeup(up, true);
  1363. up->wakeups_enabled = true;
  1364. }
  1365. } else {
  1366. if (up->wakeups_enabled) {
  1367. serial_omap_enable_wakeup(up, false);
  1368. up->wakeups_enabled = false;
  1369. }
  1370. }
  1371. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1372. schedule_work(&up->qos_work);
  1373. return 0;
  1374. }
  1375. static int serial_omap_runtime_resume(struct device *dev)
  1376. {
  1377. struct uart_omap_port *up = dev_get_drvdata(dev);
  1378. int loss_cnt = serial_omap_get_context_loss_count(up);
  1379. if (loss_cnt < 0) {
  1380. dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
  1381. loss_cnt);
  1382. serial_omap_restore_context(up);
  1383. } else if (up->context_loss_cnt != loss_cnt) {
  1384. serial_omap_restore_context(up);
  1385. }
  1386. up->latency = up->calc_latency;
  1387. schedule_work(&up->qos_work);
  1388. return 0;
  1389. }
  1390. #endif
  1391. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1392. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1393. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1394. serial_omap_runtime_resume, NULL)
  1395. .prepare = serial_omap_prepare,
  1396. .complete = serial_omap_complete,
  1397. };
  1398. #if defined(CONFIG_OF)
  1399. static const struct of_device_id omap_serial_of_match[] = {
  1400. { .compatible = "ti,omap2-uart" },
  1401. { .compatible = "ti,omap3-uart" },
  1402. { .compatible = "ti,omap4-uart" },
  1403. {},
  1404. };
  1405. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1406. #endif
  1407. static struct platform_driver serial_omap_driver = {
  1408. .probe = serial_omap_probe,
  1409. .remove = serial_omap_remove,
  1410. .driver = {
  1411. .name = DRIVER_NAME,
  1412. .pm = &serial_omap_dev_pm_ops,
  1413. .of_match_table = of_match_ptr(omap_serial_of_match),
  1414. },
  1415. };
  1416. static int __init serial_omap_init(void)
  1417. {
  1418. int ret;
  1419. ret = uart_register_driver(&serial_omap_reg);
  1420. if (ret != 0)
  1421. return ret;
  1422. ret = platform_driver_register(&serial_omap_driver);
  1423. if (ret != 0)
  1424. uart_unregister_driver(&serial_omap_reg);
  1425. return ret;
  1426. }
  1427. static void __exit serial_omap_exit(void)
  1428. {
  1429. platform_driver_unregister(&serial_omap_driver);
  1430. uart_unregister_driver(&serial_omap_reg);
  1431. }
  1432. module_init(serial_omap_init);
  1433. module_exit(serial_omap_exit);
  1434. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1435. MODULE_LICENSE("GPL");
  1436. MODULE_AUTHOR("Texas Instruments Inc");