ocrdma_hw.c 70 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517
  1. /*******************************************************************
  2. * This file is part of the Emulex RoCE Device Driver for *
  3. * RoCE (RDMA over Converged Ethernet) CNA Adapters. *
  4. * Copyright (C) 2008-2012 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *
  20. * Contact Information:
  21. * linux-drivers@emulex.com
  22. *
  23. * Emulex
  24. * 3333 Susan Street
  25. * Costa Mesa, CA 92626
  26. *******************************************************************/
  27. #include <linux/sched.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/log2.h>
  30. #include <linux/dma-mapping.h>
  31. #include <rdma/ib_verbs.h>
  32. #include <rdma/ib_user_verbs.h>
  33. #include <rdma/ib_addr.h>
  34. #include "ocrdma.h"
  35. #include "ocrdma_hw.h"
  36. #include "ocrdma_verbs.h"
  37. #include "ocrdma_ah.h"
  38. enum mbx_status {
  39. OCRDMA_MBX_STATUS_FAILED = 1,
  40. OCRDMA_MBX_STATUS_ILLEGAL_FIELD = 3,
  41. OCRDMA_MBX_STATUS_OOR = 100,
  42. OCRDMA_MBX_STATUS_INVALID_PD = 101,
  43. OCRDMA_MBX_STATUS_PD_INUSE = 102,
  44. OCRDMA_MBX_STATUS_INVALID_CQ = 103,
  45. OCRDMA_MBX_STATUS_INVALID_QP = 104,
  46. OCRDMA_MBX_STATUS_INVALID_LKEY = 105,
  47. OCRDMA_MBX_STATUS_ORD_EXCEEDS = 106,
  48. OCRDMA_MBX_STATUS_IRD_EXCEEDS = 107,
  49. OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS = 108,
  50. OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS = 109,
  51. OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS = 110,
  52. OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS = 111,
  53. OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS = 112,
  54. OCRDMA_MBX_STATUS_INVALID_STATE_CHANGE = 113,
  55. OCRDMA_MBX_STATUS_MW_BOUND = 114,
  56. OCRDMA_MBX_STATUS_INVALID_VA = 115,
  57. OCRDMA_MBX_STATUS_INVALID_LENGTH = 116,
  58. OCRDMA_MBX_STATUS_INVALID_FBO = 117,
  59. OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS = 118,
  60. OCRDMA_MBX_STATUS_INVALID_PBE_SIZE = 119,
  61. OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY = 120,
  62. OCRDMA_MBX_STATUS_INVALID_PBL_SHIFT = 121,
  63. OCRDMA_MBX_STATUS_INVALID_SRQ_ID = 129,
  64. OCRDMA_MBX_STATUS_SRQ_ERROR = 133,
  65. OCRDMA_MBX_STATUS_RQE_EXCEEDS = 134,
  66. OCRDMA_MBX_STATUS_MTU_EXCEEDS = 135,
  67. OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS = 136,
  68. OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS = 137,
  69. OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS = 138,
  70. OCRDMA_MBX_STATUS_QP_BOUND = 130,
  71. OCRDMA_MBX_STATUS_INVALID_CHANGE = 139,
  72. OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP = 140,
  73. OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER = 141,
  74. OCRDMA_MBX_STATUS_MW_STILL_BOUND = 142,
  75. OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID = 143,
  76. OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS = 144
  77. };
  78. enum additional_status {
  79. OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES = 22
  80. };
  81. enum cqe_status {
  82. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES = 1,
  83. OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER = 2,
  84. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES = 3,
  85. OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING = 4,
  86. OCRDMA_MBX_CQE_STATUS_DMA_FAILED = 5
  87. };
  88. static inline void *ocrdma_get_eqe(struct ocrdma_eq *eq)
  89. {
  90. return eq->q.va + (eq->q.tail * sizeof(struct ocrdma_eqe));
  91. }
  92. static inline void ocrdma_eq_inc_tail(struct ocrdma_eq *eq)
  93. {
  94. eq->q.tail = (eq->q.tail + 1) & (OCRDMA_EQ_LEN - 1);
  95. }
  96. static inline void *ocrdma_get_mcqe(struct ocrdma_dev *dev)
  97. {
  98. struct ocrdma_mcqe *cqe = (struct ocrdma_mcqe *)
  99. (dev->mq.cq.va + (dev->mq.cq.tail * sizeof(struct ocrdma_mcqe)));
  100. if (!(le32_to_cpu(cqe->valid_ae_cmpl_cons) & OCRDMA_MCQE_VALID_MASK))
  101. return NULL;
  102. return cqe;
  103. }
  104. static inline void ocrdma_mcq_inc_tail(struct ocrdma_dev *dev)
  105. {
  106. dev->mq.cq.tail = (dev->mq.cq.tail + 1) & (OCRDMA_MQ_CQ_LEN - 1);
  107. }
  108. static inline struct ocrdma_mqe *ocrdma_get_mqe(struct ocrdma_dev *dev)
  109. {
  110. return dev->mq.sq.va + (dev->mq.sq.head * sizeof(struct ocrdma_mqe));
  111. }
  112. static inline void ocrdma_mq_inc_head(struct ocrdma_dev *dev)
  113. {
  114. dev->mq.sq.head = (dev->mq.sq.head + 1) & (OCRDMA_MQ_LEN - 1);
  115. }
  116. static inline void *ocrdma_get_mqe_rsp(struct ocrdma_dev *dev)
  117. {
  118. return dev->mq.sq.va + (dev->mqe_ctx.tag * sizeof(struct ocrdma_mqe));
  119. }
  120. enum ib_qp_state get_ibqp_state(enum ocrdma_qp_state qps)
  121. {
  122. switch (qps) {
  123. case OCRDMA_QPS_RST:
  124. return IB_QPS_RESET;
  125. case OCRDMA_QPS_INIT:
  126. return IB_QPS_INIT;
  127. case OCRDMA_QPS_RTR:
  128. return IB_QPS_RTR;
  129. case OCRDMA_QPS_RTS:
  130. return IB_QPS_RTS;
  131. case OCRDMA_QPS_SQD:
  132. case OCRDMA_QPS_SQ_DRAINING:
  133. return IB_QPS_SQD;
  134. case OCRDMA_QPS_SQE:
  135. return IB_QPS_SQE;
  136. case OCRDMA_QPS_ERR:
  137. return IB_QPS_ERR;
  138. };
  139. return IB_QPS_ERR;
  140. }
  141. static enum ocrdma_qp_state get_ocrdma_qp_state(enum ib_qp_state qps)
  142. {
  143. switch (qps) {
  144. case IB_QPS_RESET:
  145. return OCRDMA_QPS_RST;
  146. case IB_QPS_INIT:
  147. return OCRDMA_QPS_INIT;
  148. case IB_QPS_RTR:
  149. return OCRDMA_QPS_RTR;
  150. case IB_QPS_RTS:
  151. return OCRDMA_QPS_RTS;
  152. case IB_QPS_SQD:
  153. return OCRDMA_QPS_SQD;
  154. case IB_QPS_SQE:
  155. return OCRDMA_QPS_SQE;
  156. case IB_QPS_ERR:
  157. return OCRDMA_QPS_ERR;
  158. };
  159. return OCRDMA_QPS_ERR;
  160. }
  161. static int ocrdma_get_mbx_errno(u32 status)
  162. {
  163. int err_num;
  164. u8 mbox_status = (status & OCRDMA_MBX_RSP_STATUS_MASK) >>
  165. OCRDMA_MBX_RSP_STATUS_SHIFT;
  166. u8 add_status = (status & OCRDMA_MBX_RSP_ASTATUS_MASK) >>
  167. OCRDMA_MBX_RSP_ASTATUS_SHIFT;
  168. switch (mbox_status) {
  169. case OCRDMA_MBX_STATUS_OOR:
  170. case OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS:
  171. err_num = -EAGAIN;
  172. break;
  173. case OCRDMA_MBX_STATUS_INVALID_PD:
  174. case OCRDMA_MBX_STATUS_INVALID_CQ:
  175. case OCRDMA_MBX_STATUS_INVALID_SRQ_ID:
  176. case OCRDMA_MBX_STATUS_INVALID_QP:
  177. case OCRDMA_MBX_STATUS_INVALID_CHANGE:
  178. case OCRDMA_MBX_STATUS_MTU_EXCEEDS:
  179. case OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER:
  180. case OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID:
  181. case OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS:
  182. case OCRDMA_MBX_STATUS_ILLEGAL_FIELD:
  183. case OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY:
  184. case OCRDMA_MBX_STATUS_INVALID_LKEY:
  185. case OCRDMA_MBX_STATUS_INVALID_VA:
  186. case OCRDMA_MBX_STATUS_INVALID_LENGTH:
  187. case OCRDMA_MBX_STATUS_INVALID_FBO:
  188. case OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS:
  189. case OCRDMA_MBX_STATUS_INVALID_PBE_SIZE:
  190. case OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP:
  191. case OCRDMA_MBX_STATUS_SRQ_ERROR:
  192. case OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS:
  193. err_num = -EINVAL;
  194. break;
  195. case OCRDMA_MBX_STATUS_PD_INUSE:
  196. case OCRDMA_MBX_STATUS_QP_BOUND:
  197. case OCRDMA_MBX_STATUS_MW_STILL_BOUND:
  198. case OCRDMA_MBX_STATUS_MW_BOUND:
  199. err_num = -EBUSY;
  200. break;
  201. case OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS:
  202. case OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS:
  203. case OCRDMA_MBX_STATUS_RQE_EXCEEDS:
  204. case OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS:
  205. case OCRDMA_MBX_STATUS_ORD_EXCEEDS:
  206. case OCRDMA_MBX_STATUS_IRD_EXCEEDS:
  207. case OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS:
  208. case OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS:
  209. case OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS:
  210. err_num = -ENOBUFS;
  211. break;
  212. case OCRDMA_MBX_STATUS_FAILED:
  213. switch (add_status) {
  214. case OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES:
  215. err_num = -EAGAIN;
  216. break;
  217. }
  218. default:
  219. err_num = -EFAULT;
  220. }
  221. return err_num;
  222. }
  223. static int ocrdma_get_mbx_cqe_errno(u16 cqe_status)
  224. {
  225. int err_num = -EINVAL;
  226. switch (cqe_status) {
  227. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES:
  228. err_num = -EPERM;
  229. break;
  230. case OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER:
  231. err_num = -EINVAL;
  232. break;
  233. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES:
  234. case OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING:
  235. err_num = -EINVAL;
  236. break;
  237. case OCRDMA_MBX_CQE_STATUS_DMA_FAILED:
  238. default:
  239. err_num = -EINVAL;
  240. break;
  241. }
  242. return err_num;
  243. }
  244. void ocrdma_ring_cq_db(struct ocrdma_dev *dev, u16 cq_id, bool armed,
  245. bool solicited, u16 cqe_popped)
  246. {
  247. u32 val = cq_id & OCRDMA_DB_CQ_RING_ID_MASK;
  248. val |= ((cq_id & OCRDMA_DB_CQ_RING_ID_EXT_MASK) <<
  249. OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT);
  250. if (armed)
  251. val |= (1 << OCRDMA_DB_CQ_REARM_SHIFT);
  252. if (solicited)
  253. val |= (1 << OCRDMA_DB_CQ_SOLICIT_SHIFT);
  254. val |= (cqe_popped << OCRDMA_DB_CQ_NUM_POPPED_SHIFT);
  255. iowrite32(val, dev->nic_info.db + OCRDMA_DB_CQ_OFFSET);
  256. }
  257. static void ocrdma_ring_mq_db(struct ocrdma_dev *dev)
  258. {
  259. u32 val = 0;
  260. val |= dev->mq.sq.id & OCRDMA_MQ_ID_MASK;
  261. val |= 1 << OCRDMA_MQ_NUM_MQE_SHIFT;
  262. iowrite32(val, dev->nic_info.db + OCRDMA_DB_MQ_OFFSET);
  263. }
  264. static void ocrdma_ring_eq_db(struct ocrdma_dev *dev, u16 eq_id,
  265. bool arm, bool clear_int, u16 num_eqe)
  266. {
  267. u32 val = 0;
  268. val |= eq_id & OCRDMA_EQ_ID_MASK;
  269. val |= ((eq_id & OCRDMA_EQ_ID_EXT_MASK) << OCRDMA_EQ_ID_EXT_MASK_SHIFT);
  270. if (arm)
  271. val |= (1 << OCRDMA_REARM_SHIFT);
  272. if (clear_int)
  273. val |= (1 << OCRDMA_EQ_CLR_SHIFT);
  274. val |= (1 << OCRDMA_EQ_TYPE_SHIFT);
  275. val |= (num_eqe << OCRDMA_NUM_EQE_SHIFT);
  276. iowrite32(val, dev->nic_info.db + OCRDMA_DB_EQ_OFFSET);
  277. }
  278. static void ocrdma_init_mch(struct ocrdma_mbx_hdr *cmd_hdr,
  279. u8 opcode, u8 subsys, u32 cmd_len)
  280. {
  281. cmd_hdr->subsys_op = (opcode | (subsys << OCRDMA_MCH_SUBSYS_SHIFT));
  282. cmd_hdr->timeout = 20; /* seconds */
  283. cmd_hdr->cmd_len = cmd_len - sizeof(struct ocrdma_mbx_hdr);
  284. }
  285. static void *ocrdma_init_emb_mqe(u8 opcode, u32 cmd_len)
  286. {
  287. struct ocrdma_mqe *mqe;
  288. mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
  289. if (!mqe)
  290. return NULL;
  291. mqe->hdr.spcl_sge_cnt_emb |=
  292. (OCRDMA_MQE_EMBEDDED << OCRDMA_MQE_HDR_EMB_SHIFT) &
  293. OCRDMA_MQE_HDR_EMB_MASK;
  294. mqe->hdr.pyld_len = cmd_len - sizeof(struct ocrdma_mqe_hdr);
  295. ocrdma_init_mch(&mqe->u.emb_req.mch, opcode, OCRDMA_SUBSYS_ROCE,
  296. mqe->hdr.pyld_len);
  297. return mqe;
  298. }
  299. static void ocrdma_free_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q)
  300. {
  301. dma_free_coherent(&dev->nic_info.pdev->dev, q->size, q->va, q->dma);
  302. }
  303. static int ocrdma_alloc_q(struct ocrdma_dev *dev,
  304. struct ocrdma_queue_info *q, u16 len, u16 entry_size)
  305. {
  306. memset(q, 0, sizeof(*q));
  307. q->len = len;
  308. q->entry_size = entry_size;
  309. q->size = len * entry_size;
  310. q->va = dma_alloc_coherent(&dev->nic_info.pdev->dev, q->size,
  311. &q->dma, GFP_KERNEL);
  312. if (!q->va)
  313. return -ENOMEM;
  314. memset(q->va, 0, q->size);
  315. return 0;
  316. }
  317. static void ocrdma_build_q_pages(struct ocrdma_pa *q_pa, int cnt,
  318. dma_addr_t host_pa, int hw_page_size)
  319. {
  320. int i;
  321. for (i = 0; i < cnt; i++) {
  322. q_pa[i].lo = (u32) (host_pa & 0xffffffff);
  323. q_pa[i].hi = (u32) upper_32_bits(host_pa);
  324. host_pa += hw_page_size;
  325. }
  326. }
  327. static int ocrdma_mbx_delete_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q,
  328. int queue_type)
  329. {
  330. u8 opcode = 0;
  331. int status;
  332. struct ocrdma_delete_q_req *cmd = dev->mbx_cmd;
  333. switch (queue_type) {
  334. case QTYPE_MCCQ:
  335. opcode = OCRDMA_CMD_DELETE_MQ;
  336. break;
  337. case QTYPE_CQ:
  338. opcode = OCRDMA_CMD_DELETE_CQ;
  339. break;
  340. case QTYPE_EQ:
  341. opcode = OCRDMA_CMD_DELETE_EQ;
  342. break;
  343. default:
  344. BUG();
  345. }
  346. memset(cmd, 0, sizeof(*cmd));
  347. ocrdma_init_mch(&cmd->req, opcode, OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  348. cmd->id = q->id;
  349. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  350. cmd, sizeof(*cmd), NULL, NULL);
  351. if (!status)
  352. q->created = false;
  353. return status;
  354. }
  355. static int ocrdma_mbx_create_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  356. {
  357. int status;
  358. struct ocrdma_create_eq_req *cmd = dev->mbx_cmd;
  359. struct ocrdma_create_eq_rsp *rsp = dev->mbx_cmd;
  360. memset(cmd, 0, sizeof(*cmd));
  361. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_EQ, OCRDMA_SUBSYS_COMMON,
  362. sizeof(*cmd));
  363. cmd->req.rsvd_version = 2;
  364. cmd->num_pages = 4;
  365. cmd->valid = OCRDMA_CREATE_EQ_VALID;
  366. cmd->cnt = 4 << OCRDMA_CREATE_EQ_CNT_SHIFT;
  367. ocrdma_build_q_pages(&cmd->pa[0], cmd->num_pages, eq->q.dma,
  368. PAGE_SIZE_4K);
  369. status = be_roce_mcc_cmd(dev->nic_info.netdev, cmd, sizeof(*cmd), NULL,
  370. NULL);
  371. if (!status) {
  372. eq->q.id = rsp->vector_eqid & 0xffff;
  373. eq->vector = (rsp->vector_eqid >> 16) & 0xffff;
  374. eq->q.created = true;
  375. }
  376. return status;
  377. }
  378. static int ocrdma_create_eq(struct ocrdma_dev *dev,
  379. struct ocrdma_eq *eq, u16 q_len)
  380. {
  381. int status;
  382. status = ocrdma_alloc_q(dev, &eq->q, OCRDMA_EQ_LEN,
  383. sizeof(struct ocrdma_eqe));
  384. if (status)
  385. return status;
  386. status = ocrdma_mbx_create_eq(dev, eq);
  387. if (status)
  388. goto mbx_err;
  389. eq->dev = dev;
  390. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  391. return 0;
  392. mbx_err:
  393. ocrdma_free_q(dev, &eq->q);
  394. return status;
  395. }
  396. static int ocrdma_get_irq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  397. {
  398. int irq;
  399. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  400. irq = dev->nic_info.pdev->irq;
  401. else
  402. irq = dev->nic_info.msix.vector_list[eq->vector];
  403. return irq;
  404. }
  405. static void _ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  406. {
  407. if (eq->q.created) {
  408. ocrdma_mbx_delete_q(dev, &eq->q, QTYPE_EQ);
  409. ocrdma_free_q(dev, &eq->q);
  410. }
  411. }
  412. static void ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  413. {
  414. int irq;
  415. /* disarm EQ so that interrupts are not generated
  416. * during freeing and EQ delete is in progress.
  417. */
  418. ocrdma_ring_eq_db(dev, eq->q.id, false, false, 0);
  419. irq = ocrdma_get_irq(dev, eq);
  420. free_irq(irq, eq);
  421. _ocrdma_destroy_eq(dev, eq);
  422. }
  423. static void ocrdma_destroy_eqs(struct ocrdma_dev *dev)
  424. {
  425. int i;
  426. for (i = 0; i < dev->eq_cnt; i++)
  427. ocrdma_destroy_eq(dev, &dev->eq_tbl[i]);
  428. }
  429. static int ocrdma_mbx_mq_cq_create(struct ocrdma_dev *dev,
  430. struct ocrdma_queue_info *cq,
  431. struct ocrdma_queue_info *eq)
  432. {
  433. struct ocrdma_create_cq_cmd *cmd = dev->mbx_cmd;
  434. struct ocrdma_create_cq_cmd_rsp *rsp = dev->mbx_cmd;
  435. int status;
  436. memset(cmd, 0, sizeof(*cmd));
  437. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_CQ,
  438. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  439. cmd->req.rsvd_version = OCRDMA_CREATE_CQ_VER2;
  440. cmd->pgsz_pgcnt = (cq->size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  441. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  442. cmd->pgsz_pgcnt |= PAGES_4K_SPANNED(cq->va, cq->size);
  443. cmd->ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  444. cmd->eqn = eq->id;
  445. cmd->cqe_count = cq->size / sizeof(struct ocrdma_mcqe);
  446. ocrdma_build_q_pages(&cmd->pa[0], cq->size / OCRDMA_MIN_Q_PAGE_SIZE,
  447. cq->dma, PAGE_SIZE_4K);
  448. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  449. cmd, sizeof(*cmd), NULL, NULL);
  450. if (!status) {
  451. cq->id = (u16) (rsp->cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  452. cq->created = true;
  453. }
  454. return status;
  455. }
  456. static u32 ocrdma_encoded_q_len(int q_len)
  457. {
  458. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  459. if (len_encoded == 16)
  460. len_encoded = 0;
  461. return len_encoded;
  462. }
  463. static int ocrdma_mbx_create_mq(struct ocrdma_dev *dev,
  464. struct ocrdma_queue_info *mq,
  465. struct ocrdma_queue_info *cq)
  466. {
  467. int num_pages, status;
  468. struct ocrdma_create_mq_req *cmd = dev->mbx_cmd;
  469. struct ocrdma_create_mq_rsp *rsp = dev->mbx_cmd;
  470. struct ocrdma_pa *pa;
  471. memset(cmd, 0, sizeof(*cmd));
  472. num_pages = PAGES_4K_SPANNED(mq->va, mq->size);
  473. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_MQ_EXT,
  474. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  475. cmd->req.rsvd_version = 1;
  476. cmd->cqid_pages = num_pages;
  477. cmd->cqid_pages |= (cq->id << OCRDMA_CREATE_MQ_CQ_ID_SHIFT);
  478. cmd->async_cqid_valid = OCRDMA_CREATE_MQ_ASYNC_CQ_VALID;
  479. cmd->async_event_bitmap = Bit(20);
  480. cmd->async_cqid_ringsize = cq->id;
  481. cmd->async_cqid_ringsize |= (ocrdma_encoded_q_len(mq->len) <<
  482. OCRDMA_CREATE_MQ_RING_SIZE_SHIFT);
  483. cmd->valid = OCRDMA_CREATE_MQ_VALID;
  484. pa = &cmd->pa[0];
  485. ocrdma_build_q_pages(pa, num_pages, mq->dma, PAGE_SIZE_4K);
  486. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  487. cmd, sizeof(*cmd), NULL, NULL);
  488. if (!status) {
  489. mq->id = rsp->id;
  490. mq->created = true;
  491. }
  492. return status;
  493. }
  494. static int ocrdma_create_mq(struct ocrdma_dev *dev)
  495. {
  496. int status;
  497. /* Alloc completion queue for Mailbox queue */
  498. status = ocrdma_alloc_q(dev, &dev->mq.cq, OCRDMA_MQ_CQ_LEN,
  499. sizeof(struct ocrdma_mcqe));
  500. if (status)
  501. goto alloc_err;
  502. status = ocrdma_mbx_mq_cq_create(dev, &dev->mq.cq, &dev->eq_tbl[0].q);
  503. if (status)
  504. goto mbx_cq_free;
  505. memset(&dev->mqe_ctx, 0, sizeof(dev->mqe_ctx));
  506. init_waitqueue_head(&dev->mqe_ctx.cmd_wait);
  507. mutex_init(&dev->mqe_ctx.lock);
  508. /* Alloc Mailbox queue */
  509. status = ocrdma_alloc_q(dev, &dev->mq.sq, OCRDMA_MQ_LEN,
  510. sizeof(struct ocrdma_mqe));
  511. if (status)
  512. goto mbx_cq_destroy;
  513. status = ocrdma_mbx_create_mq(dev, &dev->mq.sq, &dev->mq.cq);
  514. if (status)
  515. goto mbx_q_free;
  516. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, 0);
  517. return 0;
  518. mbx_q_free:
  519. ocrdma_free_q(dev, &dev->mq.sq);
  520. mbx_cq_destroy:
  521. ocrdma_mbx_delete_q(dev, &dev->mq.cq, QTYPE_CQ);
  522. mbx_cq_free:
  523. ocrdma_free_q(dev, &dev->mq.cq);
  524. alloc_err:
  525. return status;
  526. }
  527. static void ocrdma_destroy_mq(struct ocrdma_dev *dev)
  528. {
  529. struct ocrdma_queue_info *mbxq, *cq;
  530. /* mqe_ctx lock synchronizes with any other pending cmds. */
  531. mutex_lock(&dev->mqe_ctx.lock);
  532. mbxq = &dev->mq.sq;
  533. if (mbxq->created) {
  534. ocrdma_mbx_delete_q(dev, mbxq, QTYPE_MCCQ);
  535. ocrdma_free_q(dev, mbxq);
  536. }
  537. mutex_unlock(&dev->mqe_ctx.lock);
  538. cq = &dev->mq.cq;
  539. if (cq->created) {
  540. ocrdma_mbx_delete_q(dev, cq, QTYPE_CQ);
  541. ocrdma_free_q(dev, cq);
  542. }
  543. }
  544. static void ocrdma_process_qpcat_error(struct ocrdma_dev *dev,
  545. struct ocrdma_qp *qp)
  546. {
  547. enum ib_qp_state new_ib_qps = IB_QPS_ERR;
  548. enum ib_qp_state old_ib_qps;
  549. if (qp == NULL)
  550. BUG();
  551. ocrdma_qp_state_change(qp, new_ib_qps, &old_ib_qps);
  552. }
  553. static void ocrdma_dispatch_ibevent(struct ocrdma_dev *dev,
  554. struct ocrdma_ae_mcqe *cqe)
  555. {
  556. struct ocrdma_qp *qp = NULL;
  557. struct ocrdma_cq *cq = NULL;
  558. struct ib_event ib_evt;
  559. int cq_event = 0;
  560. int qp_event = 1;
  561. int srq_event = 0;
  562. int dev_event = 0;
  563. int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
  564. OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
  565. if (cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPVALID)
  566. qp = dev->qp_tbl[cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPID_MASK];
  567. if (cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQVALID)
  568. cq = dev->cq_tbl[cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQID_MASK];
  569. ib_evt.device = &dev->ibdev;
  570. switch (type) {
  571. case OCRDMA_CQ_ERROR:
  572. ib_evt.element.cq = &cq->ibcq;
  573. ib_evt.event = IB_EVENT_CQ_ERR;
  574. cq_event = 1;
  575. qp_event = 0;
  576. break;
  577. case OCRDMA_CQ_OVERRUN_ERROR:
  578. ib_evt.element.cq = &cq->ibcq;
  579. ib_evt.event = IB_EVENT_CQ_ERR;
  580. break;
  581. case OCRDMA_CQ_QPCAT_ERROR:
  582. ib_evt.element.qp = &qp->ibqp;
  583. ib_evt.event = IB_EVENT_QP_FATAL;
  584. ocrdma_process_qpcat_error(dev, qp);
  585. break;
  586. case OCRDMA_QP_ACCESS_ERROR:
  587. ib_evt.element.qp = &qp->ibqp;
  588. ib_evt.event = IB_EVENT_QP_ACCESS_ERR;
  589. break;
  590. case OCRDMA_QP_COMM_EST_EVENT:
  591. ib_evt.element.qp = &qp->ibqp;
  592. ib_evt.event = IB_EVENT_COMM_EST;
  593. break;
  594. case OCRDMA_SQ_DRAINED_EVENT:
  595. ib_evt.element.qp = &qp->ibqp;
  596. ib_evt.event = IB_EVENT_SQ_DRAINED;
  597. break;
  598. case OCRDMA_DEVICE_FATAL_EVENT:
  599. ib_evt.element.port_num = 1;
  600. ib_evt.event = IB_EVENT_DEVICE_FATAL;
  601. qp_event = 0;
  602. dev_event = 1;
  603. break;
  604. case OCRDMA_SRQCAT_ERROR:
  605. ib_evt.element.srq = &qp->srq->ibsrq;
  606. ib_evt.event = IB_EVENT_SRQ_ERR;
  607. srq_event = 1;
  608. qp_event = 0;
  609. break;
  610. case OCRDMA_SRQ_LIMIT_EVENT:
  611. ib_evt.element.srq = &qp->srq->ibsrq;
  612. ib_evt.event = IB_EVENT_SRQ_LIMIT_REACHED;
  613. srq_event = 1;
  614. qp_event = 0;
  615. break;
  616. case OCRDMA_QP_LAST_WQE_EVENT:
  617. ib_evt.element.qp = &qp->ibqp;
  618. ib_evt.event = IB_EVENT_QP_LAST_WQE_REACHED;
  619. break;
  620. default:
  621. cq_event = 0;
  622. qp_event = 0;
  623. srq_event = 0;
  624. dev_event = 0;
  625. pr_err("%s() unknown type=0x%x\n", __func__, type);
  626. break;
  627. }
  628. if (qp_event) {
  629. if (qp->ibqp.event_handler)
  630. qp->ibqp.event_handler(&ib_evt, qp->ibqp.qp_context);
  631. } else if (cq_event) {
  632. if (cq->ibcq.event_handler)
  633. cq->ibcq.event_handler(&ib_evt, cq->ibcq.cq_context);
  634. } else if (srq_event) {
  635. if (qp->srq->ibsrq.event_handler)
  636. qp->srq->ibsrq.event_handler(&ib_evt,
  637. qp->srq->ibsrq.
  638. srq_context);
  639. } else if (dev_event) {
  640. ib_dispatch_event(&ib_evt);
  641. }
  642. }
  643. static void ocrdma_process_acqe(struct ocrdma_dev *dev, void *ae_cqe)
  644. {
  645. /* async CQE processing */
  646. struct ocrdma_ae_mcqe *cqe = ae_cqe;
  647. u32 evt_code = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_CODE_MASK) >>
  648. OCRDMA_AE_MCQE_EVENT_CODE_SHIFT;
  649. if (evt_code == OCRDMA_ASYNC_EVE_CODE)
  650. ocrdma_dispatch_ibevent(dev, cqe);
  651. else
  652. pr_err("%s(%d) invalid evt code=0x%x\n", __func__,
  653. dev->id, evt_code);
  654. }
  655. static void ocrdma_process_mcqe(struct ocrdma_dev *dev, struct ocrdma_mcqe *cqe)
  656. {
  657. if (dev->mqe_ctx.tag == cqe->tag_lo && dev->mqe_ctx.cmd_done == false) {
  658. dev->mqe_ctx.cqe_status = (cqe->status &
  659. OCRDMA_MCQE_STATUS_MASK) >> OCRDMA_MCQE_STATUS_SHIFT;
  660. dev->mqe_ctx.ext_status =
  661. (cqe->status & OCRDMA_MCQE_ESTATUS_MASK)
  662. >> OCRDMA_MCQE_ESTATUS_SHIFT;
  663. dev->mqe_ctx.cmd_done = true;
  664. wake_up(&dev->mqe_ctx.cmd_wait);
  665. } else
  666. pr_err("%s() cqe for invalid tag0x%x.expected=0x%x\n",
  667. __func__, cqe->tag_lo, dev->mqe_ctx.tag);
  668. }
  669. static int ocrdma_mq_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  670. {
  671. u16 cqe_popped = 0;
  672. struct ocrdma_mcqe *cqe;
  673. while (1) {
  674. cqe = ocrdma_get_mcqe(dev);
  675. if (cqe == NULL)
  676. break;
  677. ocrdma_le32_to_cpu(cqe, sizeof(*cqe));
  678. cqe_popped += 1;
  679. if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_AE_MASK)
  680. ocrdma_process_acqe(dev, cqe);
  681. else if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_CMPL_MASK)
  682. ocrdma_process_mcqe(dev, cqe);
  683. else
  684. pr_err("%s() cqe->compl is not set.\n", __func__);
  685. memset(cqe, 0, sizeof(struct ocrdma_mcqe));
  686. ocrdma_mcq_inc_tail(dev);
  687. }
  688. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, cqe_popped);
  689. return 0;
  690. }
  691. static void ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
  692. struct ocrdma_cq *cq)
  693. {
  694. unsigned long flags;
  695. struct ocrdma_qp *qp;
  696. bool buddy_cq_found = false;
  697. /* Go through list of QPs in error state which are using this CQ
  698. * and invoke its callback handler to trigger CQE processing for
  699. * error/flushed CQE. It is rare to find more than few entries in
  700. * this list as most consumers stops after getting error CQE.
  701. * List is traversed only once when a matching buddy cq found for a QP.
  702. */
  703. spin_lock_irqsave(&dev->flush_q_lock, flags);
  704. list_for_each_entry(qp, &cq->sq_head, sq_entry) {
  705. if (qp->srq)
  706. continue;
  707. /* if wq and rq share the same cq, than comp_handler
  708. * is already invoked.
  709. */
  710. if (qp->sq_cq == qp->rq_cq)
  711. continue;
  712. /* if completion came on sq, rq's cq is buddy cq.
  713. * if completion came on rq, sq's cq is buddy cq.
  714. */
  715. if (qp->sq_cq == cq)
  716. cq = qp->rq_cq;
  717. else
  718. cq = qp->sq_cq;
  719. buddy_cq_found = true;
  720. break;
  721. }
  722. spin_unlock_irqrestore(&dev->flush_q_lock, flags);
  723. if (buddy_cq_found == false)
  724. return;
  725. if (cq->ibcq.comp_handler) {
  726. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  727. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  728. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  729. }
  730. }
  731. static void ocrdma_qp_cq_handler(struct ocrdma_dev *dev, u16 cq_idx)
  732. {
  733. unsigned long flags;
  734. struct ocrdma_cq *cq;
  735. if (cq_idx >= OCRDMA_MAX_CQ)
  736. BUG();
  737. cq = dev->cq_tbl[cq_idx];
  738. if (cq == NULL) {
  739. pr_err("%s%d invalid id=0x%x\n", __func__, dev->id, cq_idx);
  740. return;
  741. }
  742. spin_lock_irqsave(&cq->cq_lock, flags);
  743. cq->armed = false;
  744. cq->solicited = false;
  745. spin_unlock_irqrestore(&cq->cq_lock, flags);
  746. ocrdma_ring_cq_db(dev, cq->id, false, false, 0);
  747. if (cq->ibcq.comp_handler) {
  748. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  749. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  750. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  751. }
  752. ocrdma_qp_buddy_cq_handler(dev, cq);
  753. }
  754. static void ocrdma_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  755. {
  756. /* process the MQ-CQE. */
  757. if (cq_id == dev->mq.cq.id)
  758. ocrdma_mq_cq_handler(dev, cq_id);
  759. else
  760. ocrdma_qp_cq_handler(dev, cq_id);
  761. }
  762. static irqreturn_t ocrdma_irq_handler(int irq, void *handle)
  763. {
  764. struct ocrdma_eq *eq = handle;
  765. struct ocrdma_dev *dev = eq->dev;
  766. struct ocrdma_eqe eqe;
  767. struct ocrdma_eqe *ptr;
  768. u16 eqe_popped = 0;
  769. u16 cq_id;
  770. while (1) {
  771. ptr = ocrdma_get_eqe(eq);
  772. eqe = *ptr;
  773. ocrdma_le32_to_cpu(&eqe, sizeof(eqe));
  774. if ((eqe.id_valid & OCRDMA_EQE_VALID_MASK) == 0)
  775. break;
  776. eqe_popped += 1;
  777. ptr->id_valid = 0;
  778. /* check whether its CQE or not. */
  779. if ((eqe.id_valid & OCRDMA_EQE_FOR_CQE_MASK) == 0) {
  780. cq_id = eqe.id_valid >> OCRDMA_EQE_RESOURCE_ID_SHIFT;
  781. ocrdma_cq_handler(dev, cq_id);
  782. }
  783. ocrdma_eq_inc_tail(eq);
  784. }
  785. ocrdma_ring_eq_db(dev, eq->q.id, true, true, eqe_popped);
  786. /* Ring EQ doorbell with num_popped to 0 to enable interrupts again. */
  787. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  788. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  789. return IRQ_HANDLED;
  790. }
  791. static void ocrdma_post_mqe(struct ocrdma_dev *dev, struct ocrdma_mqe *cmd)
  792. {
  793. struct ocrdma_mqe *mqe;
  794. dev->mqe_ctx.tag = dev->mq.sq.head;
  795. dev->mqe_ctx.cmd_done = false;
  796. mqe = ocrdma_get_mqe(dev);
  797. cmd->hdr.tag_lo = dev->mq.sq.head;
  798. ocrdma_copy_cpu_to_le32(mqe, cmd, sizeof(*mqe));
  799. /* make sure descriptor is written before ringing doorbell */
  800. wmb();
  801. ocrdma_mq_inc_head(dev);
  802. ocrdma_ring_mq_db(dev);
  803. }
  804. static int ocrdma_wait_mqe_cmpl(struct ocrdma_dev *dev)
  805. {
  806. long status;
  807. /* 30 sec timeout */
  808. status = wait_event_timeout(dev->mqe_ctx.cmd_wait,
  809. (dev->mqe_ctx.cmd_done != false),
  810. msecs_to_jiffies(30000));
  811. if (status)
  812. return 0;
  813. else
  814. return -1;
  815. }
  816. /* issue a mailbox command on the MQ */
  817. static int ocrdma_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe)
  818. {
  819. int status = 0;
  820. u16 cqe_status, ext_status;
  821. struct ocrdma_mqe *rsp;
  822. mutex_lock(&dev->mqe_ctx.lock);
  823. ocrdma_post_mqe(dev, mqe);
  824. status = ocrdma_wait_mqe_cmpl(dev);
  825. if (status)
  826. goto mbx_err;
  827. cqe_status = dev->mqe_ctx.cqe_status;
  828. ext_status = dev->mqe_ctx.ext_status;
  829. rsp = ocrdma_get_mqe_rsp(dev);
  830. ocrdma_copy_le32_to_cpu(mqe, rsp, (sizeof(*mqe)));
  831. if (cqe_status || ext_status) {
  832. pr_err("%s() opcode=0x%x, cqe_status=0x%x, ext_status=0x%x\n",
  833. __func__,
  834. (rsp->u.rsp.subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
  835. OCRDMA_MBX_RSP_OPCODE_SHIFT, cqe_status, ext_status);
  836. status = ocrdma_get_mbx_cqe_errno(cqe_status);
  837. goto mbx_err;
  838. }
  839. if (mqe->u.rsp.status & OCRDMA_MBX_RSP_STATUS_MASK)
  840. status = ocrdma_get_mbx_errno(mqe->u.rsp.status);
  841. mbx_err:
  842. mutex_unlock(&dev->mqe_ctx.lock);
  843. return status;
  844. }
  845. static void ocrdma_get_attr(struct ocrdma_dev *dev,
  846. struct ocrdma_dev_attr *attr,
  847. struct ocrdma_mbx_query_config *rsp)
  848. {
  849. attr->max_pd =
  850. (rsp->max_pd_ca_ack_delay & OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK) >>
  851. OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT;
  852. attr->max_qp =
  853. (rsp->qp_srq_cq_ird_ord & OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK) >>
  854. OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT;
  855. attr->max_send_sge = ((rsp->max_write_send_sge &
  856. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  857. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT);
  858. attr->max_recv_sge = (rsp->max_write_send_sge &
  859. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  860. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT;
  861. attr->max_srq_sge = (rsp->max_srq_rqe_sge &
  862. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK) >>
  863. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET;
  864. attr->max_rdma_sge = (rsp->max_write_send_sge &
  865. OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_MASK) >>
  866. OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_SHIFT;
  867. attr->max_ord_per_qp = (rsp->max_ird_ord_per_qp &
  868. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK) >>
  869. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT;
  870. attr->max_srq =
  871. (rsp->max_srq_rpir_qps & OCRDMA_MBX_QUERY_CFG_MAX_SRQ_MASK) >>
  872. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET;
  873. attr->max_ird_per_qp = (rsp->max_ird_ord_per_qp &
  874. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK) >>
  875. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT;
  876. attr->cq_overflow_detect = (rsp->qp_srq_cq_ird_ord &
  877. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK) >>
  878. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT;
  879. attr->srq_supported = (rsp->qp_srq_cq_ird_ord &
  880. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK) >>
  881. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT;
  882. attr->local_ca_ack_delay = (rsp->max_pd_ca_ack_delay &
  883. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK) >>
  884. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT;
  885. attr->max_mr = rsp->max_mr;
  886. attr->max_mr_size = ~0ull;
  887. attr->max_fmr = 0;
  888. attr->max_pages_per_frmr = rsp->max_pages_per_frmr;
  889. attr->max_num_mr_pbl = rsp->max_num_mr_pbl;
  890. attr->max_cqe = rsp->max_cq_cqes_per_cq &
  891. OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK;
  892. attr->max_cq = (rsp->max_cq_cqes_per_cq &
  893. OCRDMA_MBX_QUERY_CFG_MAX_CQ_MASK) >>
  894. OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET;
  895. attr->wqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  896. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK) >>
  897. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET) *
  898. OCRDMA_WQE_STRIDE;
  899. attr->rqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  900. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK) >>
  901. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET) *
  902. OCRDMA_WQE_STRIDE;
  903. attr->max_inline_data =
  904. attr->wqe_size - (sizeof(struct ocrdma_hdr_wqe) +
  905. sizeof(struct ocrdma_sge));
  906. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY) {
  907. attr->ird = 1;
  908. attr->ird_page_size = OCRDMA_MIN_Q_PAGE_SIZE;
  909. attr->num_ird_pages = MAX_OCRDMA_IRD_PAGES;
  910. }
  911. dev->attr.max_wqe = rsp->max_wqes_rqes_per_q >>
  912. OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET;
  913. dev->attr.max_rqe = rsp->max_wqes_rqes_per_q &
  914. OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK;
  915. }
  916. static int ocrdma_check_fw_config(struct ocrdma_dev *dev,
  917. struct ocrdma_fw_conf_rsp *conf)
  918. {
  919. u32 fn_mode;
  920. fn_mode = conf->fn_mode & OCRDMA_FN_MODE_RDMA;
  921. if (fn_mode != OCRDMA_FN_MODE_RDMA)
  922. return -EINVAL;
  923. dev->base_eqid = conf->base_eqid;
  924. dev->max_eq = conf->max_eq;
  925. return 0;
  926. }
  927. /* can be issued only during init time. */
  928. static int ocrdma_mbx_query_fw_ver(struct ocrdma_dev *dev)
  929. {
  930. int status = -ENOMEM;
  931. struct ocrdma_mqe *cmd;
  932. struct ocrdma_fw_ver_rsp *rsp;
  933. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_VER, sizeof(*cmd));
  934. if (!cmd)
  935. return -ENOMEM;
  936. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  937. OCRDMA_CMD_GET_FW_VER,
  938. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  939. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  940. if (status)
  941. goto mbx_err;
  942. rsp = (struct ocrdma_fw_ver_rsp *)cmd;
  943. memset(&dev->attr.fw_ver[0], 0, sizeof(dev->attr.fw_ver));
  944. memcpy(&dev->attr.fw_ver[0], &rsp->running_ver[0],
  945. sizeof(rsp->running_ver));
  946. ocrdma_le32_to_cpu(dev->attr.fw_ver, sizeof(rsp->running_ver));
  947. mbx_err:
  948. kfree(cmd);
  949. return status;
  950. }
  951. /* can be issued only during init time. */
  952. static int ocrdma_mbx_query_fw_config(struct ocrdma_dev *dev)
  953. {
  954. int status = -ENOMEM;
  955. struct ocrdma_mqe *cmd;
  956. struct ocrdma_fw_conf_rsp *rsp;
  957. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_CONFIG, sizeof(*cmd));
  958. if (!cmd)
  959. return -ENOMEM;
  960. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  961. OCRDMA_CMD_GET_FW_CONFIG,
  962. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  963. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  964. if (status)
  965. goto mbx_err;
  966. rsp = (struct ocrdma_fw_conf_rsp *)cmd;
  967. status = ocrdma_check_fw_config(dev, rsp);
  968. mbx_err:
  969. kfree(cmd);
  970. return status;
  971. }
  972. static int ocrdma_mbx_query_dev(struct ocrdma_dev *dev)
  973. {
  974. int status = -ENOMEM;
  975. struct ocrdma_mbx_query_config *rsp;
  976. struct ocrdma_mqe *cmd;
  977. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_CONFIG, sizeof(*cmd));
  978. if (!cmd)
  979. return status;
  980. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  981. if (status)
  982. goto mbx_err;
  983. rsp = (struct ocrdma_mbx_query_config *)cmd;
  984. ocrdma_get_attr(dev, &dev->attr, rsp);
  985. mbx_err:
  986. kfree(cmd);
  987. return status;
  988. }
  989. int ocrdma_mbx_alloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  990. {
  991. int status = -ENOMEM;
  992. struct ocrdma_alloc_pd *cmd;
  993. struct ocrdma_alloc_pd_rsp *rsp;
  994. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD, sizeof(*cmd));
  995. if (!cmd)
  996. return status;
  997. if (pd->dpp_enabled)
  998. cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
  999. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1000. if (status)
  1001. goto mbx_err;
  1002. rsp = (struct ocrdma_alloc_pd_rsp *)cmd;
  1003. pd->id = rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_PDID_MASK;
  1004. if (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) {
  1005. pd->dpp_enabled = true;
  1006. pd->dpp_page = rsp->dpp_page_pdid >>
  1007. OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
  1008. } else {
  1009. pd->dpp_enabled = false;
  1010. pd->num_dpp_qp = 0;
  1011. }
  1012. mbx_err:
  1013. kfree(cmd);
  1014. return status;
  1015. }
  1016. int ocrdma_mbx_dealloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1017. {
  1018. int status = -ENOMEM;
  1019. struct ocrdma_dealloc_pd *cmd;
  1020. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD, sizeof(*cmd));
  1021. if (!cmd)
  1022. return status;
  1023. cmd->id = pd->id;
  1024. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1025. kfree(cmd);
  1026. return status;
  1027. }
  1028. static int ocrdma_build_q_conf(u32 *num_entries, int entry_size,
  1029. int *num_pages, int *page_size)
  1030. {
  1031. int i;
  1032. int mem_size;
  1033. *num_entries = roundup_pow_of_two(*num_entries);
  1034. mem_size = *num_entries * entry_size;
  1035. /* find the possible lowest possible multiplier */
  1036. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1037. if (mem_size <= (OCRDMA_Q_PAGE_BASE_SIZE << i))
  1038. break;
  1039. }
  1040. if (i >= OCRDMA_MAX_Q_PAGE_SIZE_CNT)
  1041. return -EINVAL;
  1042. mem_size = roundup(mem_size,
  1043. ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES));
  1044. *num_pages =
  1045. mem_size / ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1046. *page_size = ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1047. *num_entries = mem_size / entry_size;
  1048. return 0;
  1049. }
  1050. static int ocrdma_mbx_create_ah_tbl(struct ocrdma_dev *dev)
  1051. {
  1052. int i ;
  1053. int status = 0;
  1054. int max_ah;
  1055. struct ocrdma_create_ah_tbl *cmd;
  1056. struct ocrdma_create_ah_tbl_rsp *rsp;
  1057. struct pci_dev *pdev = dev->nic_info.pdev;
  1058. dma_addr_t pa;
  1059. struct ocrdma_pbe *pbes;
  1060. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_AH_TBL, sizeof(*cmd));
  1061. if (!cmd)
  1062. return status;
  1063. max_ah = OCRDMA_MAX_AH;
  1064. dev->av_tbl.size = sizeof(struct ocrdma_av) * max_ah;
  1065. /* number of PBEs in PBL */
  1066. cmd->ah_conf = (OCRDMA_AH_TBL_PAGES <<
  1067. OCRDMA_CREATE_AH_NUM_PAGES_SHIFT) &
  1068. OCRDMA_CREATE_AH_NUM_PAGES_MASK;
  1069. /* page size */
  1070. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1071. if (PAGE_SIZE == (OCRDMA_MIN_Q_PAGE_SIZE << i))
  1072. break;
  1073. }
  1074. cmd->ah_conf |= (i << OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT) &
  1075. OCRDMA_CREATE_AH_PAGE_SIZE_MASK;
  1076. /* ah_entry size */
  1077. cmd->ah_conf |= (sizeof(struct ocrdma_av) <<
  1078. OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT) &
  1079. OCRDMA_CREATE_AH_ENTRY_SIZE_MASK;
  1080. dev->av_tbl.pbl.va = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
  1081. &dev->av_tbl.pbl.pa,
  1082. GFP_KERNEL);
  1083. if (dev->av_tbl.pbl.va == NULL)
  1084. goto mem_err;
  1085. dev->av_tbl.va = dma_alloc_coherent(&pdev->dev, dev->av_tbl.size,
  1086. &pa, GFP_KERNEL);
  1087. if (dev->av_tbl.va == NULL)
  1088. goto mem_err_ah;
  1089. dev->av_tbl.pa = pa;
  1090. dev->av_tbl.num_ah = max_ah;
  1091. memset(dev->av_tbl.va, 0, dev->av_tbl.size);
  1092. pbes = (struct ocrdma_pbe *)dev->av_tbl.pbl.va;
  1093. for (i = 0; i < dev->av_tbl.size / OCRDMA_MIN_Q_PAGE_SIZE; i++) {
  1094. pbes[i].pa_lo = (u32) (pa & 0xffffffff);
  1095. pbes[i].pa_hi = (u32) upper_32_bits(pa);
  1096. pa += PAGE_SIZE;
  1097. }
  1098. cmd->tbl_addr[0].lo = (u32)(dev->av_tbl.pbl.pa & 0xFFFFFFFF);
  1099. cmd->tbl_addr[0].hi = (u32)upper_32_bits(dev->av_tbl.pbl.pa);
  1100. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1101. if (status)
  1102. goto mbx_err;
  1103. rsp = (struct ocrdma_create_ah_tbl_rsp *)cmd;
  1104. dev->av_tbl.ahid = rsp->ahid & 0xFFFF;
  1105. kfree(cmd);
  1106. return 0;
  1107. mbx_err:
  1108. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1109. dev->av_tbl.pa);
  1110. dev->av_tbl.va = NULL;
  1111. mem_err_ah:
  1112. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1113. dev->av_tbl.pbl.pa);
  1114. dev->av_tbl.pbl.va = NULL;
  1115. dev->av_tbl.size = 0;
  1116. mem_err:
  1117. kfree(cmd);
  1118. return status;
  1119. }
  1120. static void ocrdma_mbx_delete_ah_tbl(struct ocrdma_dev *dev)
  1121. {
  1122. struct ocrdma_delete_ah_tbl *cmd;
  1123. struct pci_dev *pdev = dev->nic_info.pdev;
  1124. if (dev->av_tbl.va == NULL)
  1125. return;
  1126. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_AH_TBL, sizeof(*cmd));
  1127. if (!cmd)
  1128. return;
  1129. cmd->ahid = dev->av_tbl.ahid;
  1130. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1131. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1132. dev->av_tbl.pa);
  1133. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1134. dev->av_tbl.pbl.pa);
  1135. kfree(cmd);
  1136. }
  1137. /* Multiple CQs uses the EQ. This routine returns least used
  1138. * EQ to associate with CQ. This will distributes the interrupt
  1139. * processing and CPU load to associated EQ, vector and so to that CPU.
  1140. */
  1141. static u16 ocrdma_bind_eq(struct ocrdma_dev *dev)
  1142. {
  1143. int i, selected_eq = 0, cq_cnt = 0;
  1144. u16 eq_id;
  1145. mutex_lock(&dev->dev_lock);
  1146. cq_cnt = dev->eq_tbl[0].cq_cnt;
  1147. eq_id = dev->eq_tbl[0].q.id;
  1148. /* find the EQ which is has the least number of
  1149. * CQs associated with it.
  1150. */
  1151. for (i = 0; i < dev->eq_cnt; i++) {
  1152. if (dev->eq_tbl[i].cq_cnt < cq_cnt) {
  1153. cq_cnt = dev->eq_tbl[i].cq_cnt;
  1154. eq_id = dev->eq_tbl[i].q.id;
  1155. selected_eq = i;
  1156. }
  1157. }
  1158. dev->eq_tbl[selected_eq].cq_cnt += 1;
  1159. mutex_unlock(&dev->dev_lock);
  1160. return eq_id;
  1161. }
  1162. static void ocrdma_unbind_eq(struct ocrdma_dev *dev, u16 eq_id)
  1163. {
  1164. int i;
  1165. mutex_lock(&dev->dev_lock);
  1166. for (i = 0; i < dev->eq_cnt; i++) {
  1167. if (dev->eq_tbl[i].q.id != eq_id)
  1168. continue;
  1169. dev->eq_tbl[i].cq_cnt -= 1;
  1170. break;
  1171. }
  1172. mutex_unlock(&dev->dev_lock);
  1173. }
  1174. int ocrdma_mbx_create_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq,
  1175. int entries, int dpp_cq, u16 pd_id)
  1176. {
  1177. int status = -ENOMEM; int max_hw_cqe;
  1178. struct pci_dev *pdev = dev->nic_info.pdev;
  1179. struct ocrdma_create_cq *cmd;
  1180. struct ocrdma_create_cq_rsp *rsp;
  1181. u32 hw_pages, cqe_size, page_size, cqe_count;
  1182. if (entries > dev->attr.max_cqe) {
  1183. pr_err("%s(%d) max_cqe=0x%x, requester_cqe=0x%x\n",
  1184. __func__, dev->id, dev->attr.max_cqe, entries);
  1185. return -EINVAL;
  1186. }
  1187. if (dpp_cq && (dev->nic_info.dev_family != OCRDMA_GEN2_FAMILY))
  1188. return -EINVAL;
  1189. if (dpp_cq) {
  1190. cq->max_hw_cqe = 1;
  1191. max_hw_cqe = 1;
  1192. cqe_size = OCRDMA_DPP_CQE_SIZE;
  1193. hw_pages = 1;
  1194. } else {
  1195. cq->max_hw_cqe = dev->attr.max_cqe;
  1196. max_hw_cqe = dev->attr.max_cqe;
  1197. cqe_size = sizeof(struct ocrdma_cqe);
  1198. hw_pages = OCRDMA_CREATE_CQ_MAX_PAGES;
  1199. }
  1200. cq->len = roundup(max_hw_cqe * cqe_size, OCRDMA_MIN_Q_PAGE_SIZE);
  1201. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_CQ, sizeof(*cmd));
  1202. if (!cmd)
  1203. return -ENOMEM;
  1204. ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_CREATE_CQ,
  1205. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1206. cq->va = dma_alloc_coherent(&pdev->dev, cq->len, &cq->pa, GFP_KERNEL);
  1207. if (!cq->va) {
  1208. status = -ENOMEM;
  1209. goto mem_err;
  1210. }
  1211. memset(cq->va, 0, cq->len);
  1212. page_size = cq->len / hw_pages;
  1213. cmd->cmd.pgsz_pgcnt = (page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1214. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  1215. cmd->cmd.pgsz_pgcnt |= hw_pages;
  1216. cmd->cmd.ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  1217. cq->eqn = ocrdma_bind_eq(dev);
  1218. cmd->cmd.req.rsvd_version = OCRDMA_CREATE_CQ_VER3;
  1219. cqe_count = cq->len / cqe_size;
  1220. if (cqe_count > 1024) {
  1221. /* Set cnt to 3 to indicate more than 1024 cq entries */
  1222. cmd->cmd.ev_cnt_flags |= (0x3 << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1223. } else {
  1224. u8 count = 0;
  1225. switch (cqe_count) {
  1226. case 256:
  1227. count = 0;
  1228. break;
  1229. case 512:
  1230. count = 1;
  1231. break;
  1232. case 1024:
  1233. count = 2;
  1234. break;
  1235. default:
  1236. goto mbx_err;
  1237. }
  1238. cmd->cmd.ev_cnt_flags |= (count << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1239. }
  1240. /* shared eq between all the consumer cqs. */
  1241. cmd->cmd.eqn = cq->eqn;
  1242. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY) {
  1243. if (dpp_cq)
  1244. cmd->cmd.pgsz_pgcnt |= OCRDMA_CREATE_CQ_DPP <<
  1245. OCRDMA_CREATE_CQ_TYPE_SHIFT;
  1246. cq->phase_change = false;
  1247. cmd->cmd.cqe_count = (cq->len / cqe_size);
  1248. } else {
  1249. cmd->cmd.cqe_count = (cq->len / cqe_size) - 1;
  1250. cmd->cmd.ev_cnt_flags |= OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID;
  1251. cq->phase_change = true;
  1252. }
  1253. cmd->cmd.pd_id = pd_id; /* valid only for v3 */
  1254. ocrdma_build_q_pages(&cmd->cmd.pa[0], hw_pages, cq->pa, page_size);
  1255. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1256. if (status)
  1257. goto mbx_err;
  1258. rsp = (struct ocrdma_create_cq_rsp *)cmd;
  1259. cq->id = (u16) (rsp->rsp.cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  1260. kfree(cmd);
  1261. return 0;
  1262. mbx_err:
  1263. ocrdma_unbind_eq(dev, cq->eqn);
  1264. dma_free_coherent(&pdev->dev, cq->len, cq->va, cq->pa);
  1265. mem_err:
  1266. kfree(cmd);
  1267. return status;
  1268. }
  1269. int ocrdma_mbx_destroy_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq)
  1270. {
  1271. int status = -ENOMEM;
  1272. struct ocrdma_destroy_cq *cmd;
  1273. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_CQ, sizeof(*cmd));
  1274. if (!cmd)
  1275. return status;
  1276. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_DELETE_CQ,
  1277. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1278. cmd->bypass_flush_qid |=
  1279. (cq->id << OCRDMA_DESTROY_CQ_QID_SHIFT) &
  1280. OCRDMA_DESTROY_CQ_QID_MASK;
  1281. ocrdma_unbind_eq(dev, cq->eqn);
  1282. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1283. if (status)
  1284. goto mbx_err;
  1285. dma_free_coherent(&dev->nic_info.pdev->dev, cq->len, cq->va, cq->pa);
  1286. mbx_err:
  1287. kfree(cmd);
  1288. return status;
  1289. }
  1290. int ocrdma_mbx_alloc_lkey(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1291. u32 pdid, int addr_check)
  1292. {
  1293. int status = -ENOMEM;
  1294. struct ocrdma_alloc_lkey *cmd;
  1295. struct ocrdma_alloc_lkey_rsp *rsp;
  1296. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_LKEY, sizeof(*cmd));
  1297. if (!cmd)
  1298. return status;
  1299. cmd->pdid = pdid;
  1300. cmd->pbl_sz_flags |= addr_check;
  1301. cmd->pbl_sz_flags |= (hwmr->fr_mr << OCRDMA_ALLOC_LKEY_FMR_SHIFT);
  1302. cmd->pbl_sz_flags |=
  1303. (hwmr->remote_wr << OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT);
  1304. cmd->pbl_sz_flags |=
  1305. (hwmr->remote_rd << OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT);
  1306. cmd->pbl_sz_flags |=
  1307. (hwmr->local_wr << OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT);
  1308. cmd->pbl_sz_flags |=
  1309. (hwmr->remote_atomic << OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT);
  1310. cmd->pbl_sz_flags |=
  1311. (hwmr->num_pbls << OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT);
  1312. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1313. if (status)
  1314. goto mbx_err;
  1315. rsp = (struct ocrdma_alloc_lkey_rsp *)cmd;
  1316. hwmr->lkey = rsp->lrkey;
  1317. mbx_err:
  1318. kfree(cmd);
  1319. return status;
  1320. }
  1321. int ocrdma_mbx_dealloc_lkey(struct ocrdma_dev *dev, int fr_mr, u32 lkey)
  1322. {
  1323. int status = -ENOMEM;
  1324. struct ocrdma_dealloc_lkey *cmd;
  1325. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_LKEY, sizeof(*cmd));
  1326. if (!cmd)
  1327. return -ENOMEM;
  1328. cmd->lkey = lkey;
  1329. cmd->rsvd_frmr = fr_mr ? 1 : 0;
  1330. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1331. if (status)
  1332. goto mbx_err;
  1333. mbx_err:
  1334. kfree(cmd);
  1335. return status;
  1336. }
  1337. static int ocrdma_mbx_reg_mr(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1338. u32 pdid, u32 pbl_cnt, u32 pbe_size, u32 last)
  1339. {
  1340. int status = -ENOMEM;
  1341. int i;
  1342. struct ocrdma_reg_nsmr *cmd;
  1343. struct ocrdma_reg_nsmr_rsp *rsp;
  1344. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR, sizeof(*cmd));
  1345. if (!cmd)
  1346. return -ENOMEM;
  1347. cmd->num_pbl_pdid =
  1348. pdid | (hwmr->num_pbls << OCRDMA_REG_NSMR_NUM_PBL_SHIFT);
  1349. cmd->fr_mr = hwmr->fr_mr;
  1350. cmd->flags_hpage_pbe_sz |= (hwmr->remote_wr <<
  1351. OCRDMA_REG_NSMR_REMOTE_WR_SHIFT);
  1352. cmd->flags_hpage_pbe_sz |= (hwmr->remote_rd <<
  1353. OCRDMA_REG_NSMR_REMOTE_RD_SHIFT);
  1354. cmd->flags_hpage_pbe_sz |= (hwmr->local_wr <<
  1355. OCRDMA_REG_NSMR_LOCAL_WR_SHIFT);
  1356. cmd->flags_hpage_pbe_sz |= (hwmr->remote_atomic <<
  1357. OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT);
  1358. cmd->flags_hpage_pbe_sz |= (hwmr->mw_bind <<
  1359. OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT);
  1360. cmd->flags_hpage_pbe_sz |= (last << OCRDMA_REG_NSMR_LAST_SHIFT);
  1361. cmd->flags_hpage_pbe_sz |= (hwmr->pbe_size / OCRDMA_MIN_HPAGE_SIZE);
  1362. cmd->flags_hpage_pbe_sz |= (hwmr->pbl_size / OCRDMA_MIN_HPAGE_SIZE) <<
  1363. OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT;
  1364. cmd->totlen_low = hwmr->len;
  1365. cmd->totlen_high = upper_32_bits(hwmr->len);
  1366. cmd->fbo_low = (u32) (hwmr->fbo & 0xffffffff);
  1367. cmd->fbo_high = (u32) upper_32_bits(hwmr->fbo);
  1368. cmd->va_loaddr = (u32) hwmr->va;
  1369. cmd->va_hiaddr = (u32) upper_32_bits(hwmr->va);
  1370. for (i = 0; i < pbl_cnt; i++) {
  1371. cmd->pbl[i].lo = (u32) (hwmr->pbl_table[i].pa & 0xffffffff);
  1372. cmd->pbl[i].hi = upper_32_bits(hwmr->pbl_table[i].pa);
  1373. }
  1374. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1375. if (status)
  1376. goto mbx_err;
  1377. rsp = (struct ocrdma_reg_nsmr_rsp *)cmd;
  1378. hwmr->lkey = rsp->lrkey;
  1379. mbx_err:
  1380. kfree(cmd);
  1381. return status;
  1382. }
  1383. static int ocrdma_mbx_reg_mr_cont(struct ocrdma_dev *dev,
  1384. struct ocrdma_hw_mr *hwmr, u32 pbl_cnt,
  1385. u32 pbl_offset, u32 last)
  1386. {
  1387. int status = -ENOMEM;
  1388. int i;
  1389. struct ocrdma_reg_nsmr_cont *cmd;
  1390. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR_CONT, sizeof(*cmd));
  1391. if (!cmd)
  1392. return -ENOMEM;
  1393. cmd->lrkey = hwmr->lkey;
  1394. cmd->num_pbl_offset = (pbl_cnt << OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT) |
  1395. (pbl_offset & OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK);
  1396. cmd->last = last << OCRDMA_REG_NSMR_CONT_LAST_SHIFT;
  1397. for (i = 0; i < pbl_cnt; i++) {
  1398. cmd->pbl[i].lo =
  1399. (u32) (hwmr->pbl_table[i + pbl_offset].pa & 0xffffffff);
  1400. cmd->pbl[i].hi =
  1401. upper_32_bits(hwmr->pbl_table[i + pbl_offset].pa);
  1402. }
  1403. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1404. if (status)
  1405. goto mbx_err;
  1406. mbx_err:
  1407. kfree(cmd);
  1408. return status;
  1409. }
  1410. int ocrdma_reg_mr(struct ocrdma_dev *dev,
  1411. struct ocrdma_hw_mr *hwmr, u32 pdid, int acc)
  1412. {
  1413. int status;
  1414. u32 last = 0;
  1415. u32 cur_pbl_cnt, pbl_offset;
  1416. u32 pending_pbl_cnt = hwmr->num_pbls;
  1417. pbl_offset = 0;
  1418. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1419. if (cur_pbl_cnt == pending_pbl_cnt)
  1420. last = 1;
  1421. status = ocrdma_mbx_reg_mr(dev, hwmr, pdid,
  1422. cur_pbl_cnt, hwmr->pbe_size, last);
  1423. if (status) {
  1424. pr_err("%s() status=%d\n", __func__, status);
  1425. return status;
  1426. }
  1427. /* if there is no more pbls to register then exit. */
  1428. if (last)
  1429. return 0;
  1430. while (!last) {
  1431. pbl_offset += cur_pbl_cnt;
  1432. pending_pbl_cnt -= cur_pbl_cnt;
  1433. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1434. /* if we reach the end of the pbls, then need to set the last
  1435. * bit, indicating no more pbls to register for this memory key.
  1436. */
  1437. if (cur_pbl_cnt == pending_pbl_cnt)
  1438. last = 1;
  1439. status = ocrdma_mbx_reg_mr_cont(dev, hwmr, cur_pbl_cnt,
  1440. pbl_offset, last);
  1441. if (status)
  1442. break;
  1443. }
  1444. if (status)
  1445. pr_err("%s() err. status=%d\n", __func__, status);
  1446. return status;
  1447. }
  1448. bool ocrdma_is_qp_in_sq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1449. {
  1450. struct ocrdma_qp *tmp;
  1451. bool found = false;
  1452. list_for_each_entry(tmp, &cq->sq_head, sq_entry) {
  1453. if (qp == tmp) {
  1454. found = true;
  1455. break;
  1456. }
  1457. }
  1458. return found;
  1459. }
  1460. bool ocrdma_is_qp_in_rq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1461. {
  1462. struct ocrdma_qp *tmp;
  1463. bool found = false;
  1464. list_for_each_entry(tmp, &cq->rq_head, rq_entry) {
  1465. if (qp == tmp) {
  1466. found = true;
  1467. break;
  1468. }
  1469. }
  1470. return found;
  1471. }
  1472. void ocrdma_flush_qp(struct ocrdma_qp *qp)
  1473. {
  1474. bool found;
  1475. unsigned long flags;
  1476. spin_lock_irqsave(&qp->dev->flush_q_lock, flags);
  1477. found = ocrdma_is_qp_in_sq_flushlist(qp->sq_cq, qp);
  1478. if (!found)
  1479. list_add_tail(&qp->sq_entry, &qp->sq_cq->sq_head);
  1480. if (!qp->srq) {
  1481. found = ocrdma_is_qp_in_rq_flushlist(qp->rq_cq, qp);
  1482. if (!found)
  1483. list_add_tail(&qp->rq_entry, &qp->rq_cq->rq_head);
  1484. }
  1485. spin_unlock_irqrestore(&qp->dev->flush_q_lock, flags);
  1486. }
  1487. static void ocrdma_init_hwq_ptr(struct ocrdma_qp *qp)
  1488. {
  1489. qp->sq.head = 0;
  1490. qp->sq.tail = 0;
  1491. qp->rq.head = 0;
  1492. qp->rq.tail = 0;
  1493. }
  1494. int ocrdma_qp_state_change(struct ocrdma_qp *qp, enum ib_qp_state new_ib_state,
  1495. enum ib_qp_state *old_ib_state)
  1496. {
  1497. unsigned long flags;
  1498. int status = 0;
  1499. enum ocrdma_qp_state new_state;
  1500. new_state = get_ocrdma_qp_state(new_ib_state);
  1501. /* sync with wqe and rqe posting */
  1502. spin_lock_irqsave(&qp->q_lock, flags);
  1503. if (old_ib_state)
  1504. *old_ib_state = get_ibqp_state(qp->state);
  1505. if (new_state == qp->state) {
  1506. spin_unlock_irqrestore(&qp->q_lock, flags);
  1507. return 1;
  1508. }
  1509. if (new_state == OCRDMA_QPS_INIT) {
  1510. ocrdma_init_hwq_ptr(qp);
  1511. ocrdma_del_flush_qp(qp);
  1512. } else if (new_state == OCRDMA_QPS_ERR) {
  1513. ocrdma_flush_qp(qp);
  1514. }
  1515. qp->state = new_state;
  1516. spin_unlock_irqrestore(&qp->q_lock, flags);
  1517. return status;
  1518. }
  1519. static u32 ocrdma_set_create_qp_mbx_access_flags(struct ocrdma_qp *qp)
  1520. {
  1521. u32 flags = 0;
  1522. if (qp->cap_flags & OCRDMA_QP_INB_RD)
  1523. flags |= OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK;
  1524. if (qp->cap_flags & OCRDMA_QP_INB_WR)
  1525. flags |= OCRDMA_CREATE_QP_REQ_INB_WREN_MASK;
  1526. if (qp->cap_flags & OCRDMA_QP_MW_BIND)
  1527. flags |= OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK;
  1528. if (qp->cap_flags & OCRDMA_QP_LKEY0)
  1529. flags |= OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK;
  1530. if (qp->cap_flags & OCRDMA_QP_FAST_REG)
  1531. flags |= OCRDMA_CREATE_QP_REQ_FMR_EN_MASK;
  1532. return flags;
  1533. }
  1534. static int ocrdma_set_create_qp_sq_cmd(struct ocrdma_create_qp_req *cmd,
  1535. struct ib_qp_init_attr *attrs,
  1536. struct ocrdma_qp *qp)
  1537. {
  1538. int status;
  1539. u32 len, hw_pages, hw_page_size;
  1540. dma_addr_t pa;
  1541. struct ocrdma_dev *dev = qp->dev;
  1542. struct pci_dev *pdev = dev->nic_info.pdev;
  1543. u32 max_wqe_allocated;
  1544. u32 max_sges = attrs->cap.max_send_sge;
  1545. /* QP1 may exceed 127 */
  1546. max_wqe_allocated = min_t(int, attrs->cap.max_send_wr + 1,
  1547. dev->attr.max_wqe);
  1548. status = ocrdma_build_q_conf(&max_wqe_allocated,
  1549. dev->attr.wqe_size, &hw_pages, &hw_page_size);
  1550. if (status) {
  1551. pr_err("%s() req. max_send_wr=0x%x\n", __func__,
  1552. max_wqe_allocated);
  1553. return -EINVAL;
  1554. }
  1555. qp->sq.max_cnt = max_wqe_allocated;
  1556. len = (hw_pages * hw_page_size);
  1557. qp->sq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1558. if (!qp->sq.va)
  1559. return -EINVAL;
  1560. memset(qp->sq.va, 0, len);
  1561. qp->sq.len = len;
  1562. qp->sq.pa = pa;
  1563. qp->sq.entry_size = dev->attr.wqe_size;
  1564. ocrdma_build_q_pages(&cmd->wq_addr[0], hw_pages, pa, hw_page_size);
  1565. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  1566. << OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT);
  1567. cmd->num_wq_rq_pages |= (hw_pages <<
  1568. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT) &
  1569. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK;
  1570. cmd->max_sge_send_write |= (max_sges <<
  1571. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT) &
  1572. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK;
  1573. cmd->max_sge_send_write |= (max_sges <<
  1574. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT) &
  1575. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK;
  1576. cmd->max_wqe_rqe |= (ilog2(qp->sq.max_cnt) <<
  1577. OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT) &
  1578. OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK;
  1579. cmd->wqe_rqe_size |= (dev->attr.wqe_size <<
  1580. OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT) &
  1581. OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK;
  1582. return 0;
  1583. }
  1584. static int ocrdma_set_create_qp_rq_cmd(struct ocrdma_create_qp_req *cmd,
  1585. struct ib_qp_init_attr *attrs,
  1586. struct ocrdma_qp *qp)
  1587. {
  1588. int status;
  1589. u32 len, hw_pages, hw_page_size;
  1590. dma_addr_t pa = 0;
  1591. struct ocrdma_dev *dev = qp->dev;
  1592. struct pci_dev *pdev = dev->nic_info.pdev;
  1593. u32 max_rqe_allocated = attrs->cap.max_recv_wr + 1;
  1594. status = ocrdma_build_q_conf(&max_rqe_allocated, dev->attr.rqe_size,
  1595. &hw_pages, &hw_page_size);
  1596. if (status) {
  1597. pr_err("%s() req. max_recv_wr=0x%x\n", __func__,
  1598. attrs->cap.max_recv_wr + 1);
  1599. return status;
  1600. }
  1601. qp->rq.max_cnt = max_rqe_allocated;
  1602. len = (hw_pages * hw_page_size);
  1603. qp->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1604. if (!qp->rq.va)
  1605. return -ENOMEM;
  1606. memset(qp->rq.va, 0, len);
  1607. qp->rq.pa = pa;
  1608. qp->rq.len = len;
  1609. qp->rq.entry_size = dev->attr.rqe_size;
  1610. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  1611. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1612. OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT);
  1613. cmd->num_wq_rq_pages |=
  1614. (hw_pages << OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT) &
  1615. OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK;
  1616. cmd->max_sge_recv_flags |= (attrs->cap.max_recv_sge <<
  1617. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT) &
  1618. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK;
  1619. cmd->max_wqe_rqe |= (ilog2(qp->rq.max_cnt) <<
  1620. OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT) &
  1621. OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK;
  1622. cmd->wqe_rqe_size |= (dev->attr.rqe_size <<
  1623. OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT) &
  1624. OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK;
  1625. return 0;
  1626. }
  1627. static void ocrdma_set_create_qp_dpp_cmd(struct ocrdma_create_qp_req *cmd,
  1628. struct ocrdma_pd *pd,
  1629. struct ocrdma_qp *qp,
  1630. u8 enable_dpp_cq, u16 dpp_cq_id)
  1631. {
  1632. pd->num_dpp_qp--;
  1633. qp->dpp_enabled = true;
  1634. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  1635. if (!enable_dpp_cq)
  1636. return;
  1637. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  1638. cmd->dpp_credits_cqid = dpp_cq_id;
  1639. cmd->dpp_credits_cqid |= OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT <<
  1640. OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT;
  1641. }
  1642. static int ocrdma_set_create_qp_ird_cmd(struct ocrdma_create_qp_req *cmd,
  1643. struct ocrdma_qp *qp)
  1644. {
  1645. struct ocrdma_dev *dev = qp->dev;
  1646. struct pci_dev *pdev = dev->nic_info.pdev;
  1647. dma_addr_t pa = 0;
  1648. int ird_page_size = dev->attr.ird_page_size;
  1649. int ird_q_len = dev->attr.num_ird_pages * ird_page_size;
  1650. struct ocrdma_hdr_wqe *rqe;
  1651. int i = 0;
  1652. if (dev->attr.ird == 0)
  1653. return 0;
  1654. qp->ird_q_va = dma_alloc_coherent(&pdev->dev, ird_q_len,
  1655. &pa, GFP_KERNEL);
  1656. if (!qp->ird_q_va)
  1657. return -ENOMEM;
  1658. memset(qp->ird_q_va, 0, ird_q_len);
  1659. ocrdma_build_q_pages(&cmd->ird_addr[0], dev->attr.num_ird_pages,
  1660. pa, ird_page_size);
  1661. for (; i < ird_q_len / dev->attr.rqe_size; i++) {
  1662. rqe = (struct ocrdma_hdr_wqe *)(qp->ird_q_va +
  1663. (i * dev->attr.rqe_size));
  1664. rqe->cw = 0;
  1665. rqe->cw |= 2;
  1666. rqe->cw |= (OCRDMA_TYPE_LKEY << OCRDMA_WQE_TYPE_SHIFT);
  1667. rqe->cw |= (8 << OCRDMA_WQE_SIZE_SHIFT);
  1668. rqe->cw |= (8 << OCRDMA_WQE_NXT_WQE_SIZE_SHIFT);
  1669. }
  1670. return 0;
  1671. }
  1672. static void ocrdma_get_create_qp_rsp(struct ocrdma_create_qp_rsp *rsp,
  1673. struct ocrdma_qp *qp,
  1674. struct ib_qp_init_attr *attrs,
  1675. u16 *dpp_offset, u16 *dpp_credit_lmt)
  1676. {
  1677. u32 max_wqe_allocated, max_rqe_allocated;
  1678. qp->id = rsp->qp_id & OCRDMA_CREATE_QP_RSP_QP_ID_MASK;
  1679. qp->rq.dbid = rsp->sq_rq_id & OCRDMA_CREATE_QP_RSP_RQ_ID_MASK;
  1680. qp->sq.dbid = rsp->sq_rq_id >> OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT;
  1681. qp->max_ird = rsp->max_ord_ird & OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK;
  1682. qp->max_ord = (rsp->max_ord_ird >> OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT);
  1683. qp->dpp_enabled = false;
  1684. if (rsp->dpp_response & OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK) {
  1685. qp->dpp_enabled = true;
  1686. *dpp_credit_lmt = (rsp->dpp_response &
  1687. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK) >>
  1688. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT;
  1689. *dpp_offset = (rsp->dpp_response &
  1690. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK) >>
  1691. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT;
  1692. }
  1693. max_wqe_allocated =
  1694. rsp->max_wqe_rqe >> OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT;
  1695. max_wqe_allocated = 1 << max_wqe_allocated;
  1696. max_rqe_allocated = 1 << ((u16)rsp->max_wqe_rqe);
  1697. qp->sq.max_cnt = max_wqe_allocated;
  1698. qp->sq.max_wqe_idx = max_wqe_allocated - 1;
  1699. if (!attrs->srq) {
  1700. qp->rq.max_cnt = max_rqe_allocated;
  1701. qp->rq.max_wqe_idx = max_rqe_allocated - 1;
  1702. }
  1703. }
  1704. int ocrdma_mbx_create_qp(struct ocrdma_qp *qp, struct ib_qp_init_attr *attrs,
  1705. u8 enable_dpp_cq, u16 dpp_cq_id, u16 *dpp_offset,
  1706. u16 *dpp_credit_lmt)
  1707. {
  1708. int status = -ENOMEM;
  1709. u32 flags = 0;
  1710. struct ocrdma_dev *dev = qp->dev;
  1711. struct ocrdma_pd *pd = qp->pd;
  1712. struct pci_dev *pdev = dev->nic_info.pdev;
  1713. struct ocrdma_cq *cq;
  1714. struct ocrdma_create_qp_req *cmd;
  1715. struct ocrdma_create_qp_rsp *rsp;
  1716. int qptype;
  1717. switch (attrs->qp_type) {
  1718. case IB_QPT_GSI:
  1719. qptype = OCRDMA_QPT_GSI;
  1720. break;
  1721. case IB_QPT_RC:
  1722. qptype = OCRDMA_QPT_RC;
  1723. break;
  1724. case IB_QPT_UD:
  1725. qptype = OCRDMA_QPT_UD;
  1726. break;
  1727. default:
  1728. return -EINVAL;
  1729. };
  1730. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_QP, sizeof(*cmd));
  1731. if (!cmd)
  1732. return status;
  1733. cmd->type_pgsz_pdn |= (qptype << OCRDMA_CREATE_QP_REQ_QPT_SHIFT) &
  1734. OCRDMA_CREATE_QP_REQ_QPT_MASK;
  1735. status = ocrdma_set_create_qp_sq_cmd(cmd, attrs, qp);
  1736. if (status)
  1737. goto sq_err;
  1738. if (attrs->srq) {
  1739. struct ocrdma_srq *srq = get_ocrdma_srq(attrs->srq);
  1740. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK;
  1741. cmd->rq_addr[0].lo = srq->id;
  1742. qp->srq = srq;
  1743. } else {
  1744. status = ocrdma_set_create_qp_rq_cmd(cmd, attrs, qp);
  1745. if (status)
  1746. goto rq_err;
  1747. }
  1748. status = ocrdma_set_create_qp_ird_cmd(cmd, qp);
  1749. if (status)
  1750. goto mbx_err;
  1751. cmd->type_pgsz_pdn |= (pd->id << OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT) &
  1752. OCRDMA_CREATE_QP_REQ_PD_ID_MASK;
  1753. flags = ocrdma_set_create_qp_mbx_access_flags(qp);
  1754. cmd->max_sge_recv_flags |= flags;
  1755. cmd->max_ord_ird |= (dev->attr.max_ord_per_qp <<
  1756. OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT) &
  1757. OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK;
  1758. cmd->max_ord_ird |= (dev->attr.max_ird_per_qp <<
  1759. OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT) &
  1760. OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK;
  1761. cq = get_ocrdma_cq(attrs->send_cq);
  1762. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT) &
  1763. OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK;
  1764. qp->sq_cq = cq;
  1765. cq = get_ocrdma_cq(attrs->recv_cq);
  1766. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT) &
  1767. OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK;
  1768. qp->rq_cq = cq;
  1769. if (pd->dpp_enabled && attrs->cap.max_inline_data && pd->num_dpp_qp &&
  1770. (attrs->cap.max_inline_data <= dev->attr.max_inline_data)) {
  1771. ocrdma_set_create_qp_dpp_cmd(cmd, pd, qp, enable_dpp_cq,
  1772. dpp_cq_id);
  1773. }
  1774. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1775. if (status)
  1776. goto mbx_err;
  1777. rsp = (struct ocrdma_create_qp_rsp *)cmd;
  1778. ocrdma_get_create_qp_rsp(rsp, qp, attrs, dpp_offset, dpp_credit_lmt);
  1779. qp->state = OCRDMA_QPS_RST;
  1780. kfree(cmd);
  1781. return 0;
  1782. mbx_err:
  1783. if (qp->rq.va)
  1784. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  1785. rq_err:
  1786. pr_err("%s(%d) rq_err\n", __func__, dev->id);
  1787. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  1788. sq_err:
  1789. pr_err("%s(%d) sq_err\n", __func__, dev->id);
  1790. kfree(cmd);
  1791. return status;
  1792. }
  1793. int ocrdma_mbx_query_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  1794. struct ocrdma_qp_params *param)
  1795. {
  1796. int status = -ENOMEM;
  1797. struct ocrdma_query_qp *cmd;
  1798. struct ocrdma_query_qp_rsp *rsp;
  1799. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_QP, sizeof(*cmd));
  1800. if (!cmd)
  1801. return status;
  1802. cmd->qp_id = qp->id;
  1803. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1804. if (status)
  1805. goto mbx_err;
  1806. rsp = (struct ocrdma_query_qp_rsp *)cmd;
  1807. memcpy(param, &rsp->params, sizeof(struct ocrdma_qp_params));
  1808. mbx_err:
  1809. kfree(cmd);
  1810. return status;
  1811. }
  1812. int ocrdma_resolve_dgid(struct ocrdma_dev *dev, union ib_gid *dgid,
  1813. u8 *mac_addr)
  1814. {
  1815. struct in6_addr in6;
  1816. memcpy(&in6, dgid, sizeof in6);
  1817. if (rdma_is_multicast_addr(&in6)) {
  1818. rdma_get_mcast_mac(&in6, mac_addr);
  1819. } else if (rdma_link_local_addr(&in6)) {
  1820. rdma_get_ll_mac(&in6, mac_addr);
  1821. } else {
  1822. pr_err("%s() fail to resolve mac_addr.\n", __func__);
  1823. return -EINVAL;
  1824. }
  1825. return 0;
  1826. }
  1827. static int ocrdma_set_av_params(struct ocrdma_qp *qp,
  1828. struct ocrdma_modify_qp *cmd,
  1829. struct ib_qp_attr *attrs)
  1830. {
  1831. int status;
  1832. struct ib_ah_attr *ah_attr = &attrs->ah_attr;
  1833. union ib_gid sgid, zgid;
  1834. u32 vlan_id;
  1835. u8 mac_addr[6];
  1836. if ((ah_attr->ah_flags & IB_AH_GRH) == 0)
  1837. return -EINVAL;
  1838. cmd->params.tclass_sq_psn |=
  1839. (ah_attr->grh.traffic_class << OCRDMA_QP_PARAMS_TCLASS_SHIFT);
  1840. cmd->params.rnt_rc_sl_fl |=
  1841. (ah_attr->grh.flow_label & OCRDMA_QP_PARAMS_FLOW_LABEL_MASK);
  1842. cmd->params.rnt_rc_sl_fl |= (ah_attr->sl << OCRDMA_QP_PARAMS_SL_SHIFT);
  1843. cmd->params.hop_lmt_rq_psn |=
  1844. (ah_attr->grh.hop_limit << OCRDMA_QP_PARAMS_HOP_LMT_SHIFT);
  1845. cmd->flags |= OCRDMA_QP_PARA_FLOW_LBL_VALID;
  1846. memcpy(&cmd->params.dgid[0], &ah_attr->grh.dgid.raw[0],
  1847. sizeof(cmd->params.dgid));
  1848. status = ocrdma_query_gid(&qp->dev->ibdev, 1,
  1849. ah_attr->grh.sgid_index, &sgid);
  1850. if (status)
  1851. return status;
  1852. memset(&zgid, 0, sizeof(zgid));
  1853. if (!memcmp(&sgid, &zgid, sizeof(zgid)))
  1854. return -EINVAL;
  1855. qp->sgid_idx = ah_attr->grh.sgid_index;
  1856. memcpy(&cmd->params.sgid[0], &sgid.raw[0], sizeof(cmd->params.sgid));
  1857. ocrdma_resolve_dgid(qp->dev, &ah_attr->grh.dgid, &mac_addr[0]);
  1858. cmd->params.dmac_b0_to_b3 = mac_addr[0] | (mac_addr[1] << 8) |
  1859. (mac_addr[2] << 16) | (mac_addr[3] << 24);
  1860. /* convert them to LE format. */
  1861. ocrdma_cpu_to_le32(&cmd->params.dgid[0], sizeof(cmd->params.dgid));
  1862. ocrdma_cpu_to_le32(&cmd->params.sgid[0], sizeof(cmd->params.sgid));
  1863. cmd->params.vlan_dmac_b4_to_b5 = mac_addr[4] | (mac_addr[5] << 8);
  1864. vlan_id = rdma_get_vlan_id(&sgid);
  1865. if (vlan_id && (vlan_id < 0x1000)) {
  1866. cmd->params.vlan_dmac_b4_to_b5 |=
  1867. vlan_id << OCRDMA_QP_PARAMS_VLAN_SHIFT;
  1868. cmd->flags |= OCRDMA_QP_PARA_VLAN_EN_VALID;
  1869. }
  1870. return 0;
  1871. }
  1872. static int ocrdma_set_qp_params(struct ocrdma_qp *qp,
  1873. struct ocrdma_modify_qp *cmd,
  1874. struct ib_qp_attr *attrs, int attr_mask,
  1875. enum ib_qp_state old_qps)
  1876. {
  1877. int status = 0;
  1878. if (attr_mask & IB_QP_PKEY_INDEX) {
  1879. cmd->params.path_mtu_pkey_indx |= (attrs->pkey_index &
  1880. OCRDMA_QP_PARAMS_PKEY_INDEX_MASK);
  1881. cmd->flags |= OCRDMA_QP_PARA_PKEY_VALID;
  1882. }
  1883. if (attr_mask & IB_QP_QKEY) {
  1884. qp->qkey = attrs->qkey;
  1885. cmd->params.qkey = attrs->qkey;
  1886. cmd->flags |= OCRDMA_QP_PARA_QKEY_VALID;
  1887. }
  1888. if (attr_mask & IB_QP_AV) {
  1889. status = ocrdma_set_av_params(qp, cmd, attrs);
  1890. if (status)
  1891. return status;
  1892. } else if (qp->qp_type == IB_QPT_GSI || qp->qp_type == IB_QPT_UD) {
  1893. /* set the default mac address for UD, GSI QPs */
  1894. cmd->params.dmac_b0_to_b3 = qp->dev->nic_info.mac_addr[0] |
  1895. (qp->dev->nic_info.mac_addr[1] << 8) |
  1896. (qp->dev->nic_info.mac_addr[2] << 16) |
  1897. (qp->dev->nic_info.mac_addr[3] << 24);
  1898. cmd->params.vlan_dmac_b4_to_b5 = qp->dev->nic_info.mac_addr[4] |
  1899. (qp->dev->nic_info.mac_addr[5] << 8);
  1900. }
  1901. if ((attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY) &&
  1902. attrs->en_sqd_async_notify) {
  1903. cmd->params.max_sge_recv_flags |=
  1904. OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC;
  1905. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  1906. }
  1907. if (attr_mask & IB_QP_DEST_QPN) {
  1908. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->dest_qp_num &
  1909. OCRDMA_QP_PARAMS_DEST_QPN_MASK);
  1910. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  1911. }
  1912. if (attr_mask & IB_QP_PATH_MTU) {
  1913. if (attrs->path_mtu < IB_MTU_256 ||
  1914. attrs->path_mtu > IB_MTU_4096) {
  1915. status = -EINVAL;
  1916. goto pmtu_err;
  1917. }
  1918. cmd->params.path_mtu_pkey_indx |=
  1919. (ib_mtu_enum_to_int(attrs->path_mtu) <<
  1920. OCRDMA_QP_PARAMS_PATH_MTU_SHIFT) &
  1921. OCRDMA_QP_PARAMS_PATH_MTU_MASK;
  1922. cmd->flags |= OCRDMA_QP_PARA_PMTU_VALID;
  1923. }
  1924. if (attr_mask & IB_QP_TIMEOUT) {
  1925. cmd->params.ack_to_rnr_rtc_dest_qpn |= attrs->timeout <<
  1926. OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT;
  1927. cmd->flags |= OCRDMA_QP_PARA_ACK_TO_VALID;
  1928. }
  1929. if (attr_mask & IB_QP_RETRY_CNT) {
  1930. cmd->params.rnt_rc_sl_fl |= (attrs->retry_cnt <<
  1931. OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT) &
  1932. OCRDMA_QP_PARAMS_RETRY_CNT_MASK;
  1933. cmd->flags |= OCRDMA_QP_PARA_RETRY_CNT_VALID;
  1934. }
  1935. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  1936. cmd->params.rnt_rc_sl_fl |= (attrs->min_rnr_timer <<
  1937. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT) &
  1938. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK;
  1939. cmd->flags |= OCRDMA_QP_PARA_RNT_VALID;
  1940. }
  1941. if (attr_mask & IB_QP_RNR_RETRY) {
  1942. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->rnr_retry <<
  1943. OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT)
  1944. & OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK;
  1945. cmd->flags |= OCRDMA_QP_PARA_RRC_VALID;
  1946. }
  1947. if (attr_mask & IB_QP_SQ_PSN) {
  1948. cmd->params.tclass_sq_psn |= (attrs->sq_psn & 0x00ffffff);
  1949. cmd->flags |= OCRDMA_QP_PARA_SQPSN_VALID;
  1950. }
  1951. if (attr_mask & IB_QP_RQ_PSN) {
  1952. cmd->params.hop_lmt_rq_psn |= (attrs->rq_psn & 0x00ffffff);
  1953. cmd->flags |= OCRDMA_QP_PARA_RQPSN_VALID;
  1954. }
  1955. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  1956. if (attrs->max_rd_atomic > qp->dev->attr.max_ord_per_qp) {
  1957. status = -EINVAL;
  1958. goto pmtu_err;
  1959. }
  1960. qp->max_ord = attrs->max_rd_atomic;
  1961. cmd->flags |= OCRDMA_QP_PARA_MAX_ORD_VALID;
  1962. }
  1963. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  1964. if (attrs->max_dest_rd_atomic > qp->dev->attr.max_ird_per_qp) {
  1965. status = -EINVAL;
  1966. goto pmtu_err;
  1967. }
  1968. qp->max_ird = attrs->max_dest_rd_atomic;
  1969. cmd->flags |= OCRDMA_QP_PARA_MAX_IRD_VALID;
  1970. }
  1971. cmd->params.max_ord_ird = (qp->max_ord <<
  1972. OCRDMA_QP_PARAMS_MAX_ORD_SHIFT) |
  1973. (qp->max_ird & OCRDMA_QP_PARAMS_MAX_IRD_MASK);
  1974. pmtu_err:
  1975. return status;
  1976. }
  1977. int ocrdma_mbx_modify_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  1978. struct ib_qp_attr *attrs, int attr_mask,
  1979. enum ib_qp_state old_qps)
  1980. {
  1981. int status = -ENOMEM;
  1982. struct ocrdma_modify_qp *cmd;
  1983. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_QP, sizeof(*cmd));
  1984. if (!cmd)
  1985. return status;
  1986. cmd->params.id = qp->id;
  1987. cmd->flags = 0;
  1988. if (attr_mask & IB_QP_STATE) {
  1989. cmd->params.max_sge_recv_flags |=
  1990. (get_ocrdma_qp_state(attrs->qp_state) <<
  1991. OCRDMA_QP_PARAMS_STATE_SHIFT) &
  1992. OCRDMA_QP_PARAMS_STATE_MASK;
  1993. cmd->flags |= OCRDMA_QP_PARA_QPS_VALID;
  1994. } else {
  1995. cmd->params.max_sge_recv_flags |=
  1996. (qp->state << OCRDMA_QP_PARAMS_STATE_SHIFT) &
  1997. OCRDMA_QP_PARAMS_STATE_MASK;
  1998. }
  1999. status = ocrdma_set_qp_params(qp, cmd, attrs, attr_mask, old_qps);
  2000. if (status)
  2001. goto mbx_err;
  2002. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2003. if (status)
  2004. goto mbx_err;
  2005. mbx_err:
  2006. kfree(cmd);
  2007. return status;
  2008. }
  2009. int ocrdma_mbx_destroy_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp)
  2010. {
  2011. int status = -ENOMEM;
  2012. struct ocrdma_destroy_qp *cmd;
  2013. struct pci_dev *pdev = dev->nic_info.pdev;
  2014. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_QP, sizeof(*cmd));
  2015. if (!cmd)
  2016. return status;
  2017. cmd->qp_id = qp->id;
  2018. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2019. if (status)
  2020. goto mbx_err;
  2021. mbx_err:
  2022. kfree(cmd);
  2023. if (qp->sq.va)
  2024. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  2025. if (!qp->srq && qp->rq.va)
  2026. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  2027. if (qp->dpp_enabled)
  2028. qp->pd->num_dpp_qp++;
  2029. return status;
  2030. }
  2031. int ocrdma_mbx_create_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq,
  2032. struct ib_srq_init_attr *srq_attr,
  2033. struct ocrdma_pd *pd)
  2034. {
  2035. int status = -ENOMEM;
  2036. int hw_pages, hw_page_size;
  2037. int len;
  2038. struct ocrdma_create_srq_rsp *rsp;
  2039. struct ocrdma_create_srq *cmd;
  2040. dma_addr_t pa;
  2041. struct pci_dev *pdev = dev->nic_info.pdev;
  2042. u32 max_rqe_allocated;
  2043. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2044. if (!cmd)
  2045. return status;
  2046. cmd->pgsz_pdid = pd->id & OCRDMA_CREATE_SRQ_PD_ID_MASK;
  2047. max_rqe_allocated = srq_attr->attr.max_wr + 1;
  2048. status = ocrdma_build_q_conf(&max_rqe_allocated,
  2049. dev->attr.rqe_size,
  2050. &hw_pages, &hw_page_size);
  2051. if (status) {
  2052. pr_err("%s() req. max_wr=0x%x\n", __func__,
  2053. srq_attr->attr.max_wr);
  2054. status = -EINVAL;
  2055. goto ret;
  2056. }
  2057. len = hw_pages * hw_page_size;
  2058. srq->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  2059. if (!srq->rq.va) {
  2060. status = -ENOMEM;
  2061. goto ret;
  2062. }
  2063. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  2064. srq->rq.entry_size = dev->attr.rqe_size;
  2065. srq->rq.pa = pa;
  2066. srq->rq.len = len;
  2067. srq->rq.max_cnt = max_rqe_allocated;
  2068. cmd->max_sge_rqe = ilog2(max_rqe_allocated);
  2069. cmd->max_sge_rqe |= srq_attr->attr.max_sge <<
  2070. OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT;
  2071. cmd->pgsz_pdid |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  2072. << OCRDMA_CREATE_SRQ_PG_SZ_SHIFT);
  2073. cmd->pages_rqe_sz |= (dev->attr.rqe_size
  2074. << OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT)
  2075. & OCRDMA_CREATE_SRQ_RQE_SIZE_MASK;
  2076. cmd->pages_rqe_sz |= hw_pages << OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT;
  2077. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2078. if (status)
  2079. goto mbx_err;
  2080. rsp = (struct ocrdma_create_srq_rsp *)cmd;
  2081. srq->id = rsp->id;
  2082. srq->rq.dbid = rsp->id;
  2083. max_rqe_allocated = ((rsp->max_sge_rqe_allocated &
  2084. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK) >>
  2085. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT);
  2086. max_rqe_allocated = (1 << max_rqe_allocated);
  2087. srq->rq.max_cnt = max_rqe_allocated;
  2088. srq->rq.max_wqe_idx = max_rqe_allocated - 1;
  2089. srq->rq.max_sges = (rsp->max_sge_rqe_allocated &
  2090. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK) >>
  2091. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT;
  2092. goto ret;
  2093. mbx_err:
  2094. dma_free_coherent(&pdev->dev, srq->rq.len, srq->rq.va, pa);
  2095. ret:
  2096. kfree(cmd);
  2097. return status;
  2098. }
  2099. int ocrdma_mbx_modify_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2100. {
  2101. int status = -ENOMEM;
  2102. struct ocrdma_modify_srq *cmd;
  2103. struct ocrdma_pd *pd = srq->pd;
  2104. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  2105. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2106. if (!cmd)
  2107. return status;
  2108. cmd->id = srq->id;
  2109. cmd->limit_max_rqe |= srq_attr->srq_limit <<
  2110. OCRDMA_MODIFY_SRQ_LIMIT_SHIFT;
  2111. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2112. kfree(cmd);
  2113. return status;
  2114. }
  2115. int ocrdma_mbx_query_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2116. {
  2117. int status = -ENOMEM;
  2118. struct ocrdma_query_srq *cmd;
  2119. struct ocrdma_dev *dev = get_ocrdma_dev(srq->ibsrq.device);
  2120. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2121. if (!cmd)
  2122. return status;
  2123. cmd->id = srq->rq.dbid;
  2124. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2125. if (status == 0) {
  2126. struct ocrdma_query_srq_rsp *rsp =
  2127. (struct ocrdma_query_srq_rsp *)cmd;
  2128. srq_attr->max_sge =
  2129. rsp->srq_lmt_max_sge &
  2130. OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK;
  2131. srq_attr->max_wr =
  2132. rsp->max_rqe_pdid >> OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT;
  2133. srq_attr->srq_limit = rsp->srq_lmt_max_sge >>
  2134. OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT;
  2135. }
  2136. kfree(cmd);
  2137. return status;
  2138. }
  2139. int ocrdma_mbx_destroy_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq)
  2140. {
  2141. int status = -ENOMEM;
  2142. struct ocrdma_destroy_srq *cmd;
  2143. struct pci_dev *pdev = dev->nic_info.pdev;
  2144. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_SRQ, sizeof(*cmd));
  2145. if (!cmd)
  2146. return status;
  2147. cmd->id = srq->id;
  2148. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2149. if (srq->rq.va)
  2150. dma_free_coherent(&pdev->dev, srq->rq.len,
  2151. srq->rq.va, srq->rq.pa);
  2152. kfree(cmd);
  2153. return status;
  2154. }
  2155. int ocrdma_alloc_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2156. {
  2157. int i;
  2158. int status = -EINVAL;
  2159. struct ocrdma_av *av;
  2160. unsigned long flags;
  2161. av = dev->av_tbl.va;
  2162. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2163. for (i = 0; i < dev->av_tbl.num_ah; i++) {
  2164. if (av->valid == 0) {
  2165. av->valid = OCRDMA_AV_VALID;
  2166. ah->av = av;
  2167. ah->id = i;
  2168. status = 0;
  2169. break;
  2170. }
  2171. av++;
  2172. }
  2173. if (i == dev->av_tbl.num_ah)
  2174. status = -EAGAIN;
  2175. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2176. return status;
  2177. }
  2178. int ocrdma_free_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2179. {
  2180. unsigned long flags;
  2181. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2182. ah->av->valid = 0;
  2183. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2184. return 0;
  2185. }
  2186. static int ocrdma_create_eqs(struct ocrdma_dev *dev)
  2187. {
  2188. int num_eq, i, status = 0;
  2189. int irq;
  2190. unsigned long flags = 0;
  2191. num_eq = dev->nic_info.msix.num_vectors -
  2192. dev->nic_info.msix.start_vector;
  2193. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX) {
  2194. num_eq = 1;
  2195. flags = IRQF_SHARED;
  2196. } else {
  2197. num_eq = min_t(u32, num_eq, num_online_cpus());
  2198. }
  2199. if (!num_eq)
  2200. return -EINVAL;
  2201. dev->eq_tbl = kzalloc(sizeof(struct ocrdma_eq) * num_eq, GFP_KERNEL);
  2202. if (!dev->eq_tbl)
  2203. return -ENOMEM;
  2204. for (i = 0; i < num_eq; i++) {
  2205. status = ocrdma_create_eq(dev, &dev->eq_tbl[i],
  2206. OCRDMA_EQ_LEN);
  2207. if (status) {
  2208. status = -EINVAL;
  2209. break;
  2210. }
  2211. sprintf(dev->eq_tbl[i].irq_name, "ocrdma%d-%d",
  2212. dev->id, i);
  2213. irq = ocrdma_get_irq(dev, &dev->eq_tbl[i]);
  2214. status = request_irq(irq, ocrdma_irq_handler, flags,
  2215. dev->eq_tbl[i].irq_name,
  2216. &dev->eq_tbl[i]);
  2217. if (status)
  2218. goto done;
  2219. dev->eq_cnt += 1;
  2220. }
  2221. /* one eq is sufficient for data path to work */
  2222. return 0;
  2223. done:
  2224. ocrdma_destroy_eqs(dev);
  2225. return status;
  2226. }
  2227. int ocrdma_init_hw(struct ocrdma_dev *dev)
  2228. {
  2229. int status;
  2230. /* create the eqs */
  2231. status = ocrdma_create_eqs(dev);
  2232. if (status)
  2233. goto qpeq_err;
  2234. status = ocrdma_create_mq(dev);
  2235. if (status)
  2236. goto mq_err;
  2237. status = ocrdma_mbx_query_fw_config(dev);
  2238. if (status)
  2239. goto conf_err;
  2240. status = ocrdma_mbx_query_dev(dev);
  2241. if (status)
  2242. goto conf_err;
  2243. status = ocrdma_mbx_query_fw_ver(dev);
  2244. if (status)
  2245. goto conf_err;
  2246. status = ocrdma_mbx_create_ah_tbl(dev);
  2247. if (status)
  2248. goto conf_err;
  2249. return 0;
  2250. conf_err:
  2251. ocrdma_destroy_mq(dev);
  2252. mq_err:
  2253. ocrdma_destroy_eqs(dev);
  2254. qpeq_err:
  2255. pr_err("%s() status=%d\n", __func__, status);
  2256. return status;
  2257. }
  2258. void ocrdma_cleanup_hw(struct ocrdma_dev *dev)
  2259. {
  2260. ocrdma_mbx_delete_ah_tbl(dev);
  2261. /* cleanup the eqs */
  2262. ocrdma_destroy_eqs(dev);
  2263. /* cleanup the control path */
  2264. ocrdma_destroy_mq(dev);
  2265. }