core.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907
  1. /*
  2. * Copyright (c) 2008 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef CORE_H
  17. #define CORE_H
  18. #include <linux/version.h>
  19. #include <linux/autoconf.h>
  20. #include <linux/kernel.h>
  21. #include <linux/module.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/errno.h>
  24. #include <linux/skbuff.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/ip.h>
  28. #include <linux/tcp.h>
  29. #include <linux/in.h>
  30. #include <linux/delay.h>
  31. #include <linux/wait.h>
  32. #include <linux/pci.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/sched.h>
  35. #include <linux/list.h>
  36. #include <asm/byteorder.h>
  37. #include <linux/scatterlist.h>
  38. #include <asm/page.h>
  39. #include <net/mac80211.h>
  40. #include <linux/leds.h>
  41. #include <linux/rfkill.h>
  42. #include "ath9k.h"
  43. #include "rc.h"
  44. struct ath_node;
  45. /******************/
  46. /* Utility macros */
  47. /******************/
  48. /* Macro to expand scalars to 64-bit objects */
  49. #define ito64(x) (sizeof(x) == 8) ? \
  50. (((unsigned long long int)(x)) & (0xff)) : \
  51. (sizeof(x) == 16) ? \
  52. (((unsigned long long int)(x)) & 0xffff) : \
  53. ((sizeof(x) == 32) ? \
  54. (((unsigned long long int)(x)) & 0xffffffff) : \
  55. (unsigned long long int)(x))
  56. /* increment with wrap-around */
  57. #define INCR(_l, _sz) do { \
  58. (_l)++; \
  59. (_l) &= ((_sz) - 1); \
  60. } while (0)
  61. /* decrement with wrap-around */
  62. #define DECR(_l, _sz) do { \
  63. (_l)--; \
  64. (_l) &= ((_sz) - 1); \
  65. } while (0)
  66. #define A_MAX(a, b) ((a) > (b) ? (a) : (b))
  67. #define ASSERT(exp) do { \
  68. if (unlikely(!(exp))) { \
  69. BUG(); \
  70. } \
  71. } while (0)
  72. #define TSF_TO_TU(_h,_l) \
  73. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  74. #define ATH_TXQ_SETUP(sc, i) ((sc)->sc_txqsetup & (1<<i))
  75. static inline unsigned long get_timestamp(void)
  76. {
  77. return ((jiffies / HZ) * 1000) + (jiffies % HZ) * (1000 / HZ);
  78. }
  79. static const u8 ath_bcast_mac[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
  80. /*************/
  81. /* Debugging */
  82. /*************/
  83. enum ATH_DEBUG {
  84. ATH_DBG_RESET = 0x00000001,
  85. ATH_DBG_PHY_IO = 0x00000002,
  86. ATH_DBG_REG_IO = 0x00000004,
  87. ATH_DBG_QUEUE = 0x00000008,
  88. ATH_DBG_EEPROM = 0x00000010,
  89. ATH_DBG_NF_CAL = 0x00000020,
  90. ATH_DBG_CALIBRATE = 0x00000040,
  91. ATH_DBG_CHANNEL = 0x00000080,
  92. ATH_DBG_INTERRUPT = 0x00000100,
  93. ATH_DBG_REGULATORY = 0x00000200,
  94. ATH_DBG_ANI = 0x00000400,
  95. ATH_DBG_POWER_MGMT = 0x00000800,
  96. ATH_DBG_XMIT = 0x00001000,
  97. ATH_DBG_BEACON = 0x00002000,
  98. ATH_DBG_RATE = 0x00004000,
  99. ATH_DBG_CONFIG = 0x00008000,
  100. ATH_DBG_KEYCACHE = 0x00010000,
  101. ATH_DBG_AGGR = 0x00020000,
  102. ATH_DBG_FATAL = 0x00040000,
  103. ATH_DBG_ANY = 0xffffffff
  104. };
  105. #define DBG_DEFAULT (ATH_DBG_FATAL)
  106. #define DPRINTF(sc, _m, _fmt, ...) do { \
  107. if (sc->sc_debug & (_m)) \
  108. printk(_fmt , ##__VA_ARGS__); \
  109. } while (0)
  110. /***************************/
  111. /* Load-time Configuration */
  112. /***************************/
  113. /* Per-instance load-time (note: NOT run-time) configurations
  114. * for Atheros Device */
  115. struct ath_config {
  116. u32 ath_aggr_prot;
  117. u16 txpowlimit;
  118. u16 txpowlimit_override;
  119. u8 cabqReadytime; /* Cabq Readytime % */
  120. u8 swBeaconProcess; /* Process received beacons in SW (vs HW) */
  121. };
  122. /***********************/
  123. /* Chainmask Selection */
  124. /***********************/
  125. #define ATH_CHAINMASK_SEL_TIMEOUT 6000
  126. /* Default - Number of last RSSI values that is used for
  127. * chainmask selection */
  128. #define ATH_CHAINMASK_SEL_RSSI_CNT 10
  129. /* Means use 3x3 chainmask instead of configured chainmask */
  130. #define ATH_CHAINMASK_SEL_3X3 7
  131. /* Default - Rssi threshold below which we have to switch to 3x3 */
  132. #define ATH_CHAINMASK_SEL_UP_RSSI_THRES 20
  133. /* Default - Rssi threshold above which we have to switch to
  134. * user configured values */
  135. #define ATH_CHAINMASK_SEL_DOWN_RSSI_THRES 35
  136. /* Struct to store the chainmask select related info */
  137. struct ath_chainmask_sel {
  138. struct timer_list timer;
  139. int cur_tx_mask; /* user configured or 3x3 */
  140. int cur_rx_mask; /* user configured or 3x3 */
  141. int tx_avgrssi;
  142. u8 switch_allowed:1, /* timer will set this */
  143. cm_sel_enabled : 1;
  144. };
  145. int ath_chainmask_sel_logic(struct ath_softc *sc, struct ath_node *an);
  146. void ath_update_chainmask(struct ath_softc *sc, int is_ht);
  147. /*************************/
  148. /* Descriptor Management */
  149. /*************************/
  150. #define ATH_TXBUF_RESET(_bf) do { \
  151. (_bf)->bf_status = 0; \
  152. (_bf)->bf_lastbf = NULL; \
  153. (_bf)->bf_lastfrm = NULL; \
  154. (_bf)->bf_next = NULL; \
  155. memset(&((_bf)->bf_state), 0, \
  156. sizeof(struct ath_buf_state)); \
  157. } while (0)
  158. enum buffer_type {
  159. BUF_DATA = BIT(0),
  160. BUF_AGGR = BIT(1),
  161. BUF_AMPDU = BIT(2),
  162. BUF_HT = BIT(3),
  163. BUF_RETRY = BIT(4),
  164. BUF_XRETRY = BIT(5),
  165. BUF_SHORT_PREAMBLE = BIT(6),
  166. BUF_BAR = BIT(7),
  167. BUF_PSPOLL = BIT(8),
  168. BUF_AGGR_BURST = BIT(9),
  169. BUF_CALC_AIRTIME = BIT(10),
  170. };
  171. struct ath_buf_state {
  172. int bfs_nframes; /* # frames in aggregate */
  173. u16 bfs_al; /* length of aggregate */
  174. u16 bfs_frmlen; /* length of frame */
  175. int bfs_seqno; /* sequence number */
  176. int bfs_tidno; /* tid of this frame */
  177. int bfs_retries; /* current retries */
  178. u32 bf_type; /* BUF_* (enum buffer_type) */
  179. /* key type use to encrypt this frame */
  180. u32 bfs_keyix;
  181. enum ath9k_key_type bfs_keytype;
  182. };
  183. #define bf_nframes bf_state.bfs_nframes
  184. #define bf_al bf_state.bfs_al
  185. #define bf_frmlen bf_state.bfs_frmlen
  186. #define bf_retries bf_state.bfs_retries
  187. #define bf_seqno bf_state.bfs_seqno
  188. #define bf_tidno bf_state.bfs_tidno
  189. #define bf_rcs bf_state.bfs_rcs
  190. #define bf_keyix bf_state.bfs_keyix
  191. #define bf_keytype bf_state.bfs_keytype
  192. #define bf_isdata(bf) (bf->bf_state.bf_type & BUF_DATA)
  193. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  194. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  195. #define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
  196. #define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
  197. #define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
  198. #define bf_isshpreamble(bf) (bf->bf_state.bf_type & BUF_SHORT_PREAMBLE)
  199. #define bf_isbar(bf) (bf->bf_state.bf_type & BUF_BAR)
  200. #define bf_ispspoll(bf) (bf->bf_state.bf_type & BUF_PSPOLL)
  201. #define bf_isaggrburst(bf) (bf->bf_state.bf_type & BUF_AGGR_BURST)
  202. /*
  203. * Abstraction of a contiguous buffer to transmit/receive. There is only
  204. * a single hw descriptor encapsulated here.
  205. */
  206. struct ath_buf {
  207. struct list_head list;
  208. struct list_head *last;
  209. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  210. an aggregate) */
  211. struct ath_buf *bf_lastfrm; /* last buf of this frame */
  212. struct ath_buf *bf_next; /* next subframe in the aggregate */
  213. struct ath_buf *bf_rifslast; /* last buf for RIFS burst */
  214. void *bf_mpdu; /* enclosing frame structure */
  215. struct ath_desc *bf_desc; /* virtual addr of desc */
  216. dma_addr_t bf_daddr; /* physical addr of desc */
  217. dma_addr_t bf_buf_addr; /* physical addr of data buffer */
  218. u32 bf_status;
  219. u16 bf_flags; /* tx descriptor flags */
  220. struct ath_buf_state bf_state; /* buffer state */
  221. dma_addr_t bf_dmacontext;
  222. };
  223. /*
  224. * reset the rx buffer.
  225. * any new fields added to the athbuf and require
  226. * reset need to be added to this macro.
  227. * currently bf_status is the only one requires that
  228. * requires reset.
  229. */
  230. #define ATH_RXBUF_RESET(_bf) ((_bf)->bf_status = 0)
  231. /* hw processing complete, desc processed by hal */
  232. #define ATH_BUFSTATUS_DONE 0x00000001
  233. /* hw processing complete, desc hold for hw */
  234. #define ATH_BUFSTATUS_STALE 0x00000002
  235. /* Rx-only: OS is done with this packet and it's ok to queued it to hw */
  236. #define ATH_BUFSTATUS_FREE 0x00000004
  237. /* DMA state for tx/rx descriptors */
  238. struct ath_descdma {
  239. const char *dd_name;
  240. struct ath_desc *dd_desc; /* descriptors */
  241. dma_addr_t dd_desc_paddr; /* physical addr of dd_desc */
  242. u32 dd_desc_len; /* size of dd_desc */
  243. struct ath_buf *dd_bufptr; /* associated buffers */
  244. dma_addr_t dd_dmacontext;
  245. };
  246. int ath_descdma_setup(struct ath_softc *sc,
  247. struct ath_descdma *dd,
  248. struct list_head *head,
  249. const char *name,
  250. int nbuf,
  251. int ndesc);
  252. int ath_desc_alloc(struct ath_softc *sc);
  253. void ath_desc_free(struct ath_softc *sc);
  254. void ath_descdma_cleanup(struct ath_softc *sc,
  255. struct ath_descdma *dd,
  256. struct list_head *head);
  257. /***********/
  258. /* RX / TX */
  259. /***********/
  260. #define ATH_MAX_ANTENNA 3
  261. #define ATH_RXBUF 512
  262. #define WME_NUM_TID 16
  263. int ath_startrecv(struct ath_softc *sc);
  264. bool ath_stoprecv(struct ath_softc *sc);
  265. void ath_flushrecv(struct ath_softc *sc);
  266. u32 ath_calcrxfilter(struct ath_softc *sc);
  267. int ath_rx_init(struct ath_softc *sc, int nbufs);
  268. void ath_rx_cleanup(struct ath_softc *sc);
  269. int ath_rx_tasklet(struct ath_softc *sc, int flush);
  270. #define ATH_TXBUF 512
  271. /* max number of transmit attempts (tries) */
  272. #define ATH_TXMAXTRY 13
  273. /* max number of 11n transmit attempts (tries) */
  274. #define ATH_11N_TXMAXTRY 10
  275. /* max number of tries for management and control frames */
  276. #define ATH_MGT_TXMAXTRY 4
  277. #define WME_BA_BMP_SIZE 64
  278. #define WME_MAX_BA WME_BA_BMP_SIZE
  279. #define ATH_TID_MAX_BUFS (2 * WME_MAX_BA)
  280. #define TID_TO_WME_AC(_tid) \
  281. ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  282. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  283. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  284. WME_AC_VO)
  285. /* Wireless Multimedia Extension Defines */
  286. #define WME_AC_BE 0 /* best effort */
  287. #define WME_AC_BK 1 /* background */
  288. #define WME_AC_VI 2 /* video */
  289. #define WME_AC_VO 3 /* voice */
  290. #define WME_NUM_AC 4
  291. /*
  292. * Data transmit queue state. One of these exists for each
  293. * hardware transmit queue. Packets sent to us from above
  294. * are assigned to queues based on their priority. Not all
  295. * devices support a complete set of hardware transmit queues.
  296. * For those devices the array sc_ac2q will map multiple
  297. * priorities to fewer hardware queues (typically all to one
  298. * hardware queue).
  299. */
  300. struct ath_txq {
  301. u32 axq_qnum; /* hardware q number */
  302. u32 *axq_link; /* link ptr in last TX desc */
  303. struct list_head axq_q; /* transmit queue */
  304. spinlock_t axq_lock;
  305. unsigned long axq_lockflags; /* intr state when must cli */
  306. u32 axq_depth; /* queue depth */
  307. u8 axq_aggr_depth; /* aggregates queued */
  308. u32 axq_totalqueued; /* total ever queued */
  309. bool stopped; /* Is mac80211 queue stopped ? */
  310. struct ath_buf *axq_linkbuf; /* virtual addr of last buffer*/
  311. /* first desc of the last descriptor that contains CTS */
  312. struct ath_desc *axq_lastdsWithCTS;
  313. /* final desc of the gating desc that determines whether
  314. lastdsWithCTS has been DMA'ed or not */
  315. struct ath_desc *axq_gatingds;
  316. struct list_head axq_acq;
  317. };
  318. #define AGGR_CLEANUP BIT(1)
  319. #define AGGR_ADDBA_COMPLETE BIT(2)
  320. #define AGGR_ADDBA_PROGRESS BIT(3)
  321. /* per TID aggregate tx state for a destination */
  322. struct ath_atx_tid {
  323. struct list_head list; /* round-robin tid entry */
  324. struct list_head buf_q; /* pending buffers */
  325. struct ath_node *an;
  326. struct ath_atx_ac *ac;
  327. struct ath_buf *tx_buf[ATH_TID_MAX_BUFS]; /* active tx frames */
  328. u16 seq_start;
  329. u16 seq_next;
  330. u16 baw_size;
  331. int tidno;
  332. int baw_head; /* first un-acked tx buffer */
  333. int baw_tail; /* next unused tx buffer slot */
  334. int sched;
  335. int paused;
  336. u8 state;
  337. int addba_exchangeattempts;
  338. };
  339. /* per access-category aggregate tx state for a destination */
  340. struct ath_atx_ac {
  341. int sched; /* dest-ac is scheduled */
  342. int qnum; /* H/W queue number associated
  343. with this AC */
  344. struct list_head list; /* round-robin txq entry */
  345. struct list_head tid_q; /* queue of TIDs with buffers */
  346. };
  347. /* per dest tx state */
  348. struct ath_atx {
  349. struct ath_atx_tid tid[WME_NUM_TID];
  350. struct ath_atx_ac ac[WME_NUM_AC];
  351. };
  352. /* per-frame tx control block */
  353. struct ath_tx_control {
  354. struct ath_txq *txq;
  355. int if_id;
  356. };
  357. /* per frame tx status block */
  358. struct ath_xmit_status {
  359. int retries; /* number of retries to successufully
  360. transmit this frame */
  361. int flags; /* status of transmit */
  362. #define ATH_TX_ERROR 0x01
  363. #define ATH_TX_XRETRY 0x02
  364. #define ATH_TX_BAR 0x04
  365. };
  366. struct ath_tx_stat {
  367. int rssi; /* RSSI (noise floor ajusted) */
  368. int rssictl[ATH_MAX_ANTENNA]; /* RSSI (noise floor ajusted) */
  369. int rssiextn[ATH_MAX_ANTENNA]; /* RSSI (noise floor ajusted) */
  370. int rateieee; /* data rate xmitted (IEEE rate code) */
  371. int rateKbps; /* data rate xmitted (Kbps) */
  372. int ratecode; /* phy rate code */
  373. int flags; /* validity flags */
  374. /* if any of ctl,extn chain rssis are valid */
  375. #define ATH_TX_CHAIN_RSSI_VALID 0x01
  376. /* if extn chain rssis are valid */
  377. #define ATH_TX_RSSI_EXTN_VALID 0x02
  378. u32 airtime; /* time on air per final tx rate */
  379. };
  380. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  381. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  382. int ath_tx_setup(struct ath_softc *sc, int haltype);
  383. void ath_draintxq(struct ath_softc *sc, bool retry_tx);
  384. void ath_tx_draintxq(struct ath_softc *sc,
  385. struct ath_txq *txq, bool retry_tx);
  386. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  387. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  388. void ath_tx_node_free(struct ath_softc *sc, struct ath_node *an);
  389. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  390. int ath_tx_init(struct ath_softc *sc, int nbufs);
  391. int ath_tx_cleanup(struct ath_softc *sc);
  392. int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype);
  393. struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb);
  394. int ath_txq_update(struct ath_softc *sc, int qnum,
  395. struct ath9k_tx_queue_info *q);
  396. int ath_tx_start(struct ath_softc *sc, struct sk_buff *skb,
  397. struct ath_tx_control *txctl);
  398. void ath_tx_tasklet(struct ath_softc *sc);
  399. u32 ath_txq_depth(struct ath_softc *sc, int qnum);
  400. u32 ath_txq_aggr_depth(struct ath_softc *sc, int qnum);
  401. void ath_notify_txq_status(struct ath_softc *sc, u16 queue_depth);
  402. void ath_tx_cabq(struct ath_softc *sc, struct sk_buff *skb);
  403. /**********************/
  404. /* Node / Aggregation */
  405. /**********************/
  406. #define ADDBA_EXCHANGE_ATTEMPTS 10
  407. #define ATH_AGGR_DELIM_SZ 4 /* delimiter size */
  408. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  409. /* number of delimiters for encryption padding */
  410. #define ATH_AGGR_ENCRYPTDELIM 10
  411. /* minimum h/w qdepth to be sustained to maximize aggregation */
  412. #define ATH_AGGR_MIN_QDEPTH 2
  413. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  414. #define IEEE80211_SEQ_SEQ_SHIFT 4
  415. #define IEEE80211_SEQ_MAX 4096
  416. #define IEEE80211_MIN_AMPDU_BUF 0x8
  417. #define IEEE80211_HTCAP_MAXRXAMPDU_FACTOR 13
  418. /* return whether a bit at index _n in bitmap _bm is set
  419. * _sz is the size of the bitmap */
  420. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  421. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  422. /* return block-ack bitmap index given sequence and starting sequence */
  423. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  424. /* returns delimiter padding required given the packet length */
  425. #define ATH_AGGR_GET_NDELIM(_len) \
  426. (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
  427. (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
  428. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  429. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  430. #define ATH_DS_BA_SEQ(_ds) ((_ds)->ds_us.tx.ts_seqnum)
  431. #define ATH_DS_BA_BITMAP(_ds) (&(_ds)->ds_us.tx.ba_low)
  432. #define ATH_DS_TX_BA(_ds) ((_ds)->ds_us.tx.ts_flags & ATH9K_TX_BA)
  433. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->an_aggr.tx.tid[(_tidno)])
  434. enum ATH_AGGR_STATUS {
  435. ATH_AGGR_DONE,
  436. ATH_AGGR_BAW_CLOSED,
  437. ATH_AGGR_LIMITED,
  438. ATH_AGGR_SHORTPKT,
  439. ATH_AGGR_8K_LIMITED,
  440. };
  441. struct aggr_rifs_param {
  442. int param_max_frames;
  443. int param_max_len;
  444. int param_rl;
  445. int param_al;
  446. struct ath_rc_series *param_rcs;
  447. };
  448. /* Per-node aggregation state */
  449. struct ath_node_aggr {
  450. struct ath_atx tx; /* node transmit state */
  451. };
  452. /* driver-specific node state */
  453. struct ath_node {
  454. struct ath_softc *an_sc;
  455. struct ath_chainmask_sel an_chainmask_sel;
  456. struct ath_node_aggr an_aggr;
  457. u16 maxampdu;
  458. u8 mpdudensity;
  459. };
  460. void ath_tx_resume_tid(struct ath_softc *sc,
  461. struct ath_atx_tid *tid);
  462. bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
  463. void ath_tx_aggr_teardown(struct ath_softc *sc,
  464. struct ath_node *an, u8 tidno);
  465. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  466. u16 tid, u16 *ssn);
  467. int ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  468. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  469. void ath_newassoc(struct ath_softc *sc,
  470. struct ath_node *node, int isnew, int isuapsd);
  471. void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta);
  472. void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta);
  473. /********/
  474. /* VAPs */
  475. /********/
  476. /*
  477. * Define the scheme that we select MAC address for multiple
  478. * BSS on the same radio. The very first VAP will just use the MAC
  479. * address from the EEPROM. For the next 3 VAPs, we set the
  480. * U/L bit (bit 1) in MAC address, and use the next two bits as the
  481. * index of the VAP.
  482. */
  483. #define ATH_SET_VAP_BSSID_MASK(bssid_mask) \
  484. ((bssid_mask)[0] &= ~(((ATH_BCBUF-1)<<2)|0x02))
  485. /* driver-specific vap state */
  486. struct ath_vap {
  487. int av_bslot; /* beacon slot index */
  488. enum ath9k_opmode av_opmode; /* VAP operational mode */
  489. struct ath_buf *av_bcbuf; /* beacon buffer */
  490. struct ath_tx_control av_btxctl; /* txctl information for beacon */
  491. };
  492. /*******************/
  493. /* Beacon Handling */
  494. /*******************/
  495. /*
  496. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  497. * number of BSSIDs) if a given beacon does not go out even after waiting this
  498. * number of beacon intervals, the game's up.
  499. */
  500. #define BSTUCK_THRESH (9 * ATH_BCBUF)
  501. #define ATH_BCBUF 4 /* number of beacon buffers */
  502. #define ATH_DEFAULT_BINTVAL 100 /* default beacon interval in TU */
  503. #define ATH_DEFAULT_BMISS_LIMIT 10
  504. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  505. /* beacon configuration */
  506. struct ath_beacon_config {
  507. u16 beacon_interval;
  508. u16 listen_interval;
  509. u16 dtim_period;
  510. u16 bmiss_timeout;
  511. u8 dtim_count;
  512. u8 tim_offset;
  513. union {
  514. u64 last_tsf;
  515. u8 last_tstamp[8];
  516. } u; /* last received beacon/probe response timestamp of this BSS. */
  517. };
  518. void ath9k_beacon_tasklet(unsigned long data);
  519. void ath_beacon_config(struct ath_softc *sc, int if_id);
  520. int ath_beaconq_setup(struct ath_hal *ah);
  521. int ath_beacon_alloc(struct ath_softc *sc, int if_id);
  522. void ath_bstuck_process(struct ath_softc *sc);
  523. void ath_beacon_return(struct ath_softc *sc, struct ath_vap *avp);
  524. void ath_beacon_sync(struct ath_softc *sc, int if_id);
  525. void ath_get_beaconconfig(struct ath_softc *sc,
  526. int if_id,
  527. struct ath_beacon_config *conf);
  528. /*********************/
  529. /* Antenna diversity */
  530. /*********************/
  531. #define ATH_ANT_DIV_MAX_CFG 2
  532. #define ATH_ANT_DIV_MIN_IDLE_US 1000000 /* us */
  533. #define ATH_ANT_DIV_MIN_SCAN_US 50000 /* us */
  534. enum ATH_ANT_DIV_STATE{
  535. ATH_ANT_DIV_IDLE,
  536. ATH_ANT_DIV_SCAN, /* evaluating antenna */
  537. };
  538. struct ath_antdiv {
  539. struct ath_softc *antdiv_sc;
  540. u8 antdiv_start;
  541. enum ATH_ANT_DIV_STATE antdiv_state;
  542. u8 antdiv_num_antcfg;
  543. u8 antdiv_curcfg;
  544. u8 antdiv_bestcfg;
  545. int32_t antdivf_rssitrig;
  546. int32_t antdiv_lastbrssi[ATH_ANT_DIV_MAX_CFG];
  547. u64 antdiv_lastbtsf[ATH_ANT_DIV_MAX_CFG];
  548. u64 antdiv_laststatetsf;
  549. u8 antdiv_bssid[ETH_ALEN];
  550. };
  551. void ath_slow_ant_div_init(struct ath_antdiv *antdiv,
  552. struct ath_softc *sc, int32_t rssitrig);
  553. void ath_slow_ant_div_start(struct ath_antdiv *antdiv,
  554. u8 num_antcfg,
  555. const u8 *bssid);
  556. void ath_slow_ant_div_stop(struct ath_antdiv *antdiv);
  557. void ath_slow_ant_div(struct ath_antdiv *antdiv,
  558. struct ieee80211_hdr *wh,
  559. struct ath_rx_status *rx_stats);
  560. void ath_setdefantenna(void *sc, u32 antenna);
  561. /*******/
  562. /* ANI */
  563. /*******/
  564. /* ANI values for STA only.
  565. FIXME: Add appropriate values for AP later */
  566. #define ATH_ANI_POLLINTERVAL 100 /* 100 milliseconds between ANI poll */
  567. #define ATH_SHORT_CALINTERVAL 1000 /* 1 second between calibrations */
  568. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds between calibrations */
  569. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes between calibrations */
  570. struct ath_ani {
  571. bool sc_caldone;
  572. int16_t sc_noise_floor;
  573. unsigned int sc_longcal_timer;
  574. unsigned int sc_shortcal_timer;
  575. unsigned int sc_resetcal_timer;
  576. unsigned int sc_checkani_timer;
  577. struct timer_list timer;
  578. };
  579. /********************/
  580. /* LED Control */
  581. /********************/
  582. #define ATH_LED_PIN 1
  583. enum ath_led_type {
  584. ATH_LED_RADIO,
  585. ATH_LED_ASSOC,
  586. ATH_LED_TX,
  587. ATH_LED_RX
  588. };
  589. struct ath_led {
  590. struct ath_softc *sc;
  591. struct led_classdev led_cdev;
  592. enum ath_led_type led_type;
  593. char name[32];
  594. bool registered;
  595. };
  596. /* Rfkill */
  597. #define ATH_RFKILL_POLL_INTERVAL 2000 /* msecs */
  598. struct ath_rfkill {
  599. struct rfkill *rfkill;
  600. struct delayed_work rfkill_poll;
  601. char rfkill_name[32];
  602. };
  603. /********************/
  604. /* Main driver core */
  605. /********************/
  606. /*
  607. * Default cache line size, in bytes.
  608. * Used when PCI device not fully initialized by bootrom/BIOS
  609. */
  610. #define DEFAULT_CACHELINE 32
  611. #define ATH_DEFAULT_NOISE_FLOOR -95
  612. #define ATH_REGCLASSIDS_MAX 10
  613. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  614. #define ATH_MAX_SW_RETRIES 10
  615. #define ATH_CHAN_MAX 255
  616. #define IEEE80211_WEP_NKID 4 /* number of key ids */
  617. #define IEEE80211_RATE_VAL 0x7f
  618. /*
  619. * The key cache is used for h/w cipher state and also for
  620. * tracking station state such as the current tx antenna.
  621. * We also setup a mapping table between key cache slot indices
  622. * and station state to short-circuit node lookups on rx.
  623. * Different parts have different size key caches. We handle
  624. * up to ATH_KEYMAX entries (could dynamically allocate state).
  625. */
  626. #define ATH_KEYMAX 128 /* max key cache size we handle */
  627. #define ATH_IF_ID_ANY 0xff
  628. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  629. #define RSSI_LPF_THRESHOLD -20
  630. #define ATH_RSSI_EP_MULTIPLIER (1<<7) /* pow2 to optimize out * and / */
  631. #define ATH_RATE_DUMMY_MARKER 0
  632. #define ATH_RSSI_LPF_LEN 10
  633. #define ATH_RSSI_DUMMY_MARKER 0x127
  634. #define ATH_EP_MUL(x, mul) ((x) * (mul))
  635. #define ATH_EP_RND(x, mul) \
  636. ((((x)%(mul)) >= ((mul)/2)) ? ((x) + ((mul) - 1)) / (mul) : (x)/(mul))
  637. #define ATH_RSSI_OUT(x) \
  638. (((x) != ATH_RSSI_DUMMY_MARKER) ? \
  639. (ATH_EP_RND((x), ATH_RSSI_EP_MULTIPLIER)) : ATH_RSSI_DUMMY_MARKER)
  640. #define ATH_RSSI_IN(x) \
  641. (ATH_EP_MUL((x), ATH_RSSI_EP_MULTIPLIER))
  642. #define ATH_LPF_RSSI(x, y, len) \
  643. ((x != ATH_RSSI_DUMMY_MARKER) ? \
  644. (((x) * ((len) - 1) + (y)) / (len)) : (y))
  645. #define ATH_RSSI_LPF(x, y) do { \
  646. if ((y) >= RSSI_LPF_THRESHOLD) \
  647. x = ATH_LPF_RSSI((x), \
  648. ATH_RSSI_IN((y)), ATH_RSSI_LPF_LEN); \
  649. } while (0)
  650. enum PROT_MODE {
  651. PROT_M_NONE = 0,
  652. PROT_M_RTSCTS,
  653. PROT_M_CTSONLY
  654. };
  655. enum RATE_TYPE {
  656. NORMAL_RATE = 0,
  657. HALF_RATE,
  658. QUARTER_RATE
  659. };
  660. struct ath_ht_info {
  661. enum ath9k_ht_macmode tx_chan_width;
  662. u8 ext_chan_offset;
  663. };
  664. #define SC_OP_INVALID BIT(0)
  665. #define SC_OP_BEACONS BIT(1)
  666. #define SC_OP_RXAGGR BIT(2)
  667. #define SC_OP_TXAGGR BIT(3)
  668. #define SC_OP_CHAINMASK_UPDATE BIT(4)
  669. #define SC_OP_FULL_RESET BIT(5)
  670. #define SC_OP_NO_RESET BIT(6)
  671. #define SC_OP_PREAMBLE_SHORT BIT(7)
  672. #define SC_OP_PROTECT_ENABLE BIT(8)
  673. #define SC_OP_RXFLUSH BIT(9)
  674. #define SC_OP_LED_ASSOCIATED BIT(10)
  675. #define SC_OP_RFKILL_REGISTERED BIT(11)
  676. #define SC_OP_RFKILL_SW_BLOCKED BIT(12)
  677. #define SC_OP_RFKILL_HW_BLOCKED BIT(13)
  678. struct ath_softc {
  679. struct ieee80211_hw *hw;
  680. struct pci_dev *pdev;
  681. struct tasklet_struct intr_tq;
  682. struct tasklet_struct bcon_tasklet;
  683. struct ath_config sc_config;
  684. struct ath_hal *sc_ah;
  685. void __iomem *mem;
  686. u8 sc_curbssid[ETH_ALEN];
  687. u8 sc_myaddr[ETH_ALEN];
  688. u8 sc_bssidmask[ETH_ALEN];
  689. int sc_debug;
  690. u32 sc_intrstatus;
  691. u32 sc_flags; /* SC_OP_* */
  692. unsigned int rx_filter;
  693. u16 sc_curtxpow;
  694. u16 sc_curaid;
  695. u16 sc_cachelsz;
  696. int sc_slotupdate; /* slot to next advance fsm */
  697. int sc_slottime;
  698. int sc_bslot[ATH_BCBUF];
  699. u8 sc_tx_chainmask;
  700. u8 sc_rx_chainmask;
  701. enum ath9k_int sc_imask;
  702. enum wireless_mode sc_curmode; /* current phy mode */
  703. enum PROT_MODE sc_protmode;
  704. u8 sc_nbcnvaps; /* # of vaps sending beacons */
  705. u16 sc_nvaps; /* # of active virtual ap's */
  706. struct ieee80211_vif *sc_vaps[ATH_BCBUF];
  707. u8 sc_mcastantenna;
  708. u8 sc_defant; /* current default antenna */
  709. u8 sc_rxotherant; /* rx's on non-default antenna */
  710. struct ath9k_node_stats sc_halstats; /* station-mode rssi stats */
  711. struct ath_ht_info sc_ht_info;
  712. enum ath9k_ht_extprotspacing sc_ht_extprotspacing;
  713. #ifdef CONFIG_SLOW_ANT_DIV
  714. struct ath_antdiv sc_antdiv;
  715. #endif
  716. enum {
  717. OK, /* no change needed */
  718. UPDATE, /* update pending */
  719. COMMIT /* beacon sent, commit change */
  720. } sc_updateslot; /* slot time update fsm */
  721. /* Crypto */
  722. u32 sc_keymax; /* size of key cache */
  723. DECLARE_BITMAP(sc_keymap, ATH_KEYMAX); /* key use bit map */
  724. u8 sc_splitmic; /* split TKIP MIC keys */
  725. /* RX */
  726. struct list_head sc_rxbuf;
  727. struct ath_descdma sc_rxdma;
  728. int sc_rxbufsize; /* rx size based on mtu */
  729. u32 *sc_rxlink; /* link ptr in last RX desc */
  730. /* TX */
  731. struct list_head sc_txbuf;
  732. struct ath_txq sc_txq[ATH9K_NUM_TX_QUEUES];
  733. struct ath_descdma sc_txdma;
  734. u32 sc_txqsetup;
  735. int sc_haltype2q[ATH9K_WME_AC_VO+1]; /* HAL WME AC -> h/w qnum */
  736. u16 seq_no; /* TX sequence number */
  737. /* Beacon */
  738. struct ath9k_tx_queue_info sc_beacon_qi;
  739. struct ath_descdma sc_bdma;
  740. struct ath_txq *sc_cabq;
  741. struct list_head sc_bbuf;
  742. u32 sc_bhalq;
  743. u32 sc_bmisscount;
  744. u32 ast_be_xmit; /* beacons transmitted */
  745. u64 bc_tstamp;
  746. /* Rate */
  747. struct ieee80211_rate rates[IEEE80211_NUM_BANDS][ATH_RATE_MAX];
  748. struct ath_rate_table *hw_rate_table[ATH9K_MODE_MAX];
  749. u8 sc_protrix; /* protection rate index */
  750. /* Channel, Band */
  751. struct ieee80211_channel channels[IEEE80211_NUM_BANDS][ATH_CHAN_MAX];
  752. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  753. /* Locks */
  754. spinlock_t sc_rxflushlock;
  755. spinlock_t sc_rxbuflock;
  756. spinlock_t sc_txbuflock;
  757. spinlock_t sc_resetlock;
  758. /* LEDs */
  759. struct ath_led radio_led;
  760. struct ath_led assoc_led;
  761. struct ath_led tx_led;
  762. struct ath_led rx_led;
  763. /* Rfkill */
  764. struct ath_rfkill rf_kill;
  765. /* ANI */
  766. struct ath_ani sc_ani;
  767. };
  768. int ath_init(u16 devid, struct ath_softc *sc);
  769. int ath_open(struct ath_softc *sc, struct ath9k_channel *initial_chan);
  770. void ath_stop(struct ath_softc *sc);
  771. irqreturn_t ath_isr(int irq, void *dev);
  772. int ath_reset(struct ath_softc *sc, bool retry_tx);
  773. int ath_set_channel(struct ath_softc *sc, struct ath9k_channel *hchan);
  774. /*********************/
  775. /* Utility Functions */
  776. /*********************/
  777. void ath_key_reset(struct ath_softc *sc, u16 keyix, int freeslot);
  778. int ath_keyset(struct ath_softc *sc,
  779. u16 keyix,
  780. struct ath9k_keyval *hk,
  781. const u8 mac[ETH_ALEN]);
  782. int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
  783. int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
  784. void ath_setslottime(struct ath_softc *sc);
  785. void ath_update_txpow(struct ath_softc *sc);
  786. int ath_cabq_update(struct ath_softc *);
  787. u64 ath_extend_tsf(struct ath_softc *sc, u32 rstamp);
  788. #endif /* CORE_H */