MSI-HOWTO.txt 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305
  1. The MSI Driver Guide HOWTO
  2. Tom L Nguyen tom.l.nguyen@intel.com
  3. 10/03/2003
  4. Revised Feb 12, 2004 by Martine Silbermann
  5. email: Martine.Silbermann@hp.com
  6. Revised Jun 25, 2004 by Tom L Nguyen
  7. Revised Jul 9, 2008 by Matthew Wilcox <willy@linux.intel.com>
  8. Copyright 2003, 2008 Intel Corporation
  9. 1. About this guide
  10. This guide describes the basics of Message Signaled Interrupts (MSIs),
  11. the advantages of using MSI over traditional interrupt mechanisms, how
  12. to change your driver to use MSI or MSI-X and some basic diagnostics to
  13. try if a device doesn't support MSIs.
  14. 2. What are MSIs?
  15. A Message Signaled Interrupt is a write from the device to a special
  16. address which causes an interrupt to be received by the CPU.
  17. The MSI capability was first specified in PCI 2.2 and was later enhanced
  18. in PCI 3.0 to allow each interrupt to be masked individually. The MSI-X
  19. capability was also introduced with PCI 3.0. It supports more interrupts
  20. per device than MSI and allows interrupts to be independently configured.
  21. Devices may support both MSI and MSI-X, but only one can be enabled at
  22. a time.
  23. 3. Why use MSIs?
  24. There are three reasons why using MSIs can give an advantage over
  25. traditional pin-based interrupts.
  26. Pin-based PCI interrupts are often shared amongst several devices.
  27. To support this, the kernel must call each interrupt handler associated
  28. with an interrupt, which leads to reduced performance for the system as
  29. a whole. MSIs are never shared, so this problem cannot arise.
  30. When a device writes data to memory, then raises a pin-based interrupt,
  31. it is possible that the interrupt may arrive before all the data has
  32. arrived in memory (this becomes more likely with devices behind PCI-PCI
  33. bridges). In order to ensure that all the data has arrived in memory,
  34. the interrupt handler must read a register on the device which raised
  35. the interrupt. PCI transaction ordering rules require that all the data
  36. arrives in memory before the value can be returned from the register.
  37. Using MSIs avoids this problem as the interrupt-generating write cannot
  38. pass the data writes, so by the time the interrupt is raised, the driver
  39. knows that all the data has arrived in memory.
  40. PCI devices can only support a single pin-based interrupt per function.
  41. Often drivers have to query the device to find out what event has
  42. occurred, slowing down interrupt handling for the common case. With
  43. MSIs, a device can support more interrupts, allowing each interrupt
  44. to be specialised to a different purpose. One possible design gives
  45. infrequent conditions (such as errors) their own interrupt which allows
  46. the driver to handle the normal interrupt handling path more efficiently.
  47. Other possible designs include giving one interrupt to each packet queue
  48. in a network card or each port in a storage controller.
  49. 4. How to use MSIs
  50. PCI devices are initialised to use pin-based interrupts. The device
  51. driver has to set up the device to use MSI or MSI-X. Not all machines
  52. support MSIs correctly, and for those machines, the APIs described below
  53. will simply fail and the device will continue to use pin-based interrupts.
  54. 4.1 Include kernel support for MSIs
  55. To support MSI or MSI-X, the kernel must be built with the CONFIG_PCI_MSI
  56. option enabled. This option is only available on some architectures,
  57. and it may depend on some other options also being set. For example,
  58. on x86, you must also enable X86_UP_APIC or SMP in order to see the
  59. CONFIG_PCI_MSI option.
  60. 4.2 Using MSI
  61. Most of the hard work is done for the driver in the PCI layer. It simply
  62. has to request that the PCI layer set up the MSI capability for this
  63. device.
  64. 4.2.1 pci_enable_msi
  65. int pci_enable_msi(struct pci_dev *dev)
  66. A successful call will allocate ONE interrupt to the device, regardless
  67. of how many MSIs the device supports. The device will be switched from
  68. pin-based interrupt mode to MSI mode. The dev->irq number is changed
  69. to a new number which represents the message signaled interrupt.
  70. This function should be called before the driver calls request_irq()
  71. since enabling MSIs disables the pin-based IRQ and the driver will not
  72. receive interrupts on the old interrupt.
  73. 4.2.2 pci_disable_msi
  74. void pci_disable_msi(struct pci_dev *dev)
  75. This function should be used to undo the effect of pci_enable_msi().
  76. Calling it restores dev->irq to the pin-based interrupt number and frees
  77. the previously allocated message signaled interrupt(s). The interrupt
  78. may subsequently be assigned to another device, so drivers should not
  79. cache the value of dev->irq.
  80. A device driver must always call free_irq() on the interrupt(s)
  81. for which it has called request_irq() before calling this function.
  82. Failure to do so will result in a BUG_ON(), the device will be left with
  83. MSI enabled and will leak its vector.
  84. 4.3 Using MSI-X
  85. The MSI-X capability is much more flexible than the MSI capability.
  86. It supports up to 2048 interrupts, each of which can be controlled
  87. independently. To support this flexibility, drivers must use an array of
  88. `struct msix_entry':
  89. struct msix_entry {
  90. u16 vector; /* kernel uses to write alloc vector */
  91. u16 entry; /* driver uses to specify entry */
  92. };
  93. This allows for the device to use these interrupts in a sparse fashion;
  94. for example it could use interrupts 3 and 1027 and allocate only a
  95. two-element array. The driver is expected to fill in the 'entry' value
  96. in each element of the array to indicate which entries it wants the kernel
  97. to assign interrupts for. It is invalid to fill in two entries with the
  98. same number.
  99. 4.3.1 pci_enable_msix
  100. int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
  101. Calling this function asks the PCI subsystem to allocate 'nvec' MSIs.
  102. The 'entries' argument is a pointer to an array of msix_entry structs
  103. which should be at least 'nvec' entries in size. On success, the
  104. function will return 0 and the device will have been switched into
  105. MSI-X interrupt mode. The 'vector' elements in each entry will have
  106. been filled in with the interrupt number. The driver should then call
  107. request_irq() for each 'vector' that it decides to use.
  108. If this function returns a negative number, it indicates an error and
  109. the driver should not attempt to allocate any more MSI-X interrupts for
  110. this device. If it returns a positive number, it indicates the maximum
  111. number of interrupt vectors that could have been allocated.
  112. This function, in contrast with pci_enable_msi(), does not adjust
  113. dev->irq. The device will not generate interrupts for this interrupt
  114. number once MSI-X is enabled. The device driver is responsible for
  115. keeping track of the interrupts assigned to the MSI-X vectors so it can
  116. free them again later.
  117. Device drivers should normally call this function once per device
  118. during the initialization phase.
  119. 4.3.2 pci_disable_msix
  120. void pci_disable_msix(struct pci_dev *dev)
  121. This API should be used to undo the effect of pci_enable_msix(). It frees
  122. the previously allocated message signaled interrupts. The interrupts may
  123. subsequently be assigned to another device, so drivers should not cache
  124. the value of the 'vector' elements over a call to pci_disable_msix().
  125. A device driver must always call free_irq() on the interrupt(s)
  126. for which it has called request_irq() before calling this function.
  127. Failure to do so will result in a BUG_ON(), the device will be left with
  128. MSI enabled and will leak its vector.
  129. 4.3.3 The MSI-X Table
  130. The MSI-X capability specifies a BAR and offset within that BAR for the
  131. MSI-X Table. This address is mapped by the PCI subsystem, and should not
  132. be accessed directly by the device driver. If the driver wishes to
  133. mask or unmask an interrupt, it should call disable_irq() / enable_irq().
  134. 4.4 Handling devices implementing both MSI and MSI-X capabilities
  135. If a device implements both MSI and MSI-X capabilities, it can
  136. run in either MSI mode or MSI-X mode but not both simultaneously.
  137. This is a requirement of the PCI spec, and it is enforced by the
  138. PCI layer. Calling pci_enable_msi() when MSI-X is already enabled or
  139. pci_enable_msix() when MSI is already enabled will result in an error.
  140. If a device driver wishes to switch between MSI and MSI-X at runtime,
  141. it must first quiesce the device, then switch it back to pin-interrupt
  142. mode, before calling pci_enable_msi() or pci_enable_msix() and resuming
  143. operation. This is not expected to be a common operation but may be
  144. useful for debugging or testing during development.
  145. 4.5 Considerations when using MSIs
  146. 4.5.1 Choosing between MSI-X and MSI
  147. If your device supports both MSI-X and MSI capabilities, you should use
  148. the MSI-X facilities in preference to the MSI facilities. As mentioned
  149. above, MSI-X supports any number of interrupts between 1 and 2048.
  150. In constrast, MSI is restricted to a maximum of 32 interrupts (and
  151. must be a power of two). In addition, the MSI interrupt vectors must
  152. be allocated consecutively, so the system may not be able to allocate
  153. as many vectors for MSI as it could for MSI-X. On some platforms, MSI
  154. interrupts must all be targetted at the same set of CPUs whereas MSI-X
  155. interrupts can all be targetted at different CPUs.
  156. 4.5.2 Spinlocks
  157. Most device drivers have a per-device spinlock which is taken in the
  158. interrupt handler. With pin-based interrupts or a single MSI, it is not
  159. necessary to disable interrupts (Linux guarantees the same interrupt will
  160. not be re-entered). If a device uses multiple interrupts, the driver
  161. must disable interrupts while the lock is held. If the device sends
  162. a different interrupt, the driver will deadlock trying to recursively
  163. acquire the spinlock.
  164. There are two solutions. The first is to take the lock with
  165. spin_lock_irqsave() or spin_lock_irq() (see
  166. Documentation/DocBook/kernel-locking). The second is to specify
  167. IRQF_DISABLED to request_irq() so that the kernel runs the entire
  168. interrupt routine with interrupts disabled.
  169. If your MSI interrupt routine does not hold the lock for the whole time
  170. it is running, the first solution may be best. The second solution is
  171. normally preferred as it avoids making two transitions from interrupt
  172. disabled to enabled and back again.
  173. 4.6 How to tell whether MSI/MSI-X is enabled on a device
  174. Using 'lspci -v' (as root) may show some devices with "MSI", "Message
  175. Signalled Interrupts" or "MSI-X" capabilities. Each of these capabilities
  176. has an 'Enable' flag which will be followed with either "+" (enabled)
  177. or "-" (disabled).
  178. 5. MSI quirks
  179. Several PCI chipsets or devices are known not to support MSIs.
  180. The PCI stack provides three ways to disable MSIs:
  181. 1. globally
  182. 2. on all devices behind a specific bridge
  183. 3. on a single device
  184. 5.1. Disabling MSIs globally
  185. Some host chipsets simply don't support MSIs properly. If we're
  186. lucky, the manufacturer knows this and has indicated it in the ACPI
  187. FADT table. In this case, Linux will automatically disable MSIs.
  188. Some boards don't include this information in the table and so we have
  189. to detect them ourselves. The complete list of these is found near the
  190. quirk_disable_all_msi() function in drivers/pci/quirks.c.
  191. If you have a board which has problems with MSIs, you can pass pci=nomsi
  192. on the kernel command line to disable MSIs on all devices. It would be
  193. in your best interests to report the problem to linux-pci@vger.kernel.org
  194. including a full 'lspci -v' so we can add the quirks to the kernel.
  195. 5.2. Disabling MSIs below a bridge
  196. Some PCI bridges are not able to route MSIs between busses properly.
  197. In this case, MSIs must be disabled on all devices behind the bridge.
  198. Some bridges allow you to enable MSIs by changing some bits in their
  199. PCI configuration space (especially the Hypertransport chipsets such
  200. as the nVidia nForce and Serverworks HT2000). As with host chipsets,
  201. Linux mostly knows about them and automatically enables MSIs if it can.
  202. If you have a bridge which Linux doesn't yet know about, you can enable
  203. MSIs in configuration space using whatever method you know works, then
  204. enable MSIs on that bridge by doing:
  205. echo 1 > /sys/bus/pci/devices/$bridge/msi_bus
  206. where $bridge is the PCI address of the bridge you've enabled (eg
  207. 0000:00:0e.0).
  208. To disable MSIs, echo 0 instead of 1. Changing this value should be
  209. done with caution as it can break interrupt handling for all devices
  210. below this bridge.
  211. Again, please notify linux-pci@vger.kernel.org of any bridges that need
  212. special handling.
  213. 5.3. Disabling MSIs on a single device
  214. Some devices are known to have faulty MSI implementations. Usually this
  215. is handled in the individual device driver but occasionally it's necessary
  216. to handle this with a quirk. Some drivers have an option to disable use
  217. of MSI. While this is a convenient workaround for the driver author,
  218. it is not good practise, and should not be emulated.
  219. 5.4. Finding why MSIs are disabled on a device
  220. From the above three sections, you can see that there are many reasons
  221. why MSIs may not be enabled for a given device. Your first step should
  222. be to examine your dmesg carefully to determine whether MSIs are enabled
  223. for your machine. You should also check your .config to be sure you
  224. have enabled CONFIG_PCI_MSI.
  225. Then, 'lspci -t' gives the list of bridges above a device. Reading
  226. /sys/bus/pci/devices/*/msi_bus will tell you whether MSI are enabled (1)
  227. or disabled (0). If 0 is found in any of the msi_bus files belonging
  228. to bridges between the PCI root and the device, MSIs are disabled.
  229. It is also worth checking the device driver to see whether it supports MSIs.
  230. For example, it may contain calls to pci_enable_msi(), pci_enable_msix() or
  231. pci_enable_msi_block().