pgtable.h 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649
  1. /*
  2. * S390 version
  3. * Copyright IBM Corp. 1999, 2000
  4. * Author(s): Hartmut Penner (hp@de.ibm.com)
  5. * Ulrich Weigand (weigand@de.ibm.com)
  6. * Martin Schwidefsky (schwidefsky@de.ibm.com)
  7. *
  8. * Derived from "include/asm-i386/pgtable.h"
  9. */
  10. #ifndef _ASM_S390_PGTABLE_H
  11. #define _ASM_S390_PGTABLE_H
  12. /*
  13. * The Linux memory management assumes a three-level page table setup. For
  14. * s390 31 bit we "fold" the mid level into the top-level page table, so
  15. * that we physically have the same two-level page table as the s390 mmu
  16. * expects in 31 bit mode. For s390 64 bit we use three of the five levels
  17. * the hardware provides (region first and region second tables are not
  18. * used).
  19. *
  20. * The "pgd_xxx()" functions are trivial for a folded two-level
  21. * setup: the pgd is never bad, and a pmd always exists (as it's folded
  22. * into the pgd entry)
  23. *
  24. * This file contains the functions and defines necessary to modify and use
  25. * the S390 page table tree.
  26. */
  27. #ifndef __ASSEMBLY__
  28. #include <linux/sched.h>
  29. #include <linux/mm_types.h>
  30. #include <linux/page-flags.h>
  31. #include <asm/bug.h>
  32. #include <asm/page.h>
  33. extern pgd_t swapper_pg_dir[] __attribute__ ((aligned (4096)));
  34. extern void paging_init(void);
  35. extern void vmem_map_init(void);
  36. /*
  37. * The S390 doesn't have any external MMU info: the kernel page
  38. * tables contain all the necessary information.
  39. */
  40. #define update_mmu_cache(vma, address, ptep) do { } while (0)
  41. #define update_mmu_cache_pmd(vma, address, ptep) do { } while (0)
  42. /*
  43. * ZERO_PAGE is a global shared page that is always zero; used
  44. * for zero-mapped memory areas etc..
  45. */
  46. extern unsigned long empty_zero_page;
  47. extern unsigned long zero_page_mask;
  48. #define ZERO_PAGE(vaddr) \
  49. (virt_to_page((void *)(empty_zero_page + \
  50. (((unsigned long)(vaddr)) &zero_page_mask))))
  51. #define __HAVE_COLOR_ZERO_PAGE
  52. /* TODO: s390 cannot support io_remap_pfn_range... */
  53. #endif /* !__ASSEMBLY__ */
  54. /*
  55. * PMD_SHIFT determines the size of the area a second-level page
  56. * table can map
  57. * PGDIR_SHIFT determines what a third-level page table entry can map
  58. */
  59. #ifndef CONFIG_64BIT
  60. # define PMD_SHIFT 20
  61. # define PUD_SHIFT 20
  62. # define PGDIR_SHIFT 20
  63. #else /* CONFIG_64BIT */
  64. # define PMD_SHIFT 20
  65. # define PUD_SHIFT 31
  66. # define PGDIR_SHIFT 42
  67. #endif /* CONFIG_64BIT */
  68. #define PMD_SIZE (1UL << PMD_SHIFT)
  69. #define PMD_MASK (~(PMD_SIZE-1))
  70. #define PUD_SIZE (1UL << PUD_SHIFT)
  71. #define PUD_MASK (~(PUD_SIZE-1))
  72. #define PGDIR_SIZE (1UL << PGDIR_SHIFT)
  73. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  74. /*
  75. * entries per page directory level: the S390 is two-level, so
  76. * we don't really have any PMD directory physically.
  77. * for S390 segment-table entries are combined to one PGD
  78. * that leads to 1024 pte per pgd
  79. */
  80. #define PTRS_PER_PTE 256
  81. #ifndef CONFIG_64BIT
  82. #define PTRS_PER_PMD 1
  83. #define PTRS_PER_PUD 1
  84. #else /* CONFIG_64BIT */
  85. #define PTRS_PER_PMD 2048
  86. #define PTRS_PER_PUD 2048
  87. #endif /* CONFIG_64BIT */
  88. #define PTRS_PER_PGD 2048
  89. #define FIRST_USER_ADDRESS 0
  90. #define pte_ERROR(e) \
  91. printk("%s:%d: bad pte %p.\n", __FILE__, __LINE__, (void *) pte_val(e))
  92. #define pmd_ERROR(e) \
  93. printk("%s:%d: bad pmd %p.\n", __FILE__, __LINE__, (void *) pmd_val(e))
  94. #define pud_ERROR(e) \
  95. printk("%s:%d: bad pud %p.\n", __FILE__, __LINE__, (void *) pud_val(e))
  96. #define pgd_ERROR(e) \
  97. printk("%s:%d: bad pgd %p.\n", __FILE__, __LINE__, (void *) pgd_val(e))
  98. #ifndef __ASSEMBLY__
  99. /*
  100. * The vmalloc and module area will always be on the topmost area of the kernel
  101. * mapping. We reserve 96MB (31bit) / 128GB (64bit) for vmalloc and modules.
  102. * On 64 bit kernels we have a 2GB area at the top of the vmalloc area where
  103. * modules will reside. That makes sure that inter module branches always
  104. * happen without trampolines and in addition the placement within a 2GB frame
  105. * is branch prediction unit friendly.
  106. */
  107. extern unsigned long VMALLOC_START;
  108. extern unsigned long VMALLOC_END;
  109. extern struct page *vmemmap;
  110. #define VMEM_MAX_PHYS ((unsigned long) vmemmap)
  111. #ifdef CONFIG_64BIT
  112. extern unsigned long MODULES_VADDR;
  113. extern unsigned long MODULES_END;
  114. #define MODULES_VADDR MODULES_VADDR
  115. #define MODULES_END MODULES_END
  116. #define MODULES_LEN (1UL << 31)
  117. #endif
  118. /*
  119. * A 31 bit pagetable entry of S390 has following format:
  120. * | PFRA | | OS |
  121. * 0 0IP0
  122. * 00000000001111111111222222222233
  123. * 01234567890123456789012345678901
  124. *
  125. * I Page-Invalid Bit: Page is not available for address-translation
  126. * P Page-Protection Bit: Store access not possible for page
  127. *
  128. * A 31 bit segmenttable entry of S390 has following format:
  129. * | P-table origin | |PTL
  130. * 0 IC
  131. * 00000000001111111111222222222233
  132. * 01234567890123456789012345678901
  133. *
  134. * I Segment-Invalid Bit: Segment is not available for address-translation
  135. * C Common-Segment Bit: Segment is not private (PoP 3-30)
  136. * PTL Page-Table-Length: Page-table length (PTL+1*16 entries -> up to 256)
  137. *
  138. * The 31 bit segmenttable origin of S390 has following format:
  139. *
  140. * |S-table origin | | STL |
  141. * X **GPS
  142. * 00000000001111111111222222222233
  143. * 01234567890123456789012345678901
  144. *
  145. * X Space-Switch event:
  146. * G Segment-Invalid Bit: *
  147. * P Private-Space Bit: Segment is not private (PoP 3-30)
  148. * S Storage-Alteration:
  149. * STL Segment-Table-Length: Segment-table length (STL+1*16 entries -> up to 2048)
  150. *
  151. * A 64 bit pagetable entry of S390 has following format:
  152. * | PFRA |0IPC| OS |
  153. * 0000000000111111111122222222223333333333444444444455555555556666
  154. * 0123456789012345678901234567890123456789012345678901234567890123
  155. *
  156. * I Page-Invalid Bit: Page is not available for address-translation
  157. * P Page-Protection Bit: Store access not possible for page
  158. * C Change-bit override: HW is not required to set change bit
  159. *
  160. * A 64 bit segmenttable entry of S390 has following format:
  161. * | P-table origin | TT
  162. * 0000000000111111111122222222223333333333444444444455555555556666
  163. * 0123456789012345678901234567890123456789012345678901234567890123
  164. *
  165. * I Segment-Invalid Bit: Segment is not available for address-translation
  166. * C Common-Segment Bit: Segment is not private (PoP 3-30)
  167. * P Page-Protection Bit: Store access not possible for page
  168. * TT Type 00
  169. *
  170. * A 64 bit region table entry of S390 has following format:
  171. * | S-table origin | TF TTTL
  172. * 0000000000111111111122222222223333333333444444444455555555556666
  173. * 0123456789012345678901234567890123456789012345678901234567890123
  174. *
  175. * I Segment-Invalid Bit: Segment is not available for address-translation
  176. * TT Type 01
  177. * TF
  178. * TL Table length
  179. *
  180. * The 64 bit regiontable origin of S390 has following format:
  181. * | region table origon | DTTL
  182. * 0000000000111111111122222222223333333333444444444455555555556666
  183. * 0123456789012345678901234567890123456789012345678901234567890123
  184. *
  185. * X Space-Switch event:
  186. * G Segment-Invalid Bit:
  187. * P Private-Space Bit:
  188. * S Storage-Alteration:
  189. * R Real space
  190. * TL Table-Length:
  191. *
  192. * A storage key has the following format:
  193. * | ACC |F|R|C|0|
  194. * 0 3 4 5 6 7
  195. * ACC: access key
  196. * F : fetch protection bit
  197. * R : referenced bit
  198. * C : changed bit
  199. */
  200. /* Hardware bits in the page table entry */
  201. #define _PAGE_CO 0x100 /* HW Change-bit override */
  202. #define _PAGE_PROTECT 0x200 /* HW read-only bit */
  203. #define _PAGE_INVALID 0x400 /* HW invalid bit */
  204. #define _PAGE_LARGE 0x800 /* Bit to mark a large pte */
  205. /* Software bits in the page table entry */
  206. #define _PAGE_PRESENT 0x001 /* SW pte present bit */
  207. #define _PAGE_TYPE 0x002 /* SW pte type bit */
  208. #define _PAGE_YOUNG 0x004 /* SW pte young bit */
  209. #define _PAGE_DIRTY 0x008 /* SW pte dirty bit */
  210. #define _PAGE_READ 0x010 /* SW pte read bit */
  211. #define _PAGE_WRITE 0x020 /* SW pte write bit */
  212. #define _PAGE_SPECIAL 0x040 /* SW associated with special page */
  213. #define __HAVE_ARCH_PTE_SPECIAL
  214. /* Set of bits not changed in pte_modify */
  215. #define _PAGE_CHG_MASK (PAGE_MASK | _PAGE_SPECIAL | _PAGE_CO | \
  216. _PAGE_DIRTY | _PAGE_YOUNG)
  217. /*
  218. * handle_pte_fault uses pte_present, pte_none and pte_file to find out the
  219. * pte type WITHOUT holding the page table lock. The _PAGE_PRESENT bit
  220. * is used to distinguish present from not-present ptes. It is changed only
  221. * with the page table lock held.
  222. *
  223. * The following table gives the different possible bit combinations for
  224. * the pte hardware and software bits in the last 12 bits of a pte:
  225. *
  226. * 842100000000
  227. * 000084210000
  228. * 000000008421
  229. * .IR...wrdytp
  230. * empty .10...000000
  231. * swap .10...xxxx10
  232. * file .11...xxxxx0
  233. * prot-none, clean, old .11...000001
  234. * prot-none, clean, young .11...000101
  235. * prot-none, dirty, old .10...001001
  236. * prot-none, dirty, young .10...001101
  237. * read-only, clean, old .11...010001
  238. * read-only, clean, young .01...010101
  239. * read-only, dirty, old .11...011001
  240. * read-only, dirty, young .01...011101
  241. * read-write, clean, old .11...110001
  242. * read-write, clean, young .01...110101
  243. * read-write, dirty, old .10...111001
  244. * read-write, dirty, young .00...111101
  245. *
  246. * pte_present is true for the bit pattern .xx...xxxxx1, (pte & 0x001) == 0x001
  247. * pte_none is true for the bit pattern .10...xxxx00, (pte & 0x603) == 0x400
  248. * pte_file is true for the bit pattern .11...xxxxx0, (pte & 0x601) == 0x600
  249. * pte_swap is true for the bit pattern .10...xxxx10, (pte & 0x603) == 0x402
  250. */
  251. #ifndef CONFIG_64BIT
  252. /* Bits in the segment table address-space-control-element */
  253. #define _ASCE_SPACE_SWITCH 0x80000000UL /* space switch event */
  254. #define _ASCE_ORIGIN_MASK 0x7ffff000UL /* segment table origin */
  255. #define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
  256. #define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
  257. #define _ASCE_TABLE_LENGTH 0x7f /* 128 x 64 entries = 8k */
  258. /* Bits in the segment table entry */
  259. #define _SEGMENT_ENTRY_BITS 0x7fffffffUL /* Valid segment table bits */
  260. #define _SEGMENT_ENTRY_ORIGIN 0x7fffffc0UL /* page table origin */
  261. #define _SEGMENT_ENTRY_PROTECT 0x200 /* page protection bit */
  262. #define _SEGMENT_ENTRY_INVALID 0x20 /* invalid segment table entry */
  263. #define _SEGMENT_ENTRY_COMMON 0x10 /* common segment bit */
  264. #define _SEGMENT_ENTRY_PTL 0x0f /* page table length */
  265. #define _SEGMENT_ENTRY_NONE _SEGMENT_ENTRY_PROTECT
  266. #define _SEGMENT_ENTRY (_SEGMENT_ENTRY_PTL)
  267. #define _SEGMENT_ENTRY_EMPTY (_SEGMENT_ENTRY_INVALID)
  268. /*
  269. * Segment table entry encoding (I = invalid, R = read-only bit):
  270. * ..R...I.....
  271. * prot-none ..1...1.....
  272. * read-only ..1...0.....
  273. * read-write ..0...0.....
  274. * empty ..0...1.....
  275. */
  276. /* Page status table bits for virtualization */
  277. #define PGSTE_ACC_BITS 0xf0000000UL
  278. #define PGSTE_FP_BIT 0x08000000UL
  279. #define PGSTE_PCL_BIT 0x00800000UL
  280. #define PGSTE_HR_BIT 0x00400000UL
  281. #define PGSTE_HC_BIT 0x00200000UL
  282. #define PGSTE_GR_BIT 0x00040000UL
  283. #define PGSTE_GC_BIT 0x00020000UL
  284. #define PGSTE_IN_BIT 0x00008000UL /* IPTE notify bit */
  285. #else /* CONFIG_64BIT */
  286. /* Bits in the segment/region table address-space-control-element */
  287. #define _ASCE_ORIGIN ~0xfffUL/* segment table origin */
  288. #define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
  289. #define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
  290. #define _ASCE_SPACE_SWITCH 0x40 /* space switch event */
  291. #define _ASCE_REAL_SPACE 0x20 /* real space control */
  292. #define _ASCE_TYPE_MASK 0x0c /* asce table type mask */
  293. #define _ASCE_TYPE_REGION1 0x0c /* region first table type */
  294. #define _ASCE_TYPE_REGION2 0x08 /* region second table type */
  295. #define _ASCE_TYPE_REGION3 0x04 /* region third table type */
  296. #define _ASCE_TYPE_SEGMENT 0x00 /* segment table type */
  297. #define _ASCE_TABLE_LENGTH 0x03 /* region table length */
  298. /* Bits in the region table entry */
  299. #define _REGION_ENTRY_ORIGIN ~0xfffUL/* region/segment table origin */
  300. #define _REGION_ENTRY_PROTECT 0x200 /* region protection bit */
  301. #define _REGION_ENTRY_INVALID 0x20 /* invalid region table entry */
  302. #define _REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */
  303. #define _REGION_ENTRY_TYPE_R1 0x0c /* region first table type */
  304. #define _REGION_ENTRY_TYPE_R2 0x08 /* region second table type */
  305. #define _REGION_ENTRY_TYPE_R3 0x04 /* region third table type */
  306. #define _REGION_ENTRY_LENGTH 0x03 /* region third length */
  307. #define _REGION1_ENTRY (_REGION_ENTRY_TYPE_R1 | _REGION_ENTRY_LENGTH)
  308. #define _REGION1_ENTRY_EMPTY (_REGION_ENTRY_TYPE_R1 | _REGION_ENTRY_INVALID)
  309. #define _REGION2_ENTRY (_REGION_ENTRY_TYPE_R2 | _REGION_ENTRY_LENGTH)
  310. #define _REGION2_ENTRY_EMPTY (_REGION_ENTRY_TYPE_R2 | _REGION_ENTRY_INVALID)
  311. #define _REGION3_ENTRY (_REGION_ENTRY_TYPE_R3 | _REGION_ENTRY_LENGTH)
  312. #define _REGION3_ENTRY_EMPTY (_REGION_ENTRY_TYPE_R3 | _REGION_ENTRY_INVALID)
  313. #define _REGION3_ENTRY_LARGE 0x400 /* RTTE-format control, large page */
  314. #define _REGION3_ENTRY_RO 0x200 /* page protection bit */
  315. #define _REGION3_ENTRY_CO 0x100 /* change-recording override */
  316. /* Bits in the segment table entry */
  317. #define _SEGMENT_ENTRY_BITS 0xfffffffffffffe33UL
  318. #define _SEGMENT_ENTRY_BITS_LARGE 0xfffffffffff1ff33UL
  319. #define _SEGMENT_ENTRY_ORIGIN_LARGE ~0xfffffUL /* large page address */
  320. #define _SEGMENT_ENTRY_ORIGIN ~0x7ffUL/* segment table origin */
  321. #define _SEGMENT_ENTRY_PROTECT 0x200 /* page protection bit */
  322. #define _SEGMENT_ENTRY_INVALID 0x20 /* invalid segment table entry */
  323. #define _SEGMENT_ENTRY (0)
  324. #define _SEGMENT_ENTRY_EMPTY (_SEGMENT_ENTRY_INVALID)
  325. #define _SEGMENT_ENTRY_LARGE 0x400 /* STE-format control, large page */
  326. #define _SEGMENT_ENTRY_CO 0x100 /* change-recording override */
  327. #define _SEGMENT_ENTRY_SPLIT 0x001 /* THP splitting bit */
  328. #define _SEGMENT_ENTRY_YOUNG 0x002 /* SW segment young bit */
  329. #define _SEGMENT_ENTRY_NONE _SEGMENT_ENTRY_YOUNG
  330. /*
  331. * Segment table entry encoding (R = read-only, I = invalid, y = young bit):
  332. * ..R...I...y.
  333. * prot-none, old ..0...1...1.
  334. * prot-none, young ..1...1...1.
  335. * read-only, old ..1...1...0.
  336. * read-only, young ..1...0...1.
  337. * read-write, old ..0...1...0.
  338. * read-write, young ..0...0...1.
  339. * The segment table origin is used to distinguish empty (origin==0) from
  340. * read-write, old segment table entries (origin!=0)
  341. */
  342. #define _SEGMENT_ENTRY_SPLIT_BIT 0 /* THP splitting bit number */
  343. /* Set of bits not changed in pmd_modify */
  344. #define _SEGMENT_CHG_MASK (_SEGMENT_ENTRY_ORIGIN | _SEGMENT_ENTRY_LARGE \
  345. | _SEGMENT_ENTRY_SPLIT | _SEGMENT_ENTRY_CO)
  346. /* Page status table bits for virtualization */
  347. #define PGSTE_ACC_BITS 0xf000000000000000UL
  348. #define PGSTE_FP_BIT 0x0800000000000000UL
  349. #define PGSTE_PCL_BIT 0x0080000000000000UL
  350. #define PGSTE_HR_BIT 0x0040000000000000UL
  351. #define PGSTE_HC_BIT 0x0020000000000000UL
  352. #define PGSTE_GR_BIT 0x0004000000000000UL
  353. #define PGSTE_GC_BIT 0x0002000000000000UL
  354. #define PGSTE_IN_BIT 0x0000800000000000UL /* IPTE notify bit */
  355. #endif /* CONFIG_64BIT */
  356. /*
  357. * A user page table pointer has the space-switch-event bit, the
  358. * private-space-control bit and the storage-alteration-event-control
  359. * bit set. A kernel page table pointer doesn't need them.
  360. */
  361. #define _ASCE_USER_BITS (_ASCE_SPACE_SWITCH | _ASCE_PRIVATE_SPACE | \
  362. _ASCE_ALT_EVENT)
  363. /*
  364. * Page protection definitions.
  365. */
  366. #define PAGE_NONE __pgprot(_PAGE_PRESENT | _PAGE_INVALID)
  367. #define PAGE_READ __pgprot(_PAGE_PRESENT | _PAGE_READ | \
  368. _PAGE_INVALID | _PAGE_PROTECT)
  369. #define PAGE_WRITE __pgprot(_PAGE_PRESENT | _PAGE_READ | _PAGE_WRITE | \
  370. _PAGE_INVALID | _PAGE_PROTECT)
  371. #define PAGE_SHARED __pgprot(_PAGE_PRESENT | _PAGE_READ | _PAGE_WRITE | \
  372. _PAGE_YOUNG | _PAGE_DIRTY)
  373. #define PAGE_KERNEL __pgprot(_PAGE_PRESENT | _PAGE_READ | _PAGE_WRITE | \
  374. _PAGE_YOUNG | _PAGE_DIRTY)
  375. #define PAGE_KERNEL_RO __pgprot(_PAGE_PRESENT | _PAGE_READ | _PAGE_YOUNG | \
  376. _PAGE_PROTECT)
  377. /*
  378. * On s390 the page table entry has an invalid bit and a read-only bit.
  379. * Read permission implies execute permission and write permission
  380. * implies read permission.
  381. */
  382. /*xwr*/
  383. #define __P000 PAGE_NONE
  384. #define __P001 PAGE_READ
  385. #define __P010 PAGE_READ
  386. #define __P011 PAGE_READ
  387. #define __P100 PAGE_READ
  388. #define __P101 PAGE_READ
  389. #define __P110 PAGE_READ
  390. #define __P111 PAGE_READ
  391. #define __S000 PAGE_NONE
  392. #define __S001 PAGE_READ
  393. #define __S010 PAGE_WRITE
  394. #define __S011 PAGE_WRITE
  395. #define __S100 PAGE_READ
  396. #define __S101 PAGE_READ
  397. #define __S110 PAGE_WRITE
  398. #define __S111 PAGE_WRITE
  399. /*
  400. * Segment entry (large page) protection definitions.
  401. */
  402. #define SEGMENT_NONE __pgprot(_SEGMENT_ENTRY_INVALID | \
  403. _SEGMENT_ENTRY_NONE)
  404. #define SEGMENT_READ __pgprot(_SEGMENT_ENTRY_INVALID | \
  405. _SEGMENT_ENTRY_PROTECT)
  406. #define SEGMENT_WRITE __pgprot(_SEGMENT_ENTRY_INVALID)
  407. static inline int mm_has_pgste(struct mm_struct *mm)
  408. {
  409. #ifdef CONFIG_PGSTE
  410. if (unlikely(mm->context.has_pgste))
  411. return 1;
  412. #endif
  413. return 0;
  414. }
  415. /*
  416. * pgd/pmd/pte query functions
  417. */
  418. #ifndef CONFIG_64BIT
  419. static inline int pgd_present(pgd_t pgd) { return 1; }
  420. static inline int pgd_none(pgd_t pgd) { return 0; }
  421. static inline int pgd_bad(pgd_t pgd) { return 0; }
  422. static inline int pud_present(pud_t pud) { return 1; }
  423. static inline int pud_none(pud_t pud) { return 0; }
  424. static inline int pud_large(pud_t pud) { return 0; }
  425. static inline int pud_bad(pud_t pud) { return 0; }
  426. #else /* CONFIG_64BIT */
  427. static inline int pgd_present(pgd_t pgd)
  428. {
  429. if ((pgd_val(pgd) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R2)
  430. return 1;
  431. return (pgd_val(pgd) & _REGION_ENTRY_ORIGIN) != 0UL;
  432. }
  433. static inline int pgd_none(pgd_t pgd)
  434. {
  435. if ((pgd_val(pgd) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R2)
  436. return 0;
  437. return (pgd_val(pgd) & _REGION_ENTRY_INVALID) != 0UL;
  438. }
  439. static inline int pgd_bad(pgd_t pgd)
  440. {
  441. /*
  442. * With dynamic page table levels the pgd can be a region table
  443. * entry or a segment table entry. Check for the bit that are
  444. * invalid for either table entry.
  445. */
  446. unsigned long mask =
  447. ~_SEGMENT_ENTRY_ORIGIN & ~_REGION_ENTRY_INVALID &
  448. ~_REGION_ENTRY_TYPE_MASK & ~_REGION_ENTRY_LENGTH;
  449. return (pgd_val(pgd) & mask) != 0;
  450. }
  451. static inline int pud_present(pud_t pud)
  452. {
  453. if ((pud_val(pud) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R3)
  454. return 1;
  455. return (pud_val(pud) & _REGION_ENTRY_ORIGIN) != 0UL;
  456. }
  457. static inline int pud_none(pud_t pud)
  458. {
  459. if ((pud_val(pud) & _REGION_ENTRY_TYPE_MASK) < _REGION_ENTRY_TYPE_R3)
  460. return 0;
  461. return (pud_val(pud) & _REGION_ENTRY_INVALID) != 0UL;
  462. }
  463. static inline int pud_large(pud_t pud)
  464. {
  465. if ((pud_val(pud) & _REGION_ENTRY_TYPE_MASK) != _REGION_ENTRY_TYPE_R3)
  466. return 0;
  467. return !!(pud_val(pud) & _REGION3_ENTRY_LARGE);
  468. }
  469. static inline int pud_bad(pud_t pud)
  470. {
  471. /*
  472. * With dynamic page table levels the pud can be a region table
  473. * entry or a segment table entry. Check for the bit that are
  474. * invalid for either table entry.
  475. */
  476. unsigned long mask =
  477. ~_SEGMENT_ENTRY_ORIGIN & ~_REGION_ENTRY_INVALID &
  478. ~_REGION_ENTRY_TYPE_MASK & ~_REGION_ENTRY_LENGTH;
  479. return (pud_val(pud) & mask) != 0;
  480. }
  481. #endif /* CONFIG_64BIT */
  482. static inline int pmd_present(pmd_t pmd)
  483. {
  484. return pmd_val(pmd) != _SEGMENT_ENTRY_INVALID;
  485. }
  486. static inline int pmd_none(pmd_t pmd)
  487. {
  488. return pmd_val(pmd) == _SEGMENT_ENTRY_INVALID;
  489. }
  490. static inline int pmd_large(pmd_t pmd)
  491. {
  492. #ifdef CONFIG_64BIT
  493. return (pmd_val(pmd) & _SEGMENT_ENTRY_LARGE) != 0;
  494. #else
  495. return 0;
  496. #endif
  497. }
  498. static inline int pmd_prot_none(pmd_t pmd)
  499. {
  500. return (pmd_val(pmd) & _SEGMENT_ENTRY_INVALID) &&
  501. (pmd_val(pmd) & _SEGMENT_ENTRY_NONE);
  502. }
  503. static inline int pmd_bad(pmd_t pmd)
  504. {
  505. #ifdef CONFIG_64BIT
  506. if (pmd_large(pmd))
  507. return (pmd_val(pmd) & ~_SEGMENT_ENTRY_BITS_LARGE) != 0;
  508. #endif
  509. return (pmd_val(pmd) & ~_SEGMENT_ENTRY_BITS) != 0;
  510. }
  511. #define __HAVE_ARCH_PMDP_SPLITTING_FLUSH
  512. extern void pmdp_splitting_flush(struct vm_area_struct *vma,
  513. unsigned long addr, pmd_t *pmdp);
  514. #define __HAVE_ARCH_PMDP_SET_ACCESS_FLAGS
  515. extern int pmdp_set_access_flags(struct vm_area_struct *vma,
  516. unsigned long address, pmd_t *pmdp,
  517. pmd_t entry, int dirty);
  518. #define __HAVE_ARCH_PMDP_CLEAR_YOUNG_FLUSH
  519. extern int pmdp_clear_flush_young(struct vm_area_struct *vma,
  520. unsigned long address, pmd_t *pmdp);
  521. #define __HAVE_ARCH_PMD_WRITE
  522. static inline int pmd_write(pmd_t pmd)
  523. {
  524. if (pmd_prot_none(pmd))
  525. return 0;
  526. return (pmd_val(pmd) & _SEGMENT_ENTRY_PROTECT) == 0;
  527. }
  528. static inline int pmd_young(pmd_t pmd)
  529. {
  530. int young = 0;
  531. #ifdef CONFIG_64BIT
  532. if (pmd_prot_none(pmd))
  533. young = (pmd_val(pmd) & _SEGMENT_ENTRY_PROTECT) != 0;
  534. else
  535. young = (pmd_val(pmd) & _SEGMENT_ENTRY_YOUNG) != 0;
  536. #endif
  537. return young;
  538. }
  539. static inline int pte_present(pte_t pte)
  540. {
  541. /* Bit pattern: (pte & 0x001) == 0x001 */
  542. return (pte_val(pte) & _PAGE_PRESENT) != 0;
  543. }
  544. static inline int pte_none(pte_t pte)
  545. {
  546. /* Bit pattern: pte == 0x400 */
  547. return pte_val(pte) == _PAGE_INVALID;
  548. }
  549. static inline int pte_file(pte_t pte)
  550. {
  551. /* Bit pattern: (pte & 0x601) == 0x600 */
  552. return (pte_val(pte) & (_PAGE_INVALID | _PAGE_PROTECT | _PAGE_PRESENT))
  553. == (_PAGE_INVALID | _PAGE_PROTECT);
  554. }
  555. static inline int pte_special(pte_t pte)
  556. {
  557. return (pte_val(pte) & _PAGE_SPECIAL);
  558. }
  559. #define __HAVE_ARCH_PTE_SAME
  560. static inline int pte_same(pte_t a, pte_t b)
  561. {
  562. return pte_val(a) == pte_val(b);
  563. }
  564. static inline pgste_t pgste_get_lock(pte_t *ptep)
  565. {
  566. unsigned long new = 0;
  567. #ifdef CONFIG_PGSTE
  568. unsigned long old;
  569. preempt_disable();
  570. asm(
  571. " lg %0,%2\n"
  572. "0: lgr %1,%0\n"
  573. " nihh %0,0xff7f\n" /* clear PCL bit in old */
  574. " oihh %1,0x0080\n" /* set PCL bit in new */
  575. " csg %0,%1,%2\n"
  576. " jl 0b\n"
  577. : "=&d" (old), "=&d" (new), "=Q" (ptep[PTRS_PER_PTE])
  578. : "Q" (ptep[PTRS_PER_PTE]) : "cc", "memory");
  579. #endif
  580. return __pgste(new);
  581. }
  582. static inline void pgste_set_unlock(pte_t *ptep, pgste_t pgste)
  583. {
  584. #ifdef CONFIG_PGSTE
  585. asm(
  586. " nihh %1,0xff7f\n" /* clear PCL bit */
  587. " stg %1,%0\n"
  588. : "=Q" (ptep[PTRS_PER_PTE])
  589. : "d" (pgste_val(pgste)), "Q" (ptep[PTRS_PER_PTE])
  590. : "cc", "memory");
  591. preempt_enable();
  592. #endif
  593. }
  594. static inline pgste_t pgste_get(pte_t *ptep)
  595. {
  596. unsigned long pgste = 0;
  597. #ifdef CONFIG_PGSTE
  598. pgste = *(unsigned long *)(ptep + PTRS_PER_PTE);
  599. #endif
  600. return __pgste(pgste);
  601. }
  602. static inline void pgste_set(pte_t *ptep, pgste_t pgste)
  603. {
  604. #ifdef CONFIG_PGSTE
  605. *(pgste_t *)(ptep + PTRS_PER_PTE) = pgste;
  606. #endif
  607. }
  608. static inline pgste_t pgste_update_all(pte_t *ptep, pgste_t pgste)
  609. {
  610. #ifdef CONFIG_PGSTE
  611. unsigned long address, bits, skey;
  612. if (pte_val(*ptep) & _PAGE_INVALID)
  613. return pgste;
  614. address = pte_val(*ptep) & PAGE_MASK;
  615. skey = (unsigned long) page_get_storage_key(address);
  616. bits = skey & (_PAGE_CHANGED | _PAGE_REFERENCED);
  617. if (!(pgste_val(pgste) & PGSTE_HC_BIT) && (bits & _PAGE_CHANGED)) {
  618. /* Transfer dirty + referenced bit to host bits in pgste */
  619. pgste_val(pgste) |= bits << 52;
  620. page_set_storage_key(address, skey ^ bits, 0);
  621. } else if (!(pgste_val(pgste) & PGSTE_HR_BIT) &&
  622. (bits & _PAGE_REFERENCED)) {
  623. /* Transfer referenced bit to host bit in pgste */
  624. pgste_val(pgste) |= PGSTE_HR_BIT;
  625. page_reset_referenced(address);
  626. }
  627. /* Transfer page changed & referenced bit to guest bits in pgste */
  628. pgste_val(pgste) |= bits << 48; /* GR bit & GC bit */
  629. /* Copy page access key and fetch protection bit to pgste */
  630. pgste_val(pgste) &= ~(PGSTE_ACC_BITS | PGSTE_FP_BIT);
  631. pgste_val(pgste) |= (skey & (_PAGE_ACC_BITS | _PAGE_FP_BIT)) << 56;
  632. #endif
  633. return pgste;
  634. }
  635. static inline pgste_t pgste_update_young(pte_t *ptep, pgste_t pgste)
  636. {
  637. #ifdef CONFIG_PGSTE
  638. if (pte_val(*ptep) & _PAGE_INVALID)
  639. return pgste;
  640. /* Get referenced bit from storage key */
  641. if (page_reset_referenced(pte_val(*ptep) & PAGE_MASK))
  642. pgste_val(pgste) |= PGSTE_HR_BIT | PGSTE_GR_BIT;
  643. #endif
  644. return pgste;
  645. }
  646. static inline void pgste_set_key(pte_t *ptep, pgste_t pgste, pte_t entry)
  647. {
  648. #ifdef CONFIG_PGSTE
  649. unsigned long address;
  650. unsigned long nkey;
  651. if (pte_val(entry) & _PAGE_INVALID)
  652. return;
  653. VM_BUG_ON(!(pte_val(*ptep) & _PAGE_INVALID));
  654. address = pte_val(entry) & PAGE_MASK;
  655. /*
  656. * Set page access key and fetch protection bit from pgste.
  657. * The guest C/R information is still in the PGSTE, set real
  658. * key C/R to 0.
  659. */
  660. nkey = (pgste_val(pgste) & (PGSTE_ACC_BITS | PGSTE_FP_BIT)) >> 56;
  661. page_set_storage_key(address, nkey, 0);
  662. #endif
  663. }
  664. static inline void pgste_set_pte(pte_t *ptep, pte_t entry)
  665. {
  666. if (!MACHINE_HAS_ESOP &&
  667. (pte_val(entry) & _PAGE_PRESENT) &&
  668. (pte_val(entry) & _PAGE_WRITE)) {
  669. /*
  670. * Without enhanced suppression-on-protection force
  671. * the dirty bit on for all writable ptes.
  672. */
  673. pte_val(entry) |= _PAGE_DIRTY;
  674. pte_val(entry) &= ~_PAGE_PROTECT;
  675. }
  676. *ptep = entry;
  677. }
  678. /**
  679. * struct gmap_struct - guest address space
  680. * @mm: pointer to the parent mm_struct
  681. * @table: pointer to the page directory
  682. * @asce: address space control element for gmap page table
  683. * @crst_list: list of all crst tables used in the guest address space
  684. */
  685. struct gmap {
  686. struct list_head list;
  687. struct mm_struct *mm;
  688. unsigned long *table;
  689. unsigned long asce;
  690. void *private;
  691. struct list_head crst_list;
  692. };
  693. /**
  694. * struct gmap_rmap - reverse mapping for segment table entries
  695. * @gmap: pointer to the gmap_struct
  696. * @entry: pointer to a segment table entry
  697. * @vmaddr: virtual address in the guest address space
  698. */
  699. struct gmap_rmap {
  700. struct list_head list;
  701. struct gmap *gmap;
  702. unsigned long *entry;
  703. unsigned long vmaddr;
  704. };
  705. /**
  706. * struct gmap_pgtable - gmap information attached to a page table
  707. * @vmaddr: address of the 1MB segment in the process virtual memory
  708. * @mapper: list of segment table entries mapping a page table
  709. */
  710. struct gmap_pgtable {
  711. unsigned long vmaddr;
  712. struct list_head mapper;
  713. };
  714. /**
  715. * struct gmap_notifier - notify function block for page invalidation
  716. * @notifier_call: address of callback function
  717. */
  718. struct gmap_notifier {
  719. struct list_head list;
  720. void (*notifier_call)(struct gmap *gmap, unsigned long address);
  721. };
  722. struct gmap *gmap_alloc(struct mm_struct *mm);
  723. void gmap_free(struct gmap *gmap);
  724. void gmap_enable(struct gmap *gmap);
  725. void gmap_disable(struct gmap *gmap);
  726. int gmap_map_segment(struct gmap *gmap, unsigned long from,
  727. unsigned long to, unsigned long len);
  728. int gmap_unmap_segment(struct gmap *gmap, unsigned long to, unsigned long len);
  729. unsigned long __gmap_translate(unsigned long address, struct gmap *);
  730. unsigned long gmap_translate(unsigned long address, struct gmap *);
  731. unsigned long __gmap_fault(unsigned long address, struct gmap *);
  732. unsigned long gmap_fault(unsigned long address, struct gmap *);
  733. void gmap_discard(unsigned long from, unsigned long to, struct gmap *);
  734. void gmap_register_ipte_notifier(struct gmap_notifier *);
  735. void gmap_unregister_ipte_notifier(struct gmap_notifier *);
  736. int gmap_ipte_notify(struct gmap *, unsigned long start, unsigned long len);
  737. void gmap_do_ipte_notify(struct mm_struct *, unsigned long addr, pte_t *);
  738. static inline pgste_t pgste_ipte_notify(struct mm_struct *mm,
  739. unsigned long addr,
  740. pte_t *ptep, pgste_t pgste)
  741. {
  742. #ifdef CONFIG_PGSTE
  743. if (pgste_val(pgste) & PGSTE_IN_BIT) {
  744. pgste_val(pgste) &= ~PGSTE_IN_BIT;
  745. gmap_do_ipte_notify(mm, addr, ptep);
  746. }
  747. #endif
  748. return pgste;
  749. }
  750. /*
  751. * Certain architectures need to do special things when PTEs
  752. * within a page table are directly modified. Thus, the following
  753. * hook is made available.
  754. */
  755. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  756. pte_t *ptep, pte_t entry)
  757. {
  758. pgste_t pgste;
  759. if (mm_has_pgste(mm)) {
  760. pgste = pgste_get_lock(ptep);
  761. pgste_set_key(ptep, pgste, entry);
  762. pgste_set_pte(ptep, entry);
  763. pgste_set_unlock(ptep, pgste);
  764. } else {
  765. if (!(pte_val(entry) & _PAGE_INVALID) && MACHINE_HAS_EDAT1)
  766. pte_val(entry) |= _PAGE_CO;
  767. *ptep = entry;
  768. }
  769. }
  770. /*
  771. * query functions pte_write/pte_dirty/pte_young only work if
  772. * pte_present() is true. Undefined behaviour if not..
  773. */
  774. static inline int pte_write(pte_t pte)
  775. {
  776. return (pte_val(pte) & _PAGE_WRITE) != 0;
  777. }
  778. static inline int pte_dirty(pte_t pte)
  779. {
  780. return (pte_val(pte) & _PAGE_DIRTY) != 0;
  781. }
  782. static inline int pte_young(pte_t pte)
  783. {
  784. return (pte_val(pte) & _PAGE_YOUNG) != 0;
  785. }
  786. /*
  787. * pgd/pmd/pte modification functions
  788. */
  789. static inline void pgd_clear(pgd_t *pgd)
  790. {
  791. #ifdef CONFIG_64BIT
  792. if ((pgd_val(*pgd) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R2)
  793. pgd_val(*pgd) = _REGION2_ENTRY_EMPTY;
  794. #endif
  795. }
  796. static inline void pud_clear(pud_t *pud)
  797. {
  798. #ifdef CONFIG_64BIT
  799. if ((pud_val(*pud) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R3)
  800. pud_val(*pud) = _REGION3_ENTRY_EMPTY;
  801. #endif
  802. }
  803. static inline void pmd_clear(pmd_t *pmdp)
  804. {
  805. pmd_val(*pmdp) = _SEGMENT_ENTRY_INVALID;
  806. }
  807. static inline void pte_clear(struct mm_struct *mm, unsigned long addr, pte_t *ptep)
  808. {
  809. pte_val(*ptep) = _PAGE_INVALID;
  810. }
  811. /*
  812. * The following pte modification functions only work if
  813. * pte_present() is true. Undefined behaviour if not..
  814. */
  815. static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
  816. {
  817. pte_val(pte) &= _PAGE_CHG_MASK;
  818. pte_val(pte) |= pgprot_val(newprot);
  819. /*
  820. * newprot for PAGE_NONE, PAGE_READ and PAGE_WRITE has the
  821. * invalid bit set, clear it again for readable, young pages
  822. */
  823. if ((pte_val(pte) & _PAGE_YOUNG) && (pte_val(pte) & _PAGE_READ))
  824. pte_val(pte) &= ~_PAGE_INVALID;
  825. /*
  826. * newprot for PAGE_READ and PAGE_WRITE has the page protection
  827. * bit set, clear it again for writable, dirty pages
  828. */
  829. if ((pte_val(pte) & _PAGE_DIRTY) && (pte_val(pte) & _PAGE_WRITE))
  830. pte_val(pte) &= ~_PAGE_PROTECT;
  831. return pte;
  832. }
  833. static inline pte_t pte_wrprotect(pte_t pte)
  834. {
  835. pte_val(pte) &= ~_PAGE_WRITE;
  836. pte_val(pte) |= _PAGE_PROTECT;
  837. return pte;
  838. }
  839. static inline pte_t pte_mkwrite(pte_t pte)
  840. {
  841. pte_val(pte) |= _PAGE_WRITE;
  842. if (pte_val(pte) & _PAGE_DIRTY)
  843. pte_val(pte) &= ~_PAGE_PROTECT;
  844. return pte;
  845. }
  846. static inline pte_t pte_mkclean(pte_t pte)
  847. {
  848. pte_val(pte) &= ~_PAGE_DIRTY;
  849. pte_val(pte) |= _PAGE_PROTECT;
  850. return pte;
  851. }
  852. static inline pte_t pte_mkdirty(pte_t pte)
  853. {
  854. pte_val(pte) |= _PAGE_DIRTY;
  855. if (pte_val(pte) & _PAGE_WRITE)
  856. pte_val(pte) &= ~_PAGE_PROTECT;
  857. return pte;
  858. }
  859. static inline pte_t pte_mkold(pte_t pte)
  860. {
  861. pte_val(pte) &= ~_PAGE_YOUNG;
  862. pte_val(pte) |= _PAGE_INVALID;
  863. return pte;
  864. }
  865. static inline pte_t pte_mkyoung(pte_t pte)
  866. {
  867. pte_val(pte) |= _PAGE_YOUNG;
  868. if (pte_val(pte) & _PAGE_READ)
  869. pte_val(pte) &= ~_PAGE_INVALID;
  870. return pte;
  871. }
  872. static inline pte_t pte_mkspecial(pte_t pte)
  873. {
  874. pte_val(pte) |= _PAGE_SPECIAL;
  875. return pte;
  876. }
  877. #ifdef CONFIG_HUGETLB_PAGE
  878. static inline pte_t pte_mkhuge(pte_t pte)
  879. {
  880. pte_val(pte) |= _PAGE_LARGE;
  881. return pte;
  882. }
  883. #endif
  884. /*
  885. * Get (and clear) the user dirty bit for a pte.
  886. */
  887. static inline int ptep_test_and_clear_user_dirty(struct mm_struct *mm,
  888. pte_t *ptep)
  889. {
  890. pgste_t pgste;
  891. int dirty = 0;
  892. if (mm_has_pgste(mm)) {
  893. pgste = pgste_get_lock(ptep);
  894. pgste = pgste_update_all(ptep, pgste);
  895. dirty = !!(pgste_val(pgste) & PGSTE_HC_BIT);
  896. pgste_val(pgste) &= ~PGSTE_HC_BIT;
  897. pgste_set_unlock(ptep, pgste);
  898. return dirty;
  899. }
  900. return dirty;
  901. }
  902. /*
  903. * Get (and clear) the user referenced bit for a pte.
  904. */
  905. static inline int ptep_test_and_clear_user_young(struct mm_struct *mm,
  906. pte_t *ptep)
  907. {
  908. pgste_t pgste;
  909. int young = 0;
  910. if (mm_has_pgste(mm)) {
  911. pgste = pgste_get_lock(ptep);
  912. pgste = pgste_update_young(ptep, pgste);
  913. young = !!(pgste_val(pgste) & PGSTE_HR_BIT);
  914. pgste_val(pgste) &= ~PGSTE_HR_BIT;
  915. pgste_set_unlock(ptep, pgste);
  916. }
  917. return young;
  918. }
  919. static inline void __ptep_ipte(unsigned long address, pte_t *ptep)
  920. {
  921. if (!(pte_val(*ptep) & _PAGE_INVALID)) {
  922. #ifndef CONFIG_64BIT
  923. /* pto must point to the start of the segment table */
  924. pte_t *pto = (pte_t *) (((unsigned long) ptep) & 0x7ffffc00);
  925. #else
  926. /* ipte in zarch mode can do the math */
  927. pte_t *pto = ptep;
  928. #endif
  929. asm volatile(
  930. " ipte %2,%3"
  931. : "=m" (*ptep) : "m" (*ptep),
  932. "a" (pto), "a" (address));
  933. }
  934. }
  935. static inline void ptep_flush_lazy(struct mm_struct *mm,
  936. unsigned long address, pte_t *ptep)
  937. {
  938. int active = (mm == current->active_mm) ? 1 : 0;
  939. if (atomic_read(&mm->context.attach_count) > active)
  940. __ptep_ipte(address, ptep);
  941. else
  942. mm->context.flush_mm = 1;
  943. }
  944. #define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
  945. static inline int ptep_test_and_clear_young(struct vm_area_struct *vma,
  946. unsigned long addr, pte_t *ptep)
  947. {
  948. pgste_t pgste;
  949. pte_t pte;
  950. int young;
  951. if (mm_has_pgste(vma->vm_mm)) {
  952. pgste = pgste_get_lock(ptep);
  953. pgste = pgste_ipte_notify(vma->vm_mm, addr, ptep, pgste);
  954. }
  955. pte = *ptep;
  956. __ptep_ipte(addr, ptep);
  957. young = pte_young(pte);
  958. pte = pte_mkold(pte);
  959. if (mm_has_pgste(vma->vm_mm)) {
  960. pgste_set_pte(ptep, pte);
  961. pgste_set_unlock(ptep, pgste);
  962. } else
  963. *ptep = pte;
  964. return young;
  965. }
  966. #define __HAVE_ARCH_PTEP_CLEAR_YOUNG_FLUSH
  967. static inline int ptep_clear_flush_young(struct vm_area_struct *vma,
  968. unsigned long address, pte_t *ptep)
  969. {
  970. return ptep_test_and_clear_young(vma, address, ptep);
  971. }
  972. /*
  973. * This is hard to understand. ptep_get_and_clear and ptep_clear_flush
  974. * both clear the TLB for the unmapped pte. The reason is that
  975. * ptep_get_and_clear is used in common code (e.g. change_pte_range)
  976. * to modify an active pte. The sequence is
  977. * 1) ptep_get_and_clear
  978. * 2) set_pte_at
  979. * 3) flush_tlb_range
  980. * On s390 the tlb needs to get flushed with the modification of the pte
  981. * if the pte is active. The only way how this can be implemented is to
  982. * have ptep_get_and_clear do the tlb flush. In exchange flush_tlb_range
  983. * is a nop.
  984. */
  985. #define __HAVE_ARCH_PTEP_GET_AND_CLEAR
  986. static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
  987. unsigned long address, pte_t *ptep)
  988. {
  989. pgste_t pgste;
  990. pte_t pte;
  991. if (mm_has_pgste(mm)) {
  992. pgste = pgste_get_lock(ptep);
  993. pgste = pgste_ipte_notify(mm, address, ptep, pgste);
  994. }
  995. pte = *ptep;
  996. ptep_flush_lazy(mm, address, ptep);
  997. pte_val(*ptep) = _PAGE_INVALID;
  998. if (mm_has_pgste(mm)) {
  999. pgste = pgste_update_all(&pte, pgste);
  1000. pgste_set_unlock(ptep, pgste);
  1001. }
  1002. return pte;
  1003. }
  1004. #define __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
  1005. static inline pte_t ptep_modify_prot_start(struct mm_struct *mm,
  1006. unsigned long address,
  1007. pte_t *ptep)
  1008. {
  1009. pgste_t pgste;
  1010. pte_t pte;
  1011. if (mm_has_pgste(mm)) {
  1012. pgste = pgste_get_lock(ptep);
  1013. pgste_ipte_notify(mm, address, ptep, pgste);
  1014. }
  1015. pte = *ptep;
  1016. ptep_flush_lazy(mm, address, ptep);
  1017. pte_val(*ptep) |= _PAGE_INVALID;
  1018. if (mm_has_pgste(mm)) {
  1019. pgste = pgste_update_all(&pte, pgste);
  1020. pgste_set(ptep, pgste);
  1021. }
  1022. return pte;
  1023. }
  1024. static inline void ptep_modify_prot_commit(struct mm_struct *mm,
  1025. unsigned long address,
  1026. pte_t *ptep, pte_t pte)
  1027. {
  1028. pgste_t pgste;
  1029. if (mm_has_pgste(mm)) {
  1030. pgste = pgste_get(ptep);
  1031. pgste_set_key(ptep, pgste, pte);
  1032. pgste_set_pte(ptep, pte);
  1033. pgste_set_unlock(ptep, pgste);
  1034. } else
  1035. *ptep = pte;
  1036. }
  1037. #define __HAVE_ARCH_PTEP_CLEAR_FLUSH
  1038. static inline pte_t ptep_clear_flush(struct vm_area_struct *vma,
  1039. unsigned long address, pte_t *ptep)
  1040. {
  1041. pgste_t pgste;
  1042. pte_t pte;
  1043. if (mm_has_pgste(vma->vm_mm)) {
  1044. pgste = pgste_get_lock(ptep);
  1045. pgste = pgste_ipte_notify(vma->vm_mm, address, ptep, pgste);
  1046. }
  1047. pte = *ptep;
  1048. __ptep_ipte(address, ptep);
  1049. pte_val(*ptep) = _PAGE_INVALID;
  1050. if (mm_has_pgste(vma->vm_mm)) {
  1051. pgste = pgste_update_all(&pte, pgste);
  1052. pgste_set_unlock(ptep, pgste);
  1053. }
  1054. return pte;
  1055. }
  1056. /*
  1057. * The batched pte unmap code uses ptep_get_and_clear_full to clear the
  1058. * ptes. Here an optimization is possible. tlb_gather_mmu flushes all
  1059. * tlbs of an mm if it can guarantee that the ptes of the mm_struct
  1060. * cannot be accessed while the batched unmap is running. In this case
  1061. * full==1 and a simple pte_clear is enough. See tlb.h.
  1062. */
  1063. #define __HAVE_ARCH_PTEP_GET_AND_CLEAR_FULL
  1064. static inline pte_t ptep_get_and_clear_full(struct mm_struct *mm,
  1065. unsigned long address,
  1066. pte_t *ptep, int full)
  1067. {
  1068. pgste_t pgste;
  1069. pte_t pte;
  1070. if (!full && mm_has_pgste(mm)) {
  1071. pgste = pgste_get_lock(ptep);
  1072. pgste = pgste_ipte_notify(mm, address, ptep, pgste);
  1073. }
  1074. pte = *ptep;
  1075. if (!full)
  1076. ptep_flush_lazy(mm, address, ptep);
  1077. pte_val(*ptep) = _PAGE_INVALID;
  1078. if (!full && mm_has_pgste(mm)) {
  1079. pgste = pgste_update_all(&pte, pgste);
  1080. pgste_set_unlock(ptep, pgste);
  1081. }
  1082. return pte;
  1083. }
  1084. #define __HAVE_ARCH_PTEP_SET_WRPROTECT
  1085. static inline pte_t ptep_set_wrprotect(struct mm_struct *mm,
  1086. unsigned long address, pte_t *ptep)
  1087. {
  1088. pgste_t pgste;
  1089. pte_t pte = *ptep;
  1090. if (pte_write(pte)) {
  1091. if (mm_has_pgste(mm)) {
  1092. pgste = pgste_get_lock(ptep);
  1093. pgste = pgste_ipte_notify(mm, address, ptep, pgste);
  1094. }
  1095. ptep_flush_lazy(mm, address, ptep);
  1096. pte = pte_wrprotect(pte);
  1097. if (mm_has_pgste(mm)) {
  1098. pgste_set_pte(ptep, pte);
  1099. pgste_set_unlock(ptep, pgste);
  1100. } else
  1101. *ptep = pte;
  1102. }
  1103. return pte;
  1104. }
  1105. #define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
  1106. static inline int ptep_set_access_flags(struct vm_area_struct *vma,
  1107. unsigned long address, pte_t *ptep,
  1108. pte_t entry, int dirty)
  1109. {
  1110. pgste_t pgste;
  1111. if (pte_same(*ptep, entry))
  1112. return 0;
  1113. if (mm_has_pgste(vma->vm_mm)) {
  1114. pgste = pgste_get_lock(ptep);
  1115. pgste = pgste_ipte_notify(vma->vm_mm, address, ptep, pgste);
  1116. }
  1117. __ptep_ipte(address, ptep);
  1118. if (mm_has_pgste(vma->vm_mm)) {
  1119. pgste_set_pte(ptep, entry);
  1120. pgste_set_unlock(ptep, pgste);
  1121. } else
  1122. *ptep = entry;
  1123. return 1;
  1124. }
  1125. /*
  1126. * Conversion functions: convert a page and protection to a page entry,
  1127. * and a page entry and page directory to the page they refer to.
  1128. */
  1129. static inline pte_t mk_pte_phys(unsigned long physpage, pgprot_t pgprot)
  1130. {
  1131. pte_t __pte;
  1132. pte_val(__pte) = physpage + pgprot_val(pgprot);
  1133. return pte_mkyoung(__pte);
  1134. }
  1135. static inline pte_t mk_pte(struct page *page, pgprot_t pgprot)
  1136. {
  1137. unsigned long physpage = page_to_phys(page);
  1138. pte_t __pte = mk_pte_phys(physpage, pgprot);
  1139. if (pte_write(__pte) && PageDirty(page))
  1140. __pte = pte_mkdirty(__pte);
  1141. return __pte;
  1142. }
  1143. #define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD-1))
  1144. #define pud_index(address) (((address) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
  1145. #define pmd_index(address) (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1))
  1146. #define pte_index(address) (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE-1))
  1147. #define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
  1148. #define pgd_offset_k(address) pgd_offset(&init_mm, address)
  1149. #ifndef CONFIG_64BIT
  1150. #define pmd_deref(pmd) (pmd_val(pmd) & _SEGMENT_ENTRY_ORIGIN)
  1151. #define pud_deref(pmd) ({ BUG(); 0UL; })
  1152. #define pgd_deref(pmd) ({ BUG(); 0UL; })
  1153. #define pud_offset(pgd, address) ((pud_t *) pgd)
  1154. #define pmd_offset(pud, address) ((pmd_t *) pud + pmd_index(address))
  1155. #else /* CONFIG_64BIT */
  1156. #define pmd_deref(pmd) (pmd_val(pmd) & _SEGMENT_ENTRY_ORIGIN)
  1157. #define pud_deref(pud) (pud_val(pud) & _REGION_ENTRY_ORIGIN)
  1158. #define pgd_deref(pgd) (pgd_val(pgd) & _REGION_ENTRY_ORIGIN)
  1159. static inline pud_t *pud_offset(pgd_t *pgd, unsigned long address)
  1160. {
  1161. pud_t *pud = (pud_t *) pgd;
  1162. if ((pgd_val(*pgd) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R2)
  1163. pud = (pud_t *) pgd_deref(*pgd);
  1164. return pud + pud_index(address);
  1165. }
  1166. static inline pmd_t *pmd_offset(pud_t *pud, unsigned long address)
  1167. {
  1168. pmd_t *pmd = (pmd_t *) pud;
  1169. if ((pud_val(*pud) & _REGION_ENTRY_TYPE_MASK) == _REGION_ENTRY_TYPE_R3)
  1170. pmd = (pmd_t *) pud_deref(*pud);
  1171. return pmd + pmd_index(address);
  1172. }
  1173. #endif /* CONFIG_64BIT */
  1174. #define pfn_pte(pfn,pgprot) mk_pte_phys(__pa((pfn) << PAGE_SHIFT),(pgprot))
  1175. #define pte_pfn(x) (pte_val(x) >> PAGE_SHIFT)
  1176. #define pte_page(x) pfn_to_page(pte_pfn(x))
  1177. #define pmd_page(pmd) pfn_to_page(pmd_val(pmd) >> PAGE_SHIFT)
  1178. /* Find an entry in the lowest level page table.. */
  1179. #define pte_offset(pmd, addr) ((pte_t *) pmd_deref(*(pmd)) + pte_index(addr))
  1180. #define pte_offset_kernel(pmd, address) pte_offset(pmd,address)
  1181. #define pte_offset_map(pmd, address) pte_offset_kernel(pmd, address)
  1182. #define pte_unmap(pte) do { } while (0)
  1183. static inline void __pmd_idte(unsigned long address, pmd_t *pmdp)
  1184. {
  1185. unsigned long sto = (unsigned long) pmdp -
  1186. pmd_index(address) * sizeof(pmd_t);
  1187. if (!(pmd_val(*pmdp) & _SEGMENT_ENTRY_INVALID)) {
  1188. asm volatile(
  1189. " .insn rrf,0xb98e0000,%2,%3,0,0"
  1190. : "=m" (*pmdp)
  1191. : "m" (*pmdp), "a" (sto),
  1192. "a" ((address & HPAGE_MASK))
  1193. : "cc"
  1194. );
  1195. }
  1196. }
  1197. static inline void __pmd_csp(pmd_t *pmdp)
  1198. {
  1199. register unsigned long reg2 asm("2") = pmd_val(*pmdp);
  1200. register unsigned long reg3 asm("3") = pmd_val(*pmdp) |
  1201. _SEGMENT_ENTRY_INVALID;
  1202. register unsigned long reg4 asm("4") = ((unsigned long) pmdp) + 5;
  1203. asm volatile(
  1204. " csp %1,%3"
  1205. : "=m" (*pmdp)
  1206. : "d" (reg2), "d" (reg3), "d" (reg4), "m" (*pmdp) : "cc");
  1207. }
  1208. #if defined(CONFIG_TRANSPARENT_HUGEPAGE) || defined(CONFIG_HUGETLB_PAGE)
  1209. static inline unsigned long massage_pgprot_pmd(pgprot_t pgprot)
  1210. {
  1211. /*
  1212. * pgprot is PAGE_NONE, PAGE_READ, or PAGE_WRITE (see __Pxxx / __Sxxx)
  1213. * Convert to segment table entry format.
  1214. */
  1215. if (pgprot_val(pgprot) == pgprot_val(PAGE_NONE))
  1216. return pgprot_val(SEGMENT_NONE);
  1217. if (pgprot_val(pgprot) == pgprot_val(PAGE_READ))
  1218. return pgprot_val(SEGMENT_READ);
  1219. return pgprot_val(SEGMENT_WRITE);
  1220. }
  1221. static inline pmd_t pmd_mkyoung(pmd_t pmd)
  1222. {
  1223. #ifdef CONFIG_64BIT
  1224. if (pmd_prot_none(pmd)) {
  1225. pmd_val(pmd) |= _SEGMENT_ENTRY_PROTECT;
  1226. } else {
  1227. pmd_val(pmd) |= _SEGMENT_ENTRY_YOUNG;
  1228. pmd_val(pmd) &= ~_SEGMENT_ENTRY_INVALID;
  1229. }
  1230. #endif
  1231. return pmd;
  1232. }
  1233. static inline pmd_t pmd_mkold(pmd_t pmd)
  1234. {
  1235. #ifdef CONFIG_64BIT
  1236. if (pmd_prot_none(pmd)) {
  1237. pmd_val(pmd) &= ~_SEGMENT_ENTRY_PROTECT;
  1238. } else {
  1239. pmd_val(pmd) &= ~_SEGMENT_ENTRY_YOUNG;
  1240. pmd_val(pmd) |= _SEGMENT_ENTRY_INVALID;
  1241. }
  1242. #endif
  1243. return pmd;
  1244. }
  1245. static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
  1246. {
  1247. int young;
  1248. young = pmd_young(pmd);
  1249. pmd_val(pmd) &= _SEGMENT_CHG_MASK;
  1250. pmd_val(pmd) |= massage_pgprot_pmd(newprot);
  1251. if (young)
  1252. pmd = pmd_mkyoung(pmd);
  1253. return pmd;
  1254. }
  1255. static inline pmd_t mk_pmd_phys(unsigned long physpage, pgprot_t pgprot)
  1256. {
  1257. pmd_t __pmd;
  1258. pmd_val(__pmd) = physpage + massage_pgprot_pmd(pgprot);
  1259. return pmd_mkyoung(__pmd);
  1260. }
  1261. static inline pmd_t pmd_mkwrite(pmd_t pmd)
  1262. {
  1263. /* Do not clobber PROT_NONE segments! */
  1264. if (!pmd_prot_none(pmd))
  1265. pmd_val(pmd) &= ~_SEGMENT_ENTRY_PROTECT;
  1266. return pmd;
  1267. }
  1268. #endif /* CONFIG_TRANSPARENT_HUGEPAGE || CONFIG_HUGETLB_PAGE */
  1269. static inline void pmdp_flush_lazy(struct mm_struct *mm,
  1270. unsigned long address, pmd_t *pmdp)
  1271. {
  1272. int active = (mm == current->active_mm) ? 1 : 0;
  1273. if ((atomic_read(&mm->context.attach_count) & 0xffff) > active)
  1274. __pmd_idte(address, pmdp);
  1275. else
  1276. mm->context.flush_mm = 1;
  1277. }
  1278. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  1279. #define __HAVE_ARCH_PGTABLE_DEPOSIT
  1280. extern void pgtable_trans_huge_deposit(struct mm_struct *mm, pmd_t *pmdp,
  1281. pgtable_t pgtable);
  1282. #define __HAVE_ARCH_PGTABLE_WITHDRAW
  1283. extern pgtable_t pgtable_trans_huge_withdraw(struct mm_struct *mm, pmd_t *pmdp);
  1284. static inline int pmd_trans_splitting(pmd_t pmd)
  1285. {
  1286. return pmd_val(pmd) & _SEGMENT_ENTRY_SPLIT;
  1287. }
  1288. static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr,
  1289. pmd_t *pmdp, pmd_t entry)
  1290. {
  1291. if (!(pmd_val(entry) & _SEGMENT_ENTRY_INVALID) && MACHINE_HAS_EDAT1)
  1292. pmd_val(entry) |= _SEGMENT_ENTRY_CO;
  1293. *pmdp = entry;
  1294. }
  1295. static inline pmd_t pmd_mkhuge(pmd_t pmd)
  1296. {
  1297. pmd_val(pmd) |= _SEGMENT_ENTRY_LARGE;
  1298. return pmd;
  1299. }
  1300. static inline pmd_t pmd_wrprotect(pmd_t pmd)
  1301. {
  1302. /* Do not clobber PROT_NONE segments! */
  1303. if (!pmd_prot_none(pmd))
  1304. pmd_val(pmd) |= _SEGMENT_ENTRY_PROTECT;
  1305. return pmd;
  1306. }
  1307. static inline pmd_t pmd_mkdirty(pmd_t pmd)
  1308. {
  1309. /* No dirty bit in the segment table entry. */
  1310. return pmd;
  1311. }
  1312. #define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
  1313. static inline int pmdp_test_and_clear_young(struct vm_area_struct *vma,
  1314. unsigned long address, pmd_t *pmdp)
  1315. {
  1316. pmd_t pmd;
  1317. pmd = *pmdp;
  1318. __pmd_idte(address, pmdp);
  1319. *pmdp = pmd_mkold(pmd);
  1320. return pmd_young(pmd);
  1321. }
  1322. #define __HAVE_ARCH_PMDP_GET_AND_CLEAR
  1323. static inline pmd_t pmdp_get_and_clear(struct mm_struct *mm,
  1324. unsigned long address, pmd_t *pmdp)
  1325. {
  1326. pmd_t pmd = *pmdp;
  1327. __pmd_idte(address, pmdp);
  1328. pmd_clear(pmdp);
  1329. return pmd;
  1330. }
  1331. #define __HAVE_ARCH_PMDP_CLEAR_FLUSH
  1332. static inline pmd_t pmdp_clear_flush(struct vm_area_struct *vma,
  1333. unsigned long address, pmd_t *pmdp)
  1334. {
  1335. return pmdp_get_and_clear(vma->vm_mm, address, pmdp);
  1336. }
  1337. #define __HAVE_ARCH_PMDP_INVALIDATE
  1338. static inline void pmdp_invalidate(struct vm_area_struct *vma,
  1339. unsigned long address, pmd_t *pmdp)
  1340. {
  1341. __pmd_idte(address, pmdp);
  1342. }
  1343. #define __HAVE_ARCH_PMDP_SET_WRPROTECT
  1344. static inline void pmdp_set_wrprotect(struct mm_struct *mm,
  1345. unsigned long address, pmd_t *pmdp)
  1346. {
  1347. pmd_t pmd = *pmdp;
  1348. if (pmd_write(pmd)) {
  1349. __pmd_idte(address, pmdp);
  1350. set_pmd_at(mm, address, pmdp, pmd_wrprotect(pmd));
  1351. }
  1352. }
  1353. #define pfn_pmd(pfn, pgprot) mk_pmd_phys(__pa((pfn) << PAGE_SHIFT), (pgprot))
  1354. #define mk_pmd(page, pgprot) pfn_pmd(page_to_pfn(page), (pgprot))
  1355. static inline int pmd_trans_huge(pmd_t pmd)
  1356. {
  1357. return pmd_val(pmd) & _SEGMENT_ENTRY_LARGE;
  1358. }
  1359. static inline int has_transparent_hugepage(void)
  1360. {
  1361. return MACHINE_HAS_HPAGE ? 1 : 0;
  1362. }
  1363. static inline unsigned long pmd_pfn(pmd_t pmd)
  1364. {
  1365. return pmd_val(pmd) >> PAGE_SHIFT;
  1366. }
  1367. #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
  1368. /*
  1369. * 31 bit swap entry format:
  1370. * A page-table entry has some bits we have to treat in a special way.
  1371. * Bits 0, 20 and bit 23 have to be zero, otherwise an specification
  1372. * exception will occur instead of a page translation exception. The
  1373. * specifiation exception has the bad habit not to store necessary
  1374. * information in the lowcore.
  1375. * Bits 21, 22, 30 and 31 are used to indicate the page type.
  1376. * A swap pte is indicated by bit pattern (pte & 0x603) == 0x402
  1377. * This leaves the bits 1-19 and bits 24-29 to store type and offset.
  1378. * We use the 5 bits from 25-29 for the type and the 20 bits from 1-19
  1379. * plus 24 for the offset.
  1380. * 0| offset |0110|o|type |00|
  1381. * 0 0000000001111111111 2222 2 22222 33
  1382. * 0 1234567890123456789 0123 4 56789 01
  1383. *
  1384. * 64 bit swap entry format:
  1385. * A page-table entry has some bits we have to treat in a special way.
  1386. * Bits 52 and bit 55 have to be zero, otherwise an specification
  1387. * exception will occur instead of a page translation exception. The
  1388. * specifiation exception has the bad habit not to store necessary
  1389. * information in the lowcore.
  1390. * Bits 53, 54, 62 and 63 are used to indicate the page type.
  1391. * A swap pte is indicated by bit pattern (pte & 0x603) == 0x402
  1392. * This leaves the bits 0-51 and bits 56-61 to store type and offset.
  1393. * We use the 5 bits from 57-61 for the type and the 53 bits from 0-51
  1394. * plus 56 for the offset.
  1395. * | offset |0110|o|type |00|
  1396. * 0000000000111111111122222222223333333333444444444455 5555 5 55566 66
  1397. * 0123456789012345678901234567890123456789012345678901 2345 6 78901 23
  1398. */
  1399. #ifndef CONFIG_64BIT
  1400. #define __SWP_OFFSET_MASK (~0UL >> 12)
  1401. #else
  1402. #define __SWP_OFFSET_MASK (~0UL >> 11)
  1403. #endif
  1404. static inline pte_t mk_swap_pte(unsigned long type, unsigned long offset)
  1405. {
  1406. pte_t pte;
  1407. offset &= __SWP_OFFSET_MASK;
  1408. pte_val(pte) = _PAGE_INVALID | _PAGE_TYPE | ((type & 0x1f) << 2) |
  1409. ((offset & 1UL) << 7) | ((offset & ~1UL) << 11);
  1410. return pte;
  1411. }
  1412. #define __swp_type(entry) (((entry).val >> 2) & 0x1f)
  1413. #define __swp_offset(entry) (((entry).val >> 11) | (((entry).val >> 7) & 1))
  1414. #define __swp_entry(type,offset) ((swp_entry_t) { pte_val(mk_swap_pte((type),(offset))) })
  1415. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  1416. #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
  1417. #ifndef CONFIG_64BIT
  1418. # define PTE_FILE_MAX_BITS 26
  1419. #else /* CONFIG_64BIT */
  1420. # define PTE_FILE_MAX_BITS 59
  1421. #endif /* CONFIG_64BIT */
  1422. #define pte_to_pgoff(__pte) \
  1423. ((((__pte).pte >> 12) << 7) + (((__pte).pte >> 1) & 0x7f))
  1424. #define pgoff_to_pte(__off) \
  1425. ((pte_t) { ((((__off) & 0x7f) << 1) + (((__off) >> 7) << 12)) \
  1426. | _PAGE_INVALID | _PAGE_PROTECT })
  1427. #endif /* !__ASSEMBLY__ */
  1428. #define kern_addr_valid(addr) (1)
  1429. extern int vmem_add_mapping(unsigned long start, unsigned long size);
  1430. extern int vmem_remove_mapping(unsigned long start, unsigned long size);
  1431. extern int s390_enable_sie(void);
  1432. /*
  1433. * No page table caches to initialise
  1434. */
  1435. static inline void pgtable_cache_init(void) { }
  1436. static inline void check_pgt_cache(void) { }
  1437. #include <asm-generic/pgtable.h>
  1438. #endif /* _S390_PAGE_H */