omap_hwmod_54xx_data.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192
  1. /*
  2. * Hardware modules present on the OMAP54xx chips
  3. *
  4. * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Paul Walmsley
  7. * Benoit Cousson
  8. *
  9. * This file is automatically generated from the OMAP hardware databases.
  10. * We respectfully ask that any modifications to this file be coordinated
  11. * with the public linux-omap@vger.kernel.org mailing list and the
  12. * authors above to ensure that the autogeneration scripts are kept
  13. * up-to-date with the file contents.
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License version 2 as
  17. * published by the Free Software Foundation.
  18. */
  19. #include <linux/io.h>
  20. #include <linux/platform_data/gpio-omap.h>
  21. #include <linux/power/smartreflex.h>
  22. #include <linux/i2c-omap.h>
  23. #include <linux/omap-dma.h>
  24. #include <linux/platform_data/spi-omap2-mcspi.h>
  25. #include <linux/platform_data/asoc-ti-mcbsp.h>
  26. #include <plat/dmtimer.h>
  27. #include "omap_hwmod.h"
  28. #include "omap_hwmod_common_data.h"
  29. #include "cm1_54xx.h"
  30. #include "cm2_54xx.h"
  31. #include "prm54xx.h"
  32. #include "i2c.h"
  33. #include "mmc.h"
  34. #include "wd_timer.h"
  35. /* Base offset for all OMAP5 interrupts external to MPUSS */
  36. #define OMAP54XX_IRQ_GIC_START 32
  37. /* Base offset for all OMAP5 dma requests */
  38. #define OMAP54XX_DMA_REQ_START 1
  39. /*
  40. * IP blocks
  41. */
  42. /*
  43. * 'dmm' class
  44. * instance(s): dmm
  45. */
  46. static struct omap_hwmod_class omap54xx_dmm_hwmod_class = {
  47. .name = "dmm",
  48. };
  49. /* dmm */
  50. static struct omap_hwmod omap54xx_dmm_hwmod = {
  51. .name = "dmm",
  52. .class = &omap54xx_dmm_hwmod_class,
  53. .clkdm_name = "emif_clkdm",
  54. .prcm = {
  55. .omap4 = {
  56. .clkctrl_offs = OMAP54XX_CM_EMIF_DMM_CLKCTRL_OFFSET,
  57. .context_offs = OMAP54XX_RM_EMIF_DMM_CONTEXT_OFFSET,
  58. },
  59. },
  60. };
  61. /*
  62. * 'l3' class
  63. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  64. */
  65. static struct omap_hwmod_class omap54xx_l3_hwmod_class = {
  66. .name = "l3",
  67. };
  68. /* l3_instr */
  69. static struct omap_hwmod omap54xx_l3_instr_hwmod = {
  70. .name = "l3_instr",
  71. .class = &omap54xx_l3_hwmod_class,
  72. .clkdm_name = "l3instr_clkdm",
  73. .prcm = {
  74. .omap4 = {
  75. .clkctrl_offs = OMAP54XX_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  76. .context_offs = OMAP54XX_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  77. .modulemode = MODULEMODE_HWCTRL,
  78. },
  79. },
  80. };
  81. /* l3_main_1 */
  82. static struct omap_hwmod omap54xx_l3_main_1_hwmod = {
  83. .name = "l3_main_1",
  84. .class = &omap54xx_l3_hwmod_class,
  85. .clkdm_name = "l3main1_clkdm",
  86. .prcm = {
  87. .omap4 = {
  88. .clkctrl_offs = OMAP54XX_CM_L3MAIN1_L3_MAIN_1_CLKCTRL_OFFSET,
  89. .context_offs = OMAP54XX_RM_L3MAIN1_L3_MAIN_1_CONTEXT_OFFSET,
  90. },
  91. },
  92. };
  93. /* l3_main_2 */
  94. static struct omap_hwmod omap54xx_l3_main_2_hwmod = {
  95. .name = "l3_main_2",
  96. .class = &omap54xx_l3_hwmod_class,
  97. .clkdm_name = "l3main2_clkdm",
  98. .prcm = {
  99. .omap4 = {
  100. .clkctrl_offs = OMAP54XX_CM_L3MAIN2_L3_MAIN_2_CLKCTRL_OFFSET,
  101. .context_offs = OMAP54XX_RM_L3MAIN2_L3_MAIN_2_CONTEXT_OFFSET,
  102. },
  103. },
  104. };
  105. /* l3_main_3 */
  106. static struct omap_hwmod omap54xx_l3_main_3_hwmod = {
  107. .name = "l3_main_3",
  108. .class = &omap54xx_l3_hwmod_class,
  109. .clkdm_name = "l3instr_clkdm",
  110. .prcm = {
  111. .omap4 = {
  112. .clkctrl_offs = OMAP54XX_CM_L3INSTR_L3_MAIN_3_CLKCTRL_OFFSET,
  113. .context_offs = OMAP54XX_RM_L3INSTR_L3_MAIN_3_CONTEXT_OFFSET,
  114. .modulemode = MODULEMODE_HWCTRL,
  115. },
  116. },
  117. };
  118. /*
  119. * 'l4' class
  120. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  121. */
  122. static struct omap_hwmod_class omap54xx_l4_hwmod_class = {
  123. .name = "l4",
  124. };
  125. /* l4_abe */
  126. static struct omap_hwmod omap54xx_l4_abe_hwmod = {
  127. .name = "l4_abe",
  128. .class = &omap54xx_l4_hwmod_class,
  129. .clkdm_name = "abe_clkdm",
  130. .prcm = {
  131. .omap4 = {
  132. .clkctrl_offs = OMAP54XX_CM_ABE_L4_ABE_CLKCTRL_OFFSET,
  133. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  134. },
  135. },
  136. };
  137. /* l4_cfg */
  138. static struct omap_hwmod omap54xx_l4_cfg_hwmod = {
  139. .name = "l4_cfg",
  140. .class = &omap54xx_l4_hwmod_class,
  141. .clkdm_name = "l4cfg_clkdm",
  142. .prcm = {
  143. .omap4 = {
  144. .clkctrl_offs = OMAP54XX_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  145. .context_offs = OMAP54XX_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  146. },
  147. },
  148. };
  149. /* l4_per */
  150. static struct omap_hwmod omap54xx_l4_per_hwmod = {
  151. .name = "l4_per",
  152. .class = &omap54xx_l4_hwmod_class,
  153. .clkdm_name = "l4per_clkdm",
  154. .prcm = {
  155. .omap4 = {
  156. .clkctrl_offs = OMAP54XX_CM_L4PER_L4_PER_CLKCTRL_OFFSET,
  157. .context_offs = OMAP54XX_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  158. },
  159. },
  160. };
  161. /* l4_wkup */
  162. static struct omap_hwmod omap54xx_l4_wkup_hwmod = {
  163. .name = "l4_wkup",
  164. .class = &omap54xx_l4_hwmod_class,
  165. .clkdm_name = "wkupaon_clkdm",
  166. .prcm = {
  167. .omap4 = {
  168. .clkctrl_offs = OMAP54XX_CM_WKUPAON_L4_WKUP_CLKCTRL_OFFSET,
  169. .context_offs = OMAP54XX_RM_WKUPAON_L4_WKUP_CONTEXT_OFFSET,
  170. },
  171. },
  172. };
  173. /*
  174. * 'mpu_bus' class
  175. * instance(s): mpu_private
  176. */
  177. static struct omap_hwmod_class omap54xx_mpu_bus_hwmod_class = {
  178. .name = "mpu_bus",
  179. };
  180. /* mpu_private */
  181. static struct omap_hwmod omap54xx_mpu_private_hwmod = {
  182. .name = "mpu_private",
  183. .class = &omap54xx_mpu_bus_hwmod_class,
  184. .clkdm_name = "mpu_clkdm",
  185. .prcm = {
  186. .omap4 = {
  187. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  188. },
  189. },
  190. };
  191. /*
  192. * 'counter' class
  193. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  194. */
  195. static struct omap_hwmod_class_sysconfig omap54xx_counter_sysc = {
  196. .rev_offs = 0x0000,
  197. .sysc_offs = 0x0010,
  198. .sysc_flags = SYSC_HAS_SIDLEMODE,
  199. .idlemodes = (SIDLE_FORCE | SIDLE_NO),
  200. .sysc_fields = &omap_hwmod_sysc_type1,
  201. };
  202. static struct omap_hwmod_class omap54xx_counter_hwmod_class = {
  203. .name = "counter",
  204. .sysc = &omap54xx_counter_sysc,
  205. };
  206. /* counter_32k */
  207. static struct omap_hwmod omap54xx_counter_32k_hwmod = {
  208. .name = "counter_32k",
  209. .class = &omap54xx_counter_hwmod_class,
  210. .clkdm_name = "wkupaon_clkdm",
  211. .flags = HWMOD_SWSUP_SIDLE,
  212. .main_clk = "wkupaon_iclk_mux",
  213. .prcm = {
  214. .omap4 = {
  215. .clkctrl_offs = OMAP54XX_CM_WKUPAON_COUNTER_32K_CLKCTRL_OFFSET,
  216. .context_offs = OMAP54XX_RM_WKUPAON_COUNTER_32K_CONTEXT_OFFSET,
  217. },
  218. },
  219. };
  220. /*
  221. * 'dma' class
  222. * dma controller for data exchange between memory to memory (i.e. internal or
  223. * external memory) and gp peripherals to memory or memory to gp peripherals
  224. */
  225. static struct omap_hwmod_class_sysconfig omap54xx_dma_sysc = {
  226. .rev_offs = 0x0000,
  227. .sysc_offs = 0x002c,
  228. .syss_offs = 0x0028,
  229. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  230. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  231. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  232. SYSS_HAS_RESET_STATUS),
  233. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  234. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  235. .sysc_fields = &omap_hwmod_sysc_type1,
  236. };
  237. static struct omap_hwmod_class omap54xx_dma_hwmod_class = {
  238. .name = "dma",
  239. .sysc = &omap54xx_dma_sysc,
  240. };
  241. /* dma dev_attr */
  242. static struct omap_dma_dev_attr dma_dev_attr = {
  243. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  244. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  245. .lch_count = 32,
  246. };
  247. /* dma_system */
  248. static struct omap_hwmod_irq_info omap54xx_dma_system_irqs[] = {
  249. { .name = "0", .irq = 12 + OMAP54XX_IRQ_GIC_START },
  250. { .name = "1", .irq = 13 + OMAP54XX_IRQ_GIC_START },
  251. { .name = "2", .irq = 14 + OMAP54XX_IRQ_GIC_START },
  252. { .name = "3", .irq = 15 + OMAP54XX_IRQ_GIC_START },
  253. { .irq = -1 }
  254. };
  255. static struct omap_hwmod omap54xx_dma_system_hwmod = {
  256. .name = "dma_system",
  257. .class = &omap54xx_dma_hwmod_class,
  258. .clkdm_name = "dma_clkdm",
  259. .mpu_irqs = omap54xx_dma_system_irqs,
  260. .main_clk = "l3_iclk_div",
  261. .prcm = {
  262. .omap4 = {
  263. .clkctrl_offs = OMAP54XX_CM_DMA_DMA_SYSTEM_CLKCTRL_OFFSET,
  264. .context_offs = OMAP54XX_RM_DMA_DMA_SYSTEM_CONTEXT_OFFSET,
  265. },
  266. },
  267. .dev_attr = &dma_dev_attr,
  268. };
  269. /*
  270. * 'dmic' class
  271. * digital microphone controller
  272. */
  273. static struct omap_hwmod_class_sysconfig omap54xx_dmic_sysc = {
  274. .rev_offs = 0x0000,
  275. .sysc_offs = 0x0010,
  276. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  277. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  278. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  279. SIDLE_SMART_WKUP),
  280. .sysc_fields = &omap_hwmod_sysc_type2,
  281. };
  282. static struct omap_hwmod_class omap54xx_dmic_hwmod_class = {
  283. .name = "dmic",
  284. .sysc = &omap54xx_dmic_sysc,
  285. };
  286. /* dmic */
  287. static struct omap_hwmod omap54xx_dmic_hwmod = {
  288. .name = "dmic",
  289. .class = &omap54xx_dmic_hwmod_class,
  290. .clkdm_name = "abe_clkdm",
  291. .main_clk = "dmic_gfclk",
  292. .prcm = {
  293. .omap4 = {
  294. .clkctrl_offs = OMAP54XX_CM_ABE_DMIC_CLKCTRL_OFFSET,
  295. .context_offs = OMAP54XX_RM_ABE_DMIC_CONTEXT_OFFSET,
  296. .modulemode = MODULEMODE_SWCTRL,
  297. },
  298. },
  299. };
  300. /*
  301. * 'emif' class
  302. * external memory interface no1 (wrapper)
  303. */
  304. static struct omap_hwmod_class_sysconfig omap54xx_emif_sysc = {
  305. .rev_offs = 0x0000,
  306. };
  307. static struct omap_hwmod_class omap54xx_emif_hwmod_class = {
  308. .name = "emif",
  309. .sysc = &omap54xx_emif_sysc,
  310. };
  311. /* emif1 */
  312. static struct omap_hwmod omap54xx_emif1_hwmod = {
  313. .name = "emif1",
  314. .class = &omap54xx_emif_hwmod_class,
  315. .clkdm_name = "emif_clkdm",
  316. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  317. .main_clk = "dpll_core_h11x2_ck",
  318. .prcm = {
  319. .omap4 = {
  320. .clkctrl_offs = OMAP54XX_CM_EMIF_EMIF1_CLKCTRL_OFFSET,
  321. .context_offs = OMAP54XX_RM_EMIF_EMIF1_CONTEXT_OFFSET,
  322. .modulemode = MODULEMODE_HWCTRL,
  323. },
  324. },
  325. };
  326. /* emif2 */
  327. static struct omap_hwmod omap54xx_emif2_hwmod = {
  328. .name = "emif2",
  329. .class = &omap54xx_emif_hwmod_class,
  330. .clkdm_name = "emif_clkdm",
  331. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  332. .main_clk = "dpll_core_h11x2_ck",
  333. .prcm = {
  334. .omap4 = {
  335. .clkctrl_offs = OMAP54XX_CM_EMIF_EMIF2_CLKCTRL_OFFSET,
  336. .context_offs = OMAP54XX_RM_EMIF_EMIF2_CONTEXT_OFFSET,
  337. .modulemode = MODULEMODE_HWCTRL,
  338. },
  339. },
  340. };
  341. /*
  342. * 'gpio' class
  343. * general purpose io module
  344. */
  345. static struct omap_hwmod_class_sysconfig omap54xx_gpio_sysc = {
  346. .rev_offs = 0x0000,
  347. .sysc_offs = 0x0010,
  348. .syss_offs = 0x0114,
  349. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  350. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  351. SYSS_HAS_RESET_STATUS),
  352. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  353. SIDLE_SMART_WKUP),
  354. .sysc_fields = &omap_hwmod_sysc_type1,
  355. };
  356. static struct omap_hwmod_class omap54xx_gpio_hwmod_class = {
  357. .name = "gpio",
  358. .sysc = &omap54xx_gpio_sysc,
  359. .rev = 2,
  360. };
  361. /* gpio dev_attr */
  362. static struct omap_gpio_dev_attr gpio_dev_attr = {
  363. .bank_width = 32,
  364. .dbck_flag = true,
  365. };
  366. /* gpio1 */
  367. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  368. { .role = "dbclk", .clk = "gpio1_dbclk" },
  369. };
  370. static struct omap_hwmod omap54xx_gpio1_hwmod = {
  371. .name = "gpio1",
  372. .class = &omap54xx_gpio_hwmod_class,
  373. .clkdm_name = "wkupaon_clkdm",
  374. .main_clk = "wkupaon_iclk_mux",
  375. .prcm = {
  376. .omap4 = {
  377. .clkctrl_offs = OMAP54XX_CM_WKUPAON_GPIO1_CLKCTRL_OFFSET,
  378. .context_offs = OMAP54XX_RM_WKUPAON_GPIO1_CONTEXT_OFFSET,
  379. .modulemode = MODULEMODE_HWCTRL,
  380. },
  381. },
  382. .opt_clks = gpio1_opt_clks,
  383. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  384. .dev_attr = &gpio_dev_attr,
  385. };
  386. /* gpio2 */
  387. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  388. { .role = "dbclk", .clk = "gpio2_dbclk" },
  389. };
  390. static struct omap_hwmod omap54xx_gpio2_hwmod = {
  391. .name = "gpio2",
  392. .class = &omap54xx_gpio_hwmod_class,
  393. .clkdm_name = "l4per_clkdm",
  394. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  395. .main_clk = "l4_root_clk_div",
  396. .prcm = {
  397. .omap4 = {
  398. .clkctrl_offs = OMAP54XX_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  399. .context_offs = OMAP54XX_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  400. .modulemode = MODULEMODE_HWCTRL,
  401. },
  402. },
  403. .opt_clks = gpio2_opt_clks,
  404. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  405. .dev_attr = &gpio_dev_attr,
  406. };
  407. /* gpio3 */
  408. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  409. { .role = "dbclk", .clk = "gpio3_dbclk" },
  410. };
  411. static struct omap_hwmod omap54xx_gpio3_hwmod = {
  412. .name = "gpio3",
  413. .class = &omap54xx_gpio_hwmod_class,
  414. .clkdm_name = "l4per_clkdm",
  415. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  416. .main_clk = "l4_root_clk_div",
  417. .prcm = {
  418. .omap4 = {
  419. .clkctrl_offs = OMAP54XX_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  420. .context_offs = OMAP54XX_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  421. .modulemode = MODULEMODE_HWCTRL,
  422. },
  423. },
  424. .opt_clks = gpio3_opt_clks,
  425. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  426. .dev_attr = &gpio_dev_attr,
  427. };
  428. /* gpio4 */
  429. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  430. { .role = "dbclk", .clk = "gpio4_dbclk" },
  431. };
  432. static struct omap_hwmod omap54xx_gpio4_hwmod = {
  433. .name = "gpio4",
  434. .class = &omap54xx_gpio_hwmod_class,
  435. .clkdm_name = "l4per_clkdm",
  436. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  437. .main_clk = "l4_root_clk_div",
  438. .prcm = {
  439. .omap4 = {
  440. .clkctrl_offs = OMAP54XX_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  441. .context_offs = OMAP54XX_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  442. .modulemode = MODULEMODE_HWCTRL,
  443. },
  444. },
  445. .opt_clks = gpio4_opt_clks,
  446. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  447. .dev_attr = &gpio_dev_attr,
  448. };
  449. /* gpio5 */
  450. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  451. { .role = "dbclk", .clk = "gpio5_dbclk" },
  452. };
  453. static struct omap_hwmod omap54xx_gpio5_hwmod = {
  454. .name = "gpio5",
  455. .class = &omap54xx_gpio_hwmod_class,
  456. .clkdm_name = "l4per_clkdm",
  457. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  458. .main_clk = "l4_root_clk_div",
  459. .prcm = {
  460. .omap4 = {
  461. .clkctrl_offs = OMAP54XX_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  462. .context_offs = OMAP54XX_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  463. .modulemode = MODULEMODE_HWCTRL,
  464. },
  465. },
  466. .opt_clks = gpio5_opt_clks,
  467. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  468. .dev_attr = &gpio_dev_attr,
  469. };
  470. /* gpio6 */
  471. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  472. { .role = "dbclk", .clk = "gpio6_dbclk" },
  473. };
  474. static struct omap_hwmod omap54xx_gpio6_hwmod = {
  475. .name = "gpio6",
  476. .class = &omap54xx_gpio_hwmod_class,
  477. .clkdm_name = "l4per_clkdm",
  478. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  479. .main_clk = "l4_root_clk_div",
  480. .prcm = {
  481. .omap4 = {
  482. .clkctrl_offs = OMAP54XX_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  483. .context_offs = OMAP54XX_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  484. .modulemode = MODULEMODE_HWCTRL,
  485. },
  486. },
  487. .opt_clks = gpio6_opt_clks,
  488. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  489. .dev_attr = &gpio_dev_attr,
  490. };
  491. /* gpio7 */
  492. static struct omap_hwmod_opt_clk gpio7_opt_clks[] = {
  493. { .role = "dbclk", .clk = "gpio7_dbclk" },
  494. };
  495. static struct omap_hwmod omap54xx_gpio7_hwmod = {
  496. .name = "gpio7",
  497. .class = &omap54xx_gpio_hwmod_class,
  498. .clkdm_name = "l4per_clkdm",
  499. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  500. .main_clk = "l4_root_clk_div",
  501. .prcm = {
  502. .omap4 = {
  503. .clkctrl_offs = OMAP54XX_CM_L4PER_GPIO7_CLKCTRL_OFFSET,
  504. .context_offs = OMAP54XX_RM_L4PER_GPIO7_CONTEXT_OFFSET,
  505. .modulemode = MODULEMODE_HWCTRL,
  506. },
  507. },
  508. .opt_clks = gpio7_opt_clks,
  509. .opt_clks_cnt = ARRAY_SIZE(gpio7_opt_clks),
  510. .dev_attr = &gpio_dev_attr,
  511. };
  512. /* gpio8 */
  513. static struct omap_hwmod_opt_clk gpio8_opt_clks[] = {
  514. { .role = "dbclk", .clk = "gpio8_dbclk" },
  515. };
  516. static struct omap_hwmod omap54xx_gpio8_hwmod = {
  517. .name = "gpio8",
  518. .class = &omap54xx_gpio_hwmod_class,
  519. .clkdm_name = "l4per_clkdm",
  520. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  521. .main_clk = "l4_root_clk_div",
  522. .prcm = {
  523. .omap4 = {
  524. .clkctrl_offs = OMAP54XX_CM_L4PER_GPIO8_CLKCTRL_OFFSET,
  525. .context_offs = OMAP54XX_RM_L4PER_GPIO8_CONTEXT_OFFSET,
  526. .modulemode = MODULEMODE_HWCTRL,
  527. },
  528. },
  529. .opt_clks = gpio8_opt_clks,
  530. .opt_clks_cnt = ARRAY_SIZE(gpio8_opt_clks),
  531. .dev_attr = &gpio_dev_attr,
  532. };
  533. /*
  534. * 'i2c' class
  535. * multimaster high-speed i2c controller
  536. */
  537. static struct omap_hwmod_class_sysconfig omap54xx_i2c_sysc = {
  538. .sysc_offs = 0x0010,
  539. .syss_offs = 0x0090,
  540. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  541. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  542. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  543. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  544. SIDLE_SMART_WKUP),
  545. .clockact = CLOCKACT_TEST_ICLK,
  546. .sysc_fields = &omap_hwmod_sysc_type1,
  547. };
  548. static struct omap_hwmod_class omap54xx_i2c_hwmod_class = {
  549. .name = "i2c",
  550. .sysc = &omap54xx_i2c_sysc,
  551. .reset = &omap_i2c_reset,
  552. .rev = OMAP_I2C_IP_VERSION_2,
  553. };
  554. /* i2c dev_attr */
  555. static struct omap_i2c_dev_attr i2c_dev_attr = {
  556. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  557. };
  558. /* i2c1 */
  559. static struct omap_hwmod omap54xx_i2c1_hwmod = {
  560. .name = "i2c1",
  561. .class = &omap54xx_i2c_hwmod_class,
  562. .clkdm_name = "l4per_clkdm",
  563. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  564. .main_clk = "func_96m_fclk",
  565. .prcm = {
  566. .omap4 = {
  567. .clkctrl_offs = OMAP54XX_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  568. .context_offs = OMAP54XX_RM_L4PER_I2C1_CONTEXT_OFFSET,
  569. .modulemode = MODULEMODE_SWCTRL,
  570. },
  571. },
  572. .dev_attr = &i2c_dev_attr,
  573. };
  574. /* i2c2 */
  575. static struct omap_hwmod omap54xx_i2c2_hwmod = {
  576. .name = "i2c2",
  577. .class = &omap54xx_i2c_hwmod_class,
  578. .clkdm_name = "l4per_clkdm",
  579. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  580. .main_clk = "func_96m_fclk",
  581. .prcm = {
  582. .omap4 = {
  583. .clkctrl_offs = OMAP54XX_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  584. .context_offs = OMAP54XX_RM_L4PER_I2C2_CONTEXT_OFFSET,
  585. .modulemode = MODULEMODE_SWCTRL,
  586. },
  587. },
  588. .dev_attr = &i2c_dev_attr,
  589. };
  590. /* i2c3 */
  591. static struct omap_hwmod omap54xx_i2c3_hwmod = {
  592. .name = "i2c3",
  593. .class = &omap54xx_i2c_hwmod_class,
  594. .clkdm_name = "l4per_clkdm",
  595. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  596. .main_clk = "func_96m_fclk",
  597. .prcm = {
  598. .omap4 = {
  599. .clkctrl_offs = OMAP54XX_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  600. .context_offs = OMAP54XX_RM_L4PER_I2C3_CONTEXT_OFFSET,
  601. .modulemode = MODULEMODE_SWCTRL,
  602. },
  603. },
  604. .dev_attr = &i2c_dev_attr,
  605. };
  606. /* i2c4 */
  607. static struct omap_hwmod omap54xx_i2c4_hwmod = {
  608. .name = "i2c4",
  609. .class = &omap54xx_i2c_hwmod_class,
  610. .clkdm_name = "l4per_clkdm",
  611. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  612. .main_clk = "func_96m_fclk",
  613. .prcm = {
  614. .omap4 = {
  615. .clkctrl_offs = OMAP54XX_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  616. .context_offs = OMAP54XX_RM_L4PER_I2C4_CONTEXT_OFFSET,
  617. .modulemode = MODULEMODE_SWCTRL,
  618. },
  619. },
  620. .dev_attr = &i2c_dev_attr,
  621. };
  622. /* i2c5 */
  623. static struct omap_hwmod omap54xx_i2c5_hwmod = {
  624. .name = "i2c5",
  625. .class = &omap54xx_i2c_hwmod_class,
  626. .clkdm_name = "l4per_clkdm",
  627. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  628. .main_clk = "func_96m_fclk",
  629. .prcm = {
  630. .omap4 = {
  631. .clkctrl_offs = OMAP54XX_CM_L4PER_I2C5_CLKCTRL_OFFSET,
  632. .context_offs = OMAP54XX_RM_L4PER_I2C5_CONTEXT_OFFSET,
  633. .modulemode = MODULEMODE_SWCTRL,
  634. },
  635. },
  636. .dev_attr = &i2c_dev_attr,
  637. };
  638. /*
  639. * 'kbd' class
  640. * keyboard controller
  641. */
  642. static struct omap_hwmod_class_sysconfig omap54xx_kbd_sysc = {
  643. .rev_offs = 0x0000,
  644. .sysc_offs = 0x0010,
  645. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  646. SYSC_HAS_SOFTRESET),
  647. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  648. .sysc_fields = &omap_hwmod_sysc_type1,
  649. };
  650. static struct omap_hwmod_class omap54xx_kbd_hwmod_class = {
  651. .name = "kbd",
  652. .sysc = &omap54xx_kbd_sysc,
  653. };
  654. /* kbd */
  655. static struct omap_hwmod omap54xx_kbd_hwmod = {
  656. .name = "kbd",
  657. .class = &omap54xx_kbd_hwmod_class,
  658. .clkdm_name = "wkupaon_clkdm",
  659. .main_clk = "sys_32k_ck",
  660. .prcm = {
  661. .omap4 = {
  662. .clkctrl_offs = OMAP54XX_CM_WKUPAON_KBD_CLKCTRL_OFFSET,
  663. .context_offs = OMAP54XX_RM_WKUPAON_KBD_CONTEXT_OFFSET,
  664. .modulemode = MODULEMODE_SWCTRL,
  665. },
  666. },
  667. };
  668. /*
  669. * 'mailbox' class
  670. * mailbox module allowing communication between the on-chip processors using a
  671. * queued mailbox-interrupt mechanism.
  672. */
  673. static struct omap_hwmod_class_sysconfig omap54xx_mailbox_sysc = {
  674. .rev_offs = 0x0000,
  675. .sysc_offs = 0x0010,
  676. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  677. SYSC_HAS_SOFTRESET),
  678. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  679. .sysc_fields = &omap_hwmod_sysc_type2,
  680. };
  681. static struct omap_hwmod_class omap54xx_mailbox_hwmod_class = {
  682. .name = "mailbox",
  683. .sysc = &omap54xx_mailbox_sysc,
  684. };
  685. /* mailbox */
  686. static struct omap_hwmod omap54xx_mailbox_hwmod = {
  687. .name = "mailbox",
  688. .class = &omap54xx_mailbox_hwmod_class,
  689. .clkdm_name = "l4cfg_clkdm",
  690. .prcm = {
  691. .omap4 = {
  692. .clkctrl_offs = OMAP54XX_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  693. .context_offs = OMAP54XX_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  694. },
  695. },
  696. };
  697. /*
  698. * 'mcbsp' class
  699. * multi channel buffered serial port controller
  700. */
  701. static struct omap_hwmod_class_sysconfig omap54xx_mcbsp_sysc = {
  702. .sysc_offs = 0x008c,
  703. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  704. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  705. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  706. .sysc_fields = &omap_hwmod_sysc_type1,
  707. };
  708. static struct omap_hwmod_class omap54xx_mcbsp_hwmod_class = {
  709. .name = "mcbsp",
  710. .sysc = &omap54xx_mcbsp_sysc,
  711. .rev = MCBSP_CONFIG_TYPE4,
  712. };
  713. /* mcbsp1 */
  714. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  715. { .role = "pad_fck", .clk = "pad_clks_ck" },
  716. { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },
  717. };
  718. static struct omap_hwmod omap54xx_mcbsp1_hwmod = {
  719. .name = "mcbsp1",
  720. .class = &omap54xx_mcbsp_hwmod_class,
  721. .clkdm_name = "abe_clkdm",
  722. .main_clk = "mcbsp1_gfclk",
  723. .prcm = {
  724. .omap4 = {
  725. .clkctrl_offs = OMAP54XX_CM_ABE_MCBSP1_CLKCTRL_OFFSET,
  726. .context_offs = OMAP54XX_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  727. .modulemode = MODULEMODE_SWCTRL,
  728. },
  729. },
  730. .opt_clks = mcbsp1_opt_clks,
  731. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  732. };
  733. /* mcbsp2 */
  734. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  735. { .role = "pad_fck", .clk = "pad_clks_ck" },
  736. { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },
  737. };
  738. static struct omap_hwmod omap54xx_mcbsp2_hwmod = {
  739. .name = "mcbsp2",
  740. .class = &omap54xx_mcbsp_hwmod_class,
  741. .clkdm_name = "abe_clkdm",
  742. .main_clk = "mcbsp2_gfclk",
  743. .prcm = {
  744. .omap4 = {
  745. .clkctrl_offs = OMAP54XX_CM_ABE_MCBSP2_CLKCTRL_OFFSET,
  746. .context_offs = OMAP54XX_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  747. .modulemode = MODULEMODE_SWCTRL,
  748. },
  749. },
  750. .opt_clks = mcbsp2_opt_clks,
  751. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  752. };
  753. /* mcbsp3 */
  754. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  755. { .role = "pad_fck", .clk = "pad_clks_ck" },
  756. { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },
  757. };
  758. static struct omap_hwmod omap54xx_mcbsp3_hwmod = {
  759. .name = "mcbsp3",
  760. .class = &omap54xx_mcbsp_hwmod_class,
  761. .clkdm_name = "abe_clkdm",
  762. .main_clk = "mcbsp3_gfclk",
  763. .prcm = {
  764. .omap4 = {
  765. .clkctrl_offs = OMAP54XX_CM_ABE_MCBSP3_CLKCTRL_OFFSET,
  766. .context_offs = OMAP54XX_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  767. .modulemode = MODULEMODE_SWCTRL,
  768. },
  769. },
  770. .opt_clks = mcbsp3_opt_clks,
  771. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  772. };
  773. /*
  774. * 'mcpdm' class
  775. * multi channel pdm controller (proprietary interface with phoenix power
  776. * ic)
  777. */
  778. static struct omap_hwmod_class_sysconfig omap54xx_mcpdm_sysc = {
  779. .rev_offs = 0x0000,
  780. .sysc_offs = 0x0010,
  781. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  782. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  783. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  784. SIDLE_SMART_WKUP),
  785. .sysc_fields = &omap_hwmod_sysc_type2,
  786. };
  787. static struct omap_hwmod_class omap54xx_mcpdm_hwmod_class = {
  788. .name = "mcpdm",
  789. .sysc = &omap54xx_mcpdm_sysc,
  790. };
  791. /* mcpdm */
  792. static struct omap_hwmod omap54xx_mcpdm_hwmod = {
  793. .name = "mcpdm",
  794. .class = &omap54xx_mcpdm_hwmod_class,
  795. .clkdm_name = "abe_clkdm",
  796. /*
  797. * It's suspected that the McPDM requires an off-chip main
  798. * functional clock, controlled via I2C. This IP block is
  799. * currently reset very early during boot, before I2C is
  800. * available, so it doesn't seem that we have any choice in
  801. * the kernel other than to avoid resetting it. XXX This is
  802. * really a hardware issue workaround: every IP block should
  803. * be able to source its main functional clock from either
  804. * on-chip or off-chip sources. McPDM seems to be the only
  805. * current exception.
  806. */
  807. .flags = HWMOD_EXT_OPT_MAIN_CLK,
  808. .main_clk = "pad_clks_ck",
  809. .prcm = {
  810. .omap4 = {
  811. .clkctrl_offs = OMAP54XX_CM_ABE_MCPDM_CLKCTRL_OFFSET,
  812. .context_offs = OMAP54XX_RM_ABE_MCPDM_CONTEXT_OFFSET,
  813. .modulemode = MODULEMODE_SWCTRL,
  814. },
  815. },
  816. };
  817. /*
  818. * 'mcspi' class
  819. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  820. * bus
  821. */
  822. static struct omap_hwmod_class_sysconfig omap54xx_mcspi_sysc = {
  823. .rev_offs = 0x0000,
  824. .sysc_offs = 0x0010,
  825. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  826. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  827. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  828. SIDLE_SMART_WKUP),
  829. .sysc_fields = &omap_hwmod_sysc_type2,
  830. };
  831. static struct omap_hwmod_class omap54xx_mcspi_hwmod_class = {
  832. .name = "mcspi",
  833. .sysc = &omap54xx_mcspi_sysc,
  834. .rev = OMAP4_MCSPI_REV,
  835. };
  836. /* mcspi1 */
  837. /* mcspi1 dev_attr */
  838. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  839. .num_chipselect = 4,
  840. };
  841. static struct omap_hwmod omap54xx_mcspi1_hwmod = {
  842. .name = "mcspi1",
  843. .class = &omap54xx_mcspi_hwmod_class,
  844. .clkdm_name = "l4per_clkdm",
  845. .main_clk = "func_48m_fclk",
  846. .prcm = {
  847. .omap4 = {
  848. .clkctrl_offs = OMAP54XX_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  849. .context_offs = OMAP54XX_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  850. .modulemode = MODULEMODE_SWCTRL,
  851. },
  852. },
  853. .dev_attr = &mcspi1_dev_attr,
  854. };
  855. /* mcspi2 */
  856. /* mcspi2 dev_attr */
  857. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  858. .num_chipselect = 2,
  859. };
  860. static struct omap_hwmod omap54xx_mcspi2_hwmod = {
  861. .name = "mcspi2",
  862. .class = &omap54xx_mcspi_hwmod_class,
  863. .clkdm_name = "l4per_clkdm",
  864. .main_clk = "func_48m_fclk",
  865. .prcm = {
  866. .omap4 = {
  867. .clkctrl_offs = OMAP54XX_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  868. .context_offs = OMAP54XX_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  869. .modulemode = MODULEMODE_SWCTRL,
  870. },
  871. },
  872. .dev_attr = &mcspi2_dev_attr,
  873. };
  874. /* mcspi3 */
  875. /* mcspi3 dev_attr */
  876. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  877. .num_chipselect = 2,
  878. };
  879. static struct omap_hwmod omap54xx_mcspi3_hwmod = {
  880. .name = "mcspi3",
  881. .class = &omap54xx_mcspi_hwmod_class,
  882. .clkdm_name = "l4per_clkdm",
  883. .main_clk = "func_48m_fclk",
  884. .prcm = {
  885. .omap4 = {
  886. .clkctrl_offs = OMAP54XX_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  887. .context_offs = OMAP54XX_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  888. .modulemode = MODULEMODE_SWCTRL,
  889. },
  890. },
  891. .dev_attr = &mcspi3_dev_attr,
  892. };
  893. /* mcspi4 */
  894. /* mcspi4 dev_attr */
  895. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  896. .num_chipselect = 1,
  897. };
  898. static struct omap_hwmod omap54xx_mcspi4_hwmod = {
  899. .name = "mcspi4",
  900. .class = &omap54xx_mcspi_hwmod_class,
  901. .clkdm_name = "l4per_clkdm",
  902. .main_clk = "func_48m_fclk",
  903. .prcm = {
  904. .omap4 = {
  905. .clkctrl_offs = OMAP54XX_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  906. .context_offs = OMAP54XX_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  907. .modulemode = MODULEMODE_SWCTRL,
  908. },
  909. },
  910. .dev_attr = &mcspi4_dev_attr,
  911. };
  912. /*
  913. * 'mmc' class
  914. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  915. */
  916. static struct omap_hwmod_class_sysconfig omap54xx_mmc_sysc = {
  917. .rev_offs = 0x0000,
  918. .sysc_offs = 0x0010,
  919. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  920. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  921. SYSC_HAS_SOFTRESET),
  922. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  923. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  924. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  925. .sysc_fields = &omap_hwmod_sysc_type2,
  926. };
  927. static struct omap_hwmod_class omap54xx_mmc_hwmod_class = {
  928. .name = "mmc",
  929. .sysc = &omap54xx_mmc_sysc,
  930. };
  931. /* mmc1 */
  932. static struct omap_hwmod_opt_clk mmc1_opt_clks[] = {
  933. { .role = "32khz_clk", .clk = "mmc1_32khz_clk" },
  934. };
  935. /* mmc1 dev_attr */
  936. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  937. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  938. };
  939. static struct omap_hwmod omap54xx_mmc1_hwmod = {
  940. .name = "mmc1",
  941. .class = &omap54xx_mmc_hwmod_class,
  942. .clkdm_name = "l3init_clkdm",
  943. .main_clk = "mmc1_fclk",
  944. .prcm = {
  945. .omap4 = {
  946. .clkctrl_offs = OMAP54XX_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  947. .context_offs = OMAP54XX_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  948. .modulemode = MODULEMODE_SWCTRL,
  949. },
  950. },
  951. .opt_clks = mmc1_opt_clks,
  952. .opt_clks_cnt = ARRAY_SIZE(mmc1_opt_clks),
  953. .dev_attr = &mmc1_dev_attr,
  954. };
  955. /* mmc2 */
  956. static struct omap_hwmod omap54xx_mmc2_hwmod = {
  957. .name = "mmc2",
  958. .class = &omap54xx_mmc_hwmod_class,
  959. .clkdm_name = "l3init_clkdm",
  960. .main_clk = "mmc2_fclk",
  961. .prcm = {
  962. .omap4 = {
  963. .clkctrl_offs = OMAP54XX_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  964. .context_offs = OMAP54XX_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  965. .modulemode = MODULEMODE_SWCTRL,
  966. },
  967. },
  968. };
  969. /* mmc3 */
  970. static struct omap_hwmod omap54xx_mmc3_hwmod = {
  971. .name = "mmc3",
  972. .class = &omap54xx_mmc_hwmod_class,
  973. .clkdm_name = "l4per_clkdm",
  974. .main_clk = "func_48m_fclk",
  975. .prcm = {
  976. .omap4 = {
  977. .clkctrl_offs = OMAP54XX_CM_L4PER_MMC3_CLKCTRL_OFFSET,
  978. .context_offs = OMAP54XX_RM_L4PER_MMC3_CONTEXT_OFFSET,
  979. .modulemode = MODULEMODE_SWCTRL,
  980. },
  981. },
  982. };
  983. /* mmc4 */
  984. static struct omap_hwmod omap54xx_mmc4_hwmod = {
  985. .name = "mmc4",
  986. .class = &omap54xx_mmc_hwmod_class,
  987. .clkdm_name = "l4per_clkdm",
  988. .main_clk = "func_48m_fclk",
  989. .prcm = {
  990. .omap4 = {
  991. .clkctrl_offs = OMAP54XX_CM_L4PER_MMC4_CLKCTRL_OFFSET,
  992. .context_offs = OMAP54XX_RM_L4PER_MMC4_CONTEXT_OFFSET,
  993. .modulemode = MODULEMODE_SWCTRL,
  994. },
  995. },
  996. };
  997. /* mmc5 */
  998. static struct omap_hwmod omap54xx_mmc5_hwmod = {
  999. .name = "mmc5",
  1000. .class = &omap54xx_mmc_hwmod_class,
  1001. .clkdm_name = "l4per_clkdm",
  1002. .main_clk = "func_96m_fclk",
  1003. .prcm = {
  1004. .omap4 = {
  1005. .clkctrl_offs = OMAP54XX_CM_L4PER_MMC5_CLKCTRL_OFFSET,
  1006. .context_offs = OMAP54XX_RM_L4PER_MMC5_CONTEXT_OFFSET,
  1007. .modulemode = MODULEMODE_SWCTRL,
  1008. },
  1009. },
  1010. };
  1011. /*
  1012. * 'mpu' class
  1013. * mpu sub-system
  1014. */
  1015. static struct omap_hwmod_class omap54xx_mpu_hwmod_class = {
  1016. .name = "mpu",
  1017. };
  1018. /* mpu */
  1019. static struct omap_hwmod omap54xx_mpu_hwmod = {
  1020. .name = "mpu",
  1021. .class = &omap54xx_mpu_hwmod_class,
  1022. .clkdm_name = "mpu_clkdm",
  1023. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1024. .main_clk = "dpll_mpu_m2_ck",
  1025. .prcm = {
  1026. .omap4 = {
  1027. .clkctrl_offs = OMAP54XX_CM_MPU_MPU_CLKCTRL_OFFSET,
  1028. .context_offs = OMAP54XX_RM_MPU_MPU_CONTEXT_OFFSET,
  1029. },
  1030. },
  1031. };
  1032. /*
  1033. * 'timer' class
  1034. * general purpose timer module with accurate 1ms tick
  1035. * This class contains several variants: ['timer_1ms', 'timer']
  1036. */
  1037. static struct omap_hwmod_class_sysconfig omap54xx_timer_1ms_sysc = {
  1038. .rev_offs = 0x0000,
  1039. .sysc_offs = 0x0010,
  1040. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1041. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1042. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1043. SIDLE_SMART_WKUP),
  1044. .sysc_fields = &omap_hwmod_sysc_type2,
  1045. .clockact = CLOCKACT_TEST_ICLK,
  1046. };
  1047. static struct omap_hwmod_class omap54xx_timer_1ms_hwmod_class = {
  1048. .name = "timer",
  1049. .sysc = &omap54xx_timer_1ms_sysc,
  1050. };
  1051. static struct omap_hwmod_class_sysconfig omap54xx_timer_sysc = {
  1052. .rev_offs = 0x0000,
  1053. .sysc_offs = 0x0010,
  1054. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1055. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1056. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1057. SIDLE_SMART_WKUP),
  1058. .sysc_fields = &omap_hwmod_sysc_type2,
  1059. };
  1060. static struct omap_hwmod_class omap54xx_timer_hwmod_class = {
  1061. .name = "timer",
  1062. .sysc = &omap54xx_timer_sysc,
  1063. };
  1064. /* timer1 */
  1065. static struct omap_hwmod omap54xx_timer1_hwmod = {
  1066. .name = "timer1",
  1067. .class = &omap54xx_timer_1ms_hwmod_class,
  1068. .clkdm_name = "wkupaon_clkdm",
  1069. .main_clk = "timer1_gfclk_mux",
  1070. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  1071. .prcm = {
  1072. .omap4 = {
  1073. .clkctrl_offs = OMAP54XX_CM_WKUPAON_TIMER1_CLKCTRL_OFFSET,
  1074. .context_offs = OMAP54XX_RM_WKUPAON_TIMER1_CONTEXT_OFFSET,
  1075. .modulemode = MODULEMODE_SWCTRL,
  1076. },
  1077. },
  1078. };
  1079. /* timer2 */
  1080. static struct omap_hwmod omap54xx_timer2_hwmod = {
  1081. .name = "timer2",
  1082. .class = &omap54xx_timer_1ms_hwmod_class,
  1083. .clkdm_name = "l4per_clkdm",
  1084. .main_clk = "timer2_gfclk_mux",
  1085. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  1086. .prcm = {
  1087. .omap4 = {
  1088. .clkctrl_offs = OMAP54XX_CM_L4PER_TIMER2_CLKCTRL_OFFSET,
  1089. .context_offs = OMAP54XX_RM_L4PER_TIMER2_CONTEXT_OFFSET,
  1090. .modulemode = MODULEMODE_SWCTRL,
  1091. },
  1092. },
  1093. };
  1094. /* timer3 */
  1095. static struct omap_hwmod omap54xx_timer3_hwmod = {
  1096. .name = "timer3",
  1097. .class = &omap54xx_timer_hwmod_class,
  1098. .clkdm_name = "l4per_clkdm",
  1099. .main_clk = "timer3_gfclk_mux",
  1100. .prcm = {
  1101. .omap4 = {
  1102. .clkctrl_offs = OMAP54XX_CM_L4PER_TIMER3_CLKCTRL_OFFSET,
  1103. .context_offs = OMAP54XX_RM_L4PER_TIMER3_CONTEXT_OFFSET,
  1104. .modulemode = MODULEMODE_SWCTRL,
  1105. },
  1106. },
  1107. };
  1108. /* timer4 */
  1109. static struct omap_hwmod omap54xx_timer4_hwmod = {
  1110. .name = "timer4",
  1111. .class = &omap54xx_timer_hwmod_class,
  1112. .clkdm_name = "l4per_clkdm",
  1113. .main_clk = "timer4_gfclk_mux",
  1114. .prcm = {
  1115. .omap4 = {
  1116. .clkctrl_offs = OMAP54XX_CM_L4PER_TIMER4_CLKCTRL_OFFSET,
  1117. .context_offs = OMAP54XX_RM_L4PER_TIMER4_CONTEXT_OFFSET,
  1118. .modulemode = MODULEMODE_SWCTRL,
  1119. },
  1120. },
  1121. };
  1122. /* timer5 */
  1123. static struct omap_hwmod omap54xx_timer5_hwmod = {
  1124. .name = "timer5",
  1125. .class = &omap54xx_timer_hwmod_class,
  1126. .clkdm_name = "abe_clkdm",
  1127. .main_clk = "timer5_gfclk_mux",
  1128. .prcm = {
  1129. .omap4 = {
  1130. .clkctrl_offs = OMAP54XX_CM_ABE_TIMER5_CLKCTRL_OFFSET,
  1131. .context_offs = OMAP54XX_RM_ABE_TIMER5_CONTEXT_OFFSET,
  1132. .modulemode = MODULEMODE_SWCTRL,
  1133. },
  1134. },
  1135. };
  1136. /* timer6 */
  1137. static struct omap_hwmod omap54xx_timer6_hwmod = {
  1138. .name = "timer6",
  1139. .class = &omap54xx_timer_hwmod_class,
  1140. .clkdm_name = "abe_clkdm",
  1141. .main_clk = "timer6_gfclk_mux",
  1142. .prcm = {
  1143. .omap4 = {
  1144. .clkctrl_offs = OMAP54XX_CM_ABE_TIMER6_CLKCTRL_OFFSET,
  1145. .context_offs = OMAP54XX_RM_ABE_TIMER6_CONTEXT_OFFSET,
  1146. .modulemode = MODULEMODE_SWCTRL,
  1147. },
  1148. },
  1149. };
  1150. /* timer7 */
  1151. static struct omap_hwmod omap54xx_timer7_hwmod = {
  1152. .name = "timer7",
  1153. .class = &omap54xx_timer_hwmod_class,
  1154. .clkdm_name = "abe_clkdm",
  1155. .main_clk = "timer7_gfclk_mux",
  1156. .prcm = {
  1157. .omap4 = {
  1158. .clkctrl_offs = OMAP54XX_CM_ABE_TIMER7_CLKCTRL_OFFSET,
  1159. .context_offs = OMAP54XX_RM_ABE_TIMER7_CONTEXT_OFFSET,
  1160. .modulemode = MODULEMODE_SWCTRL,
  1161. },
  1162. },
  1163. };
  1164. /* timer8 */
  1165. static struct omap_hwmod omap54xx_timer8_hwmod = {
  1166. .name = "timer8",
  1167. .class = &omap54xx_timer_hwmod_class,
  1168. .clkdm_name = "abe_clkdm",
  1169. .main_clk = "timer8_gfclk_mux",
  1170. .prcm = {
  1171. .omap4 = {
  1172. .clkctrl_offs = OMAP54XX_CM_ABE_TIMER8_CLKCTRL_OFFSET,
  1173. .context_offs = OMAP54XX_RM_ABE_TIMER8_CONTEXT_OFFSET,
  1174. .modulemode = MODULEMODE_SWCTRL,
  1175. },
  1176. },
  1177. };
  1178. /* timer9 */
  1179. static struct omap_hwmod omap54xx_timer9_hwmod = {
  1180. .name = "timer9",
  1181. .class = &omap54xx_timer_hwmod_class,
  1182. .clkdm_name = "l4per_clkdm",
  1183. .main_clk = "timer9_gfclk_mux",
  1184. .prcm = {
  1185. .omap4 = {
  1186. .clkctrl_offs = OMAP54XX_CM_L4PER_TIMER9_CLKCTRL_OFFSET,
  1187. .context_offs = OMAP54XX_RM_L4PER_TIMER9_CONTEXT_OFFSET,
  1188. .modulemode = MODULEMODE_SWCTRL,
  1189. },
  1190. },
  1191. };
  1192. /* timer10 */
  1193. static struct omap_hwmod omap54xx_timer10_hwmod = {
  1194. .name = "timer10",
  1195. .class = &omap54xx_timer_1ms_hwmod_class,
  1196. .clkdm_name = "l4per_clkdm",
  1197. .main_clk = "timer10_gfclk_mux",
  1198. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  1199. .prcm = {
  1200. .omap4 = {
  1201. .clkctrl_offs = OMAP54XX_CM_L4PER_TIMER10_CLKCTRL_OFFSET,
  1202. .context_offs = OMAP54XX_RM_L4PER_TIMER10_CONTEXT_OFFSET,
  1203. .modulemode = MODULEMODE_SWCTRL,
  1204. },
  1205. },
  1206. };
  1207. /* timer11 */
  1208. static struct omap_hwmod omap54xx_timer11_hwmod = {
  1209. .name = "timer11",
  1210. .class = &omap54xx_timer_hwmod_class,
  1211. .clkdm_name = "l4per_clkdm",
  1212. .main_clk = "timer11_gfclk_mux",
  1213. .prcm = {
  1214. .omap4 = {
  1215. .clkctrl_offs = OMAP54XX_CM_L4PER_TIMER11_CLKCTRL_OFFSET,
  1216. .context_offs = OMAP54XX_RM_L4PER_TIMER11_CONTEXT_OFFSET,
  1217. .modulemode = MODULEMODE_SWCTRL,
  1218. },
  1219. },
  1220. };
  1221. /*
  1222. * 'uart' class
  1223. * universal asynchronous receiver/transmitter (uart)
  1224. */
  1225. static struct omap_hwmod_class_sysconfig omap54xx_uart_sysc = {
  1226. .rev_offs = 0x0050,
  1227. .sysc_offs = 0x0054,
  1228. .syss_offs = 0x0058,
  1229. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  1230. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1231. SYSS_HAS_RESET_STATUS),
  1232. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1233. SIDLE_SMART_WKUP),
  1234. .sysc_fields = &omap_hwmod_sysc_type1,
  1235. };
  1236. static struct omap_hwmod_class omap54xx_uart_hwmod_class = {
  1237. .name = "uart",
  1238. .sysc = &omap54xx_uart_sysc,
  1239. };
  1240. /* uart1 */
  1241. static struct omap_hwmod omap54xx_uart1_hwmod = {
  1242. .name = "uart1",
  1243. .class = &omap54xx_uart_hwmod_class,
  1244. .clkdm_name = "l4per_clkdm",
  1245. .main_clk = "func_48m_fclk",
  1246. .prcm = {
  1247. .omap4 = {
  1248. .clkctrl_offs = OMAP54XX_CM_L4PER_UART1_CLKCTRL_OFFSET,
  1249. .context_offs = OMAP54XX_RM_L4PER_UART1_CONTEXT_OFFSET,
  1250. .modulemode = MODULEMODE_SWCTRL,
  1251. },
  1252. },
  1253. };
  1254. /* uart2 */
  1255. static struct omap_hwmod omap54xx_uart2_hwmod = {
  1256. .name = "uart2",
  1257. .class = &omap54xx_uart_hwmod_class,
  1258. .clkdm_name = "l4per_clkdm",
  1259. .main_clk = "func_48m_fclk",
  1260. .prcm = {
  1261. .omap4 = {
  1262. .clkctrl_offs = OMAP54XX_CM_L4PER_UART2_CLKCTRL_OFFSET,
  1263. .context_offs = OMAP54XX_RM_L4PER_UART2_CONTEXT_OFFSET,
  1264. .modulemode = MODULEMODE_SWCTRL,
  1265. },
  1266. },
  1267. };
  1268. /* uart3 */
  1269. static struct omap_hwmod omap54xx_uart3_hwmod = {
  1270. .name = "uart3",
  1271. .class = &omap54xx_uart_hwmod_class,
  1272. .clkdm_name = "l4per_clkdm",
  1273. .flags = DEBUG_OMAP4UART3_FLAGS,
  1274. .main_clk = "func_48m_fclk",
  1275. .prcm = {
  1276. .omap4 = {
  1277. .clkctrl_offs = OMAP54XX_CM_L4PER_UART3_CLKCTRL_OFFSET,
  1278. .context_offs = OMAP54XX_RM_L4PER_UART3_CONTEXT_OFFSET,
  1279. .modulemode = MODULEMODE_SWCTRL,
  1280. },
  1281. },
  1282. };
  1283. /* uart4 */
  1284. static struct omap_hwmod omap54xx_uart4_hwmod = {
  1285. .name = "uart4",
  1286. .class = &omap54xx_uart_hwmod_class,
  1287. .clkdm_name = "l4per_clkdm",
  1288. .flags = DEBUG_OMAP4UART4_FLAGS,
  1289. .main_clk = "func_48m_fclk",
  1290. .prcm = {
  1291. .omap4 = {
  1292. .clkctrl_offs = OMAP54XX_CM_L4PER_UART4_CLKCTRL_OFFSET,
  1293. .context_offs = OMAP54XX_RM_L4PER_UART4_CONTEXT_OFFSET,
  1294. .modulemode = MODULEMODE_SWCTRL,
  1295. },
  1296. },
  1297. };
  1298. /* uart5 */
  1299. static struct omap_hwmod omap54xx_uart5_hwmod = {
  1300. .name = "uart5",
  1301. .class = &omap54xx_uart_hwmod_class,
  1302. .clkdm_name = "l4per_clkdm",
  1303. .main_clk = "func_48m_fclk",
  1304. .prcm = {
  1305. .omap4 = {
  1306. .clkctrl_offs = OMAP54XX_CM_L4PER_UART5_CLKCTRL_OFFSET,
  1307. .context_offs = OMAP54XX_RM_L4PER_UART5_CONTEXT_OFFSET,
  1308. .modulemode = MODULEMODE_SWCTRL,
  1309. },
  1310. },
  1311. };
  1312. /* uart6 */
  1313. static struct omap_hwmod omap54xx_uart6_hwmod = {
  1314. .name = "uart6",
  1315. .class = &omap54xx_uart_hwmod_class,
  1316. .clkdm_name = "l4per_clkdm",
  1317. .main_clk = "func_48m_fclk",
  1318. .prcm = {
  1319. .omap4 = {
  1320. .clkctrl_offs = OMAP54XX_CM_L4PER_UART6_CLKCTRL_OFFSET,
  1321. .context_offs = OMAP54XX_RM_L4PER_UART6_CONTEXT_OFFSET,
  1322. .modulemode = MODULEMODE_SWCTRL,
  1323. },
  1324. },
  1325. };
  1326. /*
  1327. * 'usb_otg_ss' class
  1328. * 2.0 super speed (usb_otg_ss) controller
  1329. */
  1330. static struct omap_hwmod_class_sysconfig omap54xx_usb_otg_ss_sysc = {
  1331. .rev_offs = 0x0000,
  1332. .sysc_offs = 0x0010,
  1333. .sysc_flags = (SYSC_HAS_DMADISABLE | SYSC_HAS_MIDLEMODE |
  1334. SYSC_HAS_SIDLEMODE),
  1335. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1336. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1337. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1338. .sysc_fields = &omap_hwmod_sysc_type2,
  1339. };
  1340. static struct omap_hwmod_class omap54xx_usb_otg_ss_hwmod_class = {
  1341. .name = "usb_otg_ss",
  1342. .sysc = &omap54xx_usb_otg_ss_sysc,
  1343. };
  1344. /* usb_otg_ss */
  1345. static struct omap_hwmod_opt_clk usb_otg_ss_opt_clks[] = {
  1346. { .role = "refclk960m", .clk = "usb_otg_ss_refclk960m" },
  1347. };
  1348. static struct omap_hwmod omap54xx_usb_otg_ss_hwmod = {
  1349. .name = "usb_otg_ss",
  1350. .class = &omap54xx_usb_otg_ss_hwmod_class,
  1351. .clkdm_name = "l3init_clkdm",
  1352. .flags = HWMOD_SWSUP_SIDLE,
  1353. .main_clk = "dpll_core_h13x2_ck",
  1354. .prcm = {
  1355. .omap4 = {
  1356. .clkctrl_offs = OMAP54XX_CM_L3INIT_USB_OTG_SS_CLKCTRL_OFFSET,
  1357. .context_offs = OMAP54XX_RM_L3INIT_USB_OTG_SS_CONTEXT_OFFSET,
  1358. .modulemode = MODULEMODE_HWCTRL,
  1359. },
  1360. },
  1361. .opt_clks = usb_otg_ss_opt_clks,
  1362. .opt_clks_cnt = ARRAY_SIZE(usb_otg_ss_opt_clks),
  1363. };
  1364. /*
  1365. * 'wd_timer' class
  1366. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  1367. * overflow condition
  1368. */
  1369. static struct omap_hwmod_class_sysconfig omap54xx_wd_timer_sysc = {
  1370. .rev_offs = 0x0000,
  1371. .sysc_offs = 0x0010,
  1372. .syss_offs = 0x0014,
  1373. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  1374. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1375. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1376. SIDLE_SMART_WKUP),
  1377. .sysc_fields = &omap_hwmod_sysc_type1,
  1378. };
  1379. static struct omap_hwmod_class omap54xx_wd_timer_hwmod_class = {
  1380. .name = "wd_timer",
  1381. .sysc = &omap54xx_wd_timer_sysc,
  1382. .pre_shutdown = &omap2_wd_timer_disable,
  1383. };
  1384. /* wd_timer2 */
  1385. static struct omap_hwmod omap54xx_wd_timer2_hwmod = {
  1386. .name = "wd_timer2",
  1387. .class = &omap54xx_wd_timer_hwmod_class,
  1388. .clkdm_name = "wkupaon_clkdm",
  1389. .main_clk = "sys_32k_ck",
  1390. .prcm = {
  1391. .omap4 = {
  1392. .clkctrl_offs = OMAP54XX_CM_WKUPAON_WD_TIMER2_CLKCTRL_OFFSET,
  1393. .context_offs = OMAP54XX_RM_WKUPAON_WD_TIMER2_CONTEXT_OFFSET,
  1394. .modulemode = MODULEMODE_SWCTRL,
  1395. },
  1396. },
  1397. };
  1398. /*
  1399. * Interfaces
  1400. */
  1401. /* l3_main_1 -> dmm */
  1402. static struct omap_hwmod_ocp_if omap54xx_l3_main_1__dmm = {
  1403. .master = &omap54xx_l3_main_1_hwmod,
  1404. .slave = &omap54xx_dmm_hwmod,
  1405. .clk = "l3_iclk_div",
  1406. .user = OCP_USER_SDMA,
  1407. };
  1408. /* l3_main_3 -> l3_instr */
  1409. static struct omap_hwmod_ocp_if omap54xx_l3_main_3__l3_instr = {
  1410. .master = &omap54xx_l3_main_3_hwmod,
  1411. .slave = &omap54xx_l3_instr_hwmod,
  1412. .clk = "l3_iclk_div",
  1413. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1414. };
  1415. /* l3_main_2 -> l3_main_1 */
  1416. static struct omap_hwmod_ocp_if omap54xx_l3_main_2__l3_main_1 = {
  1417. .master = &omap54xx_l3_main_2_hwmod,
  1418. .slave = &omap54xx_l3_main_1_hwmod,
  1419. .clk = "l3_iclk_div",
  1420. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1421. };
  1422. /* l4_cfg -> l3_main_1 */
  1423. static struct omap_hwmod_ocp_if omap54xx_l4_cfg__l3_main_1 = {
  1424. .master = &omap54xx_l4_cfg_hwmod,
  1425. .slave = &omap54xx_l3_main_1_hwmod,
  1426. .clk = "l3_iclk_div",
  1427. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1428. };
  1429. /* mpu -> l3_main_1 */
  1430. static struct omap_hwmod_ocp_if omap54xx_mpu__l3_main_1 = {
  1431. .master = &omap54xx_mpu_hwmod,
  1432. .slave = &omap54xx_l3_main_1_hwmod,
  1433. .clk = "l3_iclk_div",
  1434. .user = OCP_USER_MPU,
  1435. };
  1436. /* l3_main_1 -> l3_main_2 */
  1437. static struct omap_hwmod_ocp_if omap54xx_l3_main_1__l3_main_2 = {
  1438. .master = &omap54xx_l3_main_1_hwmod,
  1439. .slave = &omap54xx_l3_main_2_hwmod,
  1440. .clk = "l3_iclk_div",
  1441. .user = OCP_USER_MPU,
  1442. };
  1443. /* l4_cfg -> l3_main_2 */
  1444. static struct omap_hwmod_ocp_if omap54xx_l4_cfg__l3_main_2 = {
  1445. .master = &omap54xx_l4_cfg_hwmod,
  1446. .slave = &omap54xx_l3_main_2_hwmod,
  1447. .clk = "l3_iclk_div",
  1448. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1449. };
  1450. /* l3_main_1 -> l3_main_3 */
  1451. static struct omap_hwmod_ocp_if omap54xx_l3_main_1__l3_main_3 = {
  1452. .master = &omap54xx_l3_main_1_hwmod,
  1453. .slave = &omap54xx_l3_main_3_hwmod,
  1454. .clk = "l3_iclk_div",
  1455. .user = OCP_USER_MPU,
  1456. };
  1457. /* l3_main_2 -> l3_main_3 */
  1458. static struct omap_hwmod_ocp_if omap54xx_l3_main_2__l3_main_3 = {
  1459. .master = &omap54xx_l3_main_2_hwmod,
  1460. .slave = &omap54xx_l3_main_3_hwmod,
  1461. .clk = "l3_iclk_div",
  1462. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1463. };
  1464. /* l4_cfg -> l3_main_3 */
  1465. static struct omap_hwmod_ocp_if omap54xx_l4_cfg__l3_main_3 = {
  1466. .master = &omap54xx_l4_cfg_hwmod,
  1467. .slave = &omap54xx_l3_main_3_hwmod,
  1468. .clk = "l3_iclk_div",
  1469. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1470. };
  1471. /* l3_main_1 -> l4_abe */
  1472. static struct omap_hwmod_ocp_if omap54xx_l3_main_1__l4_abe = {
  1473. .master = &omap54xx_l3_main_1_hwmod,
  1474. .slave = &omap54xx_l4_abe_hwmod,
  1475. .clk = "abe_iclk",
  1476. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1477. };
  1478. /* mpu -> l4_abe */
  1479. static struct omap_hwmod_ocp_if omap54xx_mpu__l4_abe = {
  1480. .master = &omap54xx_mpu_hwmod,
  1481. .slave = &omap54xx_l4_abe_hwmod,
  1482. .clk = "abe_iclk",
  1483. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1484. };
  1485. /* l3_main_1 -> l4_cfg */
  1486. static struct omap_hwmod_ocp_if omap54xx_l3_main_1__l4_cfg = {
  1487. .master = &omap54xx_l3_main_1_hwmod,
  1488. .slave = &omap54xx_l4_cfg_hwmod,
  1489. .clk = "l4_root_clk_div",
  1490. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1491. };
  1492. /* l3_main_2 -> l4_per */
  1493. static struct omap_hwmod_ocp_if omap54xx_l3_main_2__l4_per = {
  1494. .master = &omap54xx_l3_main_2_hwmod,
  1495. .slave = &omap54xx_l4_per_hwmod,
  1496. .clk = "l4_root_clk_div",
  1497. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1498. };
  1499. /* l3_main_1 -> l4_wkup */
  1500. static struct omap_hwmod_ocp_if omap54xx_l3_main_1__l4_wkup = {
  1501. .master = &omap54xx_l3_main_1_hwmod,
  1502. .slave = &omap54xx_l4_wkup_hwmod,
  1503. .clk = "wkupaon_iclk_mux",
  1504. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1505. };
  1506. /* mpu -> mpu_private */
  1507. static struct omap_hwmod_ocp_if omap54xx_mpu__mpu_private = {
  1508. .master = &omap54xx_mpu_hwmod,
  1509. .slave = &omap54xx_mpu_private_hwmod,
  1510. .clk = "l3_iclk_div",
  1511. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1512. };
  1513. /* l4_wkup -> counter_32k */
  1514. static struct omap_hwmod_ocp_if omap54xx_l4_wkup__counter_32k = {
  1515. .master = &omap54xx_l4_wkup_hwmod,
  1516. .slave = &omap54xx_counter_32k_hwmod,
  1517. .clk = "wkupaon_iclk_mux",
  1518. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1519. };
  1520. static struct omap_hwmod_addr_space omap54xx_dma_system_addrs[] = {
  1521. {
  1522. .pa_start = 0x4a056000,
  1523. .pa_end = 0x4a056fff,
  1524. .flags = ADDR_TYPE_RT
  1525. },
  1526. { }
  1527. };
  1528. /* l4_cfg -> dma_system */
  1529. static struct omap_hwmod_ocp_if omap54xx_l4_cfg__dma_system = {
  1530. .master = &omap54xx_l4_cfg_hwmod,
  1531. .slave = &omap54xx_dma_system_hwmod,
  1532. .clk = "l4_root_clk_div",
  1533. .addr = omap54xx_dma_system_addrs,
  1534. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1535. };
  1536. /* l4_abe -> dmic */
  1537. static struct omap_hwmod_ocp_if omap54xx_l4_abe__dmic = {
  1538. .master = &omap54xx_l4_abe_hwmod,
  1539. .slave = &omap54xx_dmic_hwmod,
  1540. .clk = "abe_iclk",
  1541. .user = OCP_USER_MPU,
  1542. };
  1543. /* mpu -> emif1 */
  1544. static struct omap_hwmod_ocp_if omap54xx_mpu__emif1 = {
  1545. .master = &omap54xx_mpu_hwmod,
  1546. .slave = &omap54xx_emif1_hwmod,
  1547. .clk = "dpll_core_h11x2_ck",
  1548. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1549. };
  1550. /* mpu -> emif2 */
  1551. static struct omap_hwmod_ocp_if omap54xx_mpu__emif2 = {
  1552. .master = &omap54xx_mpu_hwmod,
  1553. .slave = &omap54xx_emif2_hwmod,
  1554. .clk = "dpll_core_h11x2_ck",
  1555. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1556. };
  1557. /* l4_wkup -> gpio1 */
  1558. static struct omap_hwmod_ocp_if omap54xx_l4_wkup__gpio1 = {
  1559. .master = &omap54xx_l4_wkup_hwmod,
  1560. .slave = &omap54xx_gpio1_hwmod,
  1561. .clk = "wkupaon_iclk_mux",
  1562. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1563. };
  1564. /* l4_per -> gpio2 */
  1565. static struct omap_hwmod_ocp_if omap54xx_l4_per__gpio2 = {
  1566. .master = &omap54xx_l4_per_hwmod,
  1567. .slave = &omap54xx_gpio2_hwmod,
  1568. .clk = "l4_root_clk_div",
  1569. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1570. };
  1571. /* l4_per -> gpio3 */
  1572. static struct omap_hwmod_ocp_if omap54xx_l4_per__gpio3 = {
  1573. .master = &omap54xx_l4_per_hwmod,
  1574. .slave = &omap54xx_gpio3_hwmod,
  1575. .clk = "l4_root_clk_div",
  1576. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1577. };
  1578. /* l4_per -> gpio4 */
  1579. static struct omap_hwmod_ocp_if omap54xx_l4_per__gpio4 = {
  1580. .master = &omap54xx_l4_per_hwmod,
  1581. .slave = &omap54xx_gpio4_hwmod,
  1582. .clk = "l4_root_clk_div",
  1583. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1584. };
  1585. /* l4_per -> gpio5 */
  1586. static struct omap_hwmod_ocp_if omap54xx_l4_per__gpio5 = {
  1587. .master = &omap54xx_l4_per_hwmod,
  1588. .slave = &omap54xx_gpio5_hwmod,
  1589. .clk = "l4_root_clk_div",
  1590. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1591. };
  1592. /* l4_per -> gpio6 */
  1593. static struct omap_hwmod_ocp_if omap54xx_l4_per__gpio6 = {
  1594. .master = &omap54xx_l4_per_hwmod,
  1595. .slave = &omap54xx_gpio6_hwmod,
  1596. .clk = "l4_root_clk_div",
  1597. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1598. };
  1599. /* l4_per -> gpio7 */
  1600. static struct omap_hwmod_ocp_if omap54xx_l4_per__gpio7 = {
  1601. .master = &omap54xx_l4_per_hwmod,
  1602. .slave = &omap54xx_gpio7_hwmod,
  1603. .clk = "l4_root_clk_div",
  1604. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1605. };
  1606. /* l4_per -> gpio8 */
  1607. static struct omap_hwmod_ocp_if omap54xx_l4_per__gpio8 = {
  1608. .master = &omap54xx_l4_per_hwmod,
  1609. .slave = &omap54xx_gpio8_hwmod,
  1610. .clk = "l4_root_clk_div",
  1611. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1612. };
  1613. /* l4_per -> i2c1 */
  1614. static struct omap_hwmod_ocp_if omap54xx_l4_per__i2c1 = {
  1615. .master = &omap54xx_l4_per_hwmod,
  1616. .slave = &omap54xx_i2c1_hwmod,
  1617. .clk = "l4_root_clk_div",
  1618. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1619. };
  1620. /* l4_per -> i2c2 */
  1621. static struct omap_hwmod_ocp_if omap54xx_l4_per__i2c2 = {
  1622. .master = &omap54xx_l4_per_hwmod,
  1623. .slave = &omap54xx_i2c2_hwmod,
  1624. .clk = "l4_root_clk_div",
  1625. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1626. };
  1627. /* l4_per -> i2c3 */
  1628. static struct omap_hwmod_ocp_if omap54xx_l4_per__i2c3 = {
  1629. .master = &omap54xx_l4_per_hwmod,
  1630. .slave = &omap54xx_i2c3_hwmod,
  1631. .clk = "l4_root_clk_div",
  1632. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1633. };
  1634. /* l4_per -> i2c4 */
  1635. static struct omap_hwmod_ocp_if omap54xx_l4_per__i2c4 = {
  1636. .master = &omap54xx_l4_per_hwmod,
  1637. .slave = &omap54xx_i2c4_hwmod,
  1638. .clk = "l4_root_clk_div",
  1639. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1640. };
  1641. /* l4_per -> i2c5 */
  1642. static struct omap_hwmod_ocp_if omap54xx_l4_per__i2c5 = {
  1643. .master = &omap54xx_l4_per_hwmod,
  1644. .slave = &omap54xx_i2c5_hwmod,
  1645. .clk = "l4_root_clk_div",
  1646. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1647. };
  1648. /* l4_wkup -> kbd */
  1649. static struct omap_hwmod_ocp_if omap54xx_l4_wkup__kbd = {
  1650. .master = &omap54xx_l4_wkup_hwmod,
  1651. .slave = &omap54xx_kbd_hwmod,
  1652. .clk = "wkupaon_iclk_mux",
  1653. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1654. };
  1655. /* l4_cfg -> mailbox */
  1656. static struct omap_hwmod_ocp_if omap54xx_l4_cfg__mailbox = {
  1657. .master = &omap54xx_l4_cfg_hwmod,
  1658. .slave = &omap54xx_mailbox_hwmod,
  1659. .clk = "l4_root_clk_div",
  1660. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1661. };
  1662. /* l4_abe -> mcbsp1 */
  1663. static struct omap_hwmod_ocp_if omap54xx_l4_abe__mcbsp1 = {
  1664. .master = &omap54xx_l4_abe_hwmod,
  1665. .slave = &omap54xx_mcbsp1_hwmod,
  1666. .clk = "abe_iclk",
  1667. .user = OCP_USER_MPU,
  1668. };
  1669. /* l4_abe -> mcbsp2 */
  1670. static struct omap_hwmod_ocp_if omap54xx_l4_abe__mcbsp2 = {
  1671. .master = &omap54xx_l4_abe_hwmod,
  1672. .slave = &omap54xx_mcbsp2_hwmod,
  1673. .clk = "abe_iclk",
  1674. .user = OCP_USER_MPU,
  1675. };
  1676. /* l4_abe -> mcbsp3 */
  1677. static struct omap_hwmod_ocp_if omap54xx_l4_abe__mcbsp3 = {
  1678. .master = &omap54xx_l4_abe_hwmod,
  1679. .slave = &omap54xx_mcbsp3_hwmod,
  1680. .clk = "abe_iclk",
  1681. .user = OCP_USER_MPU,
  1682. };
  1683. /* l4_abe -> mcpdm */
  1684. static struct omap_hwmod_ocp_if omap54xx_l4_abe__mcpdm = {
  1685. .master = &omap54xx_l4_abe_hwmod,
  1686. .slave = &omap54xx_mcpdm_hwmod,
  1687. .clk = "abe_iclk",
  1688. .user = OCP_USER_MPU,
  1689. };
  1690. /* l4_per -> mcspi1 */
  1691. static struct omap_hwmod_ocp_if omap54xx_l4_per__mcspi1 = {
  1692. .master = &omap54xx_l4_per_hwmod,
  1693. .slave = &omap54xx_mcspi1_hwmod,
  1694. .clk = "l4_root_clk_div",
  1695. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1696. };
  1697. /* l4_per -> mcspi2 */
  1698. static struct omap_hwmod_ocp_if omap54xx_l4_per__mcspi2 = {
  1699. .master = &omap54xx_l4_per_hwmod,
  1700. .slave = &omap54xx_mcspi2_hwmod,
  1701. .clk = "l4_root_clk_div",
  1702. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1703. };
  1704. /* l4_per -> mcspi3 */
  1705. static struct omap_hwmod_ocp_if omap54xx_l4_per__mcspi3 = {
  1706. .master = &omap54xx_l4_per_hwmod,
  1707. .slave = &omap54xx_mcspi3_hwmod,
  1708. .clk = "l4_root_clk_div",
  1709. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1710. };
  1711. /* l4_per -> mcspi4 */
  1712. static struct omap_hwmod_ocp_if omap54xx_l4_per__mcspi4 = {
  1713. .master = &omap54xx_l4_per_hwmod,
  1714. .slave = &omap54xx_mcspi4_hwmod,
  1715. .clk = "l4_root_clk_div",
  1716. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1717. };
  1718. /* l4_per -> mmc1 */
  1719. static struct omap_hwmod_ocp_if omap54xx_l4_per__mmc1 = {
  1720. .master = &omap54xx_l4_per_hwmod,
  1721. .slave = &omap54xx_mmc1_hwmod,
  1722. .clk = "l3_iclk_div",
  1723. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1724. };
  1725. /* l4_per -> mmc2 */
  1726. static struct omap_hwmod_ocp_if omap54xx_l4_per__mmc2 = {
  1727. .master = &omap54xx_l4_per_hwmod,
  1728. .slave = &omap54xx_mmc2_hwmod,
  1729. .clk = "l3_iclk_div",
  1730. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1731. };
  1732. /* l4_per -> mmc3 */
  1733. static struct omap_hwmod_ocp_if omap54xx_l4_per__mmc3 = {
  1734. .master = &omap54xx_l4_per_hwmod,
  1735. .slave = &omap54xx_mmc3_hwmod,
  1736. .clk = "l4_root_clk_div",
  1737. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1738. };
  1739. /* l4_per -> mmc4 */
  1740. static struct omap_hwmod_ocp_if omap54xx_l4_per__mmc4 = {
  1741. .master = &omap54xx_l4_per_hwmod,
  1742. .slave = &omap54xx_mmc4_hwmod,
  1743. .clk = "l4_root_clk_div",
  1744. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1745. };
  1746. /* l4_per -> mmc5 */
  1747. static struct omap_hwmod_ocp_if omap54xx_l4_per__mmc5 = {
  1748. .master = &omap54xx_l4_per_hwmod,
  1749. .slave = &omap54xx_mmc5_hwmod,
  1750. .clk = "l4_root_clk_div",
  1751. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1752. };
  1753. /* l4_cfg -> mpu */
  1754. static struct omap_hwmod_ocp_if omap54xx_l4_cfg__mpu = {
  1755. .master = &omap54xx_l4_cfg_hwmod,
  1756. .slave = &omap54xx_mpu_hwmod,
  1757. .clk = "l4_root_clk_div",
  1758. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1759. };
  1760. /* l4_wkup -> timer1 */
  1761. static struct omap_hwmod_ocp_if omap54xx_l4_wkup__timer1 = {
  1762. .master = &omap54xx_l4_wkup_hwmod,
  1763. .slave = &omap54xx_timer1_hwmod,
  1764. .clk = "wkupaon_iclk_mux",
  1765. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1766. };
  1767. /* l4_per -> timer2 */
  1768. static struct omap_hwmod_ocp_if omap54xx_l4_per__timer2 = {
  1769. .master = &omap54xx_l4_per_hwmod,
  1770. .slave = &omap54xx_timer2_hwmod,
  1771. .clk = "l4_root_clk_div",
  1772. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1773. };
  1774. /* l4_per -> timer3 */
  1775. static struct omap_hwmod_ocp_if omap54xx_l4_per__timer3 = {
  1776. .master = &omap54xx_l4_per_hwmod,
  1777. .slave = &omap54xx_timer3_hwmod,
  1778. .clk = "l4_root_clk_div",
  1779. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1780. };
  1781. /* l4_per -> timer4 */
  1782. static struct omap_hwmod_ocp_if omap54xx_l4_per__timer4 = {
  1783. .master = &omap54xx_l4_per_hwmod,
  1784. .slave = &omap54xx_timer4_hwmod,
  1785. .clk = "l4_root_clk_div",
  1786. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1787. };
  1788. /* l4_abe -> timer5 */
  1789. static struct omap_hwmod_ocp_if omap54xx_l4_abe__timer5 = {
  1790. .master = &omap54xx_l4_abe_hwmod,
  1791. .slave = &omap54xx_timer5_hwmod,
  1792. .clk = "abe_iclk",
  1793. .user = OCP_USER_MPU,
  1794. };
  1795. /* l4_abe -> timer6 */
  1796. static struct omap_hwmod_ocp_if omap54xx_l4_abe__timer6 = {
  1797. .master = &omap54xx_l4_abe_hwmod,
  1798. .slave = &omap54xx_timer6_hwmod,
  1799. .clk = "abe_iclk",
  1800. .user = OCP_USER_MPU,
  1801. };
  1802. /* l4_abe -> timer7 */
  1803. static struct omap_hwmod_ocp_if omap54xx_l4_abe__timer7 = {
  1804. .master = &omap54xx_l4_abe_hwmod,
  1805. .slave = &omap54xx_timer7_hwmod,
  1806. .clk = "abe_iclk",
  1807. .user = OCP_USER_MPU,
  1808. };
  1809. /* l4_abe -> timer8 */
  1810. static struct omap_hwmod_ocp_if omap54xx_l4_abe__timer8 = {
  1811. .master = &omap54xx_l4_abe_hwmod,
  1812. .slave = &omap54xx_timer8_hwmod,
  1813. .clk = "abe_iclk",
  1814. .user = OCP_USER_MPU,
  1815. };
  1816. /* l4_per -> timer9 */
  1817. static struct omap_hwmod_ocp_if omap54xx_l4_per__timer9 = {
  1818. .master = &omap54xx_l4_per_hwmod,
  1819. .slave = &omap54xx_timer9_hwmod,
  1820. .clk = "l4_root_clk_div",
  1821. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1822. };
  1823. /* l4_per -> timer10 */
  1824. static struct omap_hwmod_ocp_if omap54xx_l4_per__timer10 = {
  1825. .master = &omap54xx_l4_per_hwmod,
  1826. .slave = &omap54xx_timer10_hwmod,
  1827. .clk = "l4_root_clk_div",
  1828. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1829. };
  1830. /* l4_per -> timer11 */
  1831. static struct omap_hwmod_ocp_if omap54xx_l4_per__timer11 = {
  1832. .master = &omap54xx_l4_per_hwmod,
  1833. .slave = &omap54xx_timer11_hwmod,
  1834. .clk = "l4_root_clk_div",
  1835. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1836. };
  1837. /* l4_per -> uart1 */
  1838. static struct omap_hwmod_ocp_if omap54xx_l4_per__uart1 = {
  1839. .master = &omap54xx_l4_per_hwmod,
  1840. .slave = &omap54xx_uart1_hwmod,
  1841. .clk = "l4_root_clk_div",
  1842. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1843. };
  1844. /* l4_per -> uart2 */
  1845. static struct omap_hwmod_ocp_if omap54xx_l4_per__uart2 = {
  1846. .master = &omap54xx_l4_per_hwmod,
  1847. .slave = &omap54xx_uart2_hwmod,
  1848. .clk = "l4_root_clk_div",
  1849. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1850. };
  1851. /* l4_per -> uart3 */
  1852. static struct omap_hwmod_ocp_if omap54xx_l4_per__uart3 = {
  1853. .master = &omap54xx_l4_per_hwmod,
  1854. .slave = &omap54xx_uart3_hwmod,
  1855. .clk = "l4_root_clk_div",
  1856. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1857. };
  1858. /* l4_per -> uart4 */
  1859. static struct omap_hwmod_ocp_if omap54xx_l4_per__uart4 = {
  1860. .master = &omap54xx_l4_per_hwmod,
  1861. .slave = &omap54xx_uart4_hwmod,
  1862. .clk = "l4_root_clk_div",
  1863. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1864. };
  1865. /* l4_per -> uart5 */
  1866. static struct omap_hwmod_ocp_if omap54xx_l4_per__uart5 = {
  1867. .master = &omap54xx_l4_per_hwmod,
  1868. .slave = &omap54xx_uart5_hwmod,
  1869. .clk = "l4_root_clk_div",
  1870. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1871. };
  1872. /* l4_per -> uart6 */
  1873. static struct omap_hwmod_ocp_if omap54xx_l4_per__uart6 = {
  1874. .master = &omap54xx_l4_per_hwmod,
  1875. .slave = &omap54xx_uart6_hwmod,
  1876. .clk = "l4_root_clk_div",
  1877. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1878. };
  1879. /* l4_cfg -> usb_otg_ss */
  1880. static struct omap_hwmod_ocp_if omap54xx_l4_cfg__usb_otg_ss = {
  1881. .master = &omap54xx_l4_cfg_hwmod,
  1882. .slave = &omap54xx_usb_otg_ss_hwmod,
  1883. .clk = "dpll_core_h13x2_ck",
  1884. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1885. };
  1886. /* l4_wkup -> wd_timer2 */
  1887. static struct omap_hwmod_ocp_if omap54xx_l4_wkup__wd_timer2 = {
  1888. .master = &omap54xx_l4_wkup_hwmod,
  1889. .slave = &omap54xx_wd_timer2_hwmod,
  1890. .clk = "wkupaon_iclk_mux",
  1891. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1892. };
  1893. static struct omap_hwmod_ocp_if *omap54xx_hwmod_ocp_ifs[] __initdata = {
  1894. &omap54xx_l3_main_1__dmm,
  1895. &omap54xx_l3_main_3__l3_instr,
  1896. &omap54xx_l3_main_2__l3_main_1,
  1897. &omap54xx_l4_cfg__l3_main_1,
  1898. &omap54xx_mpu__l3_main_1,
  1899. &omap54xx_l3_main_1__l3_main_2,
  1900. &omap54xx_l4_cfg__l3_main_2,
  1901. &omap54xx_l3_main_1__l3_main_3,
  1902. &omap54xx_l3_main_2__l3_main_3,
  1903. &omap54xx_l4_cfg__l3_main_3,
  1904. &omap54xx_l3_main_1__l4_abe,
  1905. &omap54xx_mpu__l4_abe,
  1906. &omap54xx_l3_main_1__l4_cfg,
  1907. &omap54xx_l3_main_2__l4_per,
  1908. &omap54xx_l3_main_1__l4_wkup,
  1909. &omap54xx_mpu__mpu_private,
  1910. &omap54xx_l4_wkup__counter_32k,
  1911. &omap54xx_l4_cfg__dma_system,
  1912. &omap54xx_l4_abe__dmic,
  1913. &omap54xx_mpu__emif1,
  1914. &omap54xx_mpu__emif2,
  1915. &omap54xx_l4_wkup__gpio1,
  1916. &omap54xx_l4_per__gpio2,
  1917. &omap54xx_l4_per__gpio3,
  1918. &omap54xx_l4_per__gpio4,
  1919. &omap54xx_l4_per__gpio5,
  1920. &omap54xx_l4_per__gpio6,
  1921. &omap54xx_l4_per__gpio7,
  1922. &omap54xx_l4_per__gpio8,
  1923. &omap54xx_l4_per__i2c1,
  1924. &omap54xx_l4_per__i2c2,
  1925. &omap54xx_l4_per__i2c3,
  1926. &omap54xx_l4_per__i2c4,
  1927. &omap54xx_l4_per__i2c5,
  1928. &omap54xx_l4_wkup__kbd,
  1929. &omap54xx_l4_cfg__mailbox,
  1930. &omap54xx_l4_abe__mcbsp1,
  1931. &omap54xx_l4_abe__mcbsp2,
  1932. &omap54xx_l4_abe__mcbsp3,
  1933. &omap54xx_l4_abe__mcpdm,
  1934. &omap54xx_l4_per__mcspi1,
  1935. &omap54xx_l4_per__mcspi2,
  1936. &omap54xx_l4_per__mcspi3,
  1937. &omap54xx_l4_per__mcspi4,
  1938. &omap54xx_l4_per__mmc1,
  1939. &omap54xx_l4_per__mmc2,
  1940. &omap54xx_l4_per__mmc3,
  1941. &omap54xx_l4_per__mmc4,
  1942. &omap54xx_l4_per__mmc5,
  1943. &omap54xx_l4_cfg__mpu,
  1944. &omap54xx_l4_wkup__timer1,
  1945. &omap54xx_l4_per__timer2,
  1946. &omap54xx_l4_per__timer3,
  1947. &omap54xx_l4_per__timer4,
  1948. &omap54xx_l4_abe__timer5,
  1949. &omap54xx_l4_abe__timer6,
  1950. &omap54xx_l4_abe__timer7,
  1951. &omap54xx_l4_abe__timer8,
  1952. &omap54xx_l4_per__timer9,
  1953. &omap54xx_l4_per__timer10,
  1954. &omap54xx_l4_per__timer11,
  1955. &omap54xx_l4_per__uart1,
  1956. &omap54xx_l4_per__uart2,
  1957. &omap54xx_l4_per__uart3,
  1958. &omap54xx_l4_per__uart4,
  1959. &omap54xx_l4_per__uart5,
  1960. &omap54xx_l4_per__uart6,
  1961. &omap54xx_l4_cfg__usb_otg_ss,
  1962. &omap54xx_l4_wkup__wd_timer2,
  1963. NULL,
  1964. };
  1965. int __init omap54xx_hwmod_init(void)
  1966. {
  1967. omap_hwmod_init();
  1968. return omap_hwmod_register_links(omap54xx_hwmod_ocp_ifs);
  1969. }