rs780_dpm.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include "drmP.h"
  25. #include "radeon.h"
  26. #include "rs780d.h"
  27. #include "r600_dpm.h"
  28. #include "rs780_dpm.h"
  29. #include "atom.h"
  30. #include <linux/seq_file.h>
  31. static struct igp_ps *rs780_get_ps(struct radeon_ps *rps)
  32. {
  33. struct igp_ps *ps = rps->ps_priv;
  34. return ps;
  35. }
  36. static struct igp_power_info *rs780_get_pi(struct radeon_device *rdev)
  37. {
  38. struct igp_power_info *pi = rdev->pm.dpm.priv;
  39. return pi;
  40. }
  41. static void rs780_get_pm_mode_parameters(struct radeon_device *rdev)
  42. {
  43. struct igp_power_info *pi = rs780_get_pi(rdev);
  44. struct radeon_mode_info *minfo = &rdev->mode_info;
  45. struct drm_crtc *crtc;
  46. struct radeon_crtc *radeon_crtc;
  47. int i;
  48. /* defaults */
  49. pi->crtc_id = 0;
  50. pi->refresh_rate = 60;
  51. for (i = 0; i < rdev->num_crtc; i++) {
  52. crtc = (struct drm_crtc *)minfo->crtcs[i];
  53. if (crtc && crtc->enabled) {
  54. radeon_crtc = to_radeon_crtc(crtc);
  55. pi->crtc_id = radeon_crtc->crtc_id;
  56. if (crtc->mode.htotal && crtc->mode.vtotal)
  57. pi->refresh_rate = drm_mode_vrefresh(&crtc->mode);
  58. break;
  59. }
  60. }
  61. }
  62. static void rs780_voltage_scaling_enable(struct radeon_device *rdev, bool enable);
  63. static int rs780_initialize_dpm_power_state(struct radeon_device *rdev,
  64. struct radeon_ps *boot_ps)
  65. {
  66. struct atom_clock_dividers dividers;
  67. struct igp_ps *default_state = rs780_get_ps(boot_ps);
  68. int i, ret;
  69. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  70. default_state->sclk_low, false, &dividers);
  71. if (ret)
  72. return ret;
  73. r600_engine_clock_entry_set_reference_divider(rdev, 0, dividers.ref_div);
  74. r600_engine_clock_entry_set_feedback_divider(rdev, 0, dividers.fb_div);
  75. r600_engine_clock_entry_set_post_divider(rdev, 0, dividers.post_div);
  76. if (dividers.enable_post_div)
  77. r600_engine_clock_entry_enable_post_divider(rdev, 0, true);
  78. else
  79. r600_engine_clock_entry_enable_post_divider(rdev, 0, false);
  80. r600_engine_clock_entry_set_step_time(rdev, 0, R600_SST_DFLT);
  81. r600_engine_clock_entry_enable_pulse_skipping(rdev, 0, false);
  82. r600_engine_clock_entry_enable(rdev, 0, true);
  83. for (i = 1; i < R600_PM_NUMBER_OF_SCLKS; i++)
  84. r600_engine_clock_entry_enable(rdev, i, false);
  85. r600_enable_mclk_control(rdev, false);
  86. r600_voltage_control_enable_pins(rdev, 0);
  87. return 0;
  88. }
  89. static int rs780_initialize_dpm_parameters(struct radeon_device *rdev,
  90. struct radeon_ps *boot_ps)
  91. {
  92. int ret = 0;
  93. int i;
  94. r600_set_bsp(rdev, R600_BSU_DFLT, R600_BSP_DFLT);
  95. r600_set_at(rdev, 0, 0, 0, 0);
  96. r600_set_git(rdev, R600_GICST_DFLT);
  97. for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
  98. r600_set_tc(rdev, i, 0, 0);
  99. r600_select_td(rdev, R600_TD_DFLT);
  100. r600_set_vrc(rdev, 0);
  101. r600_set_tpu(rdev, R600_TPU_DFLT);
  102. r600_set_tpc(rdev, R600_TPC_DFLT);
  103. r600_set_sstu(rdev, R600_SSTU_DFLT);
  104. r600_set_sst(rdev, R600_SST_DFLT);
  105. r600_set_fctu(rdev, R600_FCTU_DFLT);
  106. r600_set_fct(rdev, R600_FCT_DFLT);
  107. r600_set_vddc3d_oorsu(rdev, R600_VDDC3DOORSU_DFLT);
  108. r600_set_vddc3d_oorphc(rdev, R600_VDDC3DOORPHC_DFLT);
  109. r600_set_vddc3d_oorsdc(rdev, R600_VDDC3DOORSDC_DFLT);
  110. r600_set_ctxcgtt3d_rphc(rdev, R600_CTXCGTT3DRPHC_DFLT);
  111. r600_set_ctxcgtt3d_rsdc(rdev, R600_CTXCGTT3DRSDC_DFLT);
  112. r600_vid_rt_set_vru(rdev, R600_VRU_DFLT);
  113. r600_vid_rt_set_vrt(rdev, R600_VOLTAGERESPONSETIME_DFLT);
  114. r600_vid_rt_set_ssu(rdev, R600_SPLLSTEPUNIT_DFLT);
  115. ret = rs780_initialize_dpm_power_state(rdev, boot_ps);
  116. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_LOW, 0);
  117. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
  118. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_HIGH, 0);
  119. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
  120. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
  121. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_HIGH, 0);
  122. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
  123. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
  124. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_HIGH, 0);
  125. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_LOW, R600_DISPLAY_WATERMARK_HIGH);
  126. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_MEDIUM, R600_DISPLAY_WATERMARK_HIGH);
  127. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_HIGH, R600_DISPLAY_WATERMARK_HIGH);
  128. r600_power_level_enable(rdev, R600_POWER_LEVEL_CTXSW, false);
  129. r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, false);
  130. r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false);
  131. r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
  132. r600_power_level_set_enter_index(rdev, R600_POWER_LEVEL_LOW);
  133. r600_set_vrc(rdev, RS780_CGFTV_DFLT);
  134. return ret;
  135. }
  136. static void rs780_start_dpm(struct radeon_device *rdev)
  137. {
  138. r600_enable_sclk_control(rdev, false);
  139. r600_enable_mclk_control(rdev, false);
  140. r600_dynamicpm_enable(rdev, true);
  141. radeon_wait_for_vblank(rdev, 0);
  142. radeon_wait_for_vblank(rdev, 1);
  143. r600_enable_spll_bypass(rdev, true);
  144. r600_wait_for_spll_change(rdev);
  145. r600_enable_spll_bypass(rdev, false);
  146. r600_wait_for_spll_change(rdev);
  147. r600_enable_spll_bypass(rdev, true);
  148. r600_wait_for_spll_change(rdev);
  149. r600_enable_spll_bypass(rdev, false);
  150. r600_wait_for_spll_change(rdev);
  151. r600_enable_sclk_control(rdev, true);
  152. }
  153. static void rs780_preset_ranges_slow_clk_fbdiv_en(struct radeon_device *rdev)
  154. {
  155. WREG32_P(FVTHROT_SLOW_CLK_FEEDBACK_DIV_REG1, RANGE_SLOW_CLK_FEEDBACK_DIV_EN,
  156. ~RANGE_SLOW_CLK_FEEDBACK_DIV_EN);
  157. WREG32_P(FVTHROT_SLOW_CLK_FEEDBACK_DIV_REG1,
  158. RANGE0_SLOW_CLK_FEEDBACK_DIV(RS780_SLOWCLKFEEDBACKDIV_DFLT),
  159. ~RANGE0_SLOW_CLK_FEEDBACK_DIV_MASK);
  160. }
  161. static void rs780_preset_starting_fbdiv(struct radeon_device *rdev)
  162. {
  163. u32 fbdiv = (RREG32(CG_SPLL_FUNC_CNTL) & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
  164. WREG32_P(FVTHROT_FBDIV_REG1, STARTING_FEEDBACK_DIV(fbdiv),
  165. ~STARTING_FEEDBACK_DIV_MASK);
  166. WREG32_P(FVTHROT_FBDIV_REG2, FORCED_FEEDBACK_DIV(fbdiv),
  167. ~FORCED_FEEDBACK_DIV_MASK);
  168. WREG32_P(FVTHROT_FBDIV_REG1, FORCE_FEEDBACK_DIV, ~FORCE_FEEDBACK_DIV);
  169. }
  170. static void rs780_voltage_scaling_init(struct radeon_device *rdev)
  171. {
  172. struct igp_power_info *pi = rs780_get_pi(rdev);
  173. struct drm_device *dev = rdev->ddev;
  174. u32 fv_throt_pwm_fb_div_range[3];
  175. u32 fv_throt_pwm_range[4];
  176. if (dev->pdev->device == 0x9614) {
  177. fv_throt_pwm_fb_div_range[0] = RS780D_FVTHROTPWMFBDIVRANGEREG0_DFLT;
  178. fv_throt_pwm_fb_div_range[1] = RS780D_FVTHROTPWMFBDIVRANGEREG1_DFLT;
  179. fv_throt_pwm_fb_div_range[2] = RS780D_FVTHROTPWMFBDIVRANGEREG2_DFLT;
  180. } else if ((dev->pdev->device == 0x9714) ||
  181. (dev->pdev->device == 0x9715)) {
  182. fv_throt_pwm_fb_div_range[0] = RS880D_FVTHROTPWMFBDIVRANGEREG0_DFLT;
  183. fv_throt_pwm_fb_div_range[1] = RS880D_FVTHROTPWMFBDIVRANGEREG1_DFLT;
  184. fv_throt_pwm_fb_div_range[2] = RS880D_FVTHROTPWMFBDIVRANGEREG2_DFLT;
  185. } else {
  186. fv_throt_pwm_fb_div_range[0] = RS780_FVTHROTPWMFBDIVRANGEREG0_DFLT;
  187. fv_throt_pwm_fb_div_range[1] = RS780_FVTHROTPWMFBDIVRANGEREG1_DFLT;
  188. fv_throt_pwm_fb_div_range[2] = RS780_FVTHROTPWMFBDIVRANGEREG2_DFLT;
  189. }
  190. if (pi->pwm_voltage_control) {
  191. fv_throt_pwm_range[0] = pi->min_voltage;
  192. fv_throt_pwm_range[1] = pi->min_voltage;
  193. fv_throt_pwm_range[2] = pi->max_voltage;
  194. fv_throt_pwm_range[3] = pi->max_voltage;
  195. } else {
  196. fv_throt_pwm_range[0] = pi->invert_pwm_required ?
  197. RS780_FVTHROTPWMRANGE3_GPIO_DFLT : RS780_FVTHROTPWMRANGE0_GPIO_DFLT;
  198. fv_throt_pwm_range[1] = pi->invert_pwm_required ?
  199. RS780_FVTHROTPWMRANGE2_GPIO_DFLT : RS780_FVTHROTPWMRANGE1_GPIO_DFLT;
  200. fv_throt_pwm_range[2] = pi->invert_pwm_required ?
  201. RS780_FVTHROTPWMRANGE1_GPIO_DFLT : RS780_FVTHROTPWMRANGE2_GPIO_DFLT;
  202. fv_throt_pwm_range[3] = pi->invert_pwm_required ?
  203. RS780_FVTHROTPWMRANGE0_GPIO_DFLT : RS780_FVTHROTPWMRANGE3_GPIO_DFLT;
  204. }
  205. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  206. STARTING_PWM_HIGHTIME(pi->max_voltage),
  207. ~STARTING_PWM_HIGHTIME_MASK);
  208. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  209. NUMBER_OF_CYCLES_IN_PERIOD(pi->num_of_cycles_in_period),
  210. ~NUMBER_OF_CYCLES_IN_PERIOD_MASK);
  211. WREG32_P(FVTHROT_PWM_CTRL_REG0, FORCE_STARTING_PWM_HIGHTIME,
  212. ~FORCE_STARTING_PWM_HIGHTIME);
  213. if (pi->invert_pwm_required)
  214. WREG32_P(FVTHROT_PWM_CTRL_REG0, INVERT_PWM_WAVEFORM, ~INVERT_PWM_WAVEFORM);
  215. else
  216. WREG32_P(FVTHROT_PWM_CTRL_REG0, 0, ~INVERT_PWM_WAVEFORM);
  217. rs780_voltage_scaling_enable(rdev, true);
  218. WREG32(FVTHROT_PWM_CTRL_REG1,
  219. (MIN_PWM_HIGHTIME(pi->min_voltage) |
  220. MAX_PWM_HIGHTIME(pi->max_voltage)));
  221. WREG32(FVTHROT_PWM_US_REG0, RS780_FVTHROTPWMUSREG0_DFLT);
  222. WREG32(FVTHROT_PWM_US_REG1, RS780_FVTHROTPWMUSREG1_DFLT);
  223. WREG32(FVTHROT_PWM_DS_REG0, RS780_FVTHROTPWMDSREG0_DFLT);
  224. WREG32(FVTHROT_PWM_DS_REG1, RS780_FVTHROTPWMDSREG1_DFLT);
  225. WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1,
  226. RANGE0_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[0]),
  227. ~RANGE0_PWM_FEEDBACK_DIV_MASK);
  228. WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG2,
  229. (RANGE1_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[1]) |
  230. RANGE2_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[2])));
  231. WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG3,
  232. (RANGE0_PWM(fv_throt_pwm_range[1]) |
  233. RANGE1_PWM(fv_throt_pwm_range[2])));
  234. WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG4,
  235. (RANGE2_PWM(fv_throt_pwm_range[1]) |
  236. RANGE3_PWM(fv_throt_pwm_range[2])));
  237. }
  238. static void rs780_clk_scaling_enable(struct radeon_device *rdev, bool enable)
  239. {
  240. if (enable)
  241. WREG32_P(FVTHROT_CNTRL_REG, ENABLE_FV_THROT | ENABLE_FV_UPDATE,
  242. ~(ENABLE_FV_THROT | ENABLE_FV_UPDATE));
  243. else
  244. WREG32_P(FVTHROT_CNTRL_REG, 0,
  245. ~(ENABLE_FV_THROT | ENABLE_FV_UPDATE));
  246. }
  247. static void rs780_voltage_scaling_enable(struct radeon_device *rdev, bool enable)
  248. {
  249. if (enable)
  250. WREG32_P(FVTHROT_CNTRL_REG, ENABLE_FV_THROT_IO, ~ENABLE_FV_THROT_IO);
  251. else
  252. WREG32_P(FVTHROT_CNTRL_REG, 0, ~ENABLE_FV_THROT_IO);
  253. }
  254. static void rs780_set_engine_clock_wfc(struct radeon_device *rdev)
  255. {
  256. WREG32(FVTHROT_UTC0, RS780_FVTHROTUTC0_DFLT);
  257. WREG32(FVTHROT_UTC1, RS780_FVTHROTUTC1_DFLT);
  258. WREG32(FVTHROT_UTC2, RS780_FVTHROTUTC2_DFLT);
  259. WREG32(FVTHROT_UTC3, RS780_FVTHROTUTC3_DFLT);
  260. WREG32(FVTHROT_UTC4, RS780_FVTHROTUTC4_DFLT);
  261. WREG32(FVTHROT_DTC0, RS780_FVTHROTDTC0_DFLT);
  262. WREG32(FVTHROT_DTC1, RS780_FVTHROTDTC1_DFLT);
  263. WREG32(FVTHROT_DTC2, RS780_FVTHROTDTC2_DFLT);
  264. WREG32(FVTHROT_DTC3, RS780_FVTHROTDTC3_DFLT);
  265. WREG32(FVTHROT_DTC4, RS780_FVTHROTDTC4_DFLT);
  266. }
  267. static void rs780_set_engine_clock_sc(struct radeon_device *rdev)
  268. {
  269. WREG32_P(FVTHROT_FBDIV_REG2,
  270. FB_DIV_TIMER_VAL(RS780_FBDIVTIMERVAL_DFLT),
  271. ~FB_DIV_TIMER_VAL_MASK);
  272. WREG32_P(FVTHROT_CNTRL_REG,
  273. REFRESH_RATE_DIVISOR(0) | MINIMUM_CIP(0xf),
  274. ~(REFRESH_RATE_DIVISOR_MASK | MINIMUM_CIP_MASK));
  275. }
  276. static void rs780_set_engine_clock_tdc(struct radeon_device *rdev)
  277. {
  278. WREG32_P(FVTHROT_CNTRL_REG, 0, ~(FORCE_TREND_SEL | TREND_SEL_MODE));
  279. }
  280. static void rs780_set_engine_clock_ssc(struct radeon_device *rdev)
  281. {
  282. WREG32(FVTHROT_FB_US_REG0, RS780_FVTHROTFBUSREG0_DFLT);
  283. WREG32(FVTHROT_FB_US_REG1, RS780_FVTHROTFBUSREG1_DFLT);
  284. WREG32(FVTHROT_FB_DS_REG0, RS780_FVTHROTFBDSREG0_DFLT);
  285. WREG32(FVTHROT_FB_DS_REG1, RS780_FVTHROTFBDSREG1_DFLT);
  286. WREG32_P(FVTHROT_FBDIV_REG1, MAX_FEEDBACK_STEP(1), ~MAX_FEEDBACK_STEP_MASK);
  287. }
  288. static void rs780_program_at(struct radeon_device *rdev)
  289. {
  290. struct igp_power_info *pi = rs780_get_pi(rdev);
  291. WREG32(FVTHROT_TARGET_REG, 30000000 / pi->refresh_rate);
  292. WREG32(FVTHROT_CB1, 1000000 * 5 / pi->refresh_rate);
  293. WREG32(FVTHROT_CB2, 1000000 * 10 / pi->refresh_rate);
  294. WREG32(FVTHROT_CB3, 1000000 * 30 / pi->refresh_rate);
  295. WREG32(FVTHROT_CB4, 1000000 * 50 / pi->refresh_rate);
  296. }
  297. static void rs780_disable_vbios_powersaving(struct radeon_device *rdev)
  298. {
  299. WREG32_P(CG_INTGFX_MISC, 0, ~0xFFF00000);
  300. }
  301. static void rs780_force_voltage(struct radeon_device *rdev, u16 voltage)
  302. {
  303. struct igp_ps *current_state = rs780_get_ps(rdev->pm.dpm.current_ps);
  304. if ((current_state->max_voltage == RS780_VDDC_LEVEL_HIGH) &&
  305. (current_state->min_voltage == RS780_VDDC_LEVEL_HIGH))
  306. return;
  307. WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
  308. udelay(1);
  309. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  310. STARTING_PWM_HIGHTIME(voltage),
  311. ~STARTING_PWM_HIGHTIME_MASK);
  312. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  313. FORCE_STARTING_PWM_HIGHTIME, ~FORCE_STARTING_PWM_HIGHTIME);
  314. WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1, 0,
  315. ~RANGE_PWM_FEEDBACK_DIV_EN);
  316. udelay(1);
  317. WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
  318. }
  319. static void rs780_force_fbdiv(struct radeon_device *rdev, u32 fb_div)
  320. {
  321. struct igp_ps *current_state = rs780_get_ps(rdev->pm.dpm.current_ps);
  322. if (current_state->sclk_low == current_state->sclk_high)
  323. return;
  324. WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
  325. WREG32_P(FVTHROT_FBDIV_REG2, FORCED_FEEDBACK_DIV(fb_div),
  326. ~FORCED_FEEDBACK_DIV_MASK);
  327. WREG32_P(FVTHROT_FBDIV_REG1, STARTING_FEEDBACK_DIV(fb_div),
  328. ~STARTING_FEEDBACK_DIV_MASK);
  329. WREG32_P(FVTHROT_FBDIV_REG1, FORCE_FEEDBACK_DIV, ~FORCE_FEEDBACK_DIV);
  330. udelay(100);
  331. WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
  332. }
  333. static int rs780_set_engine_clock_scaling(struct radeon_device *rdev,
  334. struct radeon_ps *new_ps,
  335. struct radeon_ps *old_ps)
  336. {
  337. struct atom_clock_dividers min_dividers, max_dividers, current_max_dividers;
  338. struct igp_ps *new_state = rs780_get_ps(new_ps);
  339. struct igp_ps *old_state = rs780_get_ps(old_ps);
  340. int ret;
  341. if ((new_state->sclk_high == old_state->sclk_high) &&
  342. (new_state->sclk_low == old_state->sclk_low))
  343. return 0;
  344. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  345. new_state->sclk_low, false, &min_dividers);
  346. if (ret)
  347. return ret;
  348. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  349. new_state->sclk_high, false, &max_dividers);
  350. if (ret)
  351. return ret;
  352. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  353. old_state->sclk_high, false, &current_max_dividers);
  354. if (ret)
  355. return ret;
  356. rs780_force_fbdiv(rdev, max_dividers.fb_div);
  357. if (max_dividers.fb_div > min_dividers.fb_div) {
  358. WREG32_P(FVTHROT_FBDIV_REG0,
  359. MIN_FEEDBACK_DIV(min_dividers.fb_div) |
  360. MAX_FEEDBACK_DIV(max_dividers.fb_div),
  361. ~(MIN_FEEDBACK_DIV_MASK | MAX_FEEDBACK_DIV_MASK));
  362. WREG32_P(FVTHROT_FBDIV_REG1, 0, ~FORCE_FEEDBACK_DIV);
  363. }
  364. return 0;
  365. }
  366. static void rs780_set_engine_clock_spc(struct radeon_device *rdev,
  367. struct radeon_ps *new_ps,
  368. struct radeon_ps *old_ps)
  369. {
  370. struct igp_ps *new_state = rs780_get_ps(new_ps);
  371. struct igp_ps *old_state = rs780_get_ps(old_ps);
  372. struct igp_power_info *pi = rs780_get_pi(rdev);
  373. if ((new_state->sclk_high == old_state->sclk_high) &&
  374. (new_state->sclk_low == old_state->sclk_low))
  375. return;
  376. if (pi->crtc_id == 0)
  377. WREG32_P(CG_INTGFX_MISC, 0, ~FVTHROT_VBLANK_SEL);
  378. else
  379. WREG32_P(CG_INTGFX_MISC, FVTHROT_VBLANK_SEL, ~FVTHROT_VBLANK_SEL);
  380. }
  381. static void rs780_activate_engine_clk_scaling(struct radeon_device *rdev,
  382. struct radeon_ps *new_ps,
  383. struct radeon_ps *old_ps)
  384. {
  385. struct igp_ps *new_state = rs780_get_ps(new_ps);
  386. struct igp_ps *old_state = rs780_get_ps(old_ps);
  387. if ((new_state->sclk_high == old_state->sclk_high) &&
  388. (new_state->sclk_low == old_state->sclk_low))
  389. return;
  390. rs780_clk_scaling_enable(rdev, true);
  391. }
  392. static u32 rs780_get_voltage_for_vddc_level(struct radeon_device *rdev,
  393. enum rs780_vddc_level vddc)
  394. {
  395. struct igp_power_info *pi = rs780_get_pi(rdev);
  396. if (vddc == RS780_VDDC_LEVEL_HIGH)
  397. return pi->max_voltage;
  398. else if (vddc == RS780_VDDC_LEVEL_LOW)
  399. return pi->min_voltage;
  400. else
  401. return pi->max_voltage;
  402. }
  403. static void rs780_enable_voltage_scaling(struct radeon_device *rdev,
  404. struct radeon_ps *new_ps)
  405. {
  406. struct igp_ps *new_state = rs780_get_ps(new_ps);
  407. struct igp_power_info *pi = rs780_get_pi(rdev);
  408. enum rs780_vddc_level vddc_high, vddc_low;
  409. udelay(100);
  410. if ((new_state->max_voltage == RS780_VDDC_LEVEL_HIGH) &&
  411. (new_state->min_voltage == RS780_VDDC_LEVEL_HIGH))
  412. return;
  413. vddc_high = rs780_get_voltage_for_vddc_level(rdev,
  414. new_state->max_voltage);
  415. vddc_low = rs780_get_voltage_for_vddc_level(rdev,
  416. new_state->min_voltage);
  417. WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
  418. udelay(1);
  419. if (vddc_high > vddc_low) {
  420. WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1,
  421. RANGE_PWM_FEEDBACK_DIV_EN, ~RANGE_PWM_FEEDBACK_DIV_EN);
  422. WREG32_P(FVTHROT_PWM_CTRL_REG0, 0, ~FORCE_STARTING_PWM_HIGHTIME);
  423. } else if (vddc_high == vddc_low) {
  424. if (pi->max_voltage != vddc_high) {
  425. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  426. STARTING_PWM_HIGHTIME(vddc_high),
  427. ~STARTING_PWM_HIGHTIME_MASK);
  428. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  429. FORCE_STARTING_PWM_HIGHTIME,
  430. ~FORCE_STARTING_PWM_HIGHTIME);
  431. }
  432. }
  433. WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
  434. }
  435. static void rs780_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev,
  436. struct radeon_ps *new_ps,
  437. struct radeon_ps *old_ps)
  438. {
  439. struct igp_ps *new_state = rs780_get_ps(new_ps);
  440. struct igp_ps *current_state = rs780_get_ps(old_ps);
  441. if ((new_ps->vclk == old_ps->vclk) &&
  442. (new_ps->dclk == old_ps->dclk))
  443. return;
  444. if (new_state->sclk_high >= current_state->sclk_high)
  445. return;
  446. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  447. }
  448. static void rs780_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev,
  449. struct radeon_ps *new_ps,
  450. struct radeon_ps *old_ps)
  451. {
  452. struct igp_ps *new_state = rs780_get_ps(new_ps);
  453. struct igp_ps *current_state = rs780_get_ps(old_ps);
  454. if ((new_ps->vclk == old_ps->vclk) &&
  455. (new_ps->dclk == old_ps->dclk))
  456. return;
  457. if (new_state->sclk_high < current_state->sclk_high)
  458. return;
  459. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  460. }
  461. int rs780_dpm_enable(struct radeon_device *rdev)
  462. {
  463. struct igp_power_info *pi = rs780_get_pi(rdev);
  464. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  465. int ret;
  466. rs780_get_pm_mode_parameters(rdev);
  467. rs780_disable_vbios_powersaving(rdev);
  468. if (r600_dynamicpm_enabled(rdev))
  469. return -EINVAL;
  470. ret = rs780_initialize_dpm_parameters(rdev, boot_ps);
  471. if (ret)
  472. return ret;
  473. rs780_start_dpm(rdev);
  474. rs780_preset_ranges_slow_clk_fbdiv_en(rdev);
  475. rs780_preset_starting_fbdiv(rdev);
  476. if (pi->voltage_control)
  477. rs780_voltage_scaling_init(rdev);
  478. rs780_clk_scaling_enable(rdev, true);
  479. rs780_set_engine_clock_sc(rdev);
  480. rs780_set_engine_clock_wfc(rdev);
  481. rs780_program_at(rdev);
  482. rs780_set_engine_clock_tdc(rdev);
  483. rs780_set_engine_clock_ssc(rdev);
  484. if (pi->gfx_clock_gating)
  485. r600_gfx_clockgating_enable(rdev, true);
  486. if (rdev->irq.installed && (rdev->pm.int_thermal_type == THERMAL_TYPE_RV6XX)) {
  487. ret = r600_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  488. if (ret)
  489. return ret;
  490. rdev->irq.dpm_thermal = true;
  491. radeon_irq_set(rdev);
  492. }
  493. return 0;
  494. }
  495. void rs780_dpm_disable(struct radeon_device *rdev)
  496. {
  497. struct igp_power_info *pi = rs780_get_pi(rdev);
  498. r600_dynamicpm_enable(rdev, false);
  499. rs780_clk_scaling_enable(rdev, false);
  500. rs780_voltage_scaling_enable(rdev, false);
  501. if (pi->gfx_clock_gating)
  502. r600_gfx_clockgating_enable(rdev, false);
  503. if (rdev->irq.installed &&
  504. (rdev->pm.int_thermal_type == THERMAL_TYPE_RV6XX)) {
  505. rdev->irq.dpm_thermal = false;
  506. radeon_irq_set(rdev);
  507. }
  508. }
  509. int rs780_dpm_set_power_state(struct radeon_device *rdev)
  510. {
  511. struct igp_power_info *pi = rs780_get_pi(rdev);
  512. struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
  513. struct radeon_ps *old_ps = rdev->pm.dpm.current_ps;
  514. int ret;
  515. rs780_get_pm_mode_parameters(rdev);
  516. rs780_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  517. if (pi->voltage_control) {
  518. rs780_force_voltage(rdev, pi->max_voltage);
  519. mdelay(5);
  520. }
  521. ret = rs780_set_engine_clock_scaling(rdev, new_ps, old_ps);
  522. if (ret)
  523. return ret;
  524. rs780_set_engine_clock_spc(rdev, new_ps, old_ps);
  525. rs780_activate_engine_clk_scaling(rdev, new_ps, old_ps);
  526. if (pi->voltage_control)
  527. rs780_enable_voltage_scaling(rdev, new_ps);
  528. rs780_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  529. return 0;
  530. }
  531. void rs780_dpm_setup_asic(struct radeon_device *rdev)
  532. {
  533. }
  534. void rs780_dpm_display_configuration_changed(struct radeon_device *rdev)
  535. {
  536. rs780_get_pm_mode_parameters(rdev);
  537. rs780_program_at(rdev);
  538. }
  539. union igp_info {
  540. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  541. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  542. };
  543. union power_info {
  544. struct _ATOM_POWERPLAY_INFO info;
  545. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  546. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  547. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  548. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  549. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  550. };
  551. union pplib_clock_info {
  552. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  553. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  554. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  555. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  556. };
  557. union pplib_power_state {
  558. struct _ATOM_PPLIB_STATE v1;
  559. struct _ATOM_PPLIB_STATE_V2 v2;
  560. };
  561. static void rs780_parse_pplib_non_clock_info(struct radeon_device *rdev,
  562. struct radeon_ps *rps,
  563. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  564. u8 table_rev)
  565. {
  566. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  567. rps->class = le16_to_cpu(non_clock_info->usClassification);
  568. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  569. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  570. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  571. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  572. } else {
  573. rps->vclk = 0;
  574. rps->dclk = 0;
  575. }
  576. if (r600_is_uvd_state(rps->class, rps->class2)) {
  577. if ((rps->vclk == 0) || (rps->dclk == 0)) {
  578. rps->vclk = RS780_DEFAULT_VCLK_FREQ;
  579. rps->dclk = RS780_DEFAULT_DCLK_FREQ;
  580. }
  581. }
  582. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  583. rdev->pm.dpm.boot_ps = rps;
  584. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  585. rdev->pm.dpm.uvd_ps = rps;
  586. }
  587. static void rs780_parse_pplib_clock_info(struct radeon_device *rdev,
  588. struct radeon_ps *rps,
  589. union pplib_clock_info *clock_info)
  590. {
  591. struct igp_ps *ps = rs780_get_ps(rps);
  592. u32 sclk;
  593. sclk = le16_to_cpu(clock_info->rs780.usLowEngineClockLow);
  594. sclk |= clock_info->rs780.ucLowEngineClockHigh << 16;
  595. ps->sclk_low = sclk;
  596. sclk = le16_to_cpu(clock_info->rs780.usHighEngineClockLow);
  597. sclk |= clock_info->rs780.ucHighEngineClockHigh << 16;
  598. ps->sclk_high = sclk;
  599. switch (le16_to_cpu(clock_info->rs780.usVDDC)) {
  600. case ATOM_PPLIB_RS780_VOLTAGE_NONE:
  601. default:
  602. ps->min_voltage = RS780_VDDC_LEVEL_UNKNOWN;
  603. ps->max_voltage = RS780_VDDC_LEVEL_UNKNOWN;
  604. break;
  605. case ATOM_PPLIB_RS780_VOLTAGE_LOW:
  606. ps->min_voltage = RS780_VDDC_LEVEL_LOW;
  607. ps->max_voltage = RS780_VDDC_LEVEL_LOW;
  608. break;
  609. case ATOM_PPLIB_RS780_VOLTAGE_HIGH:
  610. ps->min_voltage = RS780_VDDC_LEVEL_HIGH;
  611. ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
  612. break;
  613. case ATOM_PPLIB_RS780_VOLTAGE_VARIABLE:
  614. ps->min_voltage = RS780_VDDC_LEVEL_LOW;
  615. ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
  616. break;
  617. }
  618. ps->flags = le32_to_cpu(clock_info->rs780.ulFlags);
  619. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  620. ps->sclk_low = rdev->clock.default_sclk;
  621. ps->sclk_high = rdev->clock.default_sclk;
  622. ps->min_voltage = RS780_VDDC_LEVEL_HIGH;
  623. ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
  624. }
  625. }
  626. static int rs780_parse_power_table(struct radeon_device *rdev)
  627. {
  628. struct radeon_mode_info *mode_info = &rdev->mode_info;
  629. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  630. union pplib_power_state *power_state;
  631. int i;
  632. union pplib_clock_info *clock_info;
  633. union power_info *power_info;
  634. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  635. u16 data_offset;
  636. u8 frev, crev;
  637. struct igp_ps *ps;
  638. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  639. &frev, &crev, &data_offset))
  640. return -EINVAL;
  641. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  642. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  643. power_info->pplib.ucNumStates, GFP_KERNEL);
  644. if (!rdev->pm.dpm.ps)
  645. return -ENOMEM;
  646. rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
  647. rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
  648. rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
  649. for (i = 0; i < power_info->pplib.ucNumStates; i++) {
  650. power_state = (union pplib_power_state *)
  651. (mode_info->atom_context->bios + data_offset +
  652. le16_to_cpu(power_info->pplib.usStateArrayOffset) +
  653. i * power_info->pplib.ucStateEntrySize);
  654. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  655. (mode_info->atom_context->bios + data_offset +
  656. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
  657. (power_state->v1.ucNonClockStateIndex *
  658. power_info->pplib.ucNonClockSize));
  659. if (power_info->pplib.ucStateEntrySize - 1) {
  660. clock_info = (union pplib_clock_info *)
  661. (mode_info->atom_context->bios + data_offset +
  662. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
  663. (power_state->v1.ucClockStateIndices[0] *
  664. power_info->pplib.ucClockInfoSize));
  665. ps = kzalloc(sizeof(struct igp_ps), GFP_KERNEL);
  666. if (ps == NULL) {
  667. kfree(rdev->pm.dpm.ps);
  668. return -ENOMEM;
  669. }
  670. rdev->pm.dpm.ps[i].ps_priv = ps;
  671. rs780_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  672. non_clock_info,
  673. power_info->pplib.ucNonClockSize);
  674. rs780_parse_pplib_clock_info(rdev,
  675. &rdev->pm.dpm.ps[i],
  676. clock_info);
  677. }
  678. }
  679. rdev->pm.dpm.num_ps = power_info->pplib.ucNumStates;
  680. return 0;
  681. }
  682. int rs780_dpm_init(struct radeon_device *rdev)
  683. {
  684. struct igp_power_info *pi;
  685. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  686. union igp_info *info;
  687. u16 data_offset;
  688. u8 frev, crev;
  689. int ret;
  690. pi = kzalloc(sizeof(struct igp_power_info), GFP_KERNEL);
  691. if (pi == NULL)
  692. return -ENOMEM;
  693. rdev->pm.dpm.priv = pi;
  694. ret = rs780_parse_power_table(rdev);
  695. if (ret)
  696. return ret;
  697. pi->voltage_control = false;
  698. pi->gfx_clock_gating = true;
  699. if (atom_parse_data_header(rdev->mode_info.atom_context, index, NULL,
  700. &frev, &crev, &data_offset)) {
  701. info = (union igp_info *)(rdev->mode_info.atom_context->bios + data_offset);
  702. /* Get various system informations from bios */
  703. switch (crev) {
  704. case 1:
  705. pi->num_of_cycles_in_period =
  706. info->info.ucNumberOfCyclesInPeriod;
  707. pi->num_of_cycles_in_period |=
  708. info->info.ucNumberOfCyclesInPeriodHi << 8;
  709. pi->invert_pwm_required =
  710. (pi->num_of_cycles_in_period & 0x8000) ? true : false;
  711. pi->boot_voltage = info->info.ucStartingPWM_HighTime;
  712. pi->max_voltage = info->info.ucMaxNBVoltage;
  713. pi->max_voltage |= info->info.ucMaxNBVoltageHigh << 8;
  714. pi->min_voltage = info->info.ucMinNBVoltage;
  715. pi->min_voltage |= info->info.ucMinNBVoltageHigh << 8;
  716. pi->inter_voltage_low =
  717. le16_to_cpu(info->info.usInterNBVoltageLow);
  718. pi->inter_voltage_high =
  719. le16_to_cpu(info->info.usInterNBVoltageHigh);
  720. pi->voltage_control = true;
  721. pi->bootup_uma_clk = info->info.usK8MemoryClock * 100;
  722. break;
  723. case 2:
  724. pi->num_of_cycles_in_period =
  725. le16_to_cpu(info->info_2.usNumberOfCyclesInPeriod);
  726. pi->invert_pwm_required =
  727. (pi->num_of_cycles_in_period & 0x8000) ? true : false;
  728. pi->boot_voltage =
  729. le16_to_cpu(info->info_2.usBootUpNBVoltage);
  730. pi->max_voltage =
  731. le16_to_cpu(info->info_2.usMaxNBVoltage);
  732. pi->min_voltage =
  733. le16_to_cpu(info->info_2.usMinNBVoltage);
  734. pi->system_config =
  735. le32_to_cpu(info->info_2.ulSystemConfig);
  736. pi->pwm_voltage_control =
  737. (pi->system_config & 0x4) ? true : false;
  738. pi->voltage_control = true;
  739. pi->bootup_uma_clk = le32_to_cpu(info->info_2.ulBootUpUMAClock);
  740. break;
  741. default:
  742. DRM_ERROR("No integrated system info for your GPU\n");
  743. return -EINVAL;
  744. }
  745. if (pi->min_voltage > pi->max_voltage)
  746. pi->voltage_control = false;
  747. if (pi->pwm_voltage_control) {
  748. if ((pi->num_of_cycles_in_period == 0) ||
  749. (pi->max_voltage == 0) ||
  750. (pi->min_voltage == 0))
  751. pi->voltage_control = false;
  752. } else {
  753. if ((pi->num_of_cycles_in_period == 0) ||
  754. (pi->max_voltage == 0))
  755. pi->voltage_control = false;
  756. }
  757. return 0;
  758. }
  759. radeon_dpm_fini(rdev);
  760. return -EINVAL;
  761. }
  762. void rs780_dpm_print_power_state(struct radeon_device *rdev,
  763. struct radeon_ps *rps)
  764. {
  765. struct igp_ps *ps = rs780_get_ps(rps);
  766. r600_dpm_print_class_info(rps->class, rps->class2);
  767. r600_dpm_print_cap_info(rps->caps);
  768. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  769. printk("\t\tpower level 0 sclk: %u vddc_index: %d\n",
  770. ps->sclk_low, ps->min_voltage);
  771. printk("\t\tpower level 1 sclk: %u vddc_index: %d\n",
  772. ps->sclk_high, ps->max_voltage);
  773. r600_dpm_print_ps_status(rdev, rps);
  774. }
  775. void rs780_dpm_fini(struct radeon_device *rdev)
  776. {
  777. int i;
  778. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  779. kfree(rdev->pm.dpm.ps[i].ps_priv);
  780. }
  781. kfree(rdev->pm.dpm.ps);
  782. kfree(rdev->pm.dpm.priv);
  783. }
  784. u32 rs780_dpm_get_sclk(struct radeon_device *rdev, bool low)
  785. {
  786. struct igp_ps *requested_state = rs780_get_ps(rdev->pm.dpm.requested_ps);
  787. if (low)
  788. return requested_state->sclk_low;
  789. else
  790. return requested_state->sclk_high;
  791. }
  792. u32 rs780_dpm_get_mclk(struct radeon_device *rdev, bool low)
  793. {
  794. struct igp_power_info *pi = rs780_get_pi(rdev);
  795. return pi->bootup_uma_clk;
  796. }
  797. void rs780_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  798. struct seq_file *m)
  799. {
  800. struct radeon_ps *rps = rdev->pm.dpm.current_ps;
  801. struct igp_ps *ps = rs780_get_ps(rps);
  802. u32 current_fb_div = RREG32(FVTHROT_STATUS_REG0) & CURRENT_FEEDBACK_DIV_MASK;
  803. u32 func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
  804. u32 ref_div = ((func_cntl & SPLL_REF_DIV_MASK) >> SPLL_REF_DIV_SHIFT) + 1;
  805. u32 post_div = ((func_cntl & SPLL_SW_HILEN_MASK) >> SPLL_SW_HILEN_SHIFT) + 1 +
  806. ((func_cntl & SPLL_SW_LOLEN_MASK) >> SPLL_SW_LOLEN_SHIFT) + 1;
  807. u32 sclk = (rdev->clock.spll.reference_freq * current_fb_div) /
  808. (post_div * ref_div);
  809. seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  810. /* guess based on the current sclk */
  811. if (sclk < (ps->sclk_low + 500))
  812. seq_printf(m, "power level 0 sclk: %u vddc_index: %d\n",
  813. ps->sclk_low, ps->min_voltage);
  814. else
  815. seq_printf(m, "power level 1 sclk: %u vddc_index: %d\n",
  816. ps->sclk_high, ps->max_voltage);
  817. }
  818. int rs780_dpm_force_performance_level(struct radeon_device *rdev,
  819. enum radeon_dpm_forced_level level)
  820. {
  821. struct igp_power_info *pi = rs780_get_pi(rdev);
  822. struct radeon_ps *rps = rdev->pm.dpm.current_ps;
  823. struct igp_ps *ps = rs780_get_ps(rps);
  824. struct atom_clock_dividers dividers;
  825. int ret;
  826. rs780_clk_scaling_enable(rdev, false);
  827. rs780_voltage_scaling_enable(rdev, false);
  828. if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
  829. if (pi->voltage_control)
  830. rs780_force_voltage(rdev, pi->max_voltage);
  831. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  832. ps->sclk_high, false, &dividers);
  833. if (ret)
  834. return ret;
  835. rs780_force_fbdiv(rdev, dividers.fb_div);
  836. } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
  837. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  838. ps->sclk_low, false, &dividers);
  839. if (ret)
  840. return ret;
  841. rs780_force_fbdiv(rdev, dividers.fb_div);
  842. if (pi->voltage_control)
  843. rs780_force_voltage(rdev, pi->min_voltage);
  844. } else {
  845. if (pi->voltage_control)
  846. rs780_force_voltage(rdev, pi->max_voltage);
  847. WREG32_P(FVTHROT_FBDIV_REG1, 0, ~FORCE_FEEDBACK_DIV);
  848. rs780_clk_scaling_enable(rdev, true);
  849. if (pi->voltage_control) {
  850. rs780_voltage_scaling_enable(rdev, true);
  851. rs780_enable_voltage_scaling(rdev, rps);
  852. }
  853. }
  854. rdev->pm.dpm.forced_level = level;
  855. return 0;
  856. }