qlge.h 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702
  1. /*
  2. * QLogic QLA41xx NIC HBA Driver
  3. * Copyright (c) 2003-2006 QLogic Corporation
  4. *
  5. * See LICENSE.qlge for copyright and licensing details.
  6. */
  7. #ifndef _QLGE_H_
  8. #define _QLGE_H_
  9. #include <linux/pci.h>
  10. #include <linux/netdevice.h>
  11. #include <linux/rtnetlink.h>
  12. /*
  13. * General definitions...
  14. */
  15. #define DRV_NAME "qlge"
  16. #define DRV_STRING "QLogic 10 Gigabit PCI-E Ethernet Driver "
  17. #define DRV_VERSION "v1.00.00-b3"
  18. #define PFX "qlge: "
  19. #define QPRINTK(qdev, nlevel, klevel, fmt, args...) \
  20. do { \
  21. if (!((qdev)->msg_enable & NETIF_MSG_##nlevel)) \
  22. ; \
  23. else \
  24. dev_printk(KERN_##klevel, &((qdev)->pdev->dev), \
  25. "%s: " fmt, __func__, ##args); \
  26. } while (0)
  27. #define WQ_ADDR_ALIGN 0x3 /* 4 byte alignment */
  28. #define QLGE_VENDOR_ID 0x1077
  29. #define QLGE_DEVICE_ID_8012 0x8012
  30. #define QLGE_DEVICE_ID_8000 0x8000
  31. #define MAX_CPUS 8
  32. #define MAX_TX_RINGS MAX_CPUS
  33. #define MAX_RX_RINGS ((MAX_CPUS * 2) + 1)
  34. #define NUM_TX_RING_ENTRIES 256
  35. #define NUM_RX_RING_ENTRIES 256
  36. #define NUM_SMALL_BUFFERS 512
  37. #define NUM_LARGE_BUFFERS 512
  38. #define DB_PAGE_SIZE 4096
  39. /* Calculate the number of (4k) pages required to
  40. * contain a buffer queue of the given length.
  41. */
  42. #define MAX_DB_PAGES_PER_BQ(x) \
  43. (((x * sizeof(u64)) / DB_PAGE_SIZE) + \
  44. (((x * sizeof(u64)) % DB_PAGE_SIZE) ? 1 : 0))
  45. #define RX_RING_SHADOW_SPACE (sizeof(u64) + \
  46. MAX_DB_PAGES_PER_BQ(NUM_SMALL_BUFFERS) * sizeof(u64) + \
  47. MAX_DB_PAGES_PER_BQ(NUM_LARGE_BUFFERS) * sizeof(u64))
  48. #define SMALL_BUFFER_SIZE 256
  49. #define LARGE_BUFFER_SIZE PAGE_SIZE
  50. #define MAX_SPLIT_SIZE 1023
  51. #define QLGE_SB_PAD 32
  52. #define MAX_CQ 128
  53. #define DFLT_COALESCE_WAIT 100 /* 100 usec wait for coalescing */
  54. #define MAX_INTER_FRAME_WAIT 10 /* 10 usec max interframe-wait for coalescing */
  55. #define DFLT_INTER_FRAME_WAIT (MAX_INTER_FRAME_WAIT/2)
  56. #define UDELAY_COUNT 3
  57. #define UDELAY_DELAY 100
  58. #define TX_DESC_PER_IOCB 8
  59. /* The maximum number of frags we handle is based
  60. * on PAGE_SIZE...
  61. */
  62. #if (PAGE_SHIFT == 12) || (PAGE_SHIFT == 13) /* 4k & 8k pages */
  63. #define TX_DESC_PER_OAL ((MAX_SKB_FRAGS - TX_DESC_PER_IOCB) + 2)
  64. #else /* all other page sizes */
  65. #define TX_DESC_PER_OAL 0
  66. #endif
  67. /* MPI test register definitions. This register
  68. * is used for determining alternate NIC function's
  69. * PCI->func number.
  70. */
  71. enum {
  72. MPI_TEST_FUNC_PORT_CFG = 0x1002,
  73. MPI_TEST_NIC1_FUNC_SHIFT = 1,
  74. MPI_TEST_NIC2_FUNC_SHIFT = 5,
  75. MPI_TEST_NIC_FUNC_MASK = 0x00000007,
  76. };
  77. /*
  78. * Processor Address Register (PROC_ADDR) bit definitions.
  79. */
  80. enum {
  81. /* Misc. stuff */
  82. MAILBOX_COUNT = 16,
  83. PROC_ADDR_RDY = (1 << 31),
  84. PROC_ADDR_R = (1 << 30),
  85. PROC_ADDR_ERR = (1 << 29),
  86. PROC_ADDR_DA = (1 << 28),
  87. PROC_ADDR_FUNC0_MBI = 0x00001180,
  88. PROC_ADDR_FUNC0_MBO = (PROC_ADDR_FUNC0_MBI + MAILBOX_COUNT),
  89. PROC_ADDR_FUNC0_CTL = 0x000011a1,
  90. PROC_ADDR_FUNC2_MBI = 0x00001280,
  91. PROC_ADDR_FUNC2_MBO = (PROC_ADDR_FUNC2_MBI + MAILBOX_COUNT),
  92. PROC_ADDR_FUNC2_CTL = 0x000012a1,
  93. PROC_ADDR_MPI_RISC = 0x00000000,
  94. PROC_ADDR_MDE = 0x00010000,
  95. PROC_ADDR_REGBLOCK = 0x00020000,
  96. PROC_ADDR_RISC_REG = 0x00030000,
  97. };
  98. /*
  99. * System Register (SYS) bit definitions.
  100. */
  101. enum {
  102. SYS_EFE = (1 << 0),
  103. SYS_FAE = (1 << 1),
  104. SYS_MDC = (1 << 2),
  105. SYS_DST = (1 << 3),
  106. SYS_DWC = (1 << 4),
  107. SYS_EVW = (1 << 5),
  108. SYS_OMP_DLY_MASK = 0x3f000000,
  109. /*
  110. * There are no values defined as of edit #15.
  111. */
  112. SYS_ODI = (1 << 14),
  113. };
  114. /*
  115. * Reset/Failover Register (RST_FO) bit definitions.
  116. */
  117. enum {
  118. RST_FO_TFO = (1 << 0),
  119. RST_FO_RR_MASK = 0x00060000,
  120. RST_FO_RR_CQ_CAM = 0x00000000,
  121. RST_FO_RR_DROP = 0x00000002,
  122. RST_FO_RR_DQ = 0x00000004,
  123. RST_FO_RR_RCV_FUNC_CQ = 0x00000006,
  124. RST_FO_FRB = (1 << 12),
  125. RST_FO_MOP = (1 << 13),
  126. RST_FO_REG = (1 << 14),
  127. RST_FO_FR = (1 << 15),
  128. };
  129. /*
  130. * Function Specific Control Register (FSC) bit definitions.
  131. */
  132. enum {
  133. FSC_DBRST_MASK = 0x00070000,
  134. FSC_DBRST_256 = 0x00000000,
  135. FSC_DBRST_512 = 0x00000001,
  136. FSC_DBRST_768 = 0x00000002,
  137. FSC_DBRST_1024 = 0x00000003,
  138. FSC_DBL_MASK = 0x00180000,
  139. FSC_DBL_DBRST = 0x00000000,
  140. FSC_DBL_MAX_PLD = 0x00000008,
  141. FSC_DBL_MAX_BRST = 0x00000010,
  142. FSC_DBL_128_BYTES = 0x00000018,
  143. FSC_EC = (1 << 5),
  144. FSC_EPC_MASK = 0x00c00000,
  145. FSC_EPC_INBOUND = (1 << 6),
  146. FSC_EPC_OUTBOUND = (1 << 7),
  147. FSC_VM_PAGESIZE_MASK = 0x07000000,
  148. FSC_VM_PAGE_2K = 0x00000100,
  149. FSC_VM_PAGE_4K = 0x00000200,
  150. FSC_VM_PAGE_8K = 0x00000300,
  151. FSC_VM_PAGE_64K = 0x00000600,
  152. FSC_SH = (1 << 11),
  153. FSC_DSB = (1 << 12),
  154. FSC_STE = (1 << 13),
  155. FSC_FE = (1 << 15),
  156. };
  157. /*
  158. * Host Command Status Register (CSR) bit definitions.
  159. */
  160. enum {
  161. CSR_ERR_STS_MASK = 0x0000003f,
  162. /*
  163. * There are no valued defined as of edit #15.
  164. */
  165. CSR_RR = (1 << 8),
  166. CSR_HRI = (1 << 9),
  167. CSR_RP = (1 << 10),
  168. CSR_CMD_PARM_SHIFT = 22,
  169. CSR_CMD_NOP = 0x00000000,
  170. CSR_CMD_SET_RST = 0x10000000,
  171. CSR_CMD_CLR_RST = 0x20000000,
  172. CSR_CMD_SET_PAUSE = 0x30000000,
  173. CSR_CMD_CLR_PAUSE = 0x40000000,
  174. CSR_CMD_SET_H2R_INT = 0x50000000,
  175. CSR_CMD_CLR_H2R_INT = 0x60000000,
  176. CSR_CMD_PAR_EN = 0x70000000,
  177. CSR_CMD_SET_BAD_PAR = 0x80000000,
  178. CSR_CMD_CLR_BAD_PAR = 0x90000000,
  179. CSR_CMD_CLR_R2PCI_INT = 0xa0000000,
  180. };
  181. /*
  182. * Configuration Register (CFG) bit definitions.
  183. */
  184. enum {
  185. CFG_LRQ = (1 << 0),
  186. CFG_DRQ = (1 << 1),
  187. CFG_LR = (1 << 2),
  188. CFG_DR = (1 << 3),
  189. CFG_LE = (1 << 5),
  190. CFG_LCQ = (1 << 6),
  191. CFG_DCQ = (1 << 7),
  192. CFG_Q_SHIFT = 8,
  193. CFG_Q_MASK = 0x7f000000,
  194. };
  195. /*
  196. * Status Register (STS) bit definitions.
  197. */
  198. enum {
  199. STS_FE = (1 << 0),
  200. STS_PI = (1 << 1),
  201. STS_PL0 = (1 << 2),
  202. STS_PL1 = (1 << 3),
  203. STS_PI0 = (1 << 4),
  204. STS_PI1 = (1 << 5),
  205. STS_FUNC_ID_MASK = 0x000000c0,
  206. STS_FUNC_ID_SHIFT = 6,
  207. STS_F0E = (1 << 8),
  208. STS_F1E = (1 << 9),
  209. STS_F2E = (1 << 10),
  210. STS_F3E = (1 << 11),
  211. STS_NFE = (1 << 12),
  212. };
  213. /*
  214. * Interrupt Enable Register (INTR_EN) bit definitions.
  215. */
  216. enum {
  217. INTR_EN_INTR_MASK = 0x007f0000,
  218. INTR_EN_TYPE_MASK = 0x03000000,
  219. INTR_EN_TYPE_ENABLE = 0x00000100,
  220. INTR_EN_TYPE_DISABLE = 0x00000200,
  221. INTR_EN_TYPE_READ = 0x00000300,
  222. INTR_EN_IHD = (1 << 13),
  223. INTR_EN_IHD_MASK = (INTR_EN_IHD << 16),
  224. INTR_EN_EI = (1 << 14),
  225. INTR_EN_EN = (1 << 15),
  226. };
  227. /*
  228. * Interrupt Mask Register (INTR_MASK) bit definitions.
  229. */
  230. enum {
  231. INTR_MASK_PI = (1 << 0),
  232. INTR_MASK_HL0 = (1 << 1),
  233. INTR_MASK_LH0 = (1 << 2),
  234. INTR_MASK_HL1 = (1 << 3),
  235. INTR_MASK_LH1 = (1 << 4),
  236. INTR_MASK_SE = (1 << 5),
  237. INTR_MASK_LSC = (1 << 6),
  238. INTR_MASK_MC = (1 << 7),
  239. INTR_MASK_LINK_IRQS = INTR_MASK_LSC | INTR_MASK_SE | INTR_MASK_MC,
  240. };
  241. /*
  242. * Register (REV_ID) bit definitions.
  243. */
  244. enum {
  245. REV_ID_MASK = 0x0000000f,
  246. REV_ID_NICROLL_SHIFT = 0,
  247. REV_ID_NICREV_SHIFT = 4,
  248. REV_ID_XGROLL_SHIFT = 8,
  249. REV_ID_XGREV_SHIFT = 12,
  250. REV_ID_CHIPREV_SHIFT = 28,
  251. };
  252. /*
  253. * Force ECC Error Register (FRC_ECC_ERR) bit definitions.
  254. */
  255. enum {
  256. FRC_ECC_ERR_VW = (1 << 12),
  257. FRC_ECC_ERR_VB = (1 << 13),
  258. FRC_ECC_ERR_NI = (1 << 14),
  259. FRC_ECC_ERR_NO = (1 << 15),
  260. FRC_ECC_PFE_SHIFT = 16,
  261. FRC_ECC_ERR_DO = (1 << 18),
  262. FRC_ECC_P14 = (1 << 19),
  263. };
  264. /*
  265. * Error Status Register (ERR_STS) bit definitions.
  266. */
  267. enum {
  268. ERR_STS_NOF = (1 << 0),
  269. ERR_STS_NIF = (1 << 1),
  270. ERR_STS_DRP = (1 << 2),
  271. ERR_STS_XGP = (1 << 3),
  272. ERR_STS_FOU = (1 << 4),
  273. ERR_STS_FOC = (1 << 5),
  274. ERR_STS_FOF = (1 << 6),
  275. ERR_STS_FIU = (1 << 7),
  276. ERR_STS_FIC = (1 << 8),
  277. ERR_STS_FIF = (1 << 9),
  278. ERR_STS_MOF = (1 << 10),
  279. ERR_STS_TA = (1 << 11),
  280. ERR_STS_MA = (1 << 12),
  281. ERR_STS_MPE = (1 << 13),
  282. ERR_STS_SCE = (1 << 14),
  283. ERR_STS_STE = (1 << 15),
  284. ERR_STS_FOW = (1 << 16),
  285. ERR_STS_UE = (1 << 17),
  286. ERR_STS_MCH = (1 << 26),
  287. ERR_STS_LOC_SHIFT = 27,
  288. };
  289. /*
  290. * RAM Debug Address Register (RAM_DBG_ADDR) bit definitions.
  291. */
  292. enum {
  293. RAM_DBG_ADDR_FW = (1 << 30),
  294. RAM_DBG_ADDR_FR = (1 << 31),
  295. };
  296. /*
  297. * Semaphore Register (SEM) bit definitions.
  298. */
  299. enum {
  300. /*
  301. * Example:
  302. * reg = SEM_XGMAC0_MASK | (SEM_SET << SEM_XGMAC0_SHIFT)
  303. */
  304. SEM_CLEAR = 0,
  305. SEM_SET = 1,
  306. SEM_FORCE = 3,
  307. SEM_XGMAC0_SHIFT = 0,
  308. SEM_XGMAC1_SHIFT = 2,
  309. SEM_ICB_SHIFT = 4,
  310. SEM_MAC_ADDR_SHIFT = 6,
  311. SEM_FLASH_SHIFT = 8,
  312. SEM_PROBE_SHIFT = 10,
  313. SEM_RT_IDX_SHIFT = 12,
  314. SEM_PROC_REG_SHIFT = 14,
  315. SEM_XGMAC0_MASK = 0x00030000,
  316. SEM_XGMAC1_MASK = 0x000c0000,
  317. SEM_ICB_MASK = 0x00300000,
  318. SEM_MAC_ADDR_MASK = 0x00c00000,
  319. SEM_FLASH_MASK = 0x03000000,
  320. SEM_PROBE_MASK = 0x0c000000,
  321. SEM_RT_IDX_MASK = 0x30000000,
  322. SEM_PROC_REG_MASK = 0xc0000000,
  323. };
  324. /*
  325. * 10G MAC Address Register (XGMAC_ADDR) bit definitions.
  326. */
  327. enum {
  328. XGMAC_ADDR_RDY = (1 << 31),
  329. XGMAC_ADDR_R = (1 << 30),
  330. XGMAC_ADDR_XME = (1 << 29),
  331. /* XGMAC control registers */
  332. PAUSE_SRC_LO = 0x00000100,
  333. PAUSE_SRC_HI = 0x00000104,
  334. GLOBAL_CFG = 0x00000108,
  335. GLOBAL_CFG_RESET = (1 << 0),
  336. GLOBAL_CFG_JUMBO = (1 << 6),
  337. GLOBAL_CFG_TX_STAT_EN = (1 << 10),
  338. GLOBAL_CFG_RX_STAT_EN = (1 << 11),
  339. TX_CFG = 0x0000010c,
  340. TX_CFG_RESET = (1 << 0),
  341. TX_CFG_EN = (1 << 1),
  342. TX_CFG_PREAM = (1 << 2),
  343. RX_CFG = 0x00000110,
  344. RX_CFG_RESET = (1 << 0),
  345. RX_CFG_EN = (1 << 1),
  346. RX_CFG_PREAM = (1 << 2),
  347. FLOW_CTL = 0x0000011c,
  348. PAUSE_OPCODE = 0x00000120,
  349. PAUSE_TIMER = 0x00000124,
  350. PAUSE_FRM_DEST_LO = 0x00000128,
  351. PAUSE_FRM_DEST_HI = 0x0000012c,
  352. MAC_TX_PARAMS = 0x00000134,
  353. MAC_TX_PARAMS_JUMBO = (1 << 31),
  354. MAC_TX_PARAMS_SIZE_SHIFT = 16,
  355. MAC_RX_PARAMS = 0x00000138,
  356. MAC_SYS_INT = 0x00000144,
  357. MAC_SYS_INT_MASK = 0x00000148,
  358. MAC_MGMT_INT = 0x0000014c,
  359. MAC_MGMT_IN_MASK = 0x00000150,
  360. EXT_ARB_MODE = 0x000001fc,
  361. /* XGMAC TX statistics registers */
  362. TX_PKTS = 0x00000200,
  363. TX_BYTES = 0x00000208,
  364. TX_MCAST_PKTS = 0x00000210,
  365. TX_BCAST_PKTS = 0x00000218,
  366. TX_UCAST_PKTS = 0x00000220,
  367. TX_CTL_PKTS = 0x00000228,
  368. TX_PAUSE_PKTS = 0x00000230,
  369. TX_64_PKT = 0x00000238,
  370. TX_65_TO_127_PKT = 0x00000240,
  371. TX_128_TO_255_PKT = 0x00000248,
  372. TX_256_511_PKT = 0x00000250,
  373. TX_512_TO_1023_PKT = 0x00000258,
  374. TX_1024_TO_1518_PKT = 0x00000260,
  375. TX_1519_TO_MAX_PKT = 0x00000268,
  376. TX_UNDERSIZE_PKT = 0x00000270,
  377. TX_OVERSIZE_PKT = 0x00000278,
  378. /* XGMAC statistics control registers */
  379. RX_HALF_FULL_DET = 0x000002a0,
  380. TX_HALF_FULL_DET = 0x000002a4,
  381. RX_OVERFLOW_DET = 0x000002a8,
  382. TX_OVERFLOW_DET = 0x000002ac,
  383. RX_HALF_FULL_MASK = 0x000002b0,
  384. TX_HALF_FULL_MASK = 0x000002b4,
  385. RX_OVERFLOW_MASK = 0x000002b8,
  386. TX_OVERFLOW_MASK = 0x000002bc,
  387. STAT_CNT_CTL = 0x000002c0,
  388. STAT_CNT_CTL_CLEAR_TX = (1 << 0),
  389. STAT_CNT_CTL_CLEAR_RX = (1 << 1),
  390. AUX_RX_HALF_FULL_DET = 0x000002d0,
  391. AUX_TX_HALF_FULL_DET = 0x000002d4,
  392. AUX_RX_OVERFLOW_DET = 0x000002d8,
  393. AUX_TX_OVERFLOW_DET = 0x000002dc,
  394. AUX_RX_HALF_FULL_MASK = 0x000002f0,
  395. AUX_TX_HALF_FULL_MASK = 0x000002f4,
  396. AUX_RX_OVERFLOW_MASK = 0x000002f8,
  397. AUX_TX_OVERFLOW_MASK = 0x000002fc,
  398. /* XGMAC RX statistics registers */
  399. RX_BYTES = 0x00000300,
  400. RX_BYTES_OK = 0x00000308,
  401. RX_PKTS = 0x00000310,
  402. RX_PKTS_OK = 0x00000318,
  403. RX_BCAST_PKTS = 0x00000320,
  404. RX_MCAST_PKTS = 0x00000328,
  405. RX_UCAST_PKTS = 0x00000330,
  406. RX_UNDERSIZE_PKTS = 0x00000338,
  407. RX_OVERSIZE_PKTS = 0x00000340,
  408. RX_JABBER_PKTS = 0x00000348,
  409. RX_UNDERSIZE_FCERR_PKTS = 0x00000350,
  410. RX_DROP_EVENTS = 0x00000358,
  411. RX_FCERR_PKTS = 0x00000360,
  412. RX_ALIGN_ERR = 0x00000368,
  413. RX_SYMBOL_ERR = 0x00000370,
  414. RX_MAC_ERR = 0x00000378,
  415. RX_CTL_PKTS = 0x00000380,
  416. RX_PAUSE_PKTS = 0x00000388,
  417. RX_64_PKTS = 0x00000390,
  418. RX_65_TO_127_PKTS = 0x00000398,
  419. RX_128_255_PKTS = 0x000003a0,
  420. RX_256_511_PKTS = 0x000003a8,
  421. RX_512_TO_1023_PKTS = 0x000003b0,
  422. RX_1024_TO_1518_PKTS = 0x000003b8,
  423. RX_1519_TO_MAX_PKTS = 0x000003c0,
  424. RX_LEN_ERR_PKTS = 0x000003c8,
  425. /* XGMAC MDIO control registers */
  426. MDIO_TX_DATA = 0x00000400,
  427. MDIO_RX_DATA = 0x00000410,
  428. MDIO_CMD = 0x00000420,
  429. MDIO_PHY_ADDR = 0x00000430,
  430. MDIO_PORT = 0x00000440,
  431. MDIO_STATUS = 0x00000450,
  432. /* XGMAC AUX statistics registers */
  433. };
  434. /*
  435. * Enhanced Transmission Schedule Registers (NIC_ETS,CNA_ETS) bit definitions.
  436. */
  437. enum {
  438. ETS_QUEUE_SHIFT = 29,
  439. ETS_REF = (1 << 26),
  440. ETS_RS = (1 << 27),
  441. ETS_P = (1 << 28),
  442. ETS_FC_COS_SHIFT = 23,
  443. };
  444. /*
  445. * Flash Address Register (FLASH_ADDR) bit definitions.
  446. */
  447. enum {
  448. FLASH_ADDR_RDY = (1 << 31),
  449. FLASH_ADDR_R = (1 << 30),
  450. FLASH_ADDR_ERR = (1 << 29),
  451. };
  452. /*
  453. * Stop CQ Processing Register (CQ_STOP) bit definitions.
  454. */
  455. enum {
  456. CQ_STOP_QUEUE_MASK = (0x007f0000),
  457. CQ_STOP_TYPE_MASK = (0x03000000),
  458. CQ_STOP_TYPE_START = 0x00000100,
  459. CQ_STOP_TYPE_STOP = 0x00000200,
  460. CQ_STOP_TYPE_READ = 0x00000300,
  461. CQ_STOP_EN = (1 << 15),
  462. };
  463. /*
  464. * MAC Protocol Address Index Register (MAC_ADDR_IDX) bit definitions.
  465. */
  466. enum {
  467. MAC_ADDR_IDX_SHIFT = 4,
  468. MAC_ADDR_TYPE_SHIFT = 16,
  469. MAC_ADDR_TYPE_MASK = 0x000f0000,
  470. MAC_ADDR_TYPE_CAM_MAC = 0x00000000,
  471. MAC_ADDR_TYPE_MULTI_MAC = 0x00010000,
  472. MAC_ADDR_TYPE_VLAN = 0x00020000,
  473. MAC_ADDR_TYPE_MULTI_FLTR = 0x00030000,
  474. MAC_ADDR_TYPE_FC_MAC = 0x00040000,
  475. MAC_ADDR_TYPE_MGMT_MAC = 0x00050000,
  476. MAC_ADDR_TYPE_MGMT_VLAN = 0x00060000,
  477. MAC_ADDR_TYPE_MGMT_V4 = 0x00070000,
  478. MAC_ADDR_TYPE_MGMT_V6 = 0x00080000,
  479. MAC_ADDR_TYPE_MGMT_TU_DP = 0x00090000,
  480. MAC_ADDR_ADR = (1 << 25),
  481. MAC_ADDR_RS = (1 << 26),
  482. MAC_ADDR_E = (1 << 27),
  483. MAC_ADDR_MR = (1 << 30),
  484. MAC_ADDR_MW = (1 << 31),
  485. MAX_MULTICAST_ENTRIES = 32,
  486. };
  487. /*
  488. * MAC Protocol Address Index Register (SPLT_HDR) bit definitions.
  489. */
  490. enum {
  491. SPLT_HDR_EP = (1 << 31),
  492. };
  493. /*
  494. * FCoE Receive Configuration Register (FC_RCV_CFG) bit definitions.
  495. */
  496. enum {
  497. FC_RCV_CFG_ECT = (1 << 15),
  498. FC_RCV_CFG_DFH = (1 << 20),
  499. FC_RCV_CFG_DVF = (1 << 21),
  500. FC_RCV_CFG_RCE = (1 << 27),
  501. FC_RCV_CFG_RFE = (1 << 28),
  502. FC_RCV_CFG_TEE = (1 << 29),
  503. FC_RCV_CFG_TCE = (1 << 30),
  504. FC_RCV_CFG_TFE = (1 << 31),
  505. };
  506. /*
  507. * NIC Receive Configuration Register (NIC_RCV_CFG) bit definitions.
  508. */
  509. enum {
  510. NIC_RCV_CFG_PPE = (1 << 0),
  511. NIC_RCV_CFG_VLAN_MASK = 0x00060000,
  512. NIC_RCV_CFG_VLAN_ALL = 0x00000000,
  513. NIC_RCV_CFG_VLAN_MATCH_ONLY = 0x00000002,
  514. NIC_RCV_CFG_VLAN_MATCH_AND_NON = 0x00000004,
  515. NIC_RCV_CFG_VLAN_NONE_AND_NON = 0x00000006,
  516. NIC_RCV_CFG_RV = (1 << 3),
  517. NIC_RCV_CFG_DFQ_MASK = (0x7f000000),
  518. NIC_RCV_CFG_DFQ_SHIFT = 8,
  519. NIC_RCV_CFG_DFQ = 0, /* HARDCODE default queue to 0. */
  520. };
  521. /*
  522. * Mgmt Receive Configuration Register (MGMT_RCV_CFG) bit definitions.
  523. */
  524. enum {
  525. MGMT_RCV_CFG_ARP = (1 << 0),
  526. MGMT_RCV_CFG_DHC = (1 << 1),
  527. MGMT_RCV_CFG_DHS = (1 << 2),
  528. MGMT_RCV_CFG_NP = (1 << 3),
  529. MGMT_RCV_CFG_I6N = (1 << 4),
  530. MGMT_RCV_CFG_I6R = (1 << 5),
  531. MGMT_RCV_CFG_DH6 = (1 << 6),
  532. MGMT_RCV_CFG_UD1 = (1 << 7),
  533. MGMT_RCV_CFG_UD0 = (1 << 8),
  534. MGMT_RCV_CFG_BCT = (1 << 9),
  535. MGMT_RCV_CFG_MCT = (1 << 10),
  536. MGMT_RCV_CFG_DM = (1 << 11),
  537. MGMT_RCV_CFG_RM = (1 << 12),
  538. MGMT_RCV_CFG_STL = (1 << 13),
  539. MGMT_RCV_CFG_VLAN_MASK = 0xc0000000,
  540. MGMT_RCV_CFG_VLAN_ALL = 0x00000000,
  541. MGMT_RCV_CFG_VLAN_MATCH_ONLY = 0x00004000,
  542. MGMT_RCV_CFG_VLAN_MATCH_AND_NON = 0x00008000,
  543. MGMT_RCV_CFG_VLAN_NONE_AND_NON = 0x0000c000,
  544. };
  545. /*
  546. * Routing Index Register (RT_IDX) bit definitions.
  547. */
  548. enum {
  549. RT_IDX_IDX_SHIFT = 8,
  550. RT_IDX_TYPE_MASK = 0x000f0000,
  551. RT_IDX_TYPE_RT = 0x00000000,
  552. RT_IDX_TYPE_RT_INV = 0x00010000,
  553. RT_IDX_TYPE_NICQ = 0x00020000,
  554. RT_IDX_TYPE_NICQ_INV = 0x00030000,
  555. RT_IDX_DST_MASK = 0x00700000,
  556. RT_IDX_DST_RSS = 0x00000000,
  557. RT_IDX_DST_CAM_Q = 0x00100000,
  558. RT_IDX_DST_COS_Q = 0x00200000,
  559. RT_IDX_DST_DFLT_Q = 0x00300000,
  560. RT_IDX_DST_DEST_Q = 0x00400000,
  561. RT_IDX_RS = (1 << 26),
  562. RT_IDX_E = (1 << 27),
  563. RT_IDX_MR = (1 << 30),
  564. RT_IDX_MW = (1 << 31),
  565. /* Nic Queue format - type 2 bits */
  566. RT_IDX_BCAST = (1 << 0),
  567. RT_IDX_MCAST = (1 << 1),
  568. RT_IDX_MCAST_MATCH = (1 << 2),
  569. RT_IDX_MCAST_REG_MATCH = (1 << 3),
  570. RT_IDX_MCAST_HASH_MATCH = (1 << 4),
  571. RT_IDX_FC_MACH = (1 << 5),
  572. RT_IDX_ETH_FCOE = (1 << 6),
  573. RT_IDX_CAM_HIT = (1 << 7),
  574. RT_IDX_CAM_BIT0 = (1 << 8),
  575. RT_IDX_CAM_BIT1 = (1 << 9),
  576. RT_IDX_VLAN_TAG = (1 << 10),
  577. RT_IDX_VLAN_MATCH = (1 << 11),
  578. RT_IDX_VLAN_FILTER = (1 << 12),
  579. RT_IDX_ETH_SKIP1 = (1 << 13),
  580. RT_IDX_ETH_SKIP2 = (1 << 14),
  581. RT_IDX_BCAST_MCAST_MATCH = (1 << 15),
  582. RT_IDX_802_3 = (1 << 16),
  583. RT_IDX_LLDP = (1 << 17),
  584. RT_IDX_UNUSED018 = (1 << 18),
  585. RT_IDX_UNUSED019 = (1 << 19),
  586. RT_IDX_UNUSED20 = (1 << 20),
  587. RT_IDX_UNUSED21 = (1 << 21),
  588. RT_IDX_ERR = (1 << 22),
  589. RT_IDX_VALID = (1 << 23),
  590. RT_IDX_TU_CSUM_ERR = (1 << 24),
  591. RT_IDX_IP_CSUM_ERR = (1 << 25),
  592. RT_IDX_MAC_ERR = (1 << 26),
  593. RT_IDX_RSS_TCP6 = (1 << 27),
  594. RT_IDX_RSS_TCP4 = (1 << 28),
  595. RT_IDX_RSS_IPV6 = (1 << 29),
  596. RT_IDX_RSS_IPV4 = (1 << 30),
  597. RT_IDX_RSS_MATCH = (1 << 31),
  598. /* Hierarchy for the NIC Queue Mask */
  599. RT_IDX_ALL_ERR_SLOT = 0,
  600. RT_IDX_MAC_ERR_SLOT = 0,
  601. RT_IDX_IP_CSUM_ERR_SLOT = 1,
  602. RT_IDX_TCP_UDP_CSUM_ERR_SLOT = 2,
  603. RT_IDX_BCAST_SLOT = 3,
  604. RT_IDX_MCAST_MATCH_SLOT = 4,
  605. RT_IDX_ALLMULTI_SLOT = 5,
  606. RT_IDX_UNUSED6_SLOT = 6,
  607. RT_IDX_UNUSED7_SLOT = 7,
  608. RT_IDX_RSS_MATCH_SLOT = 8,
  609. RT_IDX_RSS_IPV4_SLOT = 8,
  610. RT_IDX_RSS_IPV6_SLOT = 9,
  611. RT_IDX_RSS_TCP4_SLOT = 10,
  612. RT_IDX_RSS_TCP6_SLOT = 11,
  613. RT_IDX_CAM_HIT_SLOT = 12,
  614. RT_IDX_UNUSED013 = 13,
  615. RT_IDX_UNUSED014 = 14,
  616. RT_IDX_PROMISCUOUS_SLOT = 15,
  617. RT_IDX_MAX_SLOTS = 16,
  618. };
  619. /*
  620. * Control Register Set Map
  621. */
  622. enum {
  623. PROC_ADDR = 0, /* Use semaphore */
  624. PROC_DATA = 0x04, /* Use semaphore */
  625. SYS = 0x08,
  626. RST_FO = 0x0c,
  627. FSC = 0x10,
  628. CSR = 0x14,
  629. LED = 0x18,
  630. ICB_RID = 0x1c, /* Use semaphore */
  631. ICB_L = 0x20, /* Use semaphore */
  632. ICB_H = 0x24, /* Use semaphore */
  633. CFG = 0x28,
  634. BIOS_ADDR = 0x2c,
  635. STS = 0x30,
  636. INTR_EN = 0x34,
  637. INTR_MASK = 0x38,
  638. ISR1 = 0x3c,
  639. ISR2 = 0x40,
  640. ISR3 = 0x44,
  641. ISR4 = 0x48,
  642. REV_ID = 0x4c,
  643. FRC_ECC_ERR = 0x50,
  644. ERR_STS = 0x54,
  645. RAM_DBG_ADDR = 0x58,
  646. RAM_DBG_DATA = 0x5c,
  647. ECC_ERR_CNT = 0x60,
  648. SEM = 0x64,
  649. GPIO_1 = 0x68, /* Use semaphore */
  650. GPIO_2 = 0x6c, /* Use semaphore */
  651. GPIO_3 = 0x70, /* Use semaphore */
  652. RSVD2 = 0x74,
  653. XGMAC_ADDR = 0x78, /* Use semaphore */
  654. XGMAC_DATA = 0x7c, /* Use semaphore */
  655. NIC_ETS = 0x80,
  656. CNA_ETS = 0x84,
  657. FLASH_ADDR = 0x88, /* Use semaphore */
  658. FLASH_DATA = 0x8c, /* Use semaphore */
  659. CQ_STOP = 0x90,
  660. PAGE_TBL_RID = 0x94,
  661. WQ_PAGE_TBL_LO = 0x98,
  662. WQ_PAGE_TBL_HI = 0x9c,
  663. CQ_PAGE_TBL_LO = 0xa0,
  664. CQ_PAGE_TBL_HI = 0xa4,
  665. MAC_ADDR_IDX = 0xa8, /* Use semaphore */
  666. MAC_ADDR_DATA = 0xac, /* Use semaphore */
  667. COS_DFLT_CQ1 = 0xb0,
  668. COS_DFLT_CQ2 = 0xb4,
  669. ETYPE_SKIP1 = 0xb8,
  670. ETYPE_SKIP2 = 0xbc,
  671. SPLT_HDR = 0xc0,
  672. FC_PAUSE_THRES = 0xc4,
  673. NIC_PAUSE_THRES = 0xc8,
  674. FC_ETHERTYPE = 0xcc,
  675. FC_RCV_CFG = 0xd0,
  676. NIC_RCV_CFG = 0xd4,
  677. FC_COS_TAGS = 0xd8,
  678. NIC_COS_TAGS = 0xdc,
  679. MGMT_RCV_CFG = 0xe0,
  680. RT_IDX = 0xe4,
  681. RT_DATA = 0xe8,
  682. RSVD7 = 0xec,
  683. XG_SERDES_ADDR = 0xf0,
  684. XG_SERDES_DATA = 0xf4,
  685. PRB_MX_ADDR = 0xf8, /* Use semaphore */
  686. PRB_MX_DATA = 0xfc, /* Use semaphore */
  687. };
  688. /*
  689. * CAM output format.
  690. */
  691. enum {
  692. CAM_OUT_ROUTE_FC = 0,
  693. CAM_OUT_ROUTE_NIC = 1,
  694. CAM_OUT_FUNC_SHIFT = 2,
  695. CAM_OUT_RV = (1 << 4),
  696. CAM_OUT_SH = (1 << 15),
  697. CAM_OUT_CQ_ID_SHIFT = 5,
  698. };
  699. /*
  700. * Mailbox definitions
  701. */
  702. enum {
  703. /* Asynchronous Event Notifications */
  704. AEN_SYS_ERR = 0x00008002,
  705. AEN_LINK_UP = 0x00008011,
  706. AEN_LINK_DOWN = 0x00008012,
  707. AEN_IDC_CMPLT = 0x00008100,
  708. AEN_IDC_REQ = 0x00008101,
  709. AEN_IDC_EXT = 0x00008102,
  710. AEN_DCBX_CHG = 0x00008110,
  711. AEN_AEN_LOST = 0x00008120,
  712. AEN_AEN_SFP_IN = 0x00008130,
  713. AEN_AEN_SFP_OUT = 0x00008131,
  714. AEN_FW_INIT_DONE = 0x00008400,
  715. AEN_FW_INIT_FAIL = 0x00008401,
  716. /* Mailbox Command Opcodes. */
  717. MB_CMD_NOP = 0x00000000,
  718. MB_CMD_EX_FW = 0x00000002,
  719. MB_CMD_MB_TEST = 0x00000006,
  720. MB_CMD_CSUM_TEST = 0x00000007, /* Verify Checksum */
  721. MB_CMD_ABOUT_FW = 0x00000008,
  722. MB_CMD_COPY_RISC_RAM = 0x0000000a,
  723. MB_CMD_LOAD_RISC_RAM = 0x0000000b,
  724. MB_CMD_DUMP_RISC_RAM = 0x0000000c,
  725. MB_CMD_WRITE_RAM = 0x0000000d,
  726. MB_CMD_INIT_RISC_RAM = 0x0000000e,
  727. MB_CMD_READ_RAM = 0x0000000f,
  728. MB_CMD_STOP_FW = 0x00000014,
  729. MB_CMD_MAKE_SYS_ERR = 0x0000002a,
  730. MB_CMD_WRITE_SFP = 0x00000030,
  731. MB_CMD_READ_SFP = 0x00000031,
  732. MB_CMD_INIT_FW = 0x00000060,
  733. MB_CMD_GET_IFCB = 0x00000061,
  734. MB_CMD_GET_FW_STATE = 0x00000069,
  735. MB_CMD_IDC_REQ = 0x00000100, /* Inter-Driver Communication */
  736. MB_CMD_IDC_ACK = 0x00000101, /* Inter-Driver Communication */
  737. MB_CMD_SET_WOL_MODE = 0x00000110, /* Wake On Lan */
  738. MB_WOL_DISABLE = 0,
  739. MB_WOL_MAGIC_PKT = (1 << 1),
  740. MB_WOL_FLTR = (1 << 2),
  741. MB_WOL_UCAST = (1 << 3),
  742. MB_WOL_MCAST = (1 << 4),
  743. MB_WOL_BCAST = (1 << 5),
  744. MB_WOL_LINK_UP = (1 << 6),
  745. MB_WOL_LINK_DOWN = (1 << 7),
  746. MB_CMD_SET_WOL_FLTR = 0x00000111, /* Wake On Lan Filter */
  747. MB_CMD_CLEAR_WOL_FLTR = 0x00000112, /* Wake On Lan Filter */
  748. MB_CMD_SET_WOL_MAGIC = 0x00000113, /* Wake On Lan Magic Packet */
  749. MB_CMD_CLEAR_WOL_MAGIC = 0x00000114,/* Wake On Lan Magic Packet */
  750. MB_CMD_SET_WOL_IMMED = 0x00000115,
  751. MB_CMD_PORT_RESET = 0x00000120,
  752. MB_CMD_SET_PORT_CFG = 0x00000122,
  753. MB_CMD_GET_PORT_CFG = 0x00000123,
  754. MB_CMD_GET_LINK_STS = 0x00000124,
  755. MB_CMD_SET_MGMNT_TFK_CTL = 0x00000160, /* Set Mgmnt Traffic Control */
  756. MB_SET_MPI_TFK_STOP = (1 << 0),
  757. MB_SET_MPI_TFK_RESUME = (1 << 1),
  758. MB_CMD_GET_MGMNT_TFK_CTL = 0x00000161, /* Get Mgmnt Traffic Control */
  759. MB_GET_MPI_TFK_STOPPED = (1 << 0),
  760. MB_GET_MPI_TFK_FIFO_EMPTY = (1 << 1),
  761. /* Mailbox Command Status. */
  762. MB_CMD_STS_GOOD = 0x00004000, /* Success. */
  763. MB_CMD_STS_INTRMDT = 0x00001000, /* Intermediate Complete. */
  764. MB_CMD_STS_INVLD_CMD = 0x00004001, /* Invalid. */
  765. MB_CMD_STS_XFC_ERR = 0x00004002, /* Interface Error. */
  766. MB_CMD_STS_CSUM_ERR = 0x00004003, /* Csum Error. */
  767. MB_CMD_STS_ERR = 0x00004005, /* System Error. */
  768. MB_CMD_STS_PARAM_ERR = 0x00004006, /* Parameter Error. */
  769. };
  770. struct mbox_params {
  771. u32 mbox_in[MAILBOX_COUNT];
  772. u32 mbox_out[MAILBOX_COUNT];
  773. int in_count;
  774. int out_count;
  775. };
  776. struct flash_params_8012 {
  777. u8 dev_id_str[4];
  778. __le16 size;
  779. __le16 csum;
  780. __le16 ver;
  781. __le16 sub_dev_id;
  782. u8 mac_addr[6];
  783. __le16 res;
  784. };
  785. /* 8000 device's flash is a different structure
  786. * at a different offset in flash.
  787. */
  788. #define FUNC0_FLASH_OFFSET 0x140200
  789. #define FUNC1_FLASH_OFFSET 0x140600
  790. /* Flash related data structures. */
  791. struct flash_params_8000 {
  792. u8 dev_id_str[4]; /* "8000" */
  793. __le16 ver;
  794. __le16 size;
  795. __le16 csum;
  796. __le16 reserved0;
  797. __le16 total_size;
  798. __le16 entry_count;
  799. u8 data_type0;
  800. u8 data_size0;
  801. u8 mac_addr[6];
  802. u8 data_type1;
  803. u8 data_size1;
  804. u8 mac_addr1[6];
  805. u8 data_type2;
  806. u8 data_size2;
  807. __le16 vlan_id;
  808. u8 data_type3;
  809. u8 data_size3;
  810. __le16 last;
  811. u8 reserved1[464];
  812. __le16 subsys_ven_id;
  813. __le16 subsys_dev_id;
  814. u8 reserved2[4];
  815. };
  816. union flash_params {
  817. struct flash_params_8012 flash_params_8012;
  818. struct flash_params_8000 flash_params_8000;
  819. };
  820. /*
  821. * doorbell space for the rx ring context
  822. */
  823. struct rx_doorbell_context {
  824. u32 cnsmr_idx; /* 0x00 */
  825. u32 valid; /* 0x04 */
  826. u32 reserved[4]; /* 0x08-0x14 */
  827. u32 lbq_prod_idx; /* 0x18 */
  828. u32 sbq_prod_idx; /* 0x1c */
  829. };
  830. /*
  831. * doorbell space for the tx ring context
  832. */
  833. struct tx_doorbell_context {
  834. u32 prod_idx; /* 0x00 */
  835. u32 valid; /* 0x04 */
  836. u32 reserved[4]; /* 0x08-0x14 */
  837. u32 lbq_prod_idx; /* 0x18 */
  838. u32 sbq_prod_idx; /* 0x1c */
  839. };
  840. /* DATA STRUCTURES SHARED WITH HARDWARE. */
  841. struct tx_buf_desc {
  842. __le64 addr;
  843. __le32 len;
  844. #define TX_DESC_LEN_MASK 0x000fffff
  845. #define TX_DESC_C 0x40000000
  846. #define TX_DESC_E 0x80000000
  847. } __attribute((packed));
  848. /*
  849. * IOCB Definitions...
  850. */
  851. #define OPCODE_OB_MAC_IOCB 0x01
  852. #define OPCODE_OB_MAC_TSO_IOCB 0x02
  853. #define OPCODE_IB_MAC_IOCB 0x20
  854. #define OPCODE_IB_MPI_IOCB 0x21
  855. #define OPCODE_IB_AE_IOCB 0x3f
  856. struct ob_mac_iocb_req {
  857. u8 opcode;
  858. u8 flags1;
  859. #define OB_MAC_IOCB_REQ_OI 0x01
  860. #define OB_MAC_IOCB_REQ_I 0x02
  861. #define OB_MAC_IOCB_REQ_D 0x08
  862. #define OB_MAC_IOCB_REQ_F 0x10
  863. u8 flags2;
  864. u8 flags3;
  865. #define OB_MAC_IOCB_DFP 0x02
  866. #define OB_MAC_IOCB_V 0x04
  867. __le32 reserved1[2];
  868. __le16 frame_len;
  869. #define OB_MAC_IOCB_LEN_MASK 0x3ffff
  870. __le16 reserved2;
  871. u32 tid;
  872. u32 txq_idx;
  873. __le32 reserved3;
  874. __le16 vlan_tci;
  875. __le16 reserved4;
  876. struct tx_buf_desc tbd[TX_DESC_PER_IOCB];
  877. } __attribute((packed));
  878. struct ob_mac_iocb_rsp {
  879. u8 opcode; /* */
  880. u8 flags1; /* */
  881. #define OB_MAC_IOCB_RSP_OI 0x01 /* */
  882. #define OB_MAC_IOCB_RSP_I 0x02 /* */
  883. #define OB_MAC_IOCB_RSP_E 0x08 /* */
  884. #define OB_MAC_IOCB_RSP_S 0x10 /* too Short */
  885. #define OB_MAC_IOCB_RSP_L 0x20 /* too Large */
  886. #define OB_MAC_IOCB_RSP_P 0x40 /* Padded */
  887. u8 flags2; /* */
  888. u8 flags3; /* */
  889. #define OB_MAC_IOCB_RSP_B 0x80 /* */
  890. u32 tid;
  891. u32 txq_idx;
  892. __le32 reserved[13];
  893. } __attribute((packed));
  894. struct ob_mac_tso_iocb_req {
  895. u8 opcode;
  896. u8 flags1;
  897. #define OB_MAC_TSO_IOCB_OI 0x01
  898. #define OB_MAC_TSO_IOCB_I 0x02
  899. #define OB_MAC_TSO_IOCB_D 0x08
  900. #define OB_MAC_TSO_IOCB_IP4 0x40
  901. #define OB_MAC_TSO_IOCB_IP6 0x80
  902. u8 flags2;
  903. #define OB_MAC_TSO_IOCB_LSO 0x20
  904. #define OB_MAC_TSO_IOCB_UC 0x40
  905. #define OB_MAC_TSO_IOCB_TC 0x80
  906. u8 flags3;
  907. #define OB_MAC_TSO_IOCB_IC 0x01
  908. #define OB_MAC_TSO_IOCB_DFP 0x02
  909. #define OB_MAC_TSO_IOCB_V 0x04
  910. __le32 reserved1[2];
  911. __le32 frame_len;
  912. u32 tid;
  913. u32 txq_idx;
  914. __le16 total_hdrs_len;
  915. __le16 net_trans_offset;
  916. #define OB_MAC_TRANSPORT_HDR_SHIFT 6
  917. __le16 vlan_tci;
  918. __le16 mss;
  919. struct tx_buf_desc tbd[TX_DESC_PER_IOCB];
  920. } __attribute((packed));
  921. struct ob_mac_tso_iocb_rsp {
  922. u8 opcode;
  923. u8 flags1;
  924. #define OB_MAC_TSO_IOCB_RSP_OI 0x01
  925. #define OB_MAC_TSO_IOCB_RSP_I 0x02
  926. #define OB_MAC_TSO_IOCB_RSP_E 0x08
  927. #define OB_MAC_TSO_IOCB_RSP_S 0x10
  928. #define OB_MAC_TSO_IOCB_RSP_L 0x20
  929. #define OB_MAC_TSO_IOCB_RSP_P 0x40
  930. u8 flags2; /* */
  931. u8 flags3; /* */
  932. #define OB_MAC_TSO_IOCB_RSP_B 0x8000
  933. u32 tid;
  934. u32 txq_idx;
  935. __le32 reserved2[13];
  936. } __attribute((packed));
  937. struct ib_mac_iocb_rsp {
  938. u8 opcode; /* 0x20 */
  939. u8 flags1;
  940. #define IB_MAC_IOCB_RSP_OI 0x01 /* Overide intr delay */
  941. #define IB_MAC_IOCB_RSP_I 0x02 /* Disble Intr Generation */
  942. #define IB_MAC_CSUM_ERR_MASK 0x1c /* A mask to use for csum errs */
  943. #define IB_MAC_IOCB_RSP_TE 0x04 /* Checksum error */
  944. #define IB_MAC_IOCB_RSP_NU 0x08 /* No checksum rcvd */
  945. #define IB_MAC_IOCB_RSP_IE 0x10 /* IPv4 checksum error */
  946. #define IB_MAC_IOCB_RSP_M_MASK 0x60 /* Multicast info */
  947. #define IB_MAC_IOCB_RSP_M_NONE 0x00 /* Not mcast frame */
  948. #define IB_MAC_IOCB_RSP_M_HASH 0x20 /* HASH mcast frame */
  949. #define IB_MAC_IOCB_RSP_M_REG 0x40 /* Registered mcast frame */
  950. #define IB_MAC_IOCB_RSP_M_PROM 0x60 /* Promiscuous mcast frame */
  951. #define IB_MAC_IOCB_RSP_B 0x80 /* Broadcast frame */
  952. u8 flags2;
  953. #define IB_MAC_IOCB_RSP_P 0x01 /* Promiscuous frame */
  954. #define IB_MAC_IOCB_RSP_V 0x02 /* Vlan tag present */
  955. #define IB_MAC_IOCB_RSP_ERR_MASK 0x1c /* */
  956. #define IB_MAC_IOCB_RSP_ERR_CODE_ERR 0x04
  957. #define IB_MAC_IOCB_RSP_ERR_OVERSIZE 0x08
  958. #define IB_MAC_IOCB_RSP_ERR_UNDERSIZE 0x10
  959. #define IB_MAC_IOCB_RSP_ERR_PREAMBLE 0x14
  960. #define IB_MAC_IOCB_RSP_ERR_FRAME_LEN 0x18
  961. #define IB_MAC_IOCB_RSP_ERR_CRC 0x1c
  962. #define IB_MAC_IOCB_RSP_U 0x20 /* UDP packet */
  963. #define IB_MAC_IOCB_RSP_T 0x40 /* TCP packet */
  964. #define IB_MAC_IOCB_RSP_FO 0x80 /* Failover port */
  965. u8 flags3;
  966. #define IB_MAC_IOCB_RSP_RSS_MASK 0x07 /* RSS mask */
  967. #define IB_MAC_IOCB_RSP_M_NONE 0x00 /* No RSS match */
  968. #define IB_MAC_IOCB_RSP_M_IPV4 0x04 /* IPv4 RSS match */
  969. #define IB_MAC_IOCB_RSP_M_IPV6 0x02 /* IPv6 RSS match */
  970. #define IB_MAC_IOCB_RSP_M_TCP_V4 0x05 /* TCP with IPv4 */
  971. #define IB_MAC_IOCB_RSP_M_TCP_V6 0x03 /* TCP with IPv6 */
  972. #define IB_MAC_IOCB_RSP_V4 0x08 /* IPV4 */
  973. #define IB_MAC_IOCB_RSP_V6 0x10 /* IPV6 */
  974. #define IB_MAC_IOCB_RSP_IH 0x20 /* Split after IP header */
  975. #define IB_MAC_IOCB_RSP_DS 0x40 /* data is in small buffer */
  976. #define IB_MAC_IOCB_RSP_DL 0x80 /* data is in large buffer */
  977. __le32 data_len; /* */
  978. __le64 data_addr; /* */
  979. __le32 rss; /* */
  980. __le16 vlan_id; /* 12 bits */
  981. #define IB_MAC_IOCB_RSP_C 0x1000 /* VLAN CFI bit */
  982. #define IB_MAC_IOCB_RSP_COS_SHIFT 12 /* class of service value */
  983. #define IB_MAC_IOCB_RSP_VLAN_MASK 0x0ffff
  984. __le16 reserved1;
  985. __le32 reserved2[6];
  986. u8 reserved3[3];
  987. u8 flags4;
  988. #define IB_MAC_IOCB_RSP_HV 0x20
  989. #define IB_MAC_IOCB_RSP_HS 0x40
  990. #define IB_MAC_IOCB_RSP_HL 0x80
  991. __le32 hdr_len; /* */
  992. __le64 hdr_addr; /* */
  993. } __attribute((packed));
  994. struct ib_ae_iocb_rsp {
  995. u8 opcode;
  996. u8 flags1;
  997. #define IB_AE_IOCB_RSP_OI 0x01
  998. #define IB_AE_IOCB_RSP_I 0x02
  999. u8 event;
  1000. #define LINK_UP_EVENT 0x00
  1001. #define LINK_DOWN_EVENT 0x01
  1002. #define CAM_LOOKUP_ERR_EVENT 0x06
  1003. #define SOFT_ECC_ERROR_EVENT 0x07
  1004. #define MGMT_ERR_EVENT 0x08
  1005. #define TEN_GIG_MAC_EVENT 0x09
  1006. #define GPI0_H2L_EVENT 0x10
  1007. #define GPI0_L2H_EVENT 0x20
  1008. #define GPI1_H2L_EVENT 0x11
  1009. #define GPI1_L2H_EVENT 0x21
  1010. #define PCI_ERR_ANON_BUF_RD 0x40
  1011. u8 q_id;
  1012. __le32 reserved[15];
  1013. } __attribute((packed));
  1014. /*
  1015. * These three structures are for generic
  1016. * handling of ib and ob iocbs.
  1017. */
  1018. struct ql_net_rsp_iocb {
  1019. u8 opcode;
  1020. u8 flags0;
  1021. __le16 length;
  1022. __le32 tid;
  1023. __le32 reserved[14];
  1024. } __attribute((packed));
  1025. struct net_req_iocb {
  1026. u8 opcode;
  1027. u8 flags0;
  1028. __le16 flags1;
  1029. __le32 tid;
  1030. __le32 reserved1[30];
  1031. } __attribute((packed));
  1032. /*
  1033. * tx ring initialization control block for chip.
  1034. * It is defined as:
  1035. * "Work Queue Initialization Control Block"
  1036. */
  1037. struct wqicb {
  1038. __le16 len;
  1039. #define Q_LEN_V (1 << 4)
  1040. #define Q_LEN_CPP_CONT 0x0000
  1041. #define Q_LEN_CPP_16 0x0001
  1042. #define Q_LEN_CPP_32 0x0002
  1043. #define Q_LEN_CPP_64 0x0003
  1044. #define Q_LEN_CPP_512 0x0006
  1045. __le16 flags;
  1046. #define Q_PRI_SHIFT 1
  1047. #define Q_FLAGS_LC 0x1000
  1048. #define Q_FLAGS_LB 0x2000
  1049. #define Q_FLAGS_LI 0x4000
  1050. #define Q_FLAGS_LO 0x8000
  1051. __le16 cq_id_rss;
  1052. #define Q_CQ_ID_RSS_RV 0x8000
  1053. __le16 rid;
  1054. __le64 addr;
  1055. __le64 cnsmr_idx_addr;
  1056. } __attribute((packed));
  1057. /*
  1058. * rx ring initialization control block for chip.
  1059. * It is defined as:
  1060. * "Completion Queue Initialization Control Block"
  1061. */
  1062. struct cqicb {
  1063. u8 msix_vect;
  1064. u8 reserved1;
  1065. u8 reserved2;
  1066. u8 flags;
  1067. #define FLAGS_LV 0x08
  1068. #define FLAGS_LS 0x10
  1069. #define FLAGS_LL 0x20
  1070. #define FLAGS_LI 0x40
  1071. #define FLAGS_LC 0x80
  1072. __le16 len;
  1073. #define LEN_V (1 << 4)
  1074. #define LEN_CPP_CONT 0x0000
  1075. #define LEN_CPP_32 0x0001
  1076. #define LEN_CPP_64 0x0002
  1077. #define LEN_CPP_128 0x0003
  1078. __le16 rid;
  1079. __le64 addr;
  1080. __le64 prod_idx_addr;
  1081. __le16 pkt_delay;
  1082. __le16 irq_delay;
  1083. __le64 lbq_addr;
  1084. __le16 lbq_buf_size;
  1085. __le16 lbq_len; /* entry count */
  1086. __le64 sbq_addr;
  1087. __le16 sbq_buf_size;
  1088. __le16 sbq_len; /* entry count */
  1089. } __attribute((packed));
  1090. struct ricb {
  1091. u8 base_cq;
  1092. #define RSS_L4K 0x80
  1093. u8 flags;
  1094. #define RSS_L6K 0x01
  1095. #define RSS_LI 0x02
  1096. #define RSS_LB 0x04
  1097. #define RSS_LM 0x08
  1098. #define RSS_RI4 0x10
  1099. #define RSS_RT4 0x20
  1100. #define RSS_RI6 0x40
  1101. #define RSS_RT6 0x80
  1102. __le16 mask;
  1103. u8 hash_cq_id[1024];
  1104. __le32 ipv6_hash_key[10];
  1105. __le32 ipv4_hash_key[4];
  1106. } __attribute((packed));
  1107. /* SOFTWARE/DRIVER DATA STRUCTURES. */
  1108. struct oal {
  1109. struct tx_buf_desc oal[TX_DESC_PER_OAL];
  1110. };
  1111. struct map_list {
  1112. DECLARE_PCI_UNMAP_ADDR(mapaddr);
  1113. DECLARE_PCI_UNMAP_LEN(maplen);
  1114. };
  1115. struct tx_ring_desc {
  1116. struct sk_buff *skb;
  1117. struct ob_mac_iocb_req *queue_entry;
  1118. u32 index;
  1119. struct oal oal;
  1120. struct map_list map[MAX_SKB_FRAGS + 1];
  1121. int map_cnt;
  1122. struct tx_ring_desc *next;
  1123. };
  1124. struct bq_desc {
  1125. union {
  1126. struct page *lbq_page;
  1127. struct sk_buff *skb;
  1128. } p;
  1129. __le64 *addr;
  1130. u32 index;
  1131. DECLARE_PCI_UNMAP_ADDR(mapaddr);
  1132. DECLARE_PCI_UNMAP_LEN(maplen);
  1133. };
  1134. #define QL_TXQ_IDX(qdev, skb) (smp_processor_id()%(qdev->tx_ring_count))
  1135. struct tx_ring {
  1136. /*
  1137. * queue info.
  1138. */
  1139. struct wqicb wqicb; /* structure used to inform chip of new queue */
  1140. void *wq_base; /* pci_alloc:virtual addr for tx */
  1141. dma_addr_t wq_base_dma; /* pci_alloc:dma addr for tx */
  1142. __le32 *cnsmr_idx_sh_reg; /* shadow copy of consumer idx */
  1143. dma_addr_t cnsmr_idx_sh_reg_dma; /* dma-shadow copy of consumer */
  1144. u32 wq_size; /* size in bytes of queue area */
  1145. u32 wq_len; /* number of entries in queue */
  1146. void __iomem *prod_idx_db_reg; /* doorbell area index reg at offset 0x00 */
  1147. void __iomem *valid_db_reg; /* doorbell area valid reg at offset 0x04 */
  1148. u16 prod_idx; /* current value for prod idx */
  1149. u16 cq_id; /* completion (rx) queue for tx completions */
  1150. u8 wq_id; /* queue id for this entry */
  1151. u8 reserved1[3];
  1152. struct tx_ring_desc *q; /* descriptor list for the queue */
  1153. spinlock_t lock;
  1154. atomic_t tx_count; /* counts down for every outstanding IO */
  1155. atomic_t queue_stopped; /* Turns queue off when full. */
  1156. struct delayed_work tx_work;
  1157. struct ql_adapter *qdev;
  1158. };
  1159. /*
  1160. * Type of inbound queue.
  1161. */
  1162. enum {
  1163. DEFAULT_Q = 2, /* Handles slow queue and chip/MPI events. */
  1164. TX_Q = 3, /* Handles outbound completions. */
  1165. RX_Q = 4, /* Handles inbound completions. */
  1166. };
  1167. struct rx_ring {
  1168. struct cqicb cqicb; /* The chip's completion queue init control block. */
  1169. /* Completion queue elements. */
  1170. void *cq_base;
  1171. dma_addr_t cq_base_dma;
  1172. u32 cq_size;
  1173. u32 cq_len;
  1174. u16 cq_id;
  1175. __le32 *prod_idx_sh_reg; /* Shadowed producer register. */
  1176. dma_addr_t prod_idx_sh_reg_dma;
  1177. void __iomem *cnsmr_idx_db_reg; /* PCI doorbell mem area + 0 */
  1178. u32 cnsmr_idx; /* current sw idx */
  1179. struct ql_net_rsp_iocb *curr_entry; /* next entry on queue */
  1180. void __iomem *valid_db_reg; /* PCI doorbell mem area + 0x04 */
  1181. /* Large buffer queue elements. */
  1182. u32 lbq_len; /* entry count */
  1183. u32 lbq_size; /* size in bytes of queue */
  1184. u32 lbq_buf_size;
  1185. void *lbq_base;
  1186. dma_addr_t lbq_base_dma;
  1187. void *lbq_base_indirect;
  1188. dma_addr_t lbq_base_indirect_dma;
  1189. struct bq_desc *lbq; /* array of control blocks */
  1190. void __iomem *lbq_prod_idx_db_reg; /* PCI doorbell mem area + 0x18 */
  1191. u32 lbq_prod_idx; /* current sw prod idx */
  1192. u32 lbq_curr_idx; /* next entry we expect */
  1193. u32 lbq_clean_idx; /* beginning of new descs */
  1194. u32 lbq_free_cnt; /* free buffer desc cnt */
  1195. /* Small buffer queue elements. */
  1196. u32 sbq_len; /* entry count */
  1197. u32 sbq_size; /* size in bytes of queue */
  1198. u32 sbq_buf_size;
  1199. void *sbq_base;
  1200. dma_addr_t sbq_base_dma;
  1201. void *sbq_base_indirect;
  1202. dma_addr_t sbq_base_indirect_dma;
  1203. struct bq_desc *sbq; /* array of control blocks */
  1204. void __iomem *sbq_prod_idx_db_reg; /* PCI doorbell mem area + 0x1c */
  1205. u32 sbq_prod_idx; /* current sw prod idx */
  1206. u32 sbq_curr_idx; /* next entry we expect */
  1207. u32 sbq_clean_idx; /* beginning of new descs */
  1208. u32 sbq_free_cnt; /* free buffer desc cnt */
  1209. /* Misc. handler elements. */
  1210. u32 type; /* Type of queue, tx, rx. */
  1211. u32 irq; /* Which vector this ring is assigned. */
  1212. u32 cpu; /* Which CPU this should run on. */
  1213. char name[IFNAMSIZ + 5];
  1214. struct napi_struct napi;
  1215. u8 reserved;
  1216. struct ql_adapter *qdev;
  1217. };
  1218. /*
  1219. * RSS Initialization Control Block
  1220. */
  1221. struct hash_id {
  1222. u8 value[4];
  1223. };
  1224. struct nic_stats {
  1225. /*
  1226. * These stats come from offset 200h to 278h
  1227. * in the XGMAC register.
  1228. */
  1229. u64 tx_pkts;
  1230. u64 tx_bytes;
  1231. u64 tx_mcast_pkts;
  1232. u64 tx_bcast_pkts;
  1233. u64 tx_ucast_pkts;
  1234. u64 tx_ctl_pkts;
  1235. u64 tx_pause_pkts;
  1236. u64 tx_64_pkt;
  1237. u64 tx_65_to_127_pkt;
  1238. u64 tx_128_to_255_pkt;
  1239. u64 tx_256_511_pkt;
  1240. u64 tx_512_to_1023_pkt;
  1241. u64 tx_1024_to_1518_pkt;
  1242. u64 tx_1519_to_max_pkt;
  1243. u64 tx_undersize_pkt;
  1244. u64 tx_oversize_pkt;
  1245. /*
  1246. * These stats come from offset 300h to 3C8h
  1247. * in the XGMAC register.
  1248. */
  1249. u64 rx_bytes;
  1250. u64 rx_bytes_ok;
  1251. u64 rx_pkts;
  1252. u64 rx_pkts_ok;
  1253. u64 rx_bcast_pkts;
  1254. u64 rx_mcast_pkts;
  1255. u64 rx_ucast_pkts;
  1256. u64 rx_undersize_pkts;
  1257. u64 rx_oversize_pkts;
  1258. u64 rx_jabber_pkts;
  1259. u64 rx_undersize_fcerr_pkts;
  1260. u64 rx_drop_events;
  1261. u64 rx_fcerr_pkts;
  1262. u64 rx_align_err;
  1263. u64 rx_symbol_err;
  1264. u64 rx_mac_err;
  1265. u64 rx_ctl_pkts;
  1266. u64 rx_pause_pkts;
  1267. u64 rx_64_pkts;
  1268. u64 rx_65_to_127_pkts;
  1269. u64 rx_128_255_pkts;
  1270. u64 rx_256_511_pkts;
  1271. u64 rx_512_to_1023_pkts;
  1272. u64 rx_1024_to_1518_pkts;
  1273. u64 rx_1519_to_max_pkts;
  1274. u64 rx_len_err_pkts;
  1275. };
  1276. /*
  1277. * intr_context structure is used during initialization
  1278. * to hook the interrupts. It is also used in a single
  1279. * irq environment as a context to the ISR.
  1280. */
  1281. struct intr_context {
  1282. struct ql_adapter *qdev;
  1283. u32 intr;
  1284. u32 irq_mask; /* Mask of which rings the vector services. */
  1285. u32 hooked;
  1286. u32 intr_en_mask; /* value/mask used to enable this intr */
  1287. u32 intr_dis_mask; /* value/mask used to disable this intr */
  1288. u32 intr_read_mask; /* value/mask used to read this intr */
  1289. char name[IFNAMSIZ * 2];
  1290. atomic_t irq_cnt; /* irq_cnt is used in single vector
  1291. * environment. It's incremented for each
  1292. * irq handler that is scheduled. When each
  1293. * handler finishes it decrements irq_cnt and
  1294. * enables interrupts if it's zero. */
  1295. irq_handler_t handler;
  1296. };
  1297. /* adapter flags definitions. */
  1298. enum {
  1299. QL_ADAPTER_UP = 0, /* Adapter has been brought up. */
  1300. QL_LEGACY_ENABLED = 1,
  1301. QL_MSI_ENABLED = 2,
  1302. QL_MSIX_ENABLED = 3,
  1303. QL_DMA64 = 4,
  1304. QL_PROMISCUOUS = 5,
  1305. QL_ALLMULTI = 6,
  1306. QL_PORT_CFG = 7,
  1307. QL_CAM_RT_SET = 8,
  1308. };
  1309. /* link_status bit definitions */
  1310. enum {
  1311. STS_LOOPBACK_MASK = 0x00000700,
  1312. STS_LOOPBACK_PCS = 0x00000100,
  1313. STS_LOOPBACK_HSS = 0x00000200,
  1314. STS_LOOPBACK_EXT = 0x00000300,
  1315. STS_PAUSE_MASK = 0x000000c0,
  1316. STS_PAUSE_STD = 0x00000040,
  1317. STS_PAUSE_PRI = 0x00000080,
  1318. STS_SPEED_MASK = 0x00000038,
  1319. STS_SPEED_100Mb = 0x00000000,
  1320. STS_SPEED_1Gb = 0x00000008,
  1321. STS_SPEED_10Gb = 0x00000010,
  1322. STS_LINK_TYPE_MASK = 0x00000007,
  1323. STS_LINK_TYPE_XFI = 0x00000001,
  1324. STS_LINK_TYPE_XAUI = 0x00000002,
  1325. STS_LINK_TYPE_XFI_BP = 0x00000003,
  1326. STS_LINK_TYPE_XAUI_BP = 0x00000004,
  1327. STS_LINK_TYPE_10GBASET = 0x00000005,
  1328. };
  1329. /* link_config bit definitions */
  1330. enum {
  1331. CFG_JUMBO_FRAME_SIZE = 0x00010000,
  1332. CFG_PAUSE_MASK = 0x00000060,
  1333. CFG_PAUSE_STD = 0x00000020,
  1334. CFG_PAUSE_PRI = 0x00000040,
  1335. CFG_DCBX = 0x00000010,
  1336. CFG_LOOPBACK_MASK = 0x00000007,
  1337. CFG_LOOPBACK_PCS = 0x00000002,
  1338. CFG_LOOPBACK_HSS = 0x00000004,
  1339. CFG_LOOPBACK_EXT = 0x00000006,
  1340. CFG_DEFAULT_MAX_FRAME_SIZE = 0x00002580,
  1341. };
  1342. struct nic_operations {
  1343. int (*get_flash) (struct ql_adapter *);
  1344. int (*port_initialize) (struct ql_adapter *);
  1345. };
  1346. /*
  1347. * The main Adapter structure definition.
  1348. * This structure has all fields relevant to the hardware.
  1349. */
  1350. struct ql_adapter {
  1351. struct ricb ricb;
  1352. unsigned long flags;
  1353. u32 wol;
  1354. struct nic_stats nic_stats;
  1355. struct vlan_group *vlgrp;
  1356. /* PCI Configuration information for this device */
  1357. struct pci_dev *pdev;
  1358. struct net_device *ndev; /* Parent NET device */
  1359. /* Hardware information */
  1360. u32 chip_rev_id;
  1361. u32 fw_rev_id;
  1362. u32 func; /* PCI function for this adapter */
  1363. u32 alt_func; /* PCI function for alternate adapter */
  1364. u32 port; /* Port number this adapter */
  1365. spinlock_t adapter_lock;
  1366. spinlock_t hw_lock;
  1367. spinlock_t stats_lock;
  1368. /* PCI Bus Relative Register Addresses */
  1369. void __iomem *reg_base;
  1370. void __iomem *doorbell_area;
  1371. u32 doorbell_area_size;
  1372. u32 msg_enable;
  1373. /* Page for Shadow Registers */
  1374. void *rx_ring_shadow_reg_area;
  1375. dma_addr_t rx_ring_shadow_reg_dma;
  1376. void *tx_ring_shadow_reg_area;
  1377. dma_addr_t tx_ring_shadow_reg_dma;
  1378. u32 mailbox_in;
  1379. u32 mailbox_out;
  1380. struct mbox_params idc_mbc;
  1381. int tx_ring_size;
  1382. int rx_ring_size;
  1383. u32 intr_count;
  1384. struct msix_entry *msi_x_entry;
  1385. struct intr_context intr_context[MAX_RX_RINGS];
  1386. int tx_ring_count; /* One per online CPU. */
  1387. u32 rss_ring_count; /* One per irq vector. */
  1388. /*
  1389. * rx_ring_count =
  1390. * (CPU count * outbound completion rx_ring) +
  1391. * (irq_vector_cnt * inbound (RSS) completion rx_ring)
  1392. */
  1393. int rx_ring_count;
  1394. int ring_mem_size;
  1395. void *ring_mem;
  1396. struct rx_ring rx_ring[MAX_RX_RINGS];
  1397. struct tx_ring tx_ring[MAX_TX_RINGS];
  1398. int rx_csum;
  1399. u32 default_rx_queue;
  1400. u16 rx_coalesce_usecs; /* cqicb->int_delay */
  1401. u16 rx_max_coalesced_frames; /* cqicb->pkt_int_delay */
  1402. u16 tx_coalesce_usecs; /* cqicb->int_delay */
  1403. u16 tx_max_coalesced_frames; /* cqicb->pkt_int_delay */
  1404. u32 xg_sem_mask;
  1405. u32 port_link_up;
  1406. u32 port_init;
  1407. u32 link_status;
  1408. u32 link_config;
  1409. u32 max_frame_size;
  1410. union flash_params flash;
  1411. struct net_device_stats stats;
  1412. struct workqueue_struct *workqueue;
  1413. struct delayed_work asic_reset_work;
  1414. struct delayed_work mpi_reset_work;
  1415. struct delayed_work mpi_work;
  1416. struct delayed_work mpi_port_cfg_work;
  1417. struct delayed_work mpi_idc_work;
  1418. struct completion ide_completion;
  1419. struct nic_operations *nic_ops;
  1420. u16 device_id;
  1421. };
  1422. /*
  1423. * Typical Register accessor for memory mapped device.
  1424. */
  1425. static inline u32 ql_read32(const struct ql_adapter *qdev, int reg)
  1426. {
  1427. return readl(qdev->reg_base + reg);
  1428. }
  1429. /*
  1430. * Typical Register accessor for memory mapped device.
  1431. */
  1432. static inline void ql_write32(const struct ql_adapter *qdev, int reg, u32 val)
  1433. {
  1434. writel(val, qdev->reg_base + reg);
  1435. }
  1436. /*
  1437. * Doorbell Registers:
  1438. * Doorbell registers are virtual registers in the PCI memory space.
  1439. * The space is allocated by the chip during PCI initialization. The
  1440. * device driver finds the doorbell address in BAR 3 in PCI config space.
  1441. * The registers are used to control outbound and inbound queues. For
  1442. * example, the producer index for an outbound queue. Each queue uses
  1443. * 1 4k chunk of memory. The lower half of the space is for outbound
  1444. * queues. The upper half is for inbound queues.
  1445. */
  1446. static inline void ql_write_db_reg(u32 val, void __iomem *addr)
  1447. {
  1448. writel(val, addr);
  1449. mmiowb();
  1450. }
  1451. /*
  1452. * Shadow Registers:
  1453. * Outbound queues have a consumer index that is maintained by the chip.
  1454. * Inbound queues have a producer index that is maintained by the chip.
  1455. * For lower overhead, these registers are "shadowed" to host memory
  1456. * which allows the device driver to track the queue progress without
  1457. * PCI reads. When an entry is placed on an inbound queue, the chip will
  1458. * update the relevant index register and then copy the value to the
  1459. * shadow register in host memory.
  1460. */
  1461. static inline u32 ql_read_sh_reg(__le32 *addr)
  1462. {
  1463. u32 reg;
  1464. reg = le32_to_cpu(*addr);
  1465. rmb();
  1466. return reg;
  1467. }
  1468. extern char qlge_driver_name[];
  1469. extern const char qlge_driver_version[];
  1470. extern const struct ethtool_ops qlge_ethtool_ops;
  1471. extern int ql_sem_spinlock(struct ql_adapter *qdev, u32 sem_mask);
  1472. extern void ql_sem_unlock(struct ql_adapter *qdev, u32 sem_mask);
  1473. extern int ql_read_xgmac_reg(struct ql_adapter *qdev, u32 reg, u32 *data);
  1474. extern int ql_get_mac_addr_reg(struct ql_adapter *qdev, u32 type, u16 index,
  1475. u32 *value);
  1476. extern int ql_get_routing_reg(struct ql_adapter *qdev, u32 index, u32 *value);
  1477. extern int ql_write_cfg(struct ql_adapter *qdev, void *ptr, int size, u32 bit,
  1478. u16 q_id);
  1479. void ql_queue_fw_error(struct ql_adapter *qdev);
  1480. void ql_mpi_work(struct work_struct *work);
  1481. void ql_mpi_reset_work(struct work_struct *work);
  1482. int ql_wait_reg_rdy(struct ql_adapter *qdev, u32 reg, u32 bit, u32 ebit);
  1483. void ql_queue_asic_error(struct ql_adapter *qdev);
  1484. u32 ql_enable_completion_interrupt(struct ql_adapter *qdev, u32 intr);
  1485. void ql_set_ethtool_ops(struct net_device *ndev);
  1486. int ql_read_xgmac_reg64(struct ql_adapter *qdev, u32 reg, u64 *data);
  1487. void ql_mpi_idc_work(struct work_struct *work);
  1488. void ql_mpi_port_cfg_work(struct work_struct *work);
  1489. int ql_mb_get_fw_state(struct ql_adapter *qdev);
  1490. int ql_cam_route_initialize(struct ql_adapter *qdev);
  1491. int ql_read_mpi_reg(struct ql_adapter *qdev, u32 reg, u32 *data);
  1492. int ql_mb_about_fw(struct ql_adapter *qdev);
  1493. void ql_link_on(struct ql_adapter *qdev);
  1494. void ql_link_off(struct ql_adapter *qdev);
  1495. int ql_mb_set_mgmnt_traffic_ctl(struct ql_adapter *qdev, u32 control);
  1496. int ql_wait_fifo_empty(struct ql_adapter *qdev);
  1497. #if 1
  1498. #define QL_ALL_DUMP
  1499. #define QL_REG_DUMP
  1500. #define QL_DEV_DUMP
  1501. #define QL_CB_DUMP
  1502. /* #define QL_IB_DUMP */
  1503. /* #define QL_OB_DUMP */
  1504. #endif
  1505. #ifdef QL_REG_DUMP
  1506. extern void ql_dump_xgmac_control_regs(struct ql_adapter *qdev);
  1507. extern void ql_dump_routing_entries(struct ql_adapter *qdev);
  1508. extern void ql_dump_regs(struct ql_adapter *qdev);
  1509. #define QL_DUMP_REGS(qdev) ql_dump_regs(qdev)
  1510. #define QL_DUMP_ROUTE(qdev) ql_dump_routing_entries(qdev)
  1511. #define QL_DUMP_XGMAC_CONTROL_REGS(qdev) ql_dump_xgmac_control_regs(qdev)
  1512. #else
  1513. #define QL_DUMP_REGS(qdev)
  1514. #define QL_DUMP_ROUTE(qdev)
  1515. #define QL_DUMP_XGMAC_CONTROL_REGS(qdev)
  1516. #endif
  1517. #ifdef QL_STAT_DUMP
  1518. extern void ql_dump_stat(struct ql_adapter *qdev);
  1519. #define QL_DUMP_STAT(qdev) ql_dump_stat(qdev)
  1520. #else
  1521. #define QL_DUMP_STAT(qdev)
  1522. #endif
  1523. #ifdef QL_DEV_DUMP
  1524. extern void ql_dump_qdev(struct ql_adapter *qdev);
  1525. #define QL_DUMP_QDEV(qdev) ql_dump_qdev(qdev)
  1526. #else
  1527. #define QL_DUMP_QDEV(qdev)
  1528. #endif
  1529. #ifdef QL_CB_DUMP
  1530. extern void ql_dump_wqicb(struct wqicb *wqicb);
  1531. extern void ql_dump_tx_ring(struct tx_ring *tx_ring);
  1532. extern void ql_dump_ricb(struct ricb *ricb);
  1533. extern void ql_dump_cqicb(struct cqicb *cqicb);
  1534. extern void ql_dump_rx_ring(struct rx_ring *rx_ring);
  1535. extern void ql_dump_hw_cb(struct ql_adapter *qdev, int size, u32 bit, u16 q_id);
  1536. #define QL_DUMP_RICB(ricb) ql_dump_ricb(ricb)
  1537. #define QL_DUMP_WQICB(wqicb) ql_dump_wqicb(wqicb)
  1538. #define QL_DUMP_TX_RING(tx_ring) ql_dump_tx_ring(tx_ring)
  1539. #define QL_DUMP_CQICB(cqicb) ql_dump_cqicb(cqicb)
  1540. #define QL_DUMP_RX_RING(rx_ring) ql_dump_rx_ring(rx_ring)
  1541. #define QL_DUMP_HW_CB(qdev, size, bit, q_id) \
  1542. ql_dump_hw_cb(qdev, size, bit, q_id)
  1543. #else
  1544. #define QL_DUMP_RICB(ricb)
  1545. #define QL_DUMP_WQICB(wqicb)
  1546. #define QL_DUMP_TX_RING(tx_ring)
  1547. #define QL_DUMP_CQICB(cqicb)
  1548. #define QL_DUMP_RX_RING(rx_ring)
  1549. #define QL_DUMP_HW_CB(qdev, size, bit, q_id)
  1550. #endif
  1551. #ifdef QL_OB_DUMP
  1552. extern void ql_dump_tx_desc(struct tx_buf_desc *tbd);
  1553. extern void ql_dump_ob_mac_iocb(struct ob_mac_iocb_req *ob_mac_iocb);
  1554. extern void ql_dump_ob_mac_rsp(struct ob_mac_iocb_rsp *ob_mac_rsp);
  1555. #define QL_DUMP_OB_MAC_IOCB(ob_mac_iocb) ql_dump_ob_mac_iocb(ob_mac_iocb)
  1556. #define QL_DUMP_OB_MAC_RSP(ob_mac_rsp) ql_dump_ob_mac_rsp(ob_mac_rsp)
  1557. #else
  1558. #define QL_DUMP_OB_MAC_IOCB(ob_mac_iocb)
  1559. #define QL_DUMP_OB_MAC_RSP(ob_mac_rsp)
  1560. #endif
  1561. #ifdef QL_IB_DUMP
  1562. extern void ql_dump_ib_mac_rsp(struct ib_mac_iocb_rsp *ib_mac_rsp);
  1563. #define QL_DUMP_IB_MAC_RSP(ib_mac_rsp) ql_dump_ib_mac_rsp(ib_mac_rsp)
  1564. #else
  1565. #define QL_DUMP_IB_MAC_RSP(ib_mac_rsp)
  1566. #endif
  1567. #ifdef QL_ALL_DUMP
  1568. extern void ql_dump_all(struct ql_adapter *qdev);
  1569. #define QL_DUMP_ALL(qdev) ql_dump_all(qdev)
  1570. #else
  1571. #define QL_DUMP_ALL(qdev)
  1572. #endif
  1573. #endif /* _QLGE_H_ */