davinci_spi.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252
  1. /*
  2. * Copyright (C) 2009 Texas Instruments.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  17. */
  18. #include <linux/interrupt.h>
  19. #include <linux/io.h>
  20. #include <linux/gpio.h>
  21. #include <linux/module.h>
  22. #include <linux/delay.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/err.h>
  25. #include <linux/clk.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/spi/spi.h>
  28. #include <linux/spi/spi_bitbang.h>
  29. #include <linux/slab.h>
  30. #include <mach/spi.h>
  31. #include <mach/edma.h>
  32. #define SPI_NO_RESOURCE ((resource_size_t)-1)
  33. #define SPI_MAX_CHIPSELECT 2
  34. #define CS_DEFAULT 0xFF
  35. #define SPI_BUFSIZ (SMP_CACHE_BYTES + 1)
  36. #define DAVINCI_DMA_DATA_TYPE_S8 0x01
  37. #define DAVINCI_DMA_DATA_TYPE_S16 0x02
  38. #define DAVINCI_DMA_DATA_TYPE_S32 0x04
  39. #define SPIFMT_PHASE_MASK BIT(16)
  40. #define SPIFMT_POLARITY_MASK BIT(17)
  41. #define SPIFMT_DISTIMER_MASK BIT(18)
  42. #define SPIFMT_SHIFTDIR_MASK BIT(20)
  43. #define SPIFMT_WAITENA_MASK BIT(21)
  44. #define SPIFMT_PARITYENA_MASK BIT(22)
  45. #define SPIFMT_ODD_PARITY_MASK BIT(23)
  46. #define SPIFMT_WDELAY_MASK 0x3f000000u
  47. #define SPIFMT_WDELAY_SHIFT 24
  48. #define SPIFMT_CHARLEN_MASK 0x0000001Fu
  49. /* SPIGCR1 */
  50. #define SPIGCR1_SPIENA_MASK 0x01000000u
  51. /* SPIPC0 */
  52. #define SPIPC0_DIFUN_MASK BIT(11) /* MISO */
  53. #define SPIPC0_DOFUN_MASK BIT(10) /* MOSI */
  54. #define SPIPC0_CLKFUN_MASK BIT(9) /* CLK */
  55. #define SPIPC0_SPIENA_MASK BIT(8) /* nREADY */
  56. #define SPIPC0_EN1FUN_MASK BIT(1)
  57. #define SPIPC0_EN0FUN_MASK BIT(0)
  58. #define SPIINT_MASKALL 0x0101035F
  59. #define SPI_INTLVL_1 0x000001FFu
  60. #define SPI_INTLVL_0 0x00000000u
  61. /* SPIDAT1 */
  62. #define SPIDAT1_CSHOLD_SHIFT 28
  63. #define SPIDAT1_CSNR_SHIFT 16
  64. #define SPIGCR1_CLKMOD_MASK BIT(1)
  65. #define SPIGCR1_MASTER_MASK BIT(0)
  66. #define SPIGCR1_LOOPBACK_MASK BIT(16)
  67. /* SPIBUF */
  68. #define SPIBUF_TXFULL_MASK BIT(29)
  69. #define SPIBUF_RXEMPTY_MASK BIT(31)
  70. /* Error Masks */
  71. #define SPIFLG_DLEN_ERR_MASK BIT(0)
  72. #define SPIFLG_TIMEOUT_MASK BIT(1)
  73. #define SPIFLG_PARERR_MASK BIT(2)
  74. #define SPIFLG_DESYNC_MASK BIT(3)
  75. #define SPIFLG_BITERR_MASK BIT(4)
  76. #define SPIFLG_OVRRUN_MASK BIT(6)
  77. #define SPIFLG_RX_INTR_MASK BIT(8)
  78. #define SPIFLG_TX_INTR_MASK BIT(9)
  79. #define SPIFLG_BUF_INIT_ACTIVE_MASK BIT(24)
  80. #define SPIFLG_MASK (SPIFLG_DLEN_ERR_MASK \
  81. | SPIFLG_TIMEOUT_MASK | SPIFLG_PARERR_MASK \
  82. | SPIFLG_DESYNC_MASK | SPIFLG_BITERR_MASK \
  83. | SPIFLG_OVRRUN_MASK | SPIFLG_RX_INTR_MASK \
  84. | SPIFLG_TX_INTR_MASK \
  85. | SPIFLG_BUF_INIT_ACTIVE_MASK)
  86. #define SPIINT_DLEN_ERR_INTR BIT(0)
  87. #define SPIINT_TIMEOUT_INTR BIT(1)
  88. #define SPIINT_PARERR_INTR BIT(2)
  89. #define SPIINT_DESYNC_INTR BIT(3)
  90. #define SPIINT_BITERR_INTR BIT(4)
  91. #define SPIINT_OVRRUN_INTR BIT(6)
  92. #define SPIINT_RX_INTR BIT(8)
  93. #define SPIINT_TX_INTR BIT(9)
  94. #define SPIINT_DMA_REQ_EN BIT(16)
  95. #define SPIINT_ENABLE_HIGHZ BIT(24)
  96. #define SPI_T2CDELAY_SHIFT 16
  97. #define SPI_C2TDELAY_SHIFT 24
  98. /* SPI Controller registers */
  99. #define SPIGCR0 0x00
  100. #define SPIGCR1 0x04
  101. #define SPIINT 0x08
  102. #define SPILVL 0x0c
  103. #define SPIFLG 0x10
  104. #define SPIPC0 0x14
  105. #define SPIPC1 0x18
  106. #define SPIPC2 0x1c
  107. #define SPIPC3 0x20
  108. #define SPIPC4 0x24
  109. #define SPIPC5 0x28
  110. #define SPIPC6 0x2c
  111. #define SPIPC7 0x30
  112. #define SPIPC8 0x34
  113. #define SPIDAT0 0x38
  114. #define SPIDAT1 0x3c
  115. #define SPIBUF 0x40
  116. #define SPIEMU 0x44
  117. #define SPIDELAY 0x48
  118. #define SPIDEF 0x4c
  119. #define SPIFMT0 0x50
  120. #define SPIFMT1 0x54
  121. #define SPIFMT2 0x58
  122. #define SPIFMT3 0x5c
  123. #define TGINTVEC0 0x60
  124. #define TGINTVEC1 0x64
  125. struct davinci_spi_slave {
  126. u32 cmd_to_write;
  127. u32 clk_ctrl_to_write;
  128. u32 bytes_per_word;
  129. u8 active_cs;
  130. };
  131. /* We have 2 DMA channels per CS, one for RX and one for TX */
  132. struct davinci_spi_dma {
  133. int dma_tx_channel;
  134. int dma_rx_channel;
  135. int dma_tx_sync_dev;
  136. int dma_rx_sync_dev;
  137. enum dma_event_q eventq;
  138. struct completion dma_tx_completion;
  139. struct completion dma_rx_completion;
  140. };
  141. /* SPI Controller driver's private data. */
  142. struct davinci_spi {
  143. struct spi_bitbang bitbang;
  144. struct clk *clk;
  145. u8 version;
  146. resource_size_t pbase;
  147. void __iomem *base;
  148. size_t region_size;
  149. u32 irq;
  150. struct completion done;
  151. const void *tx;
  152. void *rx;
  153. u8 *tmp_buf;
  154. int count;
  155. struct davinci_spi_dma *dma_channels;
  156. struct davinci_spi_platform_data *pdata;
  157. void (*get_rx)(u32 rx_data, struct davinci_spi *);
  158. u32 (*get_tx)(struct davinci_spi *);
  159. struct davinci_spi_slave slave[SPI_MAX_CHIPSELECT];
  160. };
  161. static unsigned use_dma;
  162. static void davinci_spi_rx_buf_u8(u32 data, struct davinci_spi *davinci_spi)
  163. {
  164. u8 *rx = davinci_spi->rx;
  165. *rx++ = (u8)data;
  166. davinci_spi->rx = rx;
  167. }
  168. static void davinci_spi_rx_buf_u16(u32 data, struct davinci_spi *davinci_spi)
  169. {
  170. u16 *rx = davinci_spi->rx;
  171. *rx++ = (u16)data;
  172. davinci_spi->rx = rx;
  173. }
  174. static u32 davinci_spi_tx_buf_u8(struct davinci_spi *davinci_spi)
  175. {
  176. u32 data;
  177. const u8 *tx = davinci_spi->tx;
  178. data = *tx++;
  179. davinci_spi->tx = tx;
  180. return data;
  181. }
  182. static u32 davinci_spi_tx_buf_u16(struct davinci_spi *davinci_spi)
  183. {
  184. u32 data;
  185. const u16 *tx = davinci_spi->tx;
  186. data = *tx++;
  187. davinci_spi->tx = tx;
  188. return data;
  189. }
  190. static inline void set_io_bits(void __iomem *addr, u32 bits)
  191. {
  192. u32 v = ioread32(addr);
  193. v |= bits;
  194. iowrite32(v, addr);
  195. }
  196. static inline void clear_io_bits(void __iomem *addr, u32 bits)
  197. {
  198. u32 v = ioread32(addr);
  199. v &= ~bits;
  200. iowrite32(v, addr);
  201. }
  202. static inline void set_fmt_bits(void __iomem *addr, u32 bits, int cs_num)
  203. {
  204. set_io_bits(addr + SPIFMT0 + (0x4 * cs_num), bits);
  205. }
  206. static inline void clear_fmt_bits(void __iomem *addr, u32 bits, int cs_num)
  207. {
  208. clear_io_bits(addr + SPIFMT0 + (0x4 * cs_num), bits);
  209. }
  210. static void davinci_spi_set_dma_req(const struct spi_device *spi, int enable)
  211. {
  212. struct davinci_spi *davinci_spi = spi_master_get_devdata(spi->master);
  213. if (enable)
  214. set_io_bits(davinci_spi->base + SPIINT, SPIINT_DMA_REQ_EN);
  215. else
  216. clear_io_bits(davinci_spi->base + SPIINT, SPIINT_DMA_REQ_EN);
  217. }
  218. /*
  219. * Interface to control the chip select signal
  220. */
  221. static void davinci_spi_chipselect(struct spi_device *spi, int value)
  222. {
  223. struct davinci_spi *davinci_spi;
  224. struct davinci_spi_platform_data *pdata;
  225. u32 data1_reg_val = 0;
  226. davinci_spi = spi_master_get_devdata(spi->master);
  227. pdata = davinci_spi->pdata;
  228. /*
  229. * Board specific chip select logic decides the polarity and cs
  230. * line for the controller
  231. */
  232. if (value == BITBANG_CS_INACTIVE) {
  233. set_io_bits(davinci_spi->base + SPIDEF, CS_DEFAULT);
  234. data1_reg_val |= CS_DEFAULT << SPIDAT1_CSNR_SHIFT;
  235. iowrite32(data1_reg_val, davinci_spi->base + SPIDAT1);
  236. while ((ioread32(davinci_spi->base + SPIBUF)
  237. & SPIBUF_RXEMPTY_MASK) == 0)
  238. cpu_relax();
  239. }
  240. }
  241. /**
  242. * davinci_spi_setup_transfer - This functions will determine transfer method
  243. * @spi: spi device on which data transfer to be done
  244. * @t: spi transfer in which transfer info is filled
  245. *
  246. * This function determines data transfer method (8/16/32 bit transfer).
  247. * It will also set the SPI Clock Control register according to
  248. * SPI slave device freq.
  249. */
  250. static int davinci_spi_setup_transfer(struct spi_device *spi,
  251. struct spi_transfer *t)
  252. {
  253. struct davinci_spi *davinci_spi;
  254. u8 bits_per_word = 0;
  255. u32 hz = 0, prescale = 0, clkspeed;
  256. davinci_spi = spi_master_get_devdata(spi->master);
  257. if (t) {
  258. bits_per_word = t->bits_per_word;
  259. hz = t->speed_hz;
  260. }
  261. /* if bits_per_word is not set then set it default */
  262. if (!bits_per_word)
  263. bits_per_word = spi->bits_per_word;
  264. /*
  265. * Assign function pointer to appropriate transfer method
  266. * 8bit, 16bit or 32bit transfer
  267. */
  268. if (bits_per_word <= 8 && bits_per_word >= 2) {
  269. davinci_spi->get_rx = davinci_spi_rx_buf_u8;
  270. davinci_spi->get_tx = davinci_spi_tx_buf_u8;
  271. davinci_spi->slave[spi->chip_select].bytes_per_word = 1;
  272. } else if (bits_per_word <= 16 && bits_per_word >= 2) {
  273. davinci_spi->get_rx = davinci_spi_rx_buf_u16;
  274. davinci_spi->get_tx = davinci_spi_tx_buf_u16;
  275. davinci_spi->slave[spi->chip_select].bytes_per_word = 2;
  276. } else
  277. return -EINVAL;
  278. if (!hz)
  279. hz = spi->max_speed_hz;
  280. clear_fmt_bits(davinci_spi->base, SPIFMT_CHARLEN_MASK,
  281. spi->chip_select);
  282. set_fmt_bits(davinci_spi->base, bits_per_word & 0x1f,
  283. spi->chip_select);
  284. clkspeed = clk_get_rate(davinci_spi->clk);
  285. if (hz > clkspeed / 2)
  286. prescale = 1 << 8;
  287. if (hz < clkspeed / 256)
  288. prescale = 255 << 8;
  289. if (!prescale)
  290. prescale = ((clkspeed / hz - 1) << 8) & 0x0000ff00;
  291. clear_fmt_bits(davinci_spi->base, 0x0000ff00, spi->chip_select);
  292. set_fmt_bits(davinci_spi->base, prescale, spi->chip_select);
  293. return 0;
  294. }
  295. static void davinci_spi_dma_rx_callback(unsigned lch, u16 ch_status, void *data)
  296. {
  297. struct spi_device *spi = (struct spi_device *)data;
  298. struct davinci_spi *davinci_spi;
  299. struct davinci_spi_dma *davinci_spi_dma;
  300. davinci_spi = spi_master_get_devdata(spi->master);
  301. davinci_spi_dma = &(davinci_spi->dma_channels[spi->chip_select]);
  302. if (ch_status == DMA_COMPLETE)
  303. edma_stop(davinci_spi_dma->dma_rx_channel);
  304. else
  305. edma_clean_channel(davinci_spi_dma->dma_rx_channel);
  306. complete(&davinci_spi_dma->dma_rx_completion);
  307. /* We must disable the DMA RX request */
  308. davinci_spi_set_dma_req(spi, 0);
  309. }
  310. static void davinci_spi_dma_tx_callback(unsigned lch, u16 ch_status, void *data)
  311. {
  312. struct spi_device *spi = (struct spi_device *)data;
  313. struct davinci_spi *davinci_spi;
  314. struct davinci_spi_dma *davinci_spi_dma;
  315. davinci_spi = spi_master_get_devdata(spi->master);
  316. davinci_spi_dma = &(davinci_spi->dma_channels[spi->chip_select]);
  317. if (ch_status == DMA_COMPLETE)
  318. edma_stop(davinci_spi_dma->dma_tx_channel);
  319. else
  320. edma_clean_channel(davinci_spi_dma->dma_tx_channel);
  321. complete(&davinci_spi_dma->dma_tx_completion);
  322. /* We must disable the DMA TX request */
  323. davinci_spi_set_dma_req(spi, 0);
  324. }
  325. static int davinci_spi_request_dma(struct spi_device *spi)
  326. {
  327. struct davinci_spi *davinci_spi;
  328. struct davinci_spi_dma *davinci_spi_dma;
  329. struct device *sdev;
  330. int r;
  331. davinci_spi = spi_master_get_devdata(spi->master);
  332. davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
  333. sdev = davinci_spi->bitbang.master->dev.parent;
  334. r = edma_alloc_channel(davinci_spi_dma->dma_rx_sync_dev,
  335. davinci_spi_dma_rx_callback, spi,
  336. davinci_spi_dma->eventq);
  337. if (r < 0) {
  338. dev_dbg(sdev, "Unable to request DMA channel for SPI RX\n");
  339. return -EAGAIN;
  340. }
  341. davinci_spi_dma->dma_rx_channel = r;
  342. r = edma_alloc_channel(davinci_spi_dma->dma_tx_sync_dev,
  343. davinci_spi_dma_tx_callback, spi,
  344. davinci_spi_dma->eventq);
  345. if (r < 0) {
  346. edma_free_channel(davinci_spi_dma->dma_rx_channel);
  347. davinci_spi_dma->dma_rx_channel = -1;
  348. dev_dbg(sdev, "Unable to request DMA channel for SPI TX\n");
  349. return -EAGAIN;
  350. }
  351. davinci_spi_dma->dma_tx_channel = r;
  352. return 0;
  353. }
  354. /**
  355. * davinci_spi_setup - This functions will set default transfer method
  356. * @spi: spi device on which data transfer to be done
  357. *
  358. * This functions sets the default transfer method.
  359. */
  360. static int davinci_spi_setup(struct spi_device *spi)
  361. {
  362. int retval;
  363. struct davinci_spi *davinci_spi;
  364. struct davinci_spi_dma *davinci_spi_dma;
  365. struct device *sdev;
  366. davinci_spi = spi_master_get_devdata(spi->master);
  367. sdev = davinci_spi->bitbang.master->dev.parent;
  368. /* if bits per word length is zero then set it default 8 */
  369. if (!spi->bits_per_word)
  370. spi->bits_per_word = 8;
  371. davinci_spi->slave[spi->chip_select].cmd_to_write = 0;
  372. if (use_dma && davinci_spi->dma_channels) {
  373. davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
  374. if ((davinci_spi_dma->dma_rx_channel == -1)
  375. || (davinci_spi_dma->dma_tx_channel == -1)) {
  376. retval = davinci_spi_request_dma(spi);
  377. if (retval < 0)
  378. return retval;
  379. }
  380. }
  381. /*
  382. * SPI in DaVinci and DA8xx operate between
  383. * 600 KHz and 50 MHz
  384. */
  385. if (spi->max_speed_hz < 600000 || spi->max_speed_hz > 50000000) {
  386. dev_dbg(sdev, "Operating frequency is not in acceptable "
  387. "range\n");
  388. return -EINVAL;
  389. }
  390. /*
  391. * Set up SPIFMTn register, unique to this chipselect.
  392. *
  393. * NOTE: we could do all of these with one write. Also, some
  394. * of the "version 2" features are found in chips that don't
  395. * support all of them...
  396. */
  397. if (spi->mode & SPI_LSB_FIRST)
  398. set_fmt_bits(davinci_spi->base, SPIFMT_SHIFTDIR_MASK,
  399. spi->chip_select);
  400. else
  401. clear_fmt_bits(davinci_spi->base, SPIFMT_SHIFTDIR_MASK,
  402. spi->chip_select);
  403. if (spi->mode & SPI_CPOL)
  404. set_fmt_bits(davinci_spi->base, SPIFMT_POLARITY_MASK,
  405. spi->chip_select);
  406. else
  407. clear_fmt_bits(davinci_spi->base, SPIFMT_POLARITY_MASK,
  408. spi->chip_select);
  409. if (!(spi->mode & SPI_CPHA))
  410. set_fmt_bits(davinci_spi->base, SPIFMT_PHASE_MASK,
  411. spi->chip_select);
  412. else
  413. clear_fmt_bits(davinci_spi->base, SPIFMT_PHASE_MASK,
  414. spi->chip_select);
  415. /*
  416. * Version 1 hardware supports two basic SPI modes:
  417. * - Standard SPI mode uses 4 pins, with chipselect
  418. * - 3 pin SPI is a 4 pin variant without CS (SPI_NO_CS)
  419. * (distinct from SPI_3WIRE, with just one data wire;
  420. * or similar variants without MOSI or without MISO)
  421. *
  422. * Version 2 hardware supports an optional handshaking signal,
  423. * so it can support two more modes:
  424. * - 5 pin SPI variant is standard SPI plus SPI_READY
  425. * - 4 pin with enable is (SPI_READY | SPI_NO_CS)
  426. */
  427. if (davinci_spi->version == SPI_VERSION_2) {
  428. clear_fmt_bits(davinci_spi->base, SPIFMT_WDELAY_MASK,
  429. spi->chip_select);
  430. set_fmt_bits(davinci_spi->base,
  431. (davinci_spi->pdata->wdelay
  432. << SPIFMT_WDELAY_SHIFT)
  433. & SPIFMT_WDELAY_MASK,
  434. spi->chip_select);
  435. if (davinci_spi->pdata->odd_parity)
  436. set_fmt_bits(davinci_spi->base,
  437. SPIFMT_ODD_PARITY_MASK,
  438. spi->chip_select);
  439. else
  440. clear_fmt_bits(davinci_spi->base,
  441. SPIFMT_ODD_PARITY_MASK,
  442. spi->chip_select);
  443. if (davinci_spi->pdata->parity_enable)
  444. set_fmt_bits(davinci_spi->base,
  445. SPIFMT_PARITYENA_MASK,
  446. spi->chip_select);
  447. else
  448. clear_fmt_bits(davinci_spi->base,
  449. SPIFMT_PARITYENA_MASK,
  450. spi->chip_select);
  451. if (davinci_spi->pdata->wait_enable)
  452. set_fmt_bits(davinci_spi->base,
  453. SPIFMT_WAITENA_MASK,
  454. spi->chip_select);
  455. else
  456. clear_fmt_bits(davinci_spi->base,
  457. SPIFMT_WAITENA_MASK,
  458. spi->chip_select);
  459. if (davinci_spi->pdata->timer_disable)
  460. set_fmt_bits(davinci_spi->base,
  461. SPIFMT_DISTIMER_MASK,
  462. spi->chip_select);
  463. else
  464. clear_fmt_bits(davinci_spi->base,
  465. SPIFMT_DISTIMER_MASK,
  466. spi->chip_select);
  467. }
  468. retval = davinci_spi_setup_transfer(spi, NULL);
  469. return retval;
  470. }
  471. static void davinci_spi_cleanup(struct spi_device *spi)
  472. {
  473. struct davinci_spi *davinci_spi = spi_master_get_devdata(spi->master);
  474. struct davinci_spi_dma *davinci_spi_dma;
  475. davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
  476. if (use_dma && davinci_spi->dma_channels) {
  477. davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
  478. if ((davinci_spi_dma->dma_rx_channel != -1)
  479. && (davinci_spi_dma->dma_tx_channel != -1)) {
  480. edma_free_channel(davinci_spi_dma->dma_tx_channel);
  481. edma_free_channel(davinci_spi_dma->dma_rx_channel);
  482. }
  483. }
  484. }
  485. static int davinci_spi_bufs_prep(struct spi_device *spi,
  486. struct davinci_spi *davinci_spi)
  487. {
  488. int op_mode = 0;
  489. /*
  490. * REVISIT unless devices disagree about SPI_LOOP or
  491. * SPI_READY (SPI_NO_CS only allows one device!), this
  492. * should not need to be done before each message...
  493. * optimize for both flags staying cleared.
  494. */
  495. op_mode = SPIPC0_DIFUN_MASK
  496. | SPIPC0_DOFUN_MASK
  497. | SPIPC0_CLKFUN_MASK;
  498. if (!(spi->mode & SPI_NO_CS))
  499. op_mode |= 1 << spi->chip_select;
  500. if (spi->mode & SPI_READY)
  501. op_mode |= SPIPC0_SPIENA_MASK;
  502. iowrite32(op_mode, davinci_spi->base + SPIPC0);
  503. if (spi->mode & SPI_LOOP)
  504. set_io_bits(davinci_spi->base + SPIGCR1,
  505. SPIGCR1_LOOPBACK_MASK);
  506. else
  507. clear_io_bits(davinci_spi->base + SPIGCR1,
  508. SPIGCR1_LOOPBACK_MASK);
  509. return 0;
  510. }
  511. static int davinci_spi_check_error(struct davinci_spi *davinci_spi,
  512. int int_status)
  513. {
  514. struct device *sdev = davinci_spi->bitbang.master->dev.parent;
  515. if (int_status & SPIFLG_TIMEOUT_MASK) {
  516. dev_dbg(sdev, "SPI Time-out Error\n");
  517. return -ETIMEDOUT;
  518. }
  519. if (int_status & SPIFLG_DESYNC_MASK) {
  520. dev_dbg(sdev, "SPI Desynchronization Error\n");
  521. return -EIO;
  522. }
  523. if (int_status & SPIFLG_BITERR_MASK) {
  524. dev_dbg(sdev, "SPI Bit error\n");
  525. return -EIO;
  526. }
  527. if (davinci_spi->version == SPI_VERSION_2) {
  528. if (int_status & SPIFLG_DLEN_ERR_MASK) {
  529. dev_dbg(sdev, "SPI Data Length Error\n");
  530. return -EIO;
  531. }
  532. if (int_status & SPIFLG_PARERR_MASK) {
  533. dev_dbg(sdev, "SPI Parity Error\n");
  534. return -EIO;
  535. }
  536. if (int_status & SPIFLG_OVRRUN_MASK) {
  537. dev_dbg(sdev, "SPI Data Overrun error\n");
  538. return -EIO;
  539. }
  540. if (int_status & SPIFLG_TX_INTR_MASK) {
  541. dev_dbg(sdev, "SPI TX intr bit set\n");
  542. return -EIO;
  543. }
  544. if (int_status & SPIFLG_BUF_INIT_ACTIVE_MASK) {
  545. dev_dbg(sdev, "SPI Buffer Init Active\n");
  546. return -EBUSY;
  547. }
  548. }
  549. return 0;
  550. }
  551. /**
  552. * davinci_spi_bufs - functions which will handle transfer data
  553. * @spi: spi device on which data transfer to be done
  554. * @t: spi transfer in which transfer info is filled
  555. *
  556. * This function will put data to be transferred into data register
  557. * of SPI controller and then wait until the completion will be marked
  558. * by the IRQ Handler.
  559. */
  560. static int davinci_spi_bufs_pio(struct spi_device *spi, struct spi_transfer *t)
  561. {
  562. struct davinci_spi *davinci_spi;
  563. int int_status, count, ret;
  564. u8 conv, tmp;
  565. u32 tx_data, data1_reg_val;
  566. u32 buf_val, flg_val;
  567. struct davinci_spi_platform_data *pdata;
  568. davinci_spi = spi_master_get_devdata(spi->master);
  569. pdata = davinci_spi->pdata;
  570. davinci_spi->tx = t->tx_buf;
  571. davinci_spi->rx = t->rx_buf;
  572. /* convert len to words based on bits_per_word */
  573. conv = davinci_spi->slave[spi->chip_select].bytes_per_word;
  574. davinci_spi->count = t->len / conv;
  575. INIT_COMPLETION(davinci_spi->done);
  576. ret = davinci_spi_bufs_prep(spi, davinci_spi);
  577. if (ret)
  578. return ret;
  579. /* Enable SPI */
  580. set_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
  581. iowrite32(0 | (pdata->c2tdelay << SPI_C2TDELAY_SHIFT) |
  582. (pdata->t2cdelay << SPI_T2CDELAY_SHIFT),
  583. davinci_spi->base + SPIDELAY);
  584. count = davinci_spi->count;
  585. data1_reg_val = pdata->cs_hold << SPIDAT1_CSHOLD_SHIFT;
  586. tmp = ~(0x1 << spi->chip_select);
  587. clear_io_bits(davinci_spi->base + SPIDEF, ~tmp);
  588. data1_reg_val |= tmp << SPIDAT1_CSNR_SHIFT;
  589. while ((ioread32(davinci_spi->base + SPIBUF)
  590. & SPIBUF_RXEMPTY_MASK) == 0)
  591. cpu_relax();
  592. /* Determine the command to execute READ or WRITE */
  593. if (t->tx_buf) {
  594. clear_io_bits(davinci_spi->base + SPIINT, SPIINT_MASKALL);
  595. while (1) {
  596. tx_data = davinci_spi->get_tx(davinci_spi);
  597. data1_reg_val &= ~(0xFFFF);
  598. data1_reg_val |= (0xFFFF & tx_data);
  599. buf_val = ioread32(davinci_spi->base + SPIBUF);
  600. if ((buf_val & SPIBUF_TXFULL_MASK) == 0) {
  601. iowrite32(data1_reg_val,
  602. davinci_spi->base + SPIDAT1);
  603. count--;
  604. }
  605. while (ioread32(davinci_spi->base + SPIBUF)
  606. & SPIBUF_RXEMPTY_MASK)
  607. cpu_relax();
  608. /* getting the returned byte */
  609. if (t->rx_buf) {
  610. buf_val = ioread32(davinci_spi->base + SPIBUF);
  611. davinci_spi->get_rx(buf_val, davinci_spi);
  612. }
  613. if (count <= 0)
  614. break;
  615. }
  616. } else {
  617. if (pdata->poll_mode) {
  618. while (1) {
  619. /* keeps the serial clock going */
  620. if ((ioread32(davinci_spi->base + SPIBUF)
  621. & SPIBUF_TXFULL_MASK) == 0)
  622. iowrite32(data1_reg_val,
  623. davinci_spi->base + SPIDAT1);
  624. while (ioread32(davinci_spi->base + SPIBUF) &
  625. SPIBUF_RXEMPTY_MASK)
  626. cpu_relax();
  627. flg_val = ioread32(davinci_spi->base + SPIFLG);
  628. buf_val = ioread32(davinci_spi->base + SPIBUF);
  629. davinci_spi->get_rx(buf_val, davinci_spi);
  630. count--;
  631. if (count <= 0)
  632. break;
  633. }
  634. } else { /* Receive in Interrupt mode */
  635. int i;
  636. for (i = 0; i < davinci_spi->count; i++) {
  637. set_io_bits(davinci_spi->base + SPIINT,
  638. SPIINT_BITERR_INTR
  639. | SPIINT_OVRRUN_INTR
  640. | SPIINT_RX_INTR);
  641. iowrite32(data1_reg_val,
  642. davinci_spi->base + SPIDAT1);
  643. while (ioread32(davinci_spi->base + SPIINT) &
  644. SPIINT_RX_INTR)
  645. cpu_relax();
  646. }
  647. iowrite32((data1_reg_val & 0x0ffcffff),
  648. davinci_spi->base + SPIDAT1);
  649. }
  650. }
  651. /*
  652. * Check for bit error, desync error,parity error,timeout error and
  653. * receive overflow errors
  654. */
  655. int_status = ioread32(davinci_spi->base + SPIFLG);
  656. ret = davinci_spi_check_error(davinci_spi, int_status);
  657. if (ret != 0)
  658. return ret;
  659. /* SPI Framework maintains the count only in bytes so convert back */
  660. davinci_spi->count *= conv;
  661. return t->len;
  662. }
  663. #define DAVINCI_DMA_DATA_TYPE_S8 0x01
  664. #define DAVINCI_DMA_DATA_TYPE_S16 0x02
  665. #define DAVINCI_DMA_DATA_TYPE_S32 0x04
  666. static int davinci_spi_bufs_dma(struct spi_device *spi, struct spi_transfer *t)
  667. {
  668. struct davinci_spi *davinci_spi;
  669. int int_status = 0;
  670. int count, temp_count;
  671. u8 conv = 1;
  672. u8 tmp;
  673. u32 data1_reg_val;
  674. struct davinci_spi_dma *davinci_spi_dma;
  675. int word_len, data_type, ret;
  676. unsigned long tx_reg, rx_reg;
  677. struct davinci_spi_platform_data *pdata;
  678. struct device *sdev;
  679. davinci_spi = spi_master_get_devdata(spi->master);
  680. pdata = davinci_spi->pdata;
  681. sdev = davinci_spi->bitbang.master->dev.parent;
  682. davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
  683. tx_reg = (unsigned long)davinci_spi->pbase + SPIDAT1;
  684. rx_reg = (unsigned long)davinci_spi->pbase + SPIBUF;
  685. davinci_spi->tx = t->tx_buf;
  686. davinci_spi->rx = t->rx_buf;
  687. /* convert len to words based on bits_per_word */
  688. conv = davinci_spi->slave[spi->chip_select].bytes_per_word;
  689. davinci_spi->count = t->len / conv;
  690. INIT_COMPLETION(davinci_spi->done);
  691. init_completion(&davinci_spi_dma->dma_rx_completion);
  692. init_completion(&davinci_spi_dma->dma_tx_completion);
  693. word_len = conv * 8;
  694. if (word_len <= 8)
  695. data_type = DAVINCI_DMA_DATA_TYPE_S8;
  696. else if (word_len <= 16)
  697. data_type = DAVINCI_DMA_DATA_TYPE_S16;
  698. else if (word_len <= 32)
  699. data_type = DAVINCI_DMA_DATA_TYPE_S32;
  700. else
  701. return -EINVAL;
  702. ret = davinci_spi_bufs_prep(spi, davinci_spi);
  703. if (ret)
  704. return ret;
  705. /* Put delay val if required */
  706. iowrite32(0 | (pdata->c2tdelay << SPI_C2TDELAY_SHIFT) |
  707. (pdata->t2cdelay << SPI_T2CDELAY_SHIFT),
  708. davinci_spi->base + SPIDELAY);
  709. count = davinci_spi->count; /* the number of elements */
  710. data1_reg_val = pdata->cs_hold << SPIDAT1_CSHOLD_SHIFT;
  711. /* CS default = 0xFF */
  712. tmp = ~(0x1 << spi->chip_select);
  713. clear_io_bits(davinci_spi->base + SPIDEF, ~tmp);
  714. data1_reg_val |= tmp << SPIDAT1_CSNR_SHIFT;
  715. /* disable all interrupts for dma transfers */
  716. clear_io_bits(davinci_spi->base + SPIINT, SPIINT_MASKALL);
  717. /* Disable SPI to write configuration bits in SPIDAT */
  718. clear_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
  719. iowrite32(data1_reg_val, davinci_spi->base + SPIDAT1);
  720. /* Enable SPI */
  721. set_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
  722. while ((ioread32(davinci_spi->base + SPIBUF)
  723. & SPIBUF_RXEMPTY_MASK) == 0)
  724. cpu_relax();
  725. if (t->tx_buf) {
  726. t->tx_dma = dma_map_single(&spi->dev, (void *)t->tx_buf, count,
  727. DMA_TO_DEVICE);
  728. if (dma_mapping_error(&spi->dev, t->tx_dma)) {
  729. dev_dbg(sdev, "Unable to DMA map a %d bytes"
  730. " TX buffer\n", count);
  731. return -ENOMEM;
  732. }
  733. temp_count = count;
  734. } else {
  735. /* We need TX clocking for RX transaction */
  736. t->tx_dma = dma_map_single(&spi->dev,
  737. (void *)davinci_spi->tmp_buf, count + 1,
  738. DMA_TO_DEVICE);
  739. if (dma_mapping_error(&spi->dev, t->tx_dma)) {
  740. dev_dbg(sdev, "Unable to DMA map a %d bytes"
  741. " TX tmp buffer\n", count);
  742. return -ENOMEM;
  743. }
  744. temp_count = count + 1;
  745. }
  746. edma_set_transfer_params(davinci_spi_dma->dma_tx_channel,
  747. data_type, temp_count, 1, 0, ASYNC);
  748. edma_set_dest(davinci_spi_dma->dma_tx_channel, tx_reg, INCR, W8BIT);
  749. edma_set_src(davinci_spi_dma->dma_tx_channel, t->tx_dma, INCR, W8BIT);
  750. edma_set_src_index(davinci_spi_dma->dma_tx_channel, data_type, 0);
  751. edma_set_dest_index(davinci_spi_dma->dma_tx_channel, 0, 0);
  752. if (t->rx_buf) {
  753. /* initiate transaction */
  754. iowrite32(data1_reg_val, davinci_spi->base + SPIDAT1);
  755. t->rx_dma = dma_map_single(&spi->dev, (void *)t->rx_buf, count,
  756. DMA_FROM_DEVICE);
  757. if (dma_mapping_error(&spi->dev, t->rx_dma)) {
  758. dev_dbg(sdev, "Couldn't DMA map a %d bytes RX buffer\n",
  759. count);
  760. if (t->tx_buf != NULL)
  761. dma_unmap_single(NULL, t->tx_dma,
  762. count, DMA_TO_DEVICE);
  763. return -ENOMEM;
  764. }
  765. edma_set_transfer_params(davinci_spi_dma->dma_rx_channel,
  766. data_type, count, 1, 0, ASYNC);
  767. edma_set_src(davinci_spi_dma->dma_rx_channel,
  768. rx_reg, INCR, W8BIT);
  769. edma_set_dest(davinci_spi_dma->dma_rx_channel,
  770. t->rx_dma, INCR, W8BIT);
  771. edma_set_src_index(davinci_spi_dma->dma_rx_channel, 0, 0);
  772. edma_set_dest_index(davinci_spi_dma->dma_rx_channel,
  773. data_type, 0);
  774. }
  775. if ((t->tx_buf) || (t->rx_buf))
  776. edma_start(davinci_spi_dma->dma_tx_channel);
  777. if (t->rx_buf)
  778. edma_start(davinci_spi_dma->dma_rx_channel);
  779. if ((t->rx_buf) || (t->tx_buf))
  780. davinci_spi_set_dma_req(spi, 1);
  781. if (t->tx_buf)
  782. wait_for_completion_interruptible(
  783. &davinci_spi_dma->dma_tx_completion);
  784. if (t->rx_buf)
  785. wait_for_completion_interruptible(
  786. &davinci_spi_dma->dma_rx_completion);
  787. dma_unmap_single(NULL, t->tx_dma, temp_count, DMA_TO_DEVICE);
  788. if (t->rx_buf)
  789. dma_unmap_single(NULL, t->rx_dma, count, DMA_FROM_DEVICE);
  790. /*
  791. * Check for bit error, desync error,parity error,timeout error and
  792. * receive overflow errors
  793. */
  794. int_status = ioread32(davinci_spi->base + SPIFLG);
  795. ret = davinci_spi_check_error(davinci_spi, int_status);
  796. if (ret != 0)
  797. return ret;
  798. /* SPI Framework maintains the count only in bytes so convert back */
  799. davinci_spi->count *= conv;
  800. return t->len;
  801. }
  802. /**
  803. * davinci_spi_irq - IRQ handler for DaVinci SPI
  804. * @irq: IRQ number for this SPI Master
  805. * @context_data: structure for SPI Master controller davinci_spi
  806. */
  807. static irqreturn_t davinci_spi_irq(s32 irq, void *context_data)
  808. {
  809. struct davinci_spi *davinci_spi = context_data;
  810. u32 int_status, rx_data = 0;
  811. irqreturn_t ret = IRQ_NONE;
  812. int_status = ioread32(davinci_spi->base + SPIFLG);
  813. while ((int_status & SPIFLG_RX_INTR_MASK)) {
  814. if (likely(int_status & SPIFLG_RX_INTR_MASK)) {
  815. ret = IRQ_HANDLED;
  816. rx_data = ioread32(davinci_spi->base + SPIBUF);
  817. davinci_spi->get_rx(rx_data, davinci_spi);
  818. /* Disable Receive Interrupt */
  819. iowrite32(~(SPIINT_RX_INTR | SPIINT_TX_INTR),
  820. davinci_spi->base + SPIINT);
  821. } else
  822. (void)davinci_spi_check_error(davinci_spi, int_status);
  823. int_status = ioread32(davinci_spi->base + SPIFLG);
  824. }
  825. return ret;
  826. }
  827. /**
  828. * davinci_spi_probe - probe function for SPI Master Controller
  829. * @pdev: platform_device structure which contains plateform specific data
  830. */
  831. static int davinci_spi_probe(struct platform_device *pdev)
  832. {
  833. struct spi_master *master;
  834. struct davinci_spi *davinci_spi;
  835. struct davinci_spi_platform_data *pdata;
  836. struct resource *r, *mem;
  837. resource_size_t dma_rx_chan = SPI_NO_RESOURCE;
  838. resource_size_t dma_tx_chan = SPI_NO_RESOURCE;
  839. resource_size_t dma_eventq = SPI_NO_RESOURCE;
  840. int i = 0, ret = 0;
  841. pdata = pdev->dev.platform_data;
  842. if (pdata == NULL) {
  843. ret = -ENODEV;
  844. goto err;
  845. }
  846. master = spi_alloc_master(&pdev->dev, sizeof(struct davinci_spi));
  847. if (master == NULL) {
  848. ret = -ENOMEM;
  849. goto err;
  850. }
  851. dev_set_drvdata(&pdev->dev, master);
  852. davinci_spi = spi_master_get_devdata(master);
  853. if (davinci_spi == NULL) {
  854. ret = -ENOENT;
  855. goto free_master;
  856. }
  857. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  858. if (r == NULL) {
  859. ret = -ENOENT;
  860. goto free_master;
  861. }
  862. davinci_spi->pbase = r->start;
  863. davinci_spi->region_size = resource_size(r);
  864. davinci_spi->pdata = pdata;
  865. mem = request_mem_region(r->start, davinci_spi->region_size,
  866. pdev->name);
  867. if (mem == NULL) {
  868. ret = -EBUSY;
  869. goto free_master;
  870. }
  871. davinci_spi->base = (struct davinci_spi_reg __iomem *)
  872. ioremap(r->start, davinci_spi->region_size);
  873. if (davinci_spi->base == NULL) {
  874. ret = -ENOMEM;
  875. goto release_region;
  876. }
  877. davinci_spi->irq = platform_get_irq(pdev, 0);
  878. if (davinci_spi->irq <= 0) {
  879. ret = -EINVAL;
  880. goto unmap_io;
  881. }
  882. ret = request_irq(davinci_spi->irq, davinci_spi_irq, IRQF_DISABLED,
  883. dev_name(&pdev->dev), davinci_spi);
  884. if (ret)
  885. goto unmap_io;
  886. /* Allocate tmp_buf for tx_buf */
  887. davinci_spi->tmp_buf = kzalloc(SPI_BUFSIZ, GFP_KERNEL);
  888. if (davinci_spi->tmp_buf == NULL) {
  889. ret = -ENOMEM;
  890. goto irq_free;
  891. }
  892. davinci_spi->bitbang.master = spi_master_get(master);
  893. if (davinci_spi->bitbang.master == NULL) {
  894. ret = -ENODEV;
  895. goto free_tmp_buf;
  896. }
  897. davinci_spi->clk = clk_get(&pdev->dev, NULL);
  898. if (IS_ERR(davinci_spi->clk)) {
  899. ret = -ENODEV;
  900. goto put_master;
  901. }
  902. clk_enable(davinci_spi->clk);
  903. master->bus_num = pdev->id;
  904. master->num_chipselect = pdata->num_chipselect;
  905. master->setup = davinci_spi_setup;
  906. master->cleanup = davinci_spi_cleanup;
  907. davinci_spi->bitbang.chipselect = davinci_spi_chipselect;
  908. davinci_spi->bitbang.setup_transfer = davinci_spi_setup_transfer;
  909. davinci_spi->version = pdata->version;
  910. use_dma = pdata->use_dma;
  911. davinci_spi->bitbang.flags = SPI_NO_CS | SPI_LSB_FIRST | SPI_LOOP;
  912. if (davinci_spi->version == SPI_VERSION_2)
  913. davinci_spi->bitbang.flags |= SPI_READY;
  914. if (use_dma) {
  915. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  916. if (r)
  917. dma_rx_chan = r->start;
  918. r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  919. if (r)
  920. dma_tx_chan = r->start;
  921. r = platform_get_resource(pdev, IORESOURCE_DMA, 2);
  922. if (r)
  923. dma_eventq = r->start;
  924. }
  925. if (!use_dma ||
  926. dma_rx_chan == SPI_NO_RESOURCE ||
  927. dma_tx_chan == SPI_NO_RESOURCE ||
  928. dma_eventq == SPI_NO_RESOURCE) {
  929. davinci_spi->bitbang.txrx_bufs = davinci_spi_bufs_pio;
  930. use_dma = 0;
  931. } else {
  932. davinci_spi->bitbang.txrx_bufs = davinci_spi_bufs_dma;
  933. davinci_spi->dma_channels = kzalloc(master->num_chipselect
  934. * sizeof(struct davinci_spi_dma), GFP_KERNEL);
  935. if (davinci_spi->dma_channels == NULL) {
  936. ret = -ENOMEM;
  937. goto free_clk;
  938. }
  939. for (i = 0; i < master->num_chipselect; i++) {
  940. davinci_spi->dma_channels[i].dma_rx_channel = -1;
  941. davinci_spi->dma_channels[i].dma_rx_sync_dev =
  942. dma_rx_chan;
  943. davinci_spi->dma_channels[i].dma_tx_channel = -1;
  944. davinci_spi->dma_channels[i].dma_tx_sync_dev =
  945. dma_tx_chan;
  946. davinci_spi->dma_channels[i].eventq = dma_eventq;
  947. }
  948. dev_info(&pdev->dev, "DaVinci SPI driver in EDMA mode\n"
  949. "Using RX channel = %d , TX channel = %d and "
  950. "event queue = %d", dma_rx_chan, dma_tx_chan,
  951. dma_eventq);
  952. }
  953. davinci_spi->get_rx = davinci_spi_rx_buf_u8;
  954. davinci_spi->get_tx = davinci_spi_tx_buf_u8;
  955. init_completion(&davinci_spi->done);
  956. /* Reset In/OUT SPI module */
  957. iowrite32(0, davinci_spi->base + SPIGCR0);
  958. udelay(100);
  959. iowrite32(1, davinci_spi->base + SPIGCR0);
  960. /* Clock internal */
  961. if (davinci_spi->pdata->clk_internal)
  962. set_io_bits(davinci_spi->base + SPIGCR1,
  963. SPIGCR1_CLKMOD_MASK);
  964. else
  965. clear_io_bits(davinci_spi->base + SPIGCR1,
  966. SPIGCR1_CLKMOD_MASK);
  967. /* master mode default */
  968. set_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_MASTER_MASK);
  969. if (davinci_spi->pdata->intr_level)
  970. iowrite32(SPI_INTLVL_1, davinci_spi->base + SPILVL);
  971. else
  972. iowrite32(SPI_INTLVL_0, davinci_spi->base + SPILVL);
  973. ret = spi_bitbang_start(&davinci_spi->bitbang);
  974. if (ret)
  975. goto free_clk;
  976. dev_info(&pdev->dev, "Controller at 0x%p\n", davinci_spi->base);
  977. if (!pdata->poll_mode)
  978. dev_info(&pdev->dev, "Operating in interrupt mode"
  979. " using IRQ %d\n", davinci_spi->irq);
  980. return ret;
  981. free_clk:
  982. clk_disable(davinci_spi->clk);
  983. clk_put(davinci_spi->clk);
  984. put_master:
  985. spi_master_put(master);
  986. free_tmp_buf:
  987. kfree(davinci_spi->tmp_buf);
  988. irq_free:
  989. free_irq(davinci_spi->irq, davinci_spi);
  990. unmap_io:
  991. iounmap(davinci_spi->base);
  992. release_region:
  993. release_mem_region(davinci_spi->pbase, davinci_spi->region_size);
  994. free_master:
  995. kfree(master);
  996. err:
  997. return ret;
  998. }
  999. /**
  1000. * davinci_spi_remove - remove function for SPI Master Controller
  1001. * @pdev: platform_device structure which contains plateform specific data
  1002. *
  1003. * This function will do the reverse action of davinci_spi_probe function
  1004. * It will free the IRQ and SPI controller's memory region.
  1005. * It will also call spi_bitbang_stop to destroy the work queue which was
  1006. * created by spi_bitbang_start.
  1007. */
  1008. static int __exit davinci_spi_remove(struct platform_device *pdev)
  1009. {
  1010. struct davinci_spi *davinci_spi;
  1011. struct spi_master *master;
  1012. master = dev_get_drvdata(&pdev->dev);
  1013. davinci_spi = spi_master_get_devdata(master);
  1014. spi_bitbang_stop(&davinci_spi->bitbang);
  1015. clk_disable(davinci_spi->clk);
  1016. clk_put(davinci_spi->clk);
  1017. spi_master_put(master);
  1018. kfree(davinci_spi->tmp_buf);
  1019. free_irq(davinci_spi->irq, davinci_spi);
  1020. iounmap(davinci_spi->base);
  1021. release_mem_region(davinci_spi->pbase, davinci_spi->region_size);
  1022. return 0;
  1023. }
  1024. static struct platform_driver davinci_spi_driver = {
  1025. .driver.name = "spi_davinci",
  1026. .remove = __exit_p(davinci_spi_remove),
  1027. };
  1028. static int __init davinci_spi_init(void)
  1029. {
  1030. return platform_driver_probe(&davinci_spi_driver, davinci_spi_probe);
  1031. }
  1032. module_init(davinci_spi_init);
  1033. static void __exit davinci_spi_exit(void)
  1034. {
  1035. platform_driver_unregister(&davinci_spi_driver);
  1036. }
  1037. module_exit(davinci_spi_exit);
  1038. MODULE_DESCRIPTION("TI DaVinci SPI Master Controller Driver");
  1039. MODULE_LICENSE("GPL");