nv50_crtc.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777
  1. /*
  2. * Copyright (C) 2008 Maarten Maathuis.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining
  6. * a copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sublicense, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial
  15. * portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  18. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  20. * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  21. * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  22. * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  23. * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #include "drmP.h"
  27. #include "drm_mode.h"
  28. #include "drm_crtc_helper.h"
  29. #define NOUVEAU_DMA_DEBUG (nouveau_reg_debug & NOUVEAU_REG_DEBUG_EVO)
  30. #include "nouveau_reg.h"
  31. #include "nouveau_drv.h"
  32. #include "nouveau_hw.h"
  33. #include "nouveau_encoder.h"
  34. #include "nouveau_crtc.h"
  35. #include "nouveau_fb.h"
  36. #include "nouveau_connector.h"
  37. #include "nv50_display.h"
  38. static void
  39. nv50_crtc_lut_load(struct drm_crtc *crtc)
  40. {
  41. struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
  42. void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
  43. int i;
  44. NV_DEBUG_KMS(crtc->dev, "\n");
  45. for (i = 0; i < 256; i++) {
  46. writew(nv_crtc->lut.r[i] >> 2, lut + 8*i + 0);
  47. writew(nv_crtc->lut.g[i] >> 2, lut + 8*i + 2);
  48. writew(nv_crtc->lut.b[i] >> 2, lut + 8*i + 4);
  49. }
  50. if (nv_crtc->lut.depth == 30) {
  51. writew(nv_crtc->lut.r[i - 1] >> 2, lut + 8*i + 0);
  52. writew(nv_crtc->lut.g[i - 1] >> 2, lut + 8*i + 2);
  53. writew(nv_crtc->lut.b[i - 1] >> 2, lut + 8*i + 4);
  54. }
  55. }
  56. int
  57. nv50_crtc_blank(struct nouveau_crtc *nv_crtc, bool blanked)
  58. {
  59. struct drm_device *dev = nv_crtc->base.dev;
  60. struct drm_nouveau_private *dev_priv = dev->dev_private;
  61. struct nouveau_channel *evo = dev_priv->evo;
  62. int index = nv_crtc->index, ret;
  63. NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
  64. NV_DEBUG_KMS(dev, "%s\n", blanked ? "blanked" : "unblanked");
  65. if (blanked) {
  66. nv_crtc->cursor.hide(nv_crtc, false);
  67. ret = RING_SPACE(evo, dev_priv->chipset != 0x50 ? 7 : 5);
  68. if (ret) {
  69. NV_ERROR(dev, "no space while blanking crtc\n");
  70. return ret;
  71. }
  72. BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, CLUT_MODE), 2);
  73. OUT_RING(evo, NV50_EVO_CRTC_CLUT_MODE_BLANK);
  74. OUT_RING(evo, 0);
  75. if (dev_priv->chipset != 0x50) {
  76. BEGIN_RING(evo, 0, NV84_EVO_CRTC(index, CLUT_DMA), 1);
  77. OUT_RING(evo, NV84_EVO_CRTC_CLUT_DMA_HANDLE_NONE);
  78. }
  79. BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, FB_DMA), 1);
  80. OUT_RING(evo, NV50_EVO_CRTC_FB_DMA_HANDLE_NONE);
  81. } else {
  82. if (nv_crtc->cursor.visible)
  83. nv_crtc->cursor.show(nv_crtc, false);
  84. else
  85. nv_crtc->cursor.hide(nv_crtc, false);
  86. ret = RING_SPACE(evo, dev_priv->chipset != 0x50 ? 10 : 8);
  87. if (ret) {
  88. NV_ERROR(dev, "no space while unblanking crtc\n");
  89. return ret;
  90. }
  91. BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, CLUT_MODE), 2);
  92. OUT_RING(evo, nv_crtc->lut.depth == 8 ?
  93. NV50_EVO_CRTC_CLUT_MODE_OFF :
  94. NV50_EVO_CRTC_CLUT_MODE_ON);
  95. OUT_RING(evo, (nv_crtc->lut.nvbo->bo.mem.mm_node->start <<
  96. PAGE_SHIFT) >> 8);
  97. if (dev_priv->chipset != 0x50) {
  98. BEGIN_RING(evo, 0, NV84_EVO_CRTC(index, CLUT_DMA), 1);
  99. OUT_RING(evo, NvEvoVRAM);
  100. }
  101. BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, FB_OFFSET), 2);
  102. OUT_RING(evo, nv_crtc->fb.offset >> 8);
  103. OUT_RING(evo, 0);
  104. BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, FB_DMA), 1);
  105. if (dev_priv->chipset != 0x50)
  106. if (nv_crtc->fb.tile_flags == 0x7a00)
  107. OUT_RING(evo, NvEvoFB32);
  108. else
  109. if (nv_crtc->fb.tile_flags == 0x7000)
  110. OUT_RING(evo, NvEvoFB16);
  111. else
  112. OUT_RING(evo, NvEvoVRAM);
  113. else
  114. OUT_RING(evo, NvEvoVRAM);
  115. }
  116. nv_crtc->fb.blanked = blanked;
  117. return 0;
  118. }
  119. static int
  120. nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool on, bool update)
  121. {
  122. struct drm_device *dev = nv_crtc->base.dev;
  123. struct drm_nouveau_private *dev_priv = dev->dev_private;
  124. struct nouveau_channel *evo = dev_priv->evo;
  125. int ret;
  126. NV_DEBUG_KMS(dev, "\n");
  127. ret = RING_SPACE(evo, 2 + (update ? 2 : 0));
  128. if (ret) {
  129. NV_ERROR(dev, "no space while setting dither\n");
  130. return ret;
  131. }
  132. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, DITHER_CTRL), 1);
  133. if (on)
  134. OUT_RING(evo, NV50_EVO_CRTC_DITHER_CTRL_ON);
  135. else
  136. OUT_RING(evo, NV50_EVO_CRTC_DITHER_CTRL_OFF);
  137. if (update) {
  138. BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1);
  139. OUT_RING(evo, 0);
  140. FIRE_RING(evo);
  141. }
  142. return 0;
  143. }
  144. struct nouveau_connector *
  145. nouveau_crtc_connector_get(struct nouveau_crtc *nv_crtc)
  146. {
  147. struct drm_device *dev = nv_crtc->base.dev;
  148. struct drm_connector *connector;
  149. struct drm_crtc *crtc = to_drm_crtc(nv_crtc);
  150. /* The safest approach is to find an encoder with the right crtc, that
  151. * is also linked to a connector. */
  152. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  153. if (connector->encoder)
  154. if (connector->encoder->crtc == crtc)
  155. return nouveau_connector(connector);
  156. }
  157. return NULL;
  158. }
  159. static int
  160. nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, int scaling_mode, bool update)
  161. {
  162. struct nouveau_connector *nv_connector =
  163. nouveau_crtc_connector_get(nv_crtc);
  164. struct drm_device *dev = nv_crtc->base.dev;
  165. struct drm_nouveau_private *dev_priv = dev->dev_private;
  166. struct nouveau_channel *evo = dev_priv->evo;
  167. struct drm_display_mode *native_mode = NULL;
  168. struct drm_display_mode *mode = &nv_crtc->base.mode;
  169. uint32_t outX, outY, horiz, vert;
  170. int ret;
  171. NV_DEBUG_KMS(dev, "\n");
  172. switch (scaling_mode) {
  173. case DRM_MODE_SCALE_NONE:
  174. break;
  175. default:
  176. if (!nv_connector || !nv_connector->native_mode) {
  177. NV_ERROR(dev, "No native mode, forcing panel scaling\n");
  178. scaling_mode = DRM_MODE_SCALE_NONE;
  179. } else {
  180. native_mode = nv_connector->native_mode;
  181. }
  182. break;
  183. }
  184. switch (scaling_mode) {
  185. case DRM_MODE_SCALE_ASPECT:
  186. horiz = (native_mode->hdisplay << 19) / mode->hdisplay;
  187. vert = (native_mode->vdisplay << 19) / mode->vdisplay;
  188. if (vert > horiz) {
  189. outX = (mode->hdisplay * horiz) >> 19;
  190. outY = (mode->vdisplay * horiz) >> 19;
  191. } else {
  192. outX = (mode->hdisplay * vert) >> 19;
  193. outY = (mode->vdisplay * vert) >> 19;
  194. }
  195. break;
  196. case DRM_MODE_SCALE_FULLSCREEN:
  197. outX = native_mode->hdisplay;
  198. outY = native_mode->vdisplay;
  199. break;
  200. case DRM_MODE_SCALE_CENTER:
  201. case DRM_MODE_SCALE_NONE:
  202. default:
  203. outX = mode->hdisplay;
  204. outY = mode->vdisplay;
  205. break;
  206. }
  207. ret = RING_SPACE(evo, update ? 7 : 5);
  208. if (ret)
  209. return ret;
  210. /* Got a better name for SCALER_ACTIVE? */
  211. /* One day i've got to really figure out why this is needed. */
  212. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, SCALE_CTRL), 1);
  213. if ((mode->flags & DRM_MODE_FLAG_DBLSCAN) ||
  214. (mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  215. mode->hdisplay != outX || mode->vdisplay != outY) {
  216. OUT_RING(evo, NV50_EVO_CRTC_SCALE_CTRL_ACTIVE);
  217. } else {
  218. OUT_RING(evo, NV50_EVO_CRTC_SCALE_CTRL_INACTIVE);
  219. }
  220. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, SCALE_RES1), 2);
  221. OUT_RING(evo, outY << 16 | outX);
  222. OUT_RING(evo, outY << 16 | outX);
  223. if (update) {
  224. BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1);
  225. OUT_RING(evo, 0);
  226. FIRE_RING(evo);
  227. }
  228. return 0;
  229. }
  230. int
  231. nv50_crtc_set_clock(struct drm_device *dev, int head, int pclk)
  232. {
  233. struct drm_nouveau_private *dev_priv = dev->dev_private;
  234. struct pll_lims pll;
  235. uint32_t reg, reg1, reg2;
  236. int ret, N1, M1, N2, M2, P;
  237. if (dev_priv->chipset < NV_C0)
  238. reg = NV50_PDISPLAY_CRTC_CLK_CTRL1(head);
  239. else
  240. reg = 0x614140 + (head * 0x800);
  241. ret = get_pll_limits(dev, reg, &pll);
  242. if (ret)
  243. return ret;
  244. if (pll.vco2.maxfreq) {
  245. ret = nv50_calc_pll(dev, &pll, pclk, &N1, &M1, &N2, &M2, &P);
  246. if (ret <= 0)
  247. return 0;
  248. NV_DEBUG(dev, "pclk %d out %d NM1 %d %d NM2 %d %d P %d\n",
  249. pclk, ret, N1, M1, N2, M2, P);
  250. reg1 = nv_rd32(dev, reg + 4) & 0xff00ff00;
  251. reg2 = nv_rd32(dev, reg + 8) & 0x8000ff00;
  252. nv_wr32(dev, reg, 0x10000611);
  253. nv_wr32(dev, reg + 4, reg1 | (M1 << 16) | N1);
  254. nv_wr32(dev, reg + 8, reg2 | (P << 28) | (M2 << 16) | N2);
  255. } else
  256. if (dev_priv->chipset < NV_C0) {
  257. ret = nv50_calc_pll2(dev, &pll, pclk, &N1, &N2, &M1, &P);
  258. if (ret <= 0)
  259. return 0;
  260. NV_DEBUG(dev, "pclk %d out %d N %d fN 0x%04x M %d P %d\n",
  261. pclk, ret, N1, N2, M1, P);
  262. reg1 = nv_rd32(dev, reg + 4) & 0xffc00000;
  263. nv_wr32(dev, reg, 0x50000610);
  264. nv_wr32(dev, reg + 4, reg1 | (P << 16) | (M1 << 8) | N1);
  265. nv_wr32(dev, reg + 8, N2);
  266. } else {
  267. ret = nv50_calc_pll2(dev, &pll, pclk, &N1, &N2, &M1, &P);
  268. if (ret <= 0)
  269. return 0;
  270. NV_DEBUG(dev, "pclk %d out %d N %d fN 0x%04x M %d P %d\n",
  271. pclk, ret, N1, N2, M1, P);
  272. nv_mask(dev, reg + 0x0c, 0x00000000, 0x00000100);
  273. nv_wr32(dev, reg + 0x04, (P << 16) | (N1 << 8) | M1);
  274. nv_wr32(dev, reg + 0x10, N2 << 16);
  275. }
  276. return 0;
  277. }
  278. static void
  279. nv50_crtc_destroy(struct drm_crtc *crtc)
  280. {
  281. struct drm_device *dev;
  282. struct nouveau_crtc *nv_crtc;
  283. if (!crtc)
  284. return;
  285. dev = crtc->dev;
  286. nv_crtc = nouveau_crtc(crtc);
  287. NV_DEBUG_KMS(dev, "\n");
  288. drm_crtc_cleanup(&nv_crtc->base);
  289. nv50_cursor_fini(nv_crtc);
  290. nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
  291. nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
  292. kfree(nv_crtc->mode);
  293. kfree(nv_crtc);
  294. }
  295. int
  296. nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
  297. uint32_t buffer_handle, uint32_t width, uint32_t height)
  298. {
  299. struct drm_device *dev = crtc->dev;
  300. struct drm_nouveau_private *dev_priv = dev->dev_private;
  301. struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
  302. struct nouveau_bo *cursor = NULL;
  303. struct drm_gem_object *gem;
  304. int ret = 0, i;
  305. if (width != 64 || height != 64)
  306. return -EINVAL;
  307. if (!buffer_handle) {
  308. nv_crtc->cursor.hide(nv_crtc, true);
  309. return 0;
  310. }
  311. gem = drm_gem_object_lookup(dev, file_priv, buffer_handle);
  312. if (!gem)
  313. return -EINVAL;
  314. cursor = nouveau_gem_object(gem);
  315. ret = nouveau_bo_map(cursor);
  316. if (ret)
  317. goto out;
  318. /* The simple will do for now. */
  319. for (i = 0; i < 64 * 64; i++)
  320. nouveau_bo_wr32(nv_crtc->cursor.nvbo, i, nouveau_bo_rd32(cursor, i));
  321. nouveau_bo_unmap(cursor);
  322. nv_crtc->cursor.set_offset(nv_crtc, nv_crtc->cursor.nvbo->bo.offset -
  323. dev_priv->vm_vram_base);
  324. nv_crtc->cursor.show(nv_crtc, true);
  325. out:
  326. drm_gem_object_unreference_unlocked(gem);
  327. return ret;
  328. }
  329. int
  330. nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  331. {
  332. struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
  333. nv_crtc->cursor.set_pos(nv_crtc, x, y);
  334. return 0;
  335. }
  336. static void
  337. nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
  338. uint32_t size)
  339. {
  340. struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
  341. int i;
  342. if (size != 256)
  343. return;
  344. for (i = 0; i < 256; i++) {
  345. nv_crtc->lut.r[i] = r[i];
  346. nv_crtc->lut.g[i] = g[i];
  347. nv_crtc->lut.b[i] = b[i];
  348. }
  349. /* We need to know the depth before we upload, but it's possible to
  350. * get called before a framebuffer is bound. If this is the case,
  351. * mark the lut values as dirty by setting depth==0, and it'll be
  352. * uploaded on the first mode_set_base()
  353. */
  354. if (!nv_crtc->base.fb) {
  355. nv_crtc->lut.depth = 0;
  356. return;
  357. }
  358. nv50_crtc_lut_load(crtc);
  359. }
  360. static void
  361. nv50_crtc_save(struct drm_crtc *crtc)
  362. {
  363. NV_ERROR(crtc->dev, "!!\n");
  364. }
  365. static void
  366. nv50_crtc_restore(struct drm_crtc *crtc)
  367. {
  368. NV_ERROR(crtc->dev, "!!\n");
  369. }
  370. static const struct drm_crtc_funcs nv50_crtc_funcs = {
  371. .save = nv50_crtc_save,
  372. .restore = nv50_crtc_restore,
  373. .cursor_set = nv50_crtc_cursor_set,
  374. .cursor_move = nv50_crtc_cursor_move,
  375. .gamma_set = nv50_crtc_gamma_set,
  376. .set_config = drm_crtc_helper_set_config,
  377. .destroy = nv50_crtc_destroy,
  378. };
  379. static void
  380. nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
  381. {
  382. }
  383. static void
  384. nv50_crtc_prepare(struct drm_crtc *crtc)
  385. {
  386. struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
  387. struct drm_device *dev = crtc->dev;
  388. NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
  389. nv50_crtc_blank(nv_crtc, true);
  390. }
  391. static void
  392. nv50_crtc_commit(struct drm_crtc *crtc)
  393. {
  394. struct drm_device *dev = crtc->dev;
  395. struct drm_nouveau_private *dev_priv = dev->dev_private;
  396. struct nouveau_channel *evo = dev_priv->evo;
  397. struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
  398. int ret;
  399. NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
  400. nv50_crtc_blank(nv_crtc, false);
  401. ret = RING_SPACE(evo, 2);
  402. if (ret) {
  403. NV_ERROR(dev, "no space while committing crtc\n");
  404. return;
  405. }
  406. BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1);
  407. OUT_RING (evo, 0);
  408. FIRE_RING (evo);
  409. }
  410. static bool
  411. nv50_crtc_mode_fixup(struct drm_crtc *crtc, struct drm_display_mode *mode,
  412. struct drm_display_mode *adjusted_mode)
  413. {
  414. return true;
  415. }
  416. static int
  417. nv50_crtc_do_mode_set_base(struct drm_crtc *crtc, int x, int y,
  418. struct drm_framebuffer *old_fb, bool update)
  419. {
  420. struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
  421. struct drm_device *dev = nv_crtc->base.dev;
  422. struct drm_nouveau_private *dev_priv = dev->dev_private;
  423. struct nouveau_channel *evo = dev_priv->evo;
  424. struct drm_framebuffer *drm_fb = nv_crtc->base.fb;
  425. struct nouveau_framebuffer *fb = nouveau_framebuffer(drm_fb);
  426. int ret, format;
  427. NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
  428. switch (drm_fb->depth) {
  429. case 8:
  430. format = NV50_EVO_CRTC_FB_DEPTH_8;
  431. break;
  432. case 15:
  433. format = NV50_EVO_CRTC_FB_DEPTH_15;
  434. break;
  435. case 16:
  436. format = NV50_EVO_CRTC_FB_DEPTH_16;
  437. break;
  438. case 24:
  439. case 32:
  440. format = NV50_EVO_CRTC_FB_DEPTH_24;
  441. break;
  442. case 30:
  443. format = NV50_EVO_CRTC_FB_DEPTH_30;
  444. break;
  445. default:
  446. NV_ERROR(dev, "unknown depth %d\n", drm_fb->depth);
  447. return -EINVAL;
  448. }
  449. ret = nouveau_bo_pin(fb->nvbo, TTM_PL_FLAG_VRAM);
  450. if (ret)
  451. return ret;
  452. if (old_fb) {
  453. struct nouveau_framebuffer *ofb = nouveau_framebuffer(old_fb);
  454. nouveau_bo_unpin(ofb->nvbo);
  455. }
  456. nv_crtc->fb.offset = fb->nvbo->bo.offset - dev_priv->vm_vram_base;
  457. nv_crtc->fb.tile_flags = fb->nvbo->tile_flags;
  458. nv_crtc->fb.cpp = drm_fb->bits_per_pixel / 8;
  459. if (!nv_crtc->fb.blanked && dev_priv->chipset != 0x50) {
  460. ret = RING_SPACE(evo, 2);
  461. if (ret)
  462. return ret;
  463. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, FB_DMA), 1);
  464. if (nv_crtc->fb.tile_flags == 0x7a00)
  465. OUT_RING(evo, NvEvoFB32);
  466. else
  467. if (nv_crtc->fb.tile_flags == 0x7000)
  468. OUT_RING(evo, NvEvoFB16);
  469. else
  470. OUT_RING(evo, NvEvoVRAM);
  471. }
  472. ret = RING_SPACE(evo, 12);
  473. if (ret)
  474. return ret;
  475. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, FB_OFFSET), 5);
  476. OUT_RING(evo, nv_crtc->fb.offset >> 8);
  477. OUT_RING(evo, 0);
  478. OUT_RING(evo, (drm_fb->height << 16) | drm_fb->width);
  479. if (!nv_crtc->fb.tile_flags) {
  480. OUT_RING(evo, drm_fb->pitch | (1 << 20));
  481. } else {
  482. OUT_RING(evo, ((drm_fb->pitch / 4) << 4) |
  483. fb->nvbo->tile_mode);
  484. }
  485. if (dev_priv->chipset == 0x50)
  486. OUT_RING(evo, (fb->nvbo->tile_flags << 8) | format);
  487. else
  488. OUT_RING(evo, format);
  489. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, CLUT_MODE), 1);
  490. OUT_RING(evo, fb->base.depth == 8 ?
  491. NV50_EVO_CRTC_CLUT_MODE_OFF : NV50_EVO_CRTC_CLUT_MODE_ON);
  492. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, COLOR_CTRL), 1);
  493. OUT_RING(evo, NV50_EVO_CRTC_COLOR_CTRL_COLOR);
  494. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, FB_POS), 1);
  495. OUT_RING(evo, (y << 16) | x);
  496. if (nv_crtc->lut.depth != fb->base.depth) {
  497. nv_crtc->lut.depth = fb->base.depth;
  498. nv50_crtc_lut_load(crtc);
  499. }
  500. if (update) {
  501. ret = RING_SPACE(evo, 2);
  502. if (ret)
  503. return ret;
  504. BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1);
  505. OUT_RING(evo, 0);
  506. FIRE_RING(evo);
  507. }
  508. return 0;
  509. }
  510. static int
  511. nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *mode,
  512. struct drm_display_mode *adjusted_mode, int x, int y,
  513. struct drm_framebuffer *old_fb)
  514. {
  515. struct drm_device *dev = crtc->dev;
  516. struct drm_nouveau_private *dev_priv = dev->dev_private;
  517. struct nouveau_channel *evo = dev_priv->evo;
  518. struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
  519. struct nouveau_connector *nv_connector = NULL;
  520. uint32_t hsync_dur, vsync_dur, hsync_start_to_end, vsync_start_to_end;
  521. uint32_t hunk1, vunk1, vunk2a, vunk2b;
  522. int ret;
  523. /* Find the connector attached to this CRTC */
  524. nv_connector = nouveau_crtc_connector_get(nv_crtc);
  525. *nv_crtc->mode = *adjusted_mode;
  526. NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
  527. hsync_dur = adjusted_mode->hsync_end - adjusted_mode->hsync_start;
  528. vsync_dur = adjusted_mode->vsync_end - adjusted_mode->vsync_start;
  529. hsync_start_to_end = adjusted_mode->htotal - adjusted_mode->hsync_start;
  530. vsync_start_to_end = adjusted_mode->vtotal - adjusted_mode->vsync_start;
  531. /* I can't give this a proper name, anyone else can? */
  532. hunk1 = adjusted_mode->htotal -
  533. adjusted_mode->hsync_start + adjusted_mode->hdisplay;
  534. vunk1 = adjusted_mode->vtotal -
  535. adjusted_mode->vsync_start + adjusted_mode->vdisplay;
  536. /* Another strange value, this time only for interlaced adjusted_modes. */
  537. vunk2a = 2 * adjusted_mode->vtotal -
  538. adjusted_mode->vsync_start + adjusted_mode->vdisplay;
  539. vunk2b = adjusted_mode->vtotal -
  540. adjusted_mode->vsync_start + adjusted_mode->vtotal;
  541. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  542. vsync_dur /= 2;
  543. vsync_start_to_end /= 2;
  544. vunk1 /= 2;
  545. vunk2a /= 2;
  546. vunk2b /= 2;
  547. /* magic */
  548. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN) {
  549. vsync_start_to_end -= 1;
  550. vunk1 -= 1;
  551. vunk2a -= 1;
  552. vunk2b -= 1;
  553. }
  554. }
  555. ret = RING_SPACE(evo, 17);
  556. if (ret)
  557. return ret;
  558. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, CLOCK), 2);
  559. OUT_RING(evo, adjusted_mode->clock | 0x800000);
  560. OUT_RING(evo, (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 0);
  561. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, DISPLAY_START), 5);
  562. OUT_RING(evo, 0);
  563. OUT_RING(evo, (adjusted_mode->vtotal << 16) | adjusted_mode->htotal);
  564. OUT_RING(evo, (vsync_dur - 1) << 16 | (hsync_dur - 1));
  565. OUT_RING(evo, (vsync_start_to_end - 1) << 16 |
  566. (hsync_start_to_end - 1));
  567. OUT_RING(evo, (vunk1 - 1) << 16 | (hunk1 - 1));
  568. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  569. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, UNK0824), 1);
  570. OUT_RING(evo, (vunk2b - 1) << 16 | (vunk2a - 1));
  571. } else {
  572. OUT_RING(evo, 0);
  573. OUT_RING(evo, 0);
  574. }
  575. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, UNK082C), 1);
  576. OUT_RING(evo, 0);
  577. /* This is the actual resolution of the mode. */
  578. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, REAL_RES), 1);
  579. OUT_RING(evo, (mode->vdisplay << 16) | mode->hdisplay);
  580. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, SCALE_CENTER_OFFSET), 1);
  581. OUT_RING(evo, NV50_EVO_CRTC_SCALE_CENTER_OFFSET_VAL(0, 0));
  582. nv_crtc->set_dither(nv_crtc, nv_connector->use_dithering, false);
  583. nv_crtc->set_scale(nv_crtc, nv_connector->scaling_mode, false);
  584. return nv50_crtc_do_mode_set_base(crtc, x, y, old_fb, false);
  585. }
  586. static int
  587. nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
  588. struct drm_framebuffer *old_fb)
  589. {
  590. return nv50_crtc_do_mode_set_base(crtc, x, y, old_fb, true);
  591. }
  592. static const struct drm_crtc_helper_funcs nv50_crtc_helper_funcs = {
  593. .dpms = nv50_crtc_dpms,
  594. .prepare = nv50_crtc_prepare,
  595. .commit = nv50_crtc_commit,
  596. .mode_fixup = nv50_crtc_mode_fixup,
  597. .mode_set = nv50_crtc_mode_set,
  598. .mode_set_base = nv50_crtc_mode_set_base,
  599. .load_lut = nv50_crtc_lut_load,
  600. };
  601. int
  602. nv50_crtc_create(struct drm_device *dev, int index)
  603. {
  604. struct nouveau_crtc *nv_crtc = NULL;
  605. int ret, i;
  606. NV_DEBUG_KMS(dev, "\n");
  607. nv_crtc = kzalloc(sizeof(*nv_crtc), GFP_KERNEL);
  608. if (!nv_crtc)
  609. return -ENOMEM;
  610. nv_crtc->mode = kzalloc(sizeof(*nv_crtc->mode), GFP_KERNEL);
  611. if (!nv_crtc->mode) {
  612. kfree(nv_crtc);
  613. return -ENOMEM;
  614. }
  615. /* Default CLUT parameters, will be activated on the hw upon
  616. * first mode set.
  617. */
  618. for (i = 0; i < 256; i++) {
  619. nv_crtc->lut.r[i] = i << 8;
  620. nv_crtc->lut.g[i] = i << 8;
  621. nv_crtc->lut.b[i] = i << 8;
  622. }
  623. nv_crtc->lut.depth = 0;
  624. ret = nouveau_bo_new(dev, NULL, 4096, 0x100, TTM_PL_FLAG_VRAM,
  625. 0, 0x0000, false, true, &nv_crtc->lut.nvbo);
  626. if (!ret) {
  627. ret = nouveau_bo_pin(nv_crtc->lut.nvbo, TTM_PL_FLAG_VRAM);
  628. if (!ret)
  629. ret = nouveau_bo_map(nv_crtc->lut.nvbo);
  630. if (ret)
  631. nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
  632. }
  633. if (ret) {
  634. kfree(nv_crtc->mode);
  635. kfree(nv_crtc);
  636. return ret;
  637. }
  638. nv_crtc->index = index;
  639. /* set function pointers */
  640. nv_crtc->set_dither = nv50_crtc_set_dither;
  641. nv_crtc->set_scale = nv50_crtc_set_scale;
  642. drm_crtc_init(dev, &nv_crtc->base, &nv50_crtc_funcs);
  643. drm_crtc_helper_add(&nv_crtc->base, &nv50_crtc_helper_funcs);
  644. drm_mode_crtc_set_gamma_size(&nv_crtc->base, 256);
  645. ret = nouveau_bo_new(dev, NULL, 64*64*4, 0x100, TTM_PL_FLAG_VRAM,
  646. 0, 0x0000, false, true, &nv_crtc->cursor.nvbo);
  647. if (!ret) {
  648. ret = nouveau_bo_pin(nv_crtc->cursor.nvbo, TTM_PL_FLAG_VRAM);
  649. if (!ret)
  650. ret = nouveau_bo_map(nv_crtc->cursor.nvbo);
  651. if (ret)
  652. nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
  653. }
  654. nv50_cursor_init(nv_crtc);
  655. return 0;
  656. }