mxl5007t.c 24 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046
  1. /*
  2. * mxl5007t.c - driver for the MaxLinear MxL5007T silicon tuner
  3. *
  4. * Copyright (C) 2008 Michael Krufky <mkrufky@linuxtv.org>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #include <linux/i2c.h>
  21. #include <linux/types.h>
  22. #include <linux/videodev2.h>
  23. #include "tuner-i2c.h"
  24. #include "mxl5007t.h"
  25. static DEFINE_MUTEX(mxl5007t_list_mutex);
  26. static LIST_HEAD(hybrid_tuner_instance_list);
  27. static int mxl5007t_debug;
  28. module_param_named(debug, mxl5007t_debug, int, 0644);
  29. MODULE_PARM_DESC(debug, "set debug level");
  30. /* ------------------------------------------------------------------------- */
  31. #define mxl_printk(kern, fmt, arg...) \
  32. printk(kern "%s: " fmt "\n", __func__, ##arg)
  33. #define mxl_err(fmt, arg...) \
  34. mxl_printk(KERN_ERR, "%d: " fmt, __LINE__, ##arg)
  35. #define mxl_warn(fmt, arg...) \
  36. mxl_printk(KERN_WARNING, fmt, ##arg)
  37. #define mxl_info(fmt, arg...) \
  38. mxl_printk(KERN_INFO, fmt, ##arg)
  39. #define mxl_debug(fmt, arg...) \
  40. ({ \
  41. if (mxl5007t_debug) \
  42. mxl_printk(KERN_DEBUG, fmt, ##arg); \
  43. })
  44. #define mxl_fail(ret) \
  45. ({ \
  46. int __ret; \
  47. __ret = (ret < 0); \
  48. if (__ret) \
  49. mxl_printk(KERN_ERR, "error %d on line %d", \
  50. ret, __LINE__); \
  51. __ret; \
  52. })
  53. /* ------------------------------------------------------------------------- */
  54. #define MHz 1000000
  55. enum mxl5007t_mode {
  56. MxL_MODE_OTA_DVBT_ATSC = 0,
  57. MxL_MODE_OTA_NTSC_PAL_GH = 1,
  58. MxL_MODE_OTA_PAL_IB = 2,
  59. MxL_MODE_OTA_PAL_D_SECAM_KL = 3,
  60. MxL_MODE_OTA_ISDBT = 4,
  61. MxL_MODE_CABLE_DIGITAL = 0x10,
  62. MxL_MODE_CABLE_NTSC_PAL_GH = 0x11,
  63. MxL_MODE_CABLE_PAL_IB = 0x12,
  64. MxL_MODE_CABLE_PAL_D_SECAM_KL = 0x13,
  65. MxL_MODE_CABLE_SCTE40 = 0x14,
  66. };
  67. enum mxl5007t_chip_version {
  68. MxL_UNKNOWN_ID = 0x00,
  69. MxL_5007_V1_F1 = 0x11,
  70. MxL_5007_V1_F2 = 0x12,
  71. MxL_5007_V2_100_F1 = 0x21,
  72. MxL_5007_V2_100_F2 = 0x22,
  73. MxL_5007_V2_200_F1 = 0x23,
  74. MxL_5007_V2_200_F2 = 0x24,
  75. };
  76. struct reg_pair_t {
  77. u8 reg;
  78. u8 val;
  79. };
  80. /* ------------------------------------------------------------------------- */
  81. static struct reg_pair_t init_tab[] = {
  82. { 0x0b, 0x44 }, /* XTAL */
  83. { 0x0c, 0x60 }, /* IF */
  84. { 0x10, 0x00 }, /* MISC */
  85. { 0x12, 0xca }, /* IDAC */
  86. { 0x16, 0x90 }, /* MODE */
  87. { 0x32, 0x38 }, /* MODE Analog/Digital */
  88. { 0xd8, 0x18 }, /* CLK_OUT_ENABLE */
  89. { 0x2c, 0x34 }, /* OVERRIDE */
  90. { 0x4d, 0x40 }, /* OVERRIDE */
  91. { 0x7f, 0x02 }, /* OVERRIDE */
  92. { 0x9a, 0x52 }, /* OVERRIDE */
  93. { 0x48, 0x5a }, /* OVERRIDE */
  94. { 0x76, 0x1a }, /* OVERRIDE */
  95. { 0x6a, 0x48 }, /* OVERRIDE */
  96. { 0x64, 0x28 }, /* OVERRIDE */
  97. { 0x66, 0xe6 }, /* OVERRIDE */
  98. { 0x35, 0x0e }, /* OVERRIDE */
  99. { 0x7e, 0x01 }, /* OVERRIDE */
  100. { 0x83, 0x00 }, /* OVERRIDE */
  101. { 0x04, 0x0b }, /* OVERRIDE */
  102. { 0x05, 0x01 }, /* TOP_MASTER_ENABLE */
  103. { 0, 0 }
  104. };
  105. static struct reg_pair_t init_tab_cable[] = {
  106. { 0x0b, 0x44 }, /* XTAL */
  107. { 0x0c, 0x60 }, /* IF */
  108. { 0x10, 0x00 }, /* MISC */
  109. { 0x12, 0xca }, /* IDAC */
  110. { 0x16, 0x90 }, /* MODE */
  111. { 0x32, 0x38 }, /* MODE A/D */
  112. { 0x71, 0x3f }, /* TOP1 */
  113. { 0x72, 0x3f }, /* TOP2 */
  114. { 0x74, 0x3f }, /* TOP3 */
  115. { 0xd8, 0x18 }, /* CLK_OUT_ENABLE */
  116. { 0x2c, 0x34 }, /* OVERRIDE */
  117. { 0x4d, 0x40 }, /* OVERRIDE */
  118. { 0x7f, 0x02 }, /* OVERRIDE */
  119. { 0x9a, 0x52 }, /* OVERRIDE */
  120. { 0x48, 0x5a }, /* OVERRIDE */
  121. { 0x76, 0x1a }, /* OVERRIDE */
  122. { 0x6a, 0x48 }, /* OVERRIDE */
  123. { 0x64, 0x28 }, /* OVERRIDE */
  124. { 0x66, 0xe6 }, /* OVERRIDE */
  125. { 0x35, 0x0e }, /* OVERRIDE */
  126. { 0x7e, 0x01 }, /* OVERRIDE */
  127. { 0x04, 0x0b }, /* OVERRIDE */
  128. { 0x68, 0xb4 }, /* OVERRIDE */
  129. { 0x36, 0x00 }, /* OVERRIDE */
  130. { 0x05, 0x01 }, /* TOP_MASTER_ENABLE */
  131. { 0, 0 }
  132. };
  133. /* ------------------------------------------------------------------------- */
  134. static struct reg_pair_t reg_pair_rftune[] = {
  135. { 0x11, 0x00 }, /* abort tune */
  136. { 0x13, 0x15 },
  137. { 0x14, 0x40 },
  138. { 0x15, 0x0e },
  139. { 0x11, 0x02 }, /* start tune */
  140. { 0, 0 }
  141. };
  142. /* ------------------------------------------------------------------------- */
  143. struct mxl5007t_state {
  144. struct list_head hybrid_tuner_instance_list;
  145. struct tuner_i2c_props i2c_props;
  146. struct mutex lock;
  147. struct mxl5007t_config *config;
  148. enum mxl5007t_chip_version chip_id;
  149. struct reg_pair_t tab_init[ARRAY_SIZE(init_tab)];
  150. struct reg_pair_t tab_init_cable[ARRAY_SIZE(init_tab_cable)];
  151. struct reg_pair_t tab_rftune[ARRAY_SIZE(reg_pair_rftune)];
  152. u32 frequency;
  153. u32 bandwidth;
  154. };
  155. /* ------------------------------------------------------------------------- */
  156. /* called by _init and _rftun to manipulate the register arrays */
  157. static void set_reg_bits(struct reg_pair_t *reg_pair, u8 reg, u8 mask, u8 val)
  158. {
  159. unsigned int i = 0;
  160. while (reg_pair[i].reg || reg_pair[i].val) {
  161. if (reg_pair[i].reg == reg) {
  162. reg_pair[i].val &= ~mask;
  163. reg_pair[i].val |= val;
  164. }
  165. i++;
  166. }
  167. return;
  168. }
  169. static void copy_reg_bits(struct reg_pair_t *reg_pair1,
  170. struct reg_pair_t *reg_pair2)
  171. {
  172. unsigned int i, j;
  173. i = j = 0;
  174. while (reg_pair1[i].reg || reg_pair1[i].val) {
  175. while (reg_pair2[j].reg || reg_pair2[j].reg) {
  176. if (reg_pair1[i].reg != reg_pair2[j].reg) {
  177. j++;
  178. continue;
  179. }
  180. reg_pair2[j].val = reg_pair1[i].val;
  181. break;
  182. }
  183. i++;
  184. }
  185. return;
  186. }
  187. /* ------------------------------------------------------------------------- */
  188. static void mxl5007t_set_mode_bits(struct mxl5007t_state *state,
  189. enum mxl5007t_mode mode,
  190. s32 if_diff_out_level)
  191. {
  192. switch (mode) {
  193. case MxL_MODE_OTA_DVBT_ATSC:
  194. set_reg_bits(state->tab_init, 0x32, 0x0f, 0x06);
  195. set_reg_bits(state->tab_init, 0x35, 0xff, 0x0e);
  196. break;
  197. case MxL_MODE_OTA_ISDBT:
  198. set_reg_bits(state->tab_init, 0x32, 0x0f, 0x06);
  199. set_reg_bits(state->tab_init, 0x35, 0xff, 0x12);
  200. break;
  201. case MxL_MODE_OTA_NTSC_PAL_GH:
  202. set_reg_bits(state->tab_init, 0x16, 0x70, 0x00);
  203. set_reg_bits(state->tab_init, 0x32, 0xff, 0x85);
  204. break;
  205. case MxL_MODE_OTA_PAL_IB:
  206. set_reg_bits(state->tab_init, 0x16, 0x70, 0x10);
  207. set_reg_bits(state->tab_init, 0x32, 0xff, 0x85);
  208. break;
  209. case MxL_MODE_OTA_PAL_D_SECAM_KL:
  210. set_reg_bits(state->tab_init, 0x16, 0x70, 0x20);
  211. set_reg_bits(state->tab_init, 0x32, 0xff, 0x85);
  212. break;
  213. case MxL_MODE_CABLE_DIGITAL:
  214. set_reg_bits(state->tab_init_cable, 0x71, 0xff, 0x01);
  215. set_reg_bits(state->tab_init_cable, 0x72, 0xff,
  216. 8 - if_diff_out_level);
  217. set_reg_bits(state->tab_init_cable, 0x74, 0xff, 0x17);
  218. break;
  219. case MxL_MODE_CABLE_NTSC_PAL_GH:
  220. set_reg_bits(state->tab_init, 0x16, 0x70, 0x00);
  221. set_reg_bits(state->tab_init, 0x32, 0xff, 0x85);
  222. set_reg_bits(state->tab_init_cable, 0x71, 0xff, 0x01);
  223. set_reg_bits(state->tab_init_cable, 0x72, 0xff,
  224. 8 - if_diff_out_level);
  225. set_reg_bits(state->tab_init_cable, 0x74, 0xff, 0x17);
  226. break;
  227. case MxL_MODE_CABLE_PAL_IB:
  228. set_reg_bits(state->tab_init, 0x16, 0x70, 0x10);
  229. set_reg_bits(state->tab_init, 0x32, 0xff, 0x85);
  230. set_reg_bits(state->tab_init_cable, 0x71, 0xff, 0x01);
  231. set_reg_bits(state->tab_init_cable, 0x72, 0xff,
  232. 8 - if_diff_out_level);
  233. set_reg_bits(state->tab_init_cable, 0x74, 0xff, 0x17);
  234. break;
  235. case MxL_MODE_CABLE_PAL_D_SECAM_KL:
  236. set_reg_bits(state->tab_init, 0x16, 0x70, 0x20);
  237. set_reg_bits(state->tab_init, 0x32, 0xff, 0x85);
  238. set_reg_bits(state->tab_init_cable, 0x71, 0xff, 0x01);
  239. set_reg_bits(state->tab_init_cable, 0x72, 0xff,
  240. 8 - if_diff_out_level);
  241. set_reg_bits(state->tab_init_cable, 0x74, 0xff, 0x17);
  242. break;
  243. case MxL_MODE_CABLE_SCTE40:
  244. set_reg_bits(state->tab_init_cable, 0x36, 0xff, 0x08);
  245. set_reg_bits(state->tab_init_cable, 0x68, 0xff, 0xbc);
  246. set_reg_bits(state->tab_init_cable, 0x71, 0xff, 0x01);
  247. set_reg_bits(state->tab_init_cable, 0x72, 0xff,
  248. 8 - if_diff_out_level);
  249. set_reg_bits(state->tab_init_cable, 0x74, 0xff, 0x17);
  250. break;
  251. default:
  252. mxl_fail(-EINVAL);
  253. }
  254. return;
  255. }
  256. static void mxl5007t_set_if_freq_bits(struct mxl5007t_state *state,
  257. enum mxl5007t_if_freq if_freq,
  258. int invert_if)
  259. {
  260. u8 val;
  261. switch (if_freq) {
  262. case MxL_IF_4_MHZ:
  263. val = 0x00;
  264. break;
  265. case MxL_IF_4_5_MHZ:
  266. val = 0x20;
  267. break;
  268. case MxL_IF_4_57_MHZ:
  269. val = 0x30;
  270. break;
  271. case MxL_IF_5_MHZ:
  272. val = 0x40;
  273. break;
  274. case MxL_IF_5_38_MHZ:
  275. val = 0x50;
  276. break;
  277. case MxL_IF_6_MHZ:
  278. val = 0x60;
  279. break;
  280. case MxL_IF_6_28_MHZ:
  281. val = 0x70;
  282. break;
  283. case MxL_IF_9_1915_MHZ:
  284. val = 0x80;
  285. break;
  286. case MxL_IF_35_25_MHZ:
  287. val = 0x90;
  288. break;
  289. case MxL_IF_36_15_MHZ:
  290. val = 0xa0;
  291. break;
  292. case MxL_IF_44_MHZ:
  293. val = 0xb0;
  294. break;
  295. default:
  296. mxl_fail(-EINVAL);
  297. return;
  298. }
  299. set_reg_bits(state->tab_init, 0x0c, 0xf0, val);
  300. /* set inverted IF or normal IF */
  301. set_reg_bits(state->tab_init, 0x0c, 0x08, invert_if ? 0x08 : 0x00);
  302. return;
  303. }
  304. static void mxl5007t_set_xtal_freq_bits(struct mxl5007t_state *state,
  305. enum mxl5007t_xtal_freq xtal_freq)
  306. {
  307. u8 val;
  308. switch (xtal_freq) {
  309. case MxL_XTAL_16_MHZ:
  310. val = 0x00; /* select xtal freq & Ref Freq */
  311. break;
  312. case MxL_XTAL_20_MHZ:
  313. val = 0x11;
  314. break;
  315. case MxL_XTAL_20_25_MHZ:
  316. val = 0x22;
  317. break;
  318. case MxL_XTAL_20_48_MHZ:
  319. val = 0x33;
  320. break;
  321. case MxL_XTAL_24_MHZ:
  322. val = 0x44;
  323. break;
  324. case MxL_XTAL_25_MHZ:
  325. val = 0x55;
  326. break;
  327. case MxL_XTAL_25_14_MHZ:
  328. val = 0x66;
  329. break;
  330. case MxL_XTAL_27_MHZ:
  331. val = 0x77;
  332. break;
  333. case MxL_XTAL_28_8_MHZ:
  334. val = 0x88;
  335. break;
  336. case MxL_XTAL_32_MHZ:
  337. val = 0x99;
  338. break;
  339. case MxL_XTAL_40_MHZ:
  340. val = 0xaa;
  341. break;
  342. case MxL_XTAL_44_MHZ:
  343. val = 0xbb;
  344. break;
  345. case MxL_XTAL_48_MHZ:
  346. val = 0xcc;
  347. break;
  348. case MxL_XTAL_49_3811_MHZ:
  349. val = 0xdd;
  350. break;
  351. default:
  352. mxl_fail(-EINVAL);
  353. return;
  354. }
  355. set_reg_bits(state->tab_init, 0x0b, 0xff, val);
  356. return;
  357. }
  358. static struct reg_pair_t *mxl5007t_calc_init_regs(struct mxl5007t_state *state,
  359. enum mxl5007t_mode mode)
  360. {
  361. struct mxl5007t_config *cfg = state->config;
  362. memcpy(&state->tab_init, &init_tab, sizeof(init_tab));
  363. memcpy(&state->tab_init_cable, &init_tab_cable, sizeof(init_tab_cable));
  364. mxl5007t_set_mode_bits(state, mode, cfg->if_diff_out_level);
  365. mxl5007t_set_if_freq_bits(state, cfg->if_freq_hz, cfg->invert_if);
  366. mxl5007t_set_xtal_freq_bits(state, cfg->xtal_freq_hz);
  367. set_reg_bits(state->tab_init, 0x10, 0x40, cfg->loop_thru_enable << 6);
  368. set_reg_bits(state->tab_init, 0xd8, 0x08, cfg->clk_out_enable << 3);
  369. set_reg_bits(state->tab_init, 0x10, 0x07, cfg->clk_out_amp);
  370. /* set IDAC to automatic mode control by AGC */
  371. set_reg_bits(state->tab_init, 0x12, 0x80, 0x00);
  372. if (mode >= MxL_MODE_CABLE_DIGITAL) {
  373. copy_reg_bits(state->tab_init, state->tab_init_cable);
  374. return state->tab_init_cable;
  375. } else
  376. return state->tab_init;
  377. }
  378. /* ------------------------------------------------------------------------- */
  379. enum mxl5007t_bw_mhz {
  380. MxL_BW_6MHz = 6,
  381. MxL_BW_7MHz = 7,
  382. MxL_BW_8MHz = 8,
  383. };
  384. static void mxl5007t_set_bw_bits(struct mxl5007t_state *state,
  385. enum mxl5007t_bw_mhz bw)
  386. {
  387. u8 val;
  388. switch (bw) {
  389. case MxL_BW_6MHz:
  390. val = 0x15; /* set DIG_MODEINDEX, DIG_MODEINDEX_A,
  391. * and DIG_MODEINDEX_CSF */
  392. break;
  393. case MxL_BW_7MHz:
  394. val = 0x21;
  395. break;
  396. case MxL_BW_8MHz:
  397. val = 0x3f;
  398. break;
  399. default:
  400. mxl_fail(-EINVAL);
  401. return;
  402. }
  403. set_reg_bits(state->tab_rftune, 0x13, 0x3f, val);
  404. return;
  405. }
  406. static struct
  407. reg_pair_t *mxl5007t_calc_rf_tune_regs(struct mxl5007t_state *state,
  408. u32 rf_freq, enum mxl5007t_bw_mhz bw)
  409. {
  410. u32 dig_rf_freq = 0;
  411. u32 temp;
  412. u32 frac_divider = 1000000;
  413. unsigned int i;
  414. memcpy(&state->tab_rftune, &reg_pair_rftune, sizeof(reg_pair_rftune));
  415. mxl5007t_set_bw_bits(state, bw);
  416. /* Convert RF frequency into 16 bits =>
  417. * 10 bit integer (MHz) + 6 bit fraction */
  418. dig_rf_freq = rf_freq / MHz;
  419. temp = rf_freq % MHz;
  420. for (i = 0; i < 6; i++) {
  421. dig_rf_freq <<= 1;
  422. frac_divider /= 2;
  423. if (temp > frac_divider) {
  424. temp -= frac_divider;
  425. dig_rf_freq++;
  426. }
  427. }
  428. /* add to have shift center point by 7.8124 kHz */
  429. if (temp > 7812)
  430. dig_rf_freq++;
  431. set_reg_bits(state->tab_rftune, 0x14, 0xff, (u8)dig_rf_freq);
  432. set_reg_bits(state->tab_rftune, 0x15, 0xff, (u8)(dig_rf_freq >> 8));
  433. return state->tab_rftune;
  434. }
  435. /* ------------------------------------------------------------------------- */
  436. static int mxl5007t_write_reg(struct mxl5007t_state *state, u8 reg, u8 val)
  437. {
  438. u8 buf[] = { reg, val };
  439. struct i2c_msg msg = { .addr = state->i2c_props.addr, .flags = 0,
  440. .buf = buf, .len = 2 };
  441. int ret;
  442. ret = i2c_transfer(state->i2c_props.adap, &msg, 1);
  443. if (ret != 1) {
  444. mxl_err("failed!");
  445. return -EREMOTEIO;
  446. }
  447. return 0;
  448. }
  449. static int mxl5007t_write_regs(struct mxl5007t_state *state,
  450. struct reg_pair_t *reg_pair)
  451. {
  452. unsigned int i = 0;
  453. int ret = 0;
  454. while ((ret == 0) && (reg_pair[i].reg || reg_pair[i].val)) {
  455. ret = mxl5007t_write_reg(state,
  456. reg_pair[i].reg, reg_pair[i].val);
  457. i++;
  458. }
  459. return ret;
  460. }
  461. static int mxl5007t_read_reg(struct mxl5007t_state *state, u8 reg, u8 *val)
  462. {
  463. struct i2c_msg msg[] = {
  464. { .addr = state->i2c_props.addr, .flags = 0,
  465. .buf = &reg, .len = 1 },
  466. { .addr = state->i2c_props.addr, .flags = I2C_M_RD,
  467. .buf = val, .len = 1 },
  468. };
  469. int ret;
  470. ret = i2c_transfer(state->i2c_props.adap, msg, 2);
  471. if (ret != 2) {
  472. mxl_err("failed!");
  473. return -EREMOTEIO;
  474. }
  475. return 0;
  476. }
  477. static int mxl5007t_soft_reset(struct mxl5007t_state *state)
  478. {
  479. u8 d = 0xff;
  480. struct i2c_msg msg = { .addr = state->i2c_props.addr, .flags = 0,
  481. .buf = &d, .len = 1 };
  482. int ret = i2c_transfer(state->i2c_props.adap, &msg, 1);
  483. if (ret != 1) {
  484. mxl_err("failed!");
  485. return -EREMOTEIO;
  486. }
  487. return 0;
  488. }
  489. static int mxl5007t_tuner_init(struct mxl5007t_state *state,
  490. enum mxl5007t_mode mode)
  491. {
  492. struct reg_pair_t *init_regs;
  493. int ret;
  494. ret = mxl5007t_soft_reset(state);
  495. if (mxl_fail(ret))
  496. goto fail;
  497. /* calculate initialization reg array */
  498. init_regs = mxl5007t_calc_init_regs(state, mode);
  499. ret = mxl5007t_write_regs(state, init_regs);
  500. if (mxl_fail(ret))
  501. goto fail;
  502. mdelay(1);
  503. ret = mxl5007t_write_reg(state, 0x2c, 0x35);
  504. mxl_fail(ret);
  505. fail:
  506. return ret;
  507. }
  508. static int mxl5007t_tuner_rf_tune(struct mxl5007t_state *state, u32 rf_freq_hz,
  509. enum mxl5007t_bw_mhz bw)
  510. {
  511. struct reg_pair_t *rf_tune_regs;
  512. int ret;
  513. /* calculate channel change reg array */
  514. rf_tune_regs = mxl5007t_calc_rf_tune_regs(state, rf_freq_hz, bw);
  515. ret = mxl5007t_write_regs(state, rf_tune_regs);
  516. if (mxl_fail(ret))
  517. goto fail;
  518. msleep(3);
  519. fail:
  520. return ret;
  521. }
  522. /* ------------------------------------------------------------------------- */
  523. static int mxl5007t_synth_lock_status(struct mxl5007t_state *state,
  524. int *rf_locked, int *ref_locked)
  525. {
  526. u8 d;
  527. int ret;
  528. *rf_locked = 0;
  529. *ref_locked = 0;
  530. ret = mxl5007t_read_reg(state, 0xcf, &d);
  531. if (mxl_fail(ret))
  532. goto fail;
  533. if ((d & 0x0c) == 0x0c)
  534. *rf_locked = 1;
  535. if ((d & 0x03) == 0x03)
  536. *ref_locked = 1;
  537. fail:
  538. return ret;
  539. }
  540. static int mxl5007t_check_rf_input_power(struct mxl5007t_state *state,
  541. s32 *rf_input_level)
  542. {
  543. u8 d1, d2;
  544. int ret;
  545. ret = mxl5007t_read_reg(state, 0xb7, &d1);
  546. if (mxl_fail(ret))
  547. goto fail;
  548. ret = mxl5007t_read_reg(state, 0xbf, &d2);
  549. if (mxl_fail(ret))
  550. goto fail;
  551. d2 = d2 >> 4;
  552. if (d2 > 7)
  553. d2 += 0xf0;
  554. *rf_input_level = (s32)(d1 + d2 - 113);
  555. fail:
  556. return ret;
  557. }
  558. /* ------------------------------------------------------------------------- */
  559. static int mxl5007t_get_status(struct dvb_frontend *fe, u32 *status)
  560. {
  561. struct mxl5007t_state *state = fe->tuner_priv;
  562. int rf_locked, ref_locked;
  563. s32 rf_input_level;
  564. int ret;
  565. if (fe->ops.i2c_gate_ctrl)
  566. fe->ops.i2c_gate_ctrl(fe, 1);
  567. mutex_lock(&state->lock);
  568. ret = mxl5007t_synth_lock_status(state, &rf_locked, &ref_locked);
  569. if (mxl_fail(ret))
  570. goto fail;
  571. mxl_debug("%s%s", rf_locked ? "rf locked " : "",
  572. ref_locked ? "ref locked" : "");
  573. ret = mxl5007t_check_rf_input_power(state, &rf_input_level);
  574. if (mxl_fail(ret))
  575. goto fail;
  576. mxl_debug("rf input power: %d", rf_input_level);
  577. fail:
  578. mutex_unlock(&state->lock);
  579. if (fe->ops.i2c_gate_ctrl)
  580. fe->ops.i2c_gate_ctrl(fe, 0);
  581. return ret;
  582. }
  583. /* ------------------------------------------------------------------------- */
  584. static int mxl5007t_set_params(struct dvb_frontend *fe,
  585. struct dvb_frontend_parameters *params)
  586. {
  587. struct mxl5007t_state *state = fe->tuner_priv;
  588. enum mxl5007t_bw_mhz bw;
  589. enum mxl5007t_mode mode;
  590. int ret;
  591. u32 freq = params->frequency;
  592. if (fe->ops.info.type == FE_ATSC) {
  593. switch (params->u.vsb.modulation) {
  594. case VSB_8:
  595. case VSB_16:
  596. mode = MxL_MODE_OTA_DVBT_ATSC;
  597. break;
  598. case QAM_64:
  599. case QAM_256:
  600. mode = MxL_MODE_CABLE_DIGITAL;
  601. break;
  602. default:
  603. mxl_err("modulation not set!");
  604. return -EINVAL;
  605. }
  606. bw = MxL_BW_6MHz;
  607. } else if (fe->ops.info.type == FE_OFDM) {
  608. switch (params->u.ofdm.bandwidth) {
  609. case BANDWIDTH_6_MHZ:
  610. bw = MxL_BW_6MHz;
  611. break;
  612. case BANDWIDTH_7_MHZ:
  613. bw = MxL_BW_7MHz;
  614. break;
  615. case BANDWIDTH_8_MHZ:
  616. bw = MxL_BW_8MHz;
  617. break;
  618. default:
  619. mxl_err("bandwidth not set!");
  620. return -EINVAL;
  621. }
  622. mode = MxL_MODE_OTA_DVBT_ATSC;
  623. } else {
  624. mxl_err("modulation type not supported!");
  625. return -EINVAL;
  626. }
  627. if (fe->ops.i2c_gate_ctrl)
  628. fe->ops.i2c_gate_ctrl(fe, 1);
  629. mutex_lock(&state->lock);
  630. ret = mxl5007t_tuner_init(state, mode);
  631. if (mxl_fail(ret))
  632. goto fail;
  633. ret = mxl5007t_tuner_rf_tune(state, freq, bw);
  634. if (mxl_fail(ret))
  635. goto fail;
  636. state->frequency = freq;
  637. state->bandwidth = (fe->ops.info.type == FE_OFDM) ?
  638. params->u.ofdm.bandwidth : 0;
  639. fail:
  640. mutex_unlock(&state->lock);
  641. if (fe->ops.i2c_gate_ctrl)
  642. fe->ops.i2c_gate_ctrl(fe, 0);
  643. return ret;
  644. }
  645. static int mxl5007t_set_analog_params(struct dvb_frontend *fe,
  646. struct analog_parameters *params)
  647. {
  648. struct mxl5007t_state *state = fe->tuner_priv;
  649. enum mxl5007t_bw_mhz bw = 0; /* FIXME */
  650. enum mxl5007t_mode cbl_mode;
  651. enum mxl5007t_mode ota_mode;
  652. char *mode_name;
  653. int ret;
  654. u32 freq = params->frequency * 62500;
  655. #define cable 1
  656. if (params->std & V4L2_STD_MN) {
  657. cbl_mode = MxL_MODE_CABLE_NTSC_PAL_GH;
  658. ota_mode = MxL_MODE_OTA_NTSC_PAL_GH;
  659. mode_name = "MN";
  660. } else if (params->std & V4L2_STD_B) {
  661. cbl_mode = MxL_MODE_CABLE_PAL_IB;
  662. ota_mode = MxL_MODE_OTA_PAL_IB;
  663. mode_name = "B";
  664. } else if (params->std & V4L2_STD_GH) {
  665. cbl_mode = MxL_MODE_CABLE_NTSC_PAL_GH;
  666. ota_mode = MxL_MODE_OTA_NTSC_PAL_GH;
  667. mode_name = "GH";
  668. } else if (params->std & V4L2_STD_PAL_I) {
  669. cbl_mode = MxL_MODE_CABLE_PAL_IB;
  670. ota_mode = MxL_MODE_OTA_PAL_IB;
  671. mode_name = "I";
  672. } else if (params->std & V4L2_STD_DK) {
  673. cbl_mode = MxL_MODE_CABLE_PAL_D_SECAM_KL;
  674. ota_mode = MxL_MODE_OTA_PAL_D_SECAM_KL;
  675. mode_name = "DK";
  676. } else if (params->std & V4L2_STD_SECAM_L) {
  677. cbl_mode = MxL_MODE_CABLE_PAL_D_SECAM_KL;
  678. ota_mode = MxL_MODE_OTA_PAL_D_SECAM_KL;
  679. mode_name = "L";
  680. } else if (params->std & V4L2_STD_SECAM_LC) {
  681. cbl_mode = MxL_MODE_CABLE_PAL_D_SECAM_KL;
  682. ota_mode = MxL_MODE_OTA_PAL_D_SECAM_KL;
  683. mode_name = "L'";
  684. } else {
  685. mode_name = "xx";
  686. /* FIXME */
  687. cbl_mode = MxL_MODE_CABLE_NTSC_PAL_GH;
  688. ota_mode = MxL_MODE_OTA_NTSC_PAL_GH;
  689. }
  690. mxl_debug("setting mxl5007 to system %s", mode_name);
  691. if (fe->ops.i2c_gate_ctrl)
  692. fe->ops.i2c_gate_ctrl(fe, 1);
  693. mutex_lock(&state->lock);
  694. ret = mxl5007t_tuner_init(state, cable ? cbl_mode : ota_mode);
  695. if (mxl_fail(ret))
  696. goto fail;
  697. ret = mxl5007t_tuner_rf_tune(state, freq, bw);
  698. if (mxl_fail(ret))
  699. goto fail;
  700. state->frequency = freq;
  701. state->bandwidth = 0;
  702. fail:
  703. mutex_unlock(&state->lock);
  704. if (fe->ops.i2c_gate_ctrl)
  705. fe->ops.i2c_gate_ctrl(fe, 0);
  706. return ret;
  707. }
  708. /* ------------------------------------------------------------------------- */
  709. static int mxl5007t_init(struct dvb_frontend *fe)
  710. {
  711. struct mxl5007t_state *state = fe->tuner_priv;
  712. int ret;
  713. u8 d;
  714. if (fe->ops.i2c_gate_ctrl)
  715. fe->ops.i2c_gate_ctrl(fe, 1);
  716. mutex_lock(&state->lock);
  717. ret = mxl5007t_read_reg(state, 0x05, &d);
  718. if (mxl_fail(ret))
  719. goto fail;
  720. ret = mxl5007t_write_reg(state, 0x05, d | 0x01);
  721. mxl_fail(ret);
  722. fail:
  723. mutex_unlock(&state->lock);
  724. if (fe->ops.i2c_gate_ctrl)
  725. fe->ops.i2c_gate_ctrl(fe, 0);
  726. return ret;
  727. }
  728. static int mxl5007t_sleep(struct dvb_frontend *fe)
  729. {
  730. struct mxl5007t_state *state = fe->tuner_priv;
  731. int ret;
  732. u8 d;
  733. if (fe->ops.i2c_gate_ctrl)
  734. fe->ops.i2c_gate_ctrl(fe, 1);
  735. mutex_lock(&state->lock);
  736. ret = mxl5007t_read_reg(state, 0x05, &d);
  737. if (mxl_fail(ret))
  738. goto fail;
  739. ret = mxl5007t_write_reg(state, 0x05, d & ~0x01);
  740. mxl_fail(ret);
  741. fail:
  742. mutex_unlock(&state->lock);
  743. if (fe->ops.i2c_gate_ctrl)
  744. fe->ops.i2c_gate_ctrl(fe, 0);
  745. return ret;
  746. }
  747. /* ------------------------------------------------------------------------- */
  748. static int mxl5007t_get_frequency(struct dvb_frontend *fe, u32 *frequency)
  749. {
  750. struct mxl5007t_state *state = fe->tuner_priv;
  751. *frequency = state->frequency;
  752. return 0;
  753. }
  754. static int mxl5007t_get_bandwidth(struct dvb_frontend *fe, u32 *bandwidth)
  755. {
  756. struct mxl5007t_state *state = fe->tuner_priv;
  757. *bandwidth = state->bandwidth;
  758. return 0;
  759. }
  760. static int mxl5007t_release(struct dvb_frontend *fe)
  761. {
  762. struct mxl5007t_state *state = fe->tuner_priv;
  763. mutex_lock(&mxl5007t_list_mutex);
  764. if (state)
  765. hybrid_tuner_release_state(state);
  766. mutex_unlock(&mxl5007t_list_mutex);
  767. fe->tuner_priv = NULL;
  768. return 0;
  769. }
  770. /* ------------------------------------------------------------------------- */
  771. static struct dvb_tuner_ops mxl5007t_tuner_ops = {
  772. .info = {
  773. .name = "MaxLinear MxL5007T",
  774. },
  775. .init = mxl5007t_init,
  776. .sleep = mxl5007t_sleep,
  777. .set_params = mxl5007t_set_params,
  778. .set_analog_params = mxl5007t_set_analog_params,
  779. .get_status = mxl5007t_get_status,
  780. .get_frequency = mxl5007t_get_frequency,
  781. .get_bandwidth = mxl5007t_get_bandwidth,
  782. .release = mxl5007t_release,
  783. };
  784. static int mxl5007t_get_chip_id(struct mxl5007t_state *state)
  785. {
  786. char *name;
  787. int ret;
  788. u8 id;
  789. ret = mxl5007t_read_reg(state, 0xd3, &id);
  790. if (mxl_fail(ret))
  791. goto fail;
  792. switch (id) {
  793. case MxL_5007_V1_F1:
  794. name = "MxL5007.v1.f1";
  795. break;
  796. case MxL_5007_V1_F2:
  797. name = "MxL5007.v1.f2";
  798. break;
  799. case MxL_5007_V2_100_F1:
  800. name = "MxL5007.v2.100.f1";
  801. break;
  802. case MxL_5007_V2_100_F2:
  803. name = "MxL5007.v2.100.f2";
  804. break;
  805. case MxL_5007_V2_200_F1:
  806. name = "MxL5007.v2.200.f1";
  807. break;
  808. case MxL_5007_V2_200_F2:
  809. name = "MxL5007.v2.200.f2";
  810. break;
  811. default:
  812. name = "MxL5007T";
  813. id = MxL_UNKNOWN_ID;
  814. }
  815. state->chip_id = id;
  816. mxl_info("%s detected @ %d-%04x", name,
  817. i2c_adapter_id(state->i2c_props.adap),
  818. state->i2c_props.addr);
  819. return 0;
  820. fail:
  821. mxl_warn("unable to identify device @ %d-%04x",
  822. i2c_adapter_id(state->i2c_props.adap),
  823. state->i2c_props.addr);
  824. state->chip_id = MxL_UNKNOWN_ID;
  825. return ret;
  826. }
  827. struct dvb_frontend *mxl5007t_attach(struct dvb_frontend *fe,
  828. struct i2c_adapter *i2c, u8 addr,
  829. struct mxl5007t_config *cfg)
  830. {
  831. struct mxl5007t_state *state = NULL;
  832. int instance, ret;
  833. mutex_lock(&mxl5007t_list_mutex);
  834. instance = hybrid_tuner_request_state(struct mxl5007t_state, state,
  835. hybrid_tuner_instance_list,
  836. i2c, addr, "mxl5007");
  837. switch (instance) {
  838. case 0:
  839. goto fail;
  840. break;
  841. case 1:
  842. /* new tuner instance */
  843. state->config = cfg;
  844. mutex_init(&state->lock);
  845. if (fe->ops.i2c_gate_ctrl)
  846. fe->ops.i2c_gate_ctrl(fe, 1);
  847. mutex_lock(&state->lock);
  848. ret = mxl5007t_get_chip_id(state);
  849. mutex_unlock(&state->lock);
  850. if (fe->ops.i2c_gate_ctrl)
  851. fe->ops.i2c_gate_ctrl(fe, 0);
  852. /* check return value of mxl5007t_get_chip_id */
  853. if (mxl_fail(ret))
  854. goto fail;
  855. break;
  856. default:
  857. /* existing tuner instance */
  858. break;
  859. }
  860. fe->tuner_priv = state;
  861. mutex_unlock(&mxl5007t_list_mutex);
  862. memcpy(&fe->ops.tuner_ops, &mxl5007t_tuner_ops,
  863. sizeof(struct dvb_tuner_ops));
  864. return fe;
  865. fail:
  866. mutex_unlock(&mxl5007t_list_mutex);
  867. mxl5007t_release(fe);
  868. return NULL;
  869. }
  870. EXPORT_SYMBOL_GPL(mxl5007t_attach);
  871. MODULE_DESCRIPTION("MaxLinear MxL5007T Silicon IC tuner driver");
  872. MODULE_AUTHOR("Michael Krufky <mkrufky@linuxtv.org>");
  873. MODULE_LICENSE("GPL");
  874. MODULE_VERSION("0.1");
  875. /*
  876. * Overrides for Emacs so that we follow Linus's tabbing style.
  877. * ---------------------------------------------------------------------------
  878. * Local variables:
  879. * c-basic-offset: 8
  880. * End:
  881. */