davinci-i2s.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573
  1. /*
  2. * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
  3. *
  4. * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
  5. * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/module.h>
  13. #include <linux/device.h>
  14. #include <linux/delay.h>
  15. #include <linux/io.h>
  16. #include <linux/clk.h>
  17. #include <sound/core.h>
  18. #include <sound/pcm.h>
  19. #include <sound/pcm_params.h>
  20. #include <sound/initval.h>
  21. #include <sound/soc.h>
  22. #include "davinci-pcm.h"
  23. /*
  24. * NOTE: terminology here is confusing.
  25. *
  26. * - This driver supports the "Audio Serial Port" (ASP),
  27. * found on dm6446, dm355, and other DaVinci chips.
  28. *
  29. * - But it labels it a "Multi-channel Buffered Serial Port"
  30. * (McBSP) as on older chips like the dm642 ... which was
  31. * backward-compatible, possibly explaining that confusion.
  32. *
  33. * - OMAP chips have a controller called McBSP, which is
  34. * incompatible with the DaVinci flavor of McBSP.
  35. *
  36. * - Newer DaVinci chips have a controller called McASP,
  37. * incompatible with ASP and with either McBSP.
  38. *
  39. * In short: this uses ASP to implement I2S, not McBSP.
  40. * And it won't be the only DaVinci implemention of I2S.
  41. */
  42. #define DAVINCI_MCBSP_DRR_REG 0x00
  43. #define DAVINCI_MCBSP_DXR_REG 0x04
  44. #define DAVINCI_MCBSP_SPCR_REG 0x08
  45. #define DAVINCI_MCBSP_RCR_REG 0x0c
  46. #define DAVINCI_MCBSP_XCR_REG 0x10
  47. #define DAVINCI_MCBSP_SRGR_REG 0x14
  48. #define DAVINCI_MCBSP_PCR_REG 0x24
  49. #define DAVINCI_MCBSP_SPCR_RRST (1 << 0)
  50. #define DAVINCI_MCBSP_SPCR_RINTM(v) ((v) << 4)
  51. #define DAVINCI_MCBSP_SPCR_XRST (1 << 16)
  52. #define DAVINCI_MCBSP_SPCR_XINTM(v) ((v) << 20)
  53. #define DAVINCI_MCBSP_SPCR_GRST (1 << 22)
  54. #define DAVINCI_MCBSP_SPCR_FRST (1 << 23)
  55. #define DAVINCI_MCBSP_SPCR_FREE (1 << 25)
  56. #define DAVINCI_MCBSP_RCR_RWDLEN1(v) ((v) << 5)
  57. #define DAVINCI_MCBSP_RCR_RFRLEN1(v) ((v) << 8)
  58. #define DAVINCI_MCBSP_RCR_RDATDLY(v) ((v) << 16)
  59. #define DAVINCI_MCBSP_RCR_RWDLEN2(v) ((v) << 21)
  60. #define DAVINCI_MCBSP_XCR_XWDLEN1(v) ((v) << 5)
  61. #define DAVINCI_MCBSP_XCR_XFRLEN1(v) ((v) << 8)
  62. #define DAVINCI_MCBSP_XCR_XDATDLY(v) ((v) << 16)
  63. #define DAVINCI_MCBSP_XCR_XFIG (1 << 18)
  64. #define DAVINCI_MCBSP_XCR_XWDLEN2(v) ((v) << 21)
  65. #define DAVINCI_MCBSP_SRGR_FWID(v) ((v) << 8)
  66. #define DAVINCI_MCBSP_SRGR_FPER(v) ((v) << 16)
  67. #define DAVINCI_MCBSP_SRGR_FSGM (1 << 28)
  68. #define DAVINCI_MCBSP_PCR_CLKRP (1 << 0)
  69. #define DAVINCI_MCBSP_PCR_CLKXP (1 << 1)
  70. #define DAVINCI_MCBSP_PCR_FSRP (1 << 2)
  71. #define DAVINCI_MCBSP_PCR_FSXP (1 << 3)
  72. #define DAVINCI_MCBSP_PCR_SCLKME (1 << 7)
  73. #define DAVINCI_MCBSP_PCR_CLKRM (1 << 8)
  74. #define DAVINCI_MCBSP_PCR_CLKXM (1 << 9)
  75. #define DAVINCI_MCBSP_PCR_FSRM (1 << 10)
  76. #define DAVINCI_MCBSP_PCR_FSXM (1 << 11)
  77. enum {
  78. DAVINCI_MCBSP_WORD_8 = 0,
  79. DAVINCI_MCBSP_WORD_12,
  80. DAVINCI_MCBSP_WORD_16,
  81. DAVINCI_MCBSP_WORD_20,
  82. DAVINCI_MCBSP_WORD_24,
  83. DAVINCI_MCBSP_WORD_32,
  84. };
  85. static struct davinci_pcm_dma_params davinci_i2s_pcm_out = {
  86. .name = "I2S PCM Stereo out",
  87. };
  88. static struct davinci_pcm_dma_params davinci_i2s_pcm_in = {
  89. .name = "I2S PCM Stereo in",
  90. };
  91. struct davinci_mcbsp_dev {
  92. void __iomem *base;
  93. u32 pcr;
  94. struct clk *clk;
  95. struct davinci_pcm_dma_params *dma_params[2];
  96. };
  97. static inline void davinci_mcbsp_write_reg(struct davinci_mcbsp_dev *dev,
  98. int reg, u32 val)
  99. {
  100. __raw_writel(val, dev->base + reg);
  101. }
  102. static inline u32 davinci_mcbsp_read_reg(struct davinci_mcbsp_dev *dev, int reg)
  103. {
  104. return __raw_readl(dev->base + reg);
  105. }
  106. static void toggle_clock(struct davinci_mcbsp_dev *dev, int playback)
  107. {
  108. u32 m = playback ? DAVINCI_MCBSP_PCR_CLKXP : DAVINCI_MCBSP_PCR_CLKRP;
  109. /* The clock needs to toggle to complete reset.
  110. * So, fake it by toggling the clk polarity.
  111. */
  112. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr ^ m);
  113. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr);
  114. }
  115. static void davinci_mcbsp_start(struct snd_pcm_substream *substream)
  116. {
  117. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  118. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  119. struct snd_soc_device *socdev = rtd->socdev;
  120. struct snd_soc_platform *platform = socdev->card->platform;
  121. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  122. u32 spcr;
  123. int ret;
  124. u32 mask = playback ? DAVINCI_MCBSP_SPCR_XRST : DAVINCI_MCBSP_SPCR_RRST;
  125. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  126. if (spcr & mask) {
  127. /* start off disabled */
  128. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG,
  129. spcr & ~mask);
  130. toggle_clock(dev, playback);
  131. }
  132. /* Start the sample generator and enable transmitter/receiver */
  133. spcr |= DAVINCI_MCBSP_SPCR_GRST;
  134. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  135. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  136. /* Stop the DMA to avoid data loss */
  137. /* while the transmitter is out of reset to handle XSYNCERR */
  138. if (platform->pcm_ops->trigger) {
  139. ret = platform->pcm_ops->trigger(substream,
  140. SNDRV_PCM_TRIGGER_STOP);
  141. if (ret < 0)
  142. printk(KERN_DEBUG "Playback DMA stop failed\n");
  143. }
  144. /* Enable the transmitter */
  145. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  146. spcr |= DAVINCI_MCBSP_SPCR_XRST;
  147. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  148. /* wait for any unexpected frame sync error to occur */
  149. udelay(100);
  150. /* Disable the transmitter to clear any outstanding XSYNCERR */
  151. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  152. spcr &= ~DAVINCI_MCBSP_SPCR_XRST;
  153. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  154. toggle_clock(dev, playback);
  155. /* Restart the DMA */
  156. if (platform->pcm_ops->trigger) {
  157. ret = platform->pcm_ops->trigger(substream,
  158. SNDRV_PCM_TRIGGER_START);
  159. if (ret < 0)
  160. printk(KERN_DEBUG "Playback DMA start failed\n");
  161. }
  162. /* Enable the transmitter */
  163. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  164. spcr |= DAVINCI_MCBSP_SPCR_XRST;
  165. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  166. } else {
  167. /* Enable the reciever */
  168. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  169. spcr |= DAVINCI_MCBSP_SPCR_RRST;
  170. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  171. }
  172. /* Start frame sync */
  173. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  174. spcr |= DAVINCI_MCBSP_SPCR_FRST;
  175. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  176. }
  177. static void davinci_mcbsp_stop(struct snd_pcm_substream *substream)
  178. {
  179. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  180. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  181. u32 spcr;
  182. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  183. /* Reset transmitter/receiver and sample rate/frame sync generators */
  184. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  185. spcr &= ~(DAVINCI_MCBSP_SPCR_GRST | DAVINCI_MCBSP_SPCR_FRST);
  186. spcr &= playback ? ~DAVINCI_MCBSP_SPCR_XRST : ~DAVINCI_MCBSP_SPCR_RRST;
  187. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  188. toggle_clock(dev, playback);
  189. }
  190. static int davinci_i2s_startup(struct snd_pcm_substream *substream,
  191. struct snd_soc_dai *dai)
  192. {
  193. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  194. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  195. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  196. cpu_dai->dma_data = dev->dma_params[substream->stream];
  197. return 0;
  198. }
  199. #define DEFAULT_BITPERSAMPLE 16
  200. static int davinci_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  201. unsigned int fmt)
  202. {
  203. struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
  204. unsigned int pcr;
  205. unsigned int srgr;
  206. unsigned int rcr;
  207. unsigned int xcr;
  208. srgr = DAVINCI_MCBSP_SRGR_FSGM |
  209. DAVINCI_MCBSP_SRGR_FPER(DEFAULT_BITPERSAMPLE * 2 - 1) |
  210. DAVINCI_MCBSP_SRGR_FWID(DEFAULT_BITPERSAMPLE - 1);
  211. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  212. case SND_SOC_DAIFMT_CBS_CFS:
  213. /* cpu is master */
  214. pcr = DAVINCI_MCBSP_PCR_FSXM |
  215. DAVINCI_MCBSP_PCR_FSRM |
  216. DAVINCI_MCBSP_PCR_CLKXM |
  217. DAVINCI_MCBSP_PCR_CLKRM;
  218. break;
  219. case SND_SOC_DAIFMT_CBM_CFS:
  220. /* McBSP CLKR pin is the input for the Sample Rate Generator.
  221. * McBSP FSR and FSX are driven by the Sample Rate Generator. */
  222. pcr = DAVINCI_MCBSP_PCR_SCLKME |
  223. DAVINCI_MCBSP_PCR_FSXM |
  224. DAVINCI_MCBSP_PCR_FSRM;
  225. break;
  226. case SND_SOC_DAIFMT_CBM_CFM:
  227. /* codec is master */
  228. pcr = 0;
  229. break;
  230. default:
  231. printk(KERN_ERR "%s:bad master\n", __func__);
  232. return -EINVAL;
  233. }
  234. rcr = DAVINCI_MCBSP_RCR_RFRLEN1(1);
  235. xcr = DAVINCI_MCBSP_XCR_XFIG | DAVINCI_MCBSP_XCR_XFRLEN1(1);
  236. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  237. case SND_SOC_DAIFMT_DSP_B:
  238. break;
  239. case SND_SOC_DAIFMT_I2S:
  240. /* Davinci doesn't support TRUE I2S, but some codecs will have
  241. * the left and right channels contiguous. This allows
  242. * dsp_a mode to be used with an inverted normal frame clk.
  243. * If your codec is master and does not have contiguous
  244. * channels, then you will have sound on only one channel.
  245. * Try using a different mode, or codec as slave.
  246. *
  247. * The TLV320AIC33 is an example of a codec where this works.
  248. * It has a variable bit clock frequency allowing it to have
  249. * valid data on every bit clock.
  250. *
  251. * The TLV320AIC23 is an example of a codec where this does not
  252. * work. It has a fixed bit clock frequency with progressively
  253. * more empty bit clock slots between channels as the sample
  254. * rate is lowered.
  255. */
  256. fmt ^= SND_SOC_DAIFMT_NB_IF;
  257. case SND_SOC_DAIFMT_DSP_A:
  258. rcr |= DAVINCI_MCBSP_RCR_RDATDLY(1);
  259. xcr |= DAVINCI_MCBSP_XCR_XDATDLY(1);
  260. break;
  261. default:
  262. printk(KERN_ERR "%s:bad format\n", __func__);
  263. return -EINVAL;
  264. }
  265. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  266. case SND_SOC_DAIFMT_NB_NF:
  267. /* CLKRP Receive clock polarity,
  268. * 1 - sampled on rising edge of CLKR
  269. * valid on rising edge
  270. * CLKXP Transmit clock polarity,
  271. * 1 - clocked on falling edge of CLKX
  272. * valid on rising edge
  273. * FSRP Receive frame sync pol, 0 - active high
  274. * FSXP Transmit frame sync pol, 0 - active high
  275. */
  276. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP);
  277. break;
  278. case SND_SOC_DAIFMT_IB_IF:
  279. /* CLKRP Receive clock polarity,
  280. * 0 - sampled on falling edge of CLKR
  281. * valid on falling edge
  282. * CLKXP Transmit clock polarity,
  283. * 0 - clocked on rising edge of CLKX
  284. * valid on falling edge
  285. * FSRP Receive frame sync pol, 1 - active low
  286. * FSXP Transmit frame sync pol, 1 - active low
  287. */
  288. pcr |= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  289. break;
  290. case SND_SOC_DAIFMT_NB_IF:
  291. /* CLKRP Receive clock polarity,
  292. * 1 - sampled on rising edge of CLKR
  293. * valid on rising edge
  294. * CLKXP Transmit clock polarity,
  295. * 1 - clocked on falling edge of CLKX
  296. * valid on rising edge
  297. * FSRP Receive frame sync pol, 1 - active low
  298. * FSXP Transmit frame sync pol, 1 - active low
  299. */
  300. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP |
  301. DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  302. break;
  303. case SND_SOC_DAIFMT_IB_NF:
  304. /* CLKRP Receive clock polarity,
  305. * 0 - sampled on falling edge of CLKR
  306. * valid on falling edge
  307. * CLKXP Transmit clock polarity,
  308. * 0 - clocked on rising edge of CLKX
  309. * valid on falling edge
  310. * FSRP Receive frame sync pol, 0 - active high
  311. * FSXP Transmit frame sync pol, 0 - active high
  312. */
  313. break;
  314. default:
  315. return -EINVAL;
  316. }
  317. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  318. dev->pcr = pcr;
  319. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, pcr);
  320. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
  321. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
  322. return 0;
  323. }
  324. static int davinci_i2s_hw_params(struct snd_pcm_substream *substream,
  325. struct snd_pcm_hw_params *params,
  326. struct snd_soc_dai *dai)
  327. {
  328. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  329. struct davinci_pcm_dma_params *dma_params = rtd->dai->cpu_dai->dma_data;
  330. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  331. struct snd_interval *i = NULL;
  332. int mcbsp_word_length;
  333. unsigned int rcr, xcr, srgr;
  334. u32 spcr;
  335. /* general line settings */
  336. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  337. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  338. spcr |= DAVINCI_MCBSP_SPCR_RINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  339. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  340. } else {
  341. spcr |= DAVINCI_MCBSP_SPCR_XINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  342. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  343. }
  344. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_SAMPLE_BITS);
  345. srgr = DAVINCI_MCBSP_SRGR_FSGM;
  346. srgr |= DAVINCI_MCBSP_SRGR_FWID(snd_interval_value(i) - 1);
  347. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_FRAME_BITS);
  348. srgr |= DAVINCI_MCBSP_SRGR_FPER(snd_interval_value(i) - 1);
  349. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  350. /* Determine xfer data type */
  351. switch (params_format(params)) {
  352. case SNDRV_PCM_FORMAT_S8:
  353. dma_params->data_type = 1;
  354. mcbsp_word_length = DAVINCI_MCBSP_WORD_8;
  355. break;
  356. case SNDRV_PCM_FORMAT_S16_LE:
  357. dma_params->data_type = 2;
  358. mcbsp_word_length = DAVINCI_MCBSP_WORD_16;
  359. break;
  360. case SNDRV_PCM_FORMAT_S32_LE:
  361. dma_params->data_type = 4;
  362. mcbsp_word_length = DAVINCI_MCBSP_WORD_32;
  363. break;
  364. default:
  365. printk(KERN_WARNING "davinci-i2s: unsupported PCM format\n");
  366. return -EINVAL;
  367. }
  368. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  369. rcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_RCR_REG);
  370. rcr |= DAVINCI_MCBSP_RCR_RWDLEN1(mcbsp_word_length) |
  371. DAVINCI_MCBSP_RCR_RWDLEN2(mcbsp_word_length);
  372. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
  373. } else {
  374. xcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_XCR_REG);
  375. xcr |= DAVINCI_MCBSP_XCR_XWDLEN1(mcbsp_word_length) |
  376. DAVINCI_MCBSP_XCR_XWDLEN2(mcbsp_word_length);
  377. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
  378. }
  379. return 0;
  380. }
  381. static int davinci_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  382. struct snd_soc_dai *dai)
  383. {
  384. int ret = 0;
  385. switch (cmd) {
  386. case SNDRV_PCM_TRIGGER_START:
  387. case SNDRV_PCM_TRIGGER_RESUME:
  388. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  389. davinci_mcbsp_start(substream);
  390. break;
  391. case SNDRV_PCM_TRIGGER_STOP:
  392. case SNDRV_PCM_TRIGGER_SUSPEND:
  393. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  394. davinci_mcbsp_stop(substream);
  395. break;
  396. default:
  397. ret = -EINVAL;
  398. }
  399. return ret;
  400. }
  401. static int davinci_i2s_probe(struct platform_device *pdev,
  402. struct snd_soc_dai *dai)
  403. {
  404. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  405. struct snd_soc_card *card = socdev->card;
  406. struct snd_soc_dai *cpu_dai = card->dai_link->cpu_dai;
  407. struct davinci_mcbsp_dev *dev;
  408. struct resource *mem, *ioarea;
  409. struct evm_snd_platform_data *pdata;
  410. int ret;
  411. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  412. if (!mem) {
  413. dev_err(&pdev->dev, "no mem resource?\n");
  414. return -ENODEV;
  415. }
  416. ioarea = request_mem_region(mem->start, (mem->end - mem->start) + 1,
  417. pdev->name);
  418. if (!ioarea) {
  419. dev_err(&pdev->dev, "McBSP region already claimed\n");
  420. return -EBUSY;
  421. }
  422. dev = kzalloc(sizeof(struct davinci_mcbsp_dev), GFP_KERNEL);
  423. if (!dev) {
  424. ret = -ENOMEM;
  425. goto err_release_region;
  426. }
  427. cpu_dai->private_data = dev;
  428. dev->clk = clk_get(&pdev->dev, NULL);
  429. if (IS_ERR(dev->clk)) {
  430. ret = -ENODEV;
  431. goto err_free_mem;
  432. }
  433. clk_enable(dev->clk);
  434. dev->base = (void __iomem *)IO_ADDRESS(mem->start);
  435. pdata = pdev->dev.platform_data;
  436. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK] = &davinci_i2s_pcm_out;
  437. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK]->channel = pdata->tx_dma_ch;
  438. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK]->dma_addr =
  439. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DXR_REG);
  440. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE] = &davinci_i2s_pcm_in;
  441. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE]->channel = pdata->rx_dma_ch;
  442. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE]->dma_addr =
  443. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DRR_REG);
  444. return 0;
  445. err_free_mem:
  446. kfree(dev);
  447. err_release_region:
  448. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  449. return ret;
  450. }
  451. static void davinci_i2s_remove(struct platform_device *pdev,
  452. struct snd_soc_dai *dai)
  453. {
  454. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  455. struct snd_soc_card *card = socdev->card;
  456. struct snd_soc_dai *cpu_dai = card->dai_link->cpu_dai;
  457. struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
  458. struct resource *mem;
  459. clk_disable(dev->clk);
  460. clk_put(dev->clk);
  461. dev->clk = NULL;
  462. kfree(dev);
  463. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  464. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  465. }
  466. #define DAVINCI_I2S_RATES SNDRV_PCM_RATE_8000_96000
  467. static struct snd_soc_dai_ops davinci_i2s_dai_ops = {
  468. .startup = davinci_i2s_startup,
  469. .trigger = davinci_i2s_trigger,
  470. .hw_params = davinci_i2s_hw_params,
  471. .set_fmt = davinci_i2s_set_dai_fmt,
  472. };
  473. struct snd_soc_dai davinci_i2s_dai = {
  474. .name = "davinci-i2s",
  475. .id = 0,
  476. .probe = davinci_i2s_probe,
  477. .remove = davinci_i2s_remove,
  478. .playback = {
  479. .channels_min = 2,
  480. .channels_max = 2,
  481. .rates = DAVINCI_I2S_RATES,
  482. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  483. .capture = {
  484. .channels_min = 2,
  485. .channels_max = 2,
  486. .rates = DAVINCI_I2S_RATES,
  487. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  488. .ops = &davinci_i2s_dai_ops,
  489. };
  490. EXPORT_SYMBOL_GPL(davinci_i2s_dai);
  491. static int __init davinci_i2s_init(void)
  492. {
  493. return snd_soc_register_dai(&davinci_i2s_dai);
  494. }
  495. module_init(davinci_i2s_init);
  496. static void __exit davinci_i2s_exit(void)
  497. {
  498. snd_soc_unregister_dai(&davinci_i2s_dai);
  499. }
  500. module_exit(davinci_i2s_exit);
  501. MODULE_AUTHOR("Vladimir Barinov");
  502. MODULE_DESCRIPTION("TI DAVINCI I2S (McBSP) SoC Interface");
  503. MODULE_LICENSE("GPL");