ql4_nx.c 85 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123
  1. /*
  2. * QLogic iSCSI HBA Driver
  3. * Copyright (c) 2003-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qla4xxx for copyright and licensing details.
  6. */
  7. #include <linux/delay.h>
  8. #include <linux/io.h>
  9. #include <linux/pci.h>
  10. #include <linux/ratelimit.h>
  11. #include "ql4_def.h"
  12. #include "ql4_glbl.h"
  13. #include <asm-generic/io-64-nonatomic-lo-hi.h>
  14. #define MASK(n) DMA_BIT_MASK(n)
  15. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  16. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  17. #define MS_WIN(addr) (addr & 0x0ffc0000)
  18. #define QLA82XX_PCI_MN_2M (0)
  19. #define QLA82XX_PCI_MS_2M (0x80000)
  20. #define QLA82XX_PCI_OCM0_2M (0xc0000)
  21. #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
  22. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  23. /* CRB window related */
  24. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  25. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  26. #define CRB_WINDOW_2M (0x130060)
  27. #define CRB_HI(off) ((qla4_82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
  28. ((off) & 0xf0000))
  29. #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
  30. #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
  31. #define CRB_INDIRECT_2M (0x1e0000UL)
  32. static inline void __iomem *
  33. qla4_8xxx_pci_base_offsetfset(struct scsi_qla_host *ha, unsigned long off)
  34. {
  35. if ((off < ha->first_page_group_end) &&
  36. (off >= ha->first_page_group_start))
  37. return (void __iomem *)(ha->nx_pcibase + off);
  38. return NULL;
  39. }
  40. #define MAX_CRB_XFORM 60
  41. static unsigned long crb_addr_xform[MAX_CRB_XFORM];
  42. static int qla4_8xxx_crb_table_initialized;
  43. #define qla4_8xxx_crb_addr_transform(name) \
  44. (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
  45. QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
  46. static void
  47. qla4_82xx_crb_addr_transform_setup(void)
  48. {
  49. qla4_8xxx_crb_addr_transform(XDMA);
  50. qla4_8xxx_crb_addr_transform(TIMR);
  51. qla4_8xxx_crb_addr_transform(SRE);
  52. qla4_8xxx_crb_addr_transform(SQN3);
  53. qla4_8xxx_crb_addr_transform(SQN2);
  54. qla4_8xxx_crb_addr_transform(SQN1);
  55. qla4_8xxx_crb_addr_transform(SQN0);
  56. qla4_8xxx_crb_addr_transform(SQS3);
  57. qla4_8xxx_crb_addr_transform(SQS2);
  58. qla4_8xxx_crb_addr_transform(SQS1);
  59. qla4_8xxx_crb_addr_transform(SQS0);
  60. qla4_8xxx_crb_addr_transform(RPMX7);
  61. qla4_8xxx_crb_addr_transform(RPMX6);
  62. qla4_8xxx_crb_addr_transform(RPMX5);
  63. qla4_8xxx_crb_addr_transform(RPMX4);
  64. qla4_8xxx_crb_addr_transform(RPMX3);
  65. qla4_8xxx_crb_addr_transform(RPMX2);
  66. qla4_8xxx_crb_addr_transform(RPMX1);
  67. qla4_8xxx_crb_addr_transform(RPMX0);
  68. qla4_8xxx_crb_addr_transform(ROMUSB);
  69. qla4_8xxx_crb_addr_transform(SN);
  70. qla4_8xxx_crb_addr_transform(QMN);
  71. qla4_8xxx_crb_addr_transform(QMS);
  72. qla4_8xxx_crb_addr_transform(PGNI);
  73. qla4_8xxx_crb_addr_transform(PGND);
  74. qla4_8xxx_crb_addr_transform(PGN3);
  75. qla4_8xxx_crb_addr_transform(PGN2);
  76. qla4_8xxx_crb_addr_transform(PGN1);
  77. qla4_8xxx_crb_addr_transform(PGN0);
  78. qla4_8xxx_crb_addr_transform(PGSI);
  79. qla4_8xxx_crb_addr_transform(PGSD);
  80. qla4_8xxx_crb_addr_transform(PGS3);
  81. qla4_8xxx_crb_addr_transform(PGS2);
  82. qla4_8xxx_crb_addr_transform(PGS1);
  83. qla4_8xxx_crb_addr_transform(PGS0);
  84. qla4_8xxx_crb_addr_transform(PS);
  85. qla4_8xxx_crb_addr_transform(PH);
  86. qla4_8xxx_crb_addr_transform(NIU);
  87. qla4_8xxx_crb_addr_transform(I2Q);
  88. qla4_8xxx_crb_addr_transform(EG);
  89. qla4_8xxx_crb_addr_transform(MN);
  90. qla4_8xxx_crb_addr_transform(MS);
  91. qla4_8xxx_crb_addr_transform(CAS2);
  92. qla4_8xxx_crb_addr_transform(CAS1);
  93. qla4_8xxx_crb_addr_transform(CAS0);
  94. qla4_8xxx_crb_addr_transform(CAM);
  95. qla4_8xxx_crb_addr_transform(C2C1);
  96. qla4_8xxx_crb_addr_transform(C2C0);
  97. qla4_8xxx_crb_addr_transform(SMB);
  98. qla4_8xxx_crb_addr_transform(OCM0);
  99. qla4_8xxx_crb_addr_transform(I2C0);
  100. qla4_8xxx_crb_table_initialized = 1;
  101. }
  102. static struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
  103. {{{0, 0, 0, 0} } }, /* 0: PCI */
  104. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  105. {1, 0x0110000, 0x0120000, 0x130000},
  106. {1, 0x0120000, 0x0122000, 0x124000},
  107. {1, 0x0130000, 0x0132000, 0x126000},
  108. {1, 0x0140000, 0x0142000, 0x128000},
  109. {1, 0x0150000, 0x0152000, 0x12a000},
  110. {1, 0x0160000, 0x0170000, 0x110000},
  111. {1, 0x0170000, 0x0172000, 0x12e000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {1, 0x01e0000, 0x01e0800, 0x122000},
  119. {0, 0x0000000, 0x0000000, 0x000000} } },
  120. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  121. {{{0, 0, 0, 0} } }, /* 3: */
  122. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  123. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  124. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  125. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  126. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  142. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  158. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000},
  173. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  174. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  175. {0, 0x0000000, 0x0000000, 0x000000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {0, 0x0000000, 0x0000000, 0x000000},
  183. {0, 0x0000000, 0x0000000, 0x000000},
  184. {0, 0x0000000, 0x0000000, 0x000000},
  185. {0, 0x0000000, 0x0000000, 0x000000},
  186. {0, 0x0000000, 0x0000000, 0x000000},
  187. {0, 0x0000000, 0x0000000, 0x000000},
  188. {0, 0x0000000, 0x0000000, 0x000000},
  189. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  190. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  191. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  192. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  193. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  194. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  195. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  196. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  197. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  198. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  199. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  200. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  201. {{{0, 0, 0, 0} } }, /* 23: */
  202. {{{0, 0, 0, 0} } }, /* 24: */
  203. {{{0, 0, 0, 0} } }, /* 25: */
  204. {{{0, 0, 0, 0} } }, /* 26: */
  205. {{{0, 0, 0, 0} } }, /* 27: */
  206. {{{0, 0, 0, 0} } }, /* 28: */
  207. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  208. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  209. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  210. {{{0} } }, /* 32: PCI */
  211. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  212. {1, 0x2110000, 0x2120000, 0x130000},
  213. {1, 0x2120000, 0x2122000, 0x124000},
  214. {1, 0x2130000, 0x2132000, 0x126000},
  215. {1, 0x2140000, 0x2142000, 0x128000},
  216. {1, 0x2150000, 0x2152000, 0x12a000},
  217. {1, 0x2160000, 0x2170000, 0x110000},
  218. {1, 0x2170000, 0x2172000, 0x12e000},
  219. {0, 0x0000000, 0x0000000, 0x000000},
  220. {0, 0x0000000, 0x0000000, 0x000000},
  221. {0, 0x0000000, 0x0000000, 0x000000},
  222. {0, 0x0000000, 0x0000000, 0x000000},
  223. {0, 0x0000000, 0x0000000, 0x000000},
  224. {0, 0x0000000, 0x0000000, 0x000000},
  225. {0, 0x0000000, 0x0000000, 0x000000},
  226. {0, 0x0000000, 0x0000000, 0x000000} } },
  227. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  228. {{{0} } }, /* 35: */
  229. {{{0} } }, /* 36: */
  230. {{{0} } }, /* 37: */
  231. {{{0} } }, /* 38: */
  232. {{{0} } }, /* 39: */
  233. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  234. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  235. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  236. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  237. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  238. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  239. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  240. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  241. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  242. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  243. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  244. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  245. {{{0} } }, /* 52: */
  246. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  247. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  248. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  249. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  250. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  251. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  252. {{{0} } }, /* 59: I2C0 */
  253. {{{0} } }, /* 60: I2C1 */
  254. {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },/* 61: LPC */
  255. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  256. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  257. };
  258. /*
  259. * top 12 bits of crb internal address (hub, agent)
  260. */
  261. static unsigned qla4_82xx_crb_hub_agt[64] = {
  262. 0,
  263. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  264. QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
  265. QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
  266. 0,
  267. QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
  268. QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
  269. QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
  270. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
  271. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
  272. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
  273. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
  274. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  275. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  276. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  277. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
  278. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  279. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
  280. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
  281. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
  282. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
  283. QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
  284. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
  285. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
  286. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
  287. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
  288. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
  289. 0,
  290. QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
  291. QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
  292. 0,
  293. QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
  294. 0,
  295. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  296. QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
  297. 0,
  298. 0,
  299. 0,
  300. 0,
  301. 0,
  302. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  303. 0,
  304. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
  305. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
  306. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
  307. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
  308. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
  309. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
  310. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
  311. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  312. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  313. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  314. 0,
  315. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
  316. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
  317. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
  318. QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
  319. 0,
  320. QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
  321. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
  322. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
  323. 0,
  324. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
  325. 0,
  326. };
  327. /* Device states */
  328. static char *qdev_state[] = {
  329. "Unknown",
  330. "Cold",
  331. "Initializing",
  332. "Ready",
  333. "Need Reset",
  334. "Need Quiescent",
  335. "Failed",
  336. "Quiescent",
  337. };
  338. /*
  339. * In: 'off' is offset from CRB space in 128M pci map
  340. * Out: 'off' is 2M pci map addr
  341. * side effect: lock crb window
  342. */
  343. static void
  344. qla4_82xx_pci_set_crbwindow_2M(struct scsi_qla_host *ha, ulong *off)
  345. {
  346. u32 win_read;
  347. ha->crb_win = CRB_HI(*off);
  348. writel(ha->crb_win,
  349. (void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  350. /* Read back value to make sure write has gone through before trying
  351. * to use it. */
  352. win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  353. if (win_read != ha->crb_win) {
  354. DEBUG2(ql4_printk(KERN_INFO, ha,
  355. "%s: Written crbwin (0x%x) != Read crbwin (0x%x),"
  356. " off=0x%lx\n", __func__, ha->crb_win, win_read, *off));
  357. }
  358. *off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
  359. }
  360. void
  361. qla4_82xx_wr_32(struct scsi_qla_host *ha, ulong off, u32 data)
  362. {
  363. unsigned long flags = 0;
  364. int rv;
  365. rv = qla4_82xx_pci_get_crb_addr_2M(ha, &off);
  366. BUG_ON(rv == -1);
  367. if (rv == 1) {
  368. write_lock_irqsave(&ha->hw_lock, flags);
  369. qla4_82xx_crb_win_lock(ha);
  370. qla4_82xx_pci_set_crbwindow_2M(ha, &off);
  371. }
  372. writel(data, (void __iomem *)off);
  373. if (rv == 1) {
  374. qla4_82xx_crb_win_unlock(ha);
  375. write_unlock_irqrestore(&ha->hw_lock, flags);
  376. }
  377. }
  378. int
  379. qla4_82xx_rd_32(struct scsi_qla_host *ha, ulong off)
  380. {
  381. unsigned long flags = 0;
  382. int rv;
  383. u32 data;
  384. rv = qla4_82xx_pci_get_crb_addr_2M(ha, &off);
  385. BUG_ON(rv == -1);
  386. if (rv == 1) {
  387. write_lock_irqsave(&ha->hw_lock, flags);
  388. qla4_82xx_crb_win_lock(ha);
  389. qla4_82xx_pci_set_crbwindow_2M(ha, &off);
  390. }
  391. data = readl((void __iomem *)off);
  392. if (rv == 1) {
  393. qla4_82xx_crb_win_unlock(ha);
  394. write_unlock_irqrestore(&ha->hw_lock, flags);
  395. }
  396. return data;
  397. }
  398. /* Minidump related functions */
  399. static int qla4_8xxx_md_rw_32(struct scsi_qla_host *ha, uint32_t off,
  400. u32 data, uint8_t flag)
  401. {
  402. uint32_t win_read, off_value, rval = QLA_SUCCESS;
  403. off_value = off & 0xFFFF0000;
  404. writel(off_value, (void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  405. /* Read back value to make sure write has gone through before trying
  406. * to use it.
  407. */
  408. win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  409. if (win_read != off_value) {
  410. DEBUG2(ql4_printk(KERN_INFO, ha,
  411. "%s: Written (0x%x) != Read (0x%x), off=0x%x\n",
  412. __func__, off_value, win_read, off));
  413. return QLA_ERROR;
  414. }
  415. off_value = off & 0x0000FFFF;
  416. if (flag)
  417. writel(data, (void __iomem *)(off_value + CRB_INDIRECT_2M +
  418. ha->nx_pcibase));
  419. else
  420. rval = readl((void __iomem *)(off_value + CRB_INDIRECT_2M +
  421. ha->nx_pcibase));
  422. return rval;
  423. }
  424. #define CRB_WIN_LOCK_TIMEOUT 100000000
  425. int qla4_82xx_crb_win_lock(struct scsi_qla_host *ha)
  426. {
  427. int i;
  428. int done = 0, timeout = 0;
  429. while (!done) {
  430. /* acquire semaphore3 from PCI HW block */
  431. done = qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
  432. if (done == 1)
  433. break;
  434. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  435. return -1;
  436. timeout++;
  437. /* Yield CPU */
  438. if (!in_interrupt())
  439. schedule();
  440. else {
  441. for (i = 0; i < 20; i++)
  442. cpu_relax(); /*This a nop instr on i386*/
  443. }
  444. }
  445. qla4_82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->func_num);
  446. return 0;
  447. }
  448. void qla4_82xx_crb_win_unlock(struct scsi_qla_host *ha)
  449. {
  450. qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  451. }
  452. #define IDC_LOCK_TIMEOUT 100000000
  453. /**
  454. * qla4_82xx_idc_lock - hw_lock
  455. * @ha: pointer to adapter structure
  456. *
  457. * General purpose lock used to synchronize access to
  458. * CRB_DEV_STATE, CRB_DEV_REF_COUNT, etc.
  459. **/
  460. int qla4_82xx_idc_lock(struct scsi_qla_host *ha)
  461. {
  462. int i;
  463. int done = 0, timeout = 0;
  464. while (!done) {
  465. /* acquire semaphore5 from PCI HW block */
  466. done = qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
  467. if (done == 1)
  468. break;
  469. if (timeout >= IDC_LOCK_TIMEOUT)
  470. return -1;
  471. timeout++;
  472. /* Yield CPU */
  473. if (!in_interrupt())
  474. schedule();
  475. else {
  476. for (i = 0; i < 20; i++)
  477. cpu_relax(); /*This a nop instr on i386*/
  478. }
  479. }
  480. return 0;
  481. }
  482. void qla4_82xx_idc_unlock(struct scsi_qla_host *ha)
  483. {
  484. qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
  485. }
  486. int
  487. qla4_82xx_pci_get_crb_addr_2M(struct scsi_qla_host *ha, ulong *off)
  488. {
  489. struct crb_128M_2M_sub_block_map *m;
  490. if (*off >= QLA82XX_CRB_MAX)
  491. return -1;
  492. if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
  493. *off = (*off - QLA82XX_PCI_CAMQM) +
  494. QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
  495. return 0;
  496. }
  497. if (*off < QLA82XX_PCI_CRBSPACE)
  498. return -1;
  499. *off -= QLA82XX_PCI_CRBSPACE;
  500. /*
  501. * Try direct map
  502. */
  503. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  504. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  505. *off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
  506. return 0;
  507. }
  508. /*
  509. * Not in direct map, use crb window
  510. */
  511. return 1;
  512. }
  513. /*
  514. * check memory access boundary.
  515. * used by test agent. support ddr access only for now
  516. */
  517. static unsigned long
  518. qla4_82xx_pci_mem_bound_check(struct scsi_qla_host *ha,
  519. unsigned long long addr, int size)
  520. {
  521. if (!QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_DDR_NET,
  522. QLA8XXX_ADDR_DDR_NET_MAX) ||
  523. !QLA8XXX_ADDR_IN_RANGE(addr + size - 1,
  524. QLA8XXX_ADDR_DDR_NET, QLA8XXX_ADDR_DDR_NET_MAX) ||
  525. ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
  526. return 0;
  527. }
  528. return 1;
  529. }
  530. static int qla4_82xx_pci_set_window_warning_count;
  531. static unsigned long
  532. qla4_82xx_pci_set_window(struct scsi_qla_host *ha, unsigned long long addr)
  533. {
  534. int window;
  535. u32 win_read;
  536. if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_DDR_NET,
  537. QLA8XXX_ADDR_DDR_NET_MAX)) {
  538. /* DDR network side */
  539. window = MN_WIN(addr);
  540. ha->ddr_mn_window = window;
  541. qla4_82xx_wr_32(ha, ha->mn_win_crb |
  542. QLA82XX_PCI_CRBSPACE, window);
  543. win_read = qla4_82xx_rd_32(ha, ha->mn_win_crb |
  544. QLA82XX_PCI_CRBSPACE);
  545. if ((win_read << 17) != window) {
  546. ql4_printk(KERN_WARNING, ha,
  547. "%s: Written MNwin (0x%x) != Read MNwin (0x%x)\n",
  548. __func__, window, win_read);
  549. }
  550. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
  551. } else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_OCM0,
  552. QLA8XXX_ADDR_OCM0_MAX)) {
  553. unsigned int temp1;
  554. /* if bits 19:18&17:11 are on */
  555. if ((addr & 0x00ff800) == 0xff800) {
  556. printk("%s: QM access not handled.\n", __func__);
  557. addr = -1UL;
  558. }
  559. window = OCM_WIN(addr);
  560. ha->ddr_mn_window = window;
  561. qla4_82xx_wr_32(ha, ha->mn_win_crb |
  562. QLA82XX_PCI_CRBSPACE, window);
  563. win_read = qla4_82xx_rd_32(ha, ha->mn_win_crb |
  564. QLA82XX_PCI_CRBSPACE);
  565. temp1 = ((window & 0x1FF) << 7) |
  566. ((window & 0x0FFFE0000) >> 17);
  567. if (win_read != temp1) {
  568. printk("%s: Written OCMwin (0x%x) != Read"
  569. " OCMwin (0x%x)\n", __func__, temp1, win_read);
  570. }
  571. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
  572. } else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_QDR_NET,
  573. QLA82XX_P3_ADDR_QDR_NET_MAX)) {
  574. /* QDR network side */
  575. window = MS_WIN(addr);
  576. ha->qdr_sn_window = window;
  577. qla4_82xx_wr_32(ha, ha->ms_win_crb |
  578. QLA82XX_PCI_CRBSPACE, window);
  579. win_read = qla4_82xx_rd_32(ha,
  580. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
  581. if (win_read != window) {
  582. printk("%s: Written MSwin (0x%x) != Read "
  583. "MSwin (0x%x)\n", __func__, window, win_read);
  584. }
  585. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
  586. } else {
  587. /*
  588. * peg gdb frequently accesses memory that doesn't exist,
  589. * this limits the chit chat so debugging isn't slowed down.
  590. */
  591. if ((qla4_82xx_pci_set_window_warning_count++ < 8) ||
  592. (qla4_82xx_pci_set_window_warning_count%64 == 0)) {
  593. printk("%s: Warning:%s Unknown address range!\n",
  594. __func__, DRIVER_NAME);
  595. }
  596. addr = -1UL;
  597. }
  598. return addr;
  599. }
  600. /* check if address is in the same windows as the previous access */
  601. static int qla4_82xx_pci_is_same_window(struct scsi_qla_host *ha,
  602. unsigned long long addr)
  603. {
  604. int window;
  605. unsigned long long qdr_max;
  606. qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
  607. if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_DDR_NET,
  608. QLA8XXX_ADDR_DDR_NET_MAX)) {
  609. /* DDR network side */
  610. BUG(); /* MN access can not come here */
  611. } else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_OCM0,
  612. QLA8XXX_ADDR_OCM0_MAX)) {
  613. return 1;
  614. } else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_OCM1,
  615. QLA8XXX_ADDR_OCM1_MAX)) {
  616. return 1;
  617. } else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_QDR_NET,
  618. qdr_max)) {
  619. /* QDR network side */
  620. window = ((addr - QLA8XXX_ADDR_QDR_NET) >> 22) & 0x3f;
  621. if (ha->qdr_sn_window == window)
  622. return 1;
  623. }
  624. return 0;
  625. }
  626. static int qla4_82xx_pci_mem_read_direct(struct scsi_qla_host *ha,
  627. u64 off, void *data, int size)
  628. {
  629. unsigned long flags;
  630. void __iomem *addr;
  631. int ret = 0;
  632. u64 start;
  633. void __iomem *mem_ptr = NULL;
  634. unsigned long mem_base;
  635. unsigned long mem_page;
  636. write_lock_irqsave(&ha->hw_lock, flags);
  637. /*
  638. * If attempting to access unknown address or straddle hw windows,
  639. * do not access.
  640. */
  641. start = qla4_82xx_pci_set_window(ha, off);
  642. if ((start == -1UL) ||
  643. (qla4_82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  644. write_unlock_irqrestore(&ha->hw_lock, flags);
  645. printk(KERN_ERR"%s out of bound pci memory access. "
  646. "offset is 0x%llx\n", DRIVER_NAME, off);
  647. return -1;
  648. }
  649. addr = qla4_8xxx_pci_base_offsetfset(ha, start);
  650. if (!addr) {
  651. write_unlock_irqrestore(&ha->hw_lock, flags);
  652. mem_base = pci_resource_start(ha->pdev, 0);
  653. mem_page = start & PAGE_MASK;
  654. /* Map two pages whenever user tries to access addresses in two
  655. consecutive pages.
  656. */
  657. if (mem_page != ((start + size - 1) & PAGE_MASK))
  658. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  659. else
  660. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  661. if (mem_ptr == NULL) {
  662. *(u8 *)data = 0;
  663. return -1;
  664. }
  665. addr = mem_ptr;
  666. addr += start & (PAGE_SIZE - 1);
  667. write_lock_irqsave(&ha->hw_lock, flags);
  668. }
  669. switch (size) {
  670. case 1:
  671. *(u8 *)data = readb(addr);
  672. break;
  673. case 2:
  674. *(u16 *)data = readw(addr);
  675. break;
  676. case 4:
  677. *(u32 *)data = readl(addr);
  678. break;
  679. case 8:
  680. *(u64 *)data = readq(addr);
  681. break;
  682. default:
  683. ret = -1;
  684. break;
  685. }
  686. write_unlock_irqrestore(&ha->hw_lock, flags);
  687. if (mem_ptr)
  688. iounmap(mem_ptr);
  689. return ret;
  690. }
  691. static int
  692. qla4_82xx_pci_mem_write_direct(struct scsi_qla_host *ha, u64 off,
  693. void *data, int size)
  694. {
  695. unsigned long flags;
  696. void __iomem *addr;
  697. int ret = 0;
  698. u64 start;
  699. void __iomem *mem_ptr = NULL;
  700. unsigned long mem_base;
  701. unsigned long mem_page;
  702. write_lock_irqsave(&ha->hw_lock, flags);
  703. /*
  704. * If attempting to access unknown address or straddle hw windows,
  705. * do not access.
  706. */
  707. start = qla4_82xx_pci_set_window(ha, off);
  708. if ((start == -1UL) ||
  709. (qla4_82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  710. write_unlock_irqrestore(&ha->hw_lock, flags);
  711. printk(KERN_ERR"%s out of bound pci memory access. "
  712. "offset is 0x%llx\n", DRIVER_NAME, off);
  713. return -1;
  714. }
  715. addr = qla4_8xxx_pci_base_offsetfset(ha, start);
  716. if (!addr) {
  717. write_unlock_irqrestore(&ha->hw_lock, flags);
  718. mem_base = pci_resource_start(ha->pdev, 0);
  719. mem_page = start & PAGE_MASK;
  720. /* Map two pages whenever user tries to access addresses in two
  721. consecutive pages.
  722. */
  723. if (mem_page != ((start + size - 1) & PAGE_MASK))
  724. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  725. else
  726. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  727. if (mem_ptr == NULL)
  728. return -1;
  729. addr = mem_ptr;
  730. addr += start & (PAGE_SIZE - 1);
  731. write_lock_irqsave(&ha->hw_lock, flags);
  732. }
  733. switch (size) {
  734. case 1:
  735. writeb(*(u8 *)data, addr);
  736. break;
  737. case 2:
  738. writew(*(u16 *)data, addr);
  739. break;
  740. case 4:
  741. writel(*(u32 *)data, addr);
  742. break;
  743. case 8:
  744. writeq(*(u64 *)data, addr);
  745. break;
  746. default:
  747. ret = -1;
  748. break;
  749. }
  750. write_unlock_irqrestore(&ha->hw_lock, flags);
  751. if (mem_ptr)
  752. iounmap(mem_ptr);
  753. return ret;
  754. }
  755. #define MTU_FUDGE_FACTOR 100
  756. static unsigned long
  757. qla4_82xx_decode_crb_addr(unsigned long addr)
  758. {
  759. int i;
  760. unsigned long base_addr, offset, pci_base;
  761. if (!qla4_8xxx_crb_table_initialized)
  762. qla4_82xx_crb_addr_transform_setup();
  763. pci_base = ADDR_ERROR;
  764. base_addr = addr & 0xfff00000;
  765. offset = addr & 0x000fffff;
  766. for (i = 0; i < MAX_CRB_XFORM; i++) {
  767. if (crb_addr_xform[i] == base_addr) {
  768. pci_base = i << 20;
  769. break;
  770. }
  771. }
  772. if (pci_base == ADDR_ERROR)
  773. return pci_base;
  774. else
  775. return pci_base + offset;
  776. }
  777. static long rom_max_timeout = 100;
  778. static long qla4_82xx_rom_lock_timeout = 100;
  779. static int
  780. qla4_82xx_rom_lock(struct scsi_qla_host *ha)
  781. {
  782. int i;
  783. int done = 0, timeout = 0;
  784. while (!done) {
  785. /* acquire semaphore2 from PCI HW block */
  786. done = qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
  787. if (done == 1)
  788. break;
  789. if (timeout >= qla4_82xx_rom_lock_timeout)
  790. return -1;
  791. timeout++;
  792. /* Yield CPU */
  793. if (!in_interrupt())
  794. schedule();
  795. else {
  796. for (i = 0; i < 20; i++)
  797. cpu_relax(); /*This a nop instr on i386*/
  798. }
  799. }
  800. qla4_82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
  801. return 0;
  802. }
  803. static void
  804. qla4_82xx_rom_unlock(struct scsi_qla_host *ha)
  805. {
  806. qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  807. }
  808. static int
  809. qla4_82xx_wait_rom_done(struct scsi_qla_host *ha)
  810. {
  811. long timeout = 0;
  812. long done = 0 ;
  813. while (done == 0) {
  814. done = qla4_82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  815. done &= 2;
  816. timeout++;
  817. if (timeout >= rom_max_timeout) {
  818. printk("%s: Timeout reached waiting for rom done",
  819. DRIVER_NAME);
  820. return -1;
  821. }
  822. }
  823. return 0;
  824. }
  825. static int
  826. qla4_82xx_do_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp)
  827. {
  828. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  829. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  830. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  831. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  832. if (qla4_82xx_wait_rom_done(ha)) {
  833. printk("%s: Error waiting for rom done\n", DRIVER_NAME);
  834. return -1;
  835. }
  836. /* reset abyte_cnt and dummy_byte_cnt */
  837. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  838. udelay(10);
  839. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  840. *valp = qla4_82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  841. return 0;
  842. }
  843. static int
  844. qla4_82xx_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp)
  845. {
  846. int ret, loops = 0;
  847. while ((qla4_82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  848. udelay(100);
  849. loops++;
  850. }
  851. if (loops >= 50000) {
  852. ql4_printk(KERN_WARNING, ha, "%s: qla4_82xx_rom_lock failed\n",
  853. DRIVER_NAME);
  854. return -1;
  855. }
  856. ret = qla4_82xx_do_rom_fast_read(ha, addr, valp);
  857. qla4_82xx_rom_unlock(ha);
  858. return ret;
  859. }
  860. /**
  861. * This routine does CRB initialize sequence
  862. * to put the ISP into operational state
  863. **/
  864. static int
  865. qla4_82xx_pinit_from_rom(struct scsi_qla_host *ha, int verbose)
  866. {
  867. int addr, val;
  868. int i ;
  869. struct crb_addr_pair *buf;
  870. unsigned long off;
  871. unsigned offset, n;
  872. struct crb_addr_pair {
  873. long addr;
  874. long data;
  875. };
  876. /* Halt all the indiviual PEGs and other blocks of the ISP */
  877. qla4_82xx_rom_lock(ha);
  878. /* disable all I2Q */
  879. qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0);
  880. qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0);
  881. qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0);
  882. qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0);
  883. qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0);
  884. qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0);
  885. /* disable all niu interrupts */
  886. qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff);
  887. /* disable xge rx/tx */
  888. qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00);
  889. /* disable xg1 rx/tx */
  890. qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00);
  891. /* disable sideband mac */
  892. qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00);
  893. /* disable ap0 mac */
  894. qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00);
  895. /* disable ap1 mac */
  896. qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00);
  897. /* halt sre */
  898. val = qla4_82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000);
  899. qla4_82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1)));
  900. /* halt epg */
  901. qla4_82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1);
  902. /* halt timers */
  903. qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0);
  904. qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0);
  905. qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0);
  906. qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0);
  907. qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0);
  908. qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0);
  909. /* halt pegs */
  910. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1);
  911. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1);
  912. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1);
  913. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1);
  914. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1);
  915. msleep(5);
  916. /* big hammer */
  917. if (test_bit(DPC_RESET_HA, &ha->dpc_flags))
  918. /* don't reset CAM block on reset */
  919. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  920. else
  921. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
  922. qla4_82xx_rom_unlock(ha);
  923. /* Read the signature value from the flash.
  924. * Offset 0: Contain signature (0xcafecafe)
  925. * Offset 4: Offset and number of addr/value pairs
  926. * that present in CRB initialize sequence
  927. */
  928. if (qla4_82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
  929. qla4_82xx_rom_fast_read(ha, 4, &n) != 0) {
  930. ql4_printk(KERN_WARNING, ha,
  931. "[ERROR] Reading crb_init area: n: %08x\n", n);
  932. return -1;
  933. }
  934. /* Offset in flash = lower 16 bits
  935. * Number of enteries = upper 16 bits
  936. */
  937. offset = n & 0xffffU;
  938. n = (n >> 16) & 0xffffU;
  939. /* number of addr/value pair should not exceed 1024 enteries */
  940. if (n >= 1024) {
  941. ql4_printk(KERN_WARNING, ha,
  942. "%s: %s:n=0x%x [ERROR] Card flash not initialized.\n",
  943. DRIVER_NAME, __func__, n);
  944. return -1;
  945. }
  946. ql4_printk(KERN_INFO, ha,
  947. "%s: %d CRB init values found in ROM.\n", DRIVER_NAME, n);
  948. buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
  949. if (buf == NULL) {
  950. ql4_printk(KERN_WARNING, ha,
  951. "%s: [ERROR] Unable to malloc memory.\n", DRIVER_NAME);
  952. return -1;
  953. }
  954. for (i = 0; i < n; i++) {
  955. if (qla4_82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
  956. qla4_82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) !=
  957. 0) {
  958. kfree(buf);
  959. return -1;
  960. }
  961. buf[i].addr = addr;
  962. buf[i].data = val;
  963. }
  964. for (i = 0; i < n; i++) {
  965. /* Translate internal CRB initialization
  966. * address to PCI bus address
  967. */
  968. off = qla4_82xx_decode_crb_addr((unsigned long)buf[i].addr) +
  969. QLA82XX_PCI_CRBSPACE;
  970. /* Not all CRB addr/value pair to be written,
  971. * some of them are skipped
  972. */
  973. /* skip if LS bit is set*/
  974. if (off & 0x1) {
  975. DEBUG2(ql4_printk(KERN_WARNING, ha,
  976. "Skip CRB init replay for offset = 0x%lx\n", off));
  977. continue;
  978. }
  979. /* skipping cold reboot MAGIC */
  980. if (off == QLA82XX_CAM_RAM(0x1fc))
  981. continue;
  982. /* do not reset PCI */
  983. if (off == (ROMUSB_GLB + 0xbc))
  984. continue;
  985. /* skip core clock, so that firmware can increase the clock */
  986. if (off == (ROMUSB_GLB + 0xc8))
  987. continue;
  988. /* skip the function enable register */
  989. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
  990. continue;
  991. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
  992. continue;
  993. if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
  994. continue;
  995. if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
  996. continue;
  997. if (off == ADDR_ERROR) {
  998. ql4_printk(KERN_WARNING, ha,
  999. "%s: [ERROR] Unknown addr: 0x%08lx\n",
  1000. DRIVER_NAME, buf[i].addr);
  1001. continue;
  1002. }
  1003. qla4_82xx_wr_32(ha, off, buf[i].data);
  1004. /* ISP requires much bigger delay to settle down,
  1005. * else crb_window returns 0xffffffff
  1006. */
  1007. if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
  1008. msleep(1000);
  1009. /* ISP requires millisec delay between
  1010. * successive CRB register updation
  1011. */
  1012. msleep(1);
  1013. }
  1014. kfree(buf);
  1015. /* Resetting the data and instruction cache */
  1016. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
  1017. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
  1018. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
  1019. /* Clear all protocol processing engines */
  1020. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
  1021. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
  1022. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
  1023. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
  1024. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
  1025. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
  1026. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
  1027. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
  1028. return 0;
  1029. }
  1030. static int
  1031. qla4_82xx_load_from_flash(struct scsi_qla_host *ha, uint32_t image_start)
  1032. {
  1033. int i, rval = 0;
  1034. long size = 0;
  1035. long flashaddr, memaddr;
  1036. u64 data;
  1037. u32 high, low;
  1038. flashaddr = memaddr = ha->hw.flt_region_bootload;
  1039. size = (image_start - flashaddr) / 8;
  1040. DEBUG2(printk("scsi%ld: %s: bootldr=0x%lx, fw_image=0x%x\n",
  1041. ha->host_no, __func__, flashaddr, image_start));
  1042. for (i = 0; i < size; i++) {
  1043. if ((qla4_82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
  1044. (qla4_82xx_rom_fast_read(ha, flashaddr + 4,
  1045. (int *)&high))) {
  1046. rval = -1;
  1047. goto exit_load_from_flash;
  1048. }
  1049. data = ((u64)high << 32) | low ;
  1050. rval = qla4_82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
  1051. if (rval)
  1052. goto exit_load_from_flash;
  1053. flashaddr += 8;
  1054. memaddr += 8;
  1055. if (i % 0x1000 == 0)
  1056. msleep(1);
  1057. }
  1058. udelay(100);
  1059. read_lock(&ha->hw_lock);
  1060. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1061. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1062. read_unlock(&ha->hw_lock);
  1063. exit_load_from_flash:
  1064. return rval;
  1065. }
  1066. static int qla4_82xx_load_fw(struct scsi_qla_host *ha, uint32_t image_start)
  1067. {
  1068. u32 rst;
  1069. qla4_82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  1070. if (qla4_82xx_pinit_from_rom(ha, 0) != QLA_SUCCESS) {
  1071. printk(KERN_WARNING "%s: Error during CRB Initialization\n",
  1072. __func__);
  1073. return QLA_ERROR;
  1074. }
  1075. udelay(500);
  1076. /* at this point, QM is in reset. This could be a problem if there are
  1077. * incoming d* transition queue messages. QM/PCIE could wedge.
  1078. * To get around this, QM is brought out of reset.
  1079. */
  1080. rst = qla4_82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
  1081. /* unreset qm */
  1082. rst &= ~(1 << 28);
  1083. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
  1084. if (qla4_82xx_load_from_flash(ha, image_start)) {
  1085. printk("%s: Error trying to load fw from flash!\n", __func__);
  1086. return QLA_ERROR;
  1087. }
  1088. return QLA_SUCCESS;
  1089. }
  1090. int
  1091. qla4_82xx_pci_mem_read_2M(struct scsi_qla_host *ha,
  1092. u64 off, void *data, int size)
  1093. {
  1094. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1095. int shift_amount;
  1096. uint32_t temp;
  1097. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1098. /*
  1099. * If not MN, go check for MS or invalid.
  1100. */
  1101. if (off >= QLA8XXX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1102. mem_crb = QLA82XX_CRB_QDR_NET;
  1103. else {
  1104. mem_crb = QLA82XX_CRB_DDR_NET;
  1105. if (qla4_82xx_pci_mem_bound_check(ha, off, size) == 0)
  1106. return qla4_82xx_pci_mem_read_direct(ha,
  1107. off, data, size);
  1108. }
  1109. off8 = off & 0xfffffff0;
  1110. off0[0] = off & 0xf;
  1111. sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
  1112. shift_amount = 4;
  1113. loop = ((off0[0] + size - 1) >> shift_amount) + 1;
  1114. off0[1] = 0;
  1115. sz[1] = size - sz[0];
  1116. for (i = 0; i < loop; i++) {
  1117. temp = off8 + (i << shift_amount);
  1118. qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1119. temp = 0;
  1120. qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1121. temp = MIU_TA_CTL_ENABLE;
  1122. qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1123. temp = MIU_TA_CTL_START_ENABLE;
  1124. qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1125. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1126. temp = qla4_82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1127. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1128. break;
  1129. }
  1130. if (j >= MAX_CTL_CHECK) {
  1131. printk_ratelimited(KERN_ERR
  1132. "%s: failed to read through agent\n",
  1133. __func__);
  1134. break;
  1135. }
  1136. start = off0[i] >> 2;
  1137. end = (off0[i] + sz[i] - 1) >> 2;
  1138. for (k = start; k <= end; k++) {
  1139. temp = qla4_82xx_rd_32(ha,
  1140. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1141. word[i] |= ((uint64_t)temp << (32 * (k & 1)));
  1142. }
  1143. }
  1144. if (j >= MAX_CTL_CHECK)
  1145. return -1;
  1146. if ((off0[0] & 7) == 0) {
  1147. val = word[0];
  1148. } else {
  1149. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1150. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1151. }
  1152. switch (size) {
  1153. case 1:
  1154. *(uint8_t *)data = val;
  1155. break;
  1156. case 2:
  1157. *(uint16_t *)data = val;
  1158. break;
  1159. case 4:
  1160. *(uint32_t *)data = val;
  1161. break;
  1162. case 8:
  1163. *(uint64_t *)data = val;
  1164. break;
  1165. }
  1166. return 0;
  1167. }
  1168. int
  1169. qla4_82xx_pci_mem_write_2M(struct scsi_qla_host *ha,
  1170. u64 off, void *data, int size)
  1171. {
  1172. int i, j, ret = 0, loop, sz[2], off0;
  1173. int scale, shift_amount, startword;
  1174. uint32_t temp;
  1175. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1176. /*
  1177. * If not MN, go check for MS or invalid.
  1178. */
  1179. if (off >= QLA8XXX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1180. mem_crb = QLA82XX_CRB_QDR_NET;
  1181. else {
  1182. mem_crb = QLA82XX_CRB_DDR_NET;
  1183. if (qla4_82xx_pci_mem_bound_check(ha, off, size) == 0)
  1184. return qla4_82xx_pci_mem_write_direct(ha,
  1185. off, data, size);
  1186. }
  1187. off0 = off & 0x7;
  1188. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1189. sz[1] = size - sz[0];
  1190. off8 = off & 0xfffffff0;
  1191. loop = (((off & 0xf) + size - 1) >> 4) + 1;
  1192. shift_amount = 4;
  1193. scale = 2;
  1194. startword = (off & 0xf)/8;
  1195. for (i = 0; i < loop; i++) {
  1196. if (qla4_82xx_pci_mem_read_2M(ha, off8 +
  1197. (i << shift_amount), &word[i * scale], 8))
  1198. return -1;
  1199. }
  1200. switch (size) {
  1201. case 1:
  1202. tmpw = *((uint8_t *)data);
  1203. break;
  1204. case 2:
  1205. tmpw = *((uint16_t *)data);
  1206. break;
  1207. case 4:
  1208. tmpw = *((uint32_t *)data);
  1209. break;
  1210. case 8:
  1211. default:
  1212. tmpw = *((uint64_t *)data);
  1213. break;
  1214. }
  1215. if (sz[0] == 8)
  1216. word[startword] = tmpw;
  1217. else {
  1218. word[startword] &=
  1219. ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1220. word[startword] |= tmpw << (off0 * 8);
  1221. }
  1222. if (sz[1] != 0) {
  1223. word[startword+1] &= ~(~0ULL << (sz[1] * 8));
  1224. word[startword+1] |= tmpw >> (sz[0] * 8);
  1225. }
  1226. for (i = 0; i < loop; i++) {
  1227. temp = off8 + (i << shift_amount);
  1228. qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1229. temp = 0;
  1230. qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1231. temp = word[i * scale] & 0xffffffff;
  1232. qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1233. temp = (word[i * scale] >> 32) & 0xffffffff;
  1234. qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1235. temp = word[i*scale + 1] & 0xffffffff;
  1236. qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_LO,
  1237. temp);
  1238. temp = (word[i*scale + 1] >> 32) & 0xffffffff;
  1239. qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_HI,
  1240. temp);
  1241. temp = MIU_TA_CTL_WRITE_ENABLE;
  1242. qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1243. temp = MIU_TA_CTL_WRITE_START;
  1244. qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1245. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1246. temp = qla4_82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1247. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1248. break;
  1249. }
  1250. if (j >= MAX_CTL_CHECK) {
  1251. if (printk_ratelimit())
  1252. ql4_printk(KERN_ERR, ha,
  1253. "%s: failed to read through agent\n",
  1254. __func__);
  1255. ret = -1;
  1256. break;
  1257. }
  1258. }
  1259. return ret;
  1260. }
  1261. static int qla4_82xx_cmdpeg_ready(struct scsi_qla_host *ha, int pegtune_val)
  1262. {
  1263. u32 val = 0;
  1264. int retries = 60;
  1265. if (!pegtune_val) {
  1266. do {
  1267. val = qla4_82xx_rd_32(ha, CRB_CMDPEG_STATE);
  1268. if ((val == PHAN_INITIALIZE_COMPLETE) ||
  1269. (val == PHAN_INITIALIZE_ACK))
  1270. return 0;
  1271. set_current_state(TASK_UNINTERRUPTIBLE);
  1272. schedule_timeout(500);
  1273. } while (--retries);
  1274. if (!retries) {
  1275. pegtune_val = qla4_82xx_rd_32(ha,
  1276. QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
  1277. printk(KERN_WARNING "%s: init failed, "
  1278. "pegtune_val = %x\n", __func__, pegtune_val);
  1279. return -1;
  1280. }
  1281. }
  1282. return 0;
  1283. }
  1284. static int qla4_82xx_rcvpeg_ready(struct scsi_qla_host *ha)
  1285. {
  1286. uint32_t state = 0;
  1287. int loops = 0;
  1288. /* Window 1 call */
  1289. read_lock(&ha->hw_lock);
  1290. state = qla4_82xx_rd_32(ha, CRB_RCVPEG_STATE);
  1291. read_unlock(&ha->hw_lock);
  1292. while ((state != PHAN_PEG_RCV_INITIALIZED) && (loops < 30000)) {
  1293. udelay(100);
  1294. /* Window 1 call */
  1295. read_lock(&ha->hw_lock);
  1296. state = qla4_82xx_rd_32(ha, CRB_RCVPEG_STATE);
  1297. read_unlock(&ha->hw_lock);
  1298. loops++;
  1299. }
  1300. if (loops >= 30000) {
  1301. DEBUG2(ql4_printk(KERN_INFO, ha,
  1302. "Receive Peg initialization not complete: 0x%x.\n", state));
  1303. return QLA_ERROR;
  1304. }
  1305. return QLA_SUCCESS;
  1306. }
  1307. void
  1308. qla4_8xxx_set_drv_active(struct scsi_qla_host *ha)
  1309. {
  1310. uint32_t drv_active;
  1311. drv_active = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  1312. drv_active |= (1 << (ha->func_num * 4));
  1313. ql4_printk(KERN_INFO, ha, "%s(%ld): drv_active: 0x%08x\n",
  1314. __func__, ha->host_no, drv_active);
  1315. qla4_82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  1316. }
  1317. void
  1318. qla4_8xxx_clear_drv_active(struct scsi_qla_host *ha)
  1319. {
  1320. uint32_t drv_active;
  1321. drv_active = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  1322. drv_active &= ~(1 << (ha->func_num * 4));
  1323. ql4_printk(KERN_INFO, ha, "%s(%ld): drv_active: 0x%08x\n",
  1324. __func__, ha->host_no, drv_active);
  1325. qla4_82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  1326. }
  1327. static inline int
  1328. qla4_8xxx_need_reset(struct scsi_qla_host *ha)
  1329. {
  1330. uint32_t drv_state, drv_active;
  1331. int rval;
  1332. drv_active = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  1333. drv_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1334. rval = drv_state & (1 << (ha->func_num * 4));
  1335. if ((test_bit(AF_EEH_BUSY, &ha->flags)) && drv_active)
  1336. rval = 1;
  1337. return rval;
  1338. }
  1339. static inline void
  1340. qla4_8xxx_set_rst_ready(struct scsi_qla_host *ha)
  1341. {
  1342. uint32_t drv_state;
  1343. drv_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1344. drv_state |= (1 << (ha->func_num * 4));
  1345. ql4_printk(KERN_INFO, ha, "%s(%ld): drv_state: 0x%08x\n",
  1346. __func__, ha->host_no, drv_state);
  1347. qla4_82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  1348. }
  1349. static inline void
  1350. qla4_8xxx_clear_rst_ready(struct scsi_qla_host *ha)
  1351. {
  1352. uint32_t drv_state;
  1353. drv_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1354. drv_state &= ~(1 << (ha->func_num * 4));
  1355. ql4_printk(KERN_INFO, ha, "%s(%ld): drv_state: 0x%08x\n",
  1356. __func__, ha->host_no, drv_state);
  1357. qla4_82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  1358. }
  1359. static inline void
  1360. qla4_8xxx_set_qsnt_ready(struct scsi_qla_host *ha)
  1361. {
  1362. uint32_t qsnt_state;
  1363. qsnt_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1364. qsnt_state |= (2 << (ha->func_num * 4));
  1365. qla4_82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  1366. }
  1367. static int
  1368. qla4_82xx_start_firmware(struct scsi_qla_host *ha, uint32_t image_start)
  1369. {
  1370. int pcie_cap;
  1371. uint16_t lnk;
  1372. /* scrub dma mask expansion register */
  1373. qla4_82xx_wr_32(ha, CRB_DMA_SHIFT, 0x55555555);
  1374. /* Overwrite stale initialization register values */
  1375. qla4_82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  1376. qla4_82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
  1377. qla4_82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
  1378. qla4_82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
  1379. if (qla4_82xx_load_fw(ha, image_start) != QLA_SUCCESS) {
  1380. printk("%s: Error trying to start fw!\n", __func__);
  1381. return QLA_ERROR;
  1382. }
  1383. /* Handshake with the card before we register the devices. */
  1384. if (qla4_82xx_cmdpeg_ready(ha, 0) != QLA_SUCCESS) {
  1385. printk("%s: Error during card handshake!\n", __func__);
  1386. return QLA_ERROR;
  1387. }
  1388. /* Negotiated Link width */
  1389. pcie_cap = pci_pcie_cap(ha->pdev);
  1390. pci_read_config_word(ha->pdev, pcie_cap + PCI_EXP_LNKSTA, &lnk);
  1391. ha->link_width = (lnk >> 4) & 0x3f;
  1392. /* Synchronize with Receive peg */
  1393. return qla4_82xx_rcvpeg_ready(ha);
  1394. }
  1395. static int
  1396. qla4_82xx_try_start_fw(struct scsi_qla_host *ha)
  1397. {
  1398. int rval = QLA_ERROR;
  1399. /*
  1400. * FW Load priority:
  1401. * 1) Operational firmware residing in flash.
  1402. * 2) Fail
  1403. */
  1404. ql4_printk(KERN_INFO, ha,
  1405. "FW: Retrieving flash offsets from FLT/FDT ...\n");
  1406. rval = qla4_8xxx_get_flash_info(ha);
  1407. if (rval != QLA_SUCCESS)
  1408. return rval;
  1409. ql4_printk(KERN_INFO, ha,
  1410. "FW: Attempting to load firmware from flash...\n");
  1411. rval = qla4_82xx_start_firmware(ha, ha->hw.flt_region_fw);
  1412. if (rval != QLA_SUCCESS) {
  1413. ql4_printk(KERN_ERR, ha, "FW: Load firmware from flash"
  1414. " FAILED...\n");
  1415. return rval;
  1416. }
  1417. return rval;
  1418. }
  1419. static void qla4_82xx_rom_lock_recovery(struct scsi_qla_host *ha)
  1420. {
  1421. if (qla4_82xx_rom_lock(ha)) {
  1422. /* Someone else is holding the lock. */
  1423. dev_info(&ha->pdev->dev, "Resetting rom_lock\n");
  1424. }
  1425. /*
  1426. * Either we got the lock, or someone
  1427. * else died while holding it.
  1428. * In either case, unlock.
  1429. */
  1430. qla4_82xx_rom_unlock(ha);
  1431. }
  1432. static void qla4_8xxx_minidump_process_rdcrb(struct scsi_qla_host *ha,
  1433. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1434. uint32_t **d_ptr)
  1435. {
  1436. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  1437. struct qla8xxx_minidump_entry_crb *crb_hdr;
  1438. uint32_t *data_ptr = *d_ptr;
  1439. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1440. crb_hdr = (struct qla8xxx_minidump_entry_crb *)entry_hdr;
  1441. r_addr = crb_hdr->addr;
  1442. r_stride = crb_hdr->crb_strd.addr_stride;
  1443. loop_cnt = crb_hdr->op_count;
  1444. for (i = 0; i < loop_cnt; i++) {
  1445. r_value = qla4_8xxx_md_rw_32(ha, r_addr, 0, 0);
  1446. *data_ptr++ = cpu_to_le32(r_addr);
  1447. *data_ptr++ = cpu_to_le32(r_value);
  1448. r_addr += r_stride;
  1449. }
  1450. *d_ptr = data_ptr;
  1451. }
  1452. static int qla4_8xxx_minidump_process_l2tag(struct scsi_qla_host *ha,
  1453. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1454. uint32_t **d_ptr)
  1455. {
  1456. uint32_t addr, r_addr, c_addr, t_r_addr;
  1457. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  1458. unsigned long p_wait, w_time, p_mask;
  1459. uint32_t c_value_w, c_value_r;
  1460. struct qla8xxx_minidump_entry_cache *cache_hdr;
  1461. int rval = QLA_ERROR;
  1462. uint32_t *data_ptr = *d_ptr;
  1463. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1464. cache_hdr = (struct qla8xxx_minidump_entry_cache *)entry_hdr;
  1465. loop_count = cache_hdr->op_count;
  1466. r_addr = cache_hdr->read_addr;
  1467. c_addr = cache_hdr->control_addr;
  1468. c_value_w = cache_hdr->cache_ctrl.write_value;
  1469. t_r_addr = cache_hdr->tag_reg_addr;
  1470. t_value = cache_hdr->addr_ctrl.init_tag_value;
  1471. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  1472. p_wait = cache_hdr->cache_ctrl.poll_wait;
  1473. p_mask = cache_hdr->cache_ctrl.poll_mask;
  1474. for (i = 0; i < loop_count; i++) {
  1475. qla4_8xxx_md_rw_32(ha, t_r_addr, t_value, 1);
  1476. if (c_value_w)
  1477. qla4_8xxx_md_rw_32(ha, c_addr, c_value_w, 1);
  1478. if (p_mask) {
  1479. w_time = jiffies + p_wait;
  1480. do {
  1481. c_value_r = qla4_8xxx_md_rw_32(ha, c_addr,
  1482. 0, 0);
  1483. if ((c_value_r & p_mask) == 0) {
  1484. break;
  1485. } else if (time_after_eq(jiffies, w_time)) {
  1486. /* capturing dump failed */
  1487. return rval;
  1488. }
  1489. } while (1);
  1490. }
  1491. addr = r_addr;
  1492. for (k = 0; k < r_cnt; k++) {
  1493. r_value = qla4_8xxx_md_rw_32(ha, addr, 0, 0);
  1494. *data_ptr++ = cpu_to_le32(r_value);
  1495. addr += cache_hdr->read_ctrl.read_addr_stride;
  1496. }
  1497. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  1498. }
  1499. *d_ptr = data_ptr;
  1500. return QLA_SUCCESS;
  1501. }
  1502. static int qla4_8xxx_minidump_process_control(struct scsi_qla_host *ha,
  1503. struct qla8xxx_minidump_entry_hdr *entry_hdr)
  1504. {
  1505. struct qla8xxx_minidump_entry_crb *crb_entry;
  1506. uint32_t read_value, opcode, poll_time, addr, index, rval = QLA_SUCCESS;
  1507. uint32_t crb_addr;
  1508. unsigned long wtime;
  1509. struct qla4_8xxx_minidump_template_hdr *tmplt_hdr;
  1510. int i;
  1511. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1512. tmplt_hdr = (struct qla4_8xxx_minidump_template_hdr *)
  1513. ha->fw_dump_tmplt_hdr;
  1514. crb_entry = (struct qla8xxx_minidump_entry_crb *)entry_hdr;
  1515. crb_addr = crb_entry->addr;
  1516. for (i = 0; i < crb_entry->op_count; i++) {
  1517. opcode = crb_entry->crb_ctrl.opcode;
  1518. if (opcode & QLA8XXX_DBG_OPCODE_WR) {
  1519. qla4_8xxx_md_rw_32(ha, crb_addr,
  1520. crb_entry->value_1, 1);
  1521. opcode &= ~QLA8XXX_DBG_OPCODE_WR;
  1522. }
  1523. if (opcode & QLA8XXX_DBG_OPCODE_RW) {
  1524. read_value = qla4_8xxx_md_rw_32(ha, crb_addr, 0, 0);
  1525. qla4_8xxx_md_rw_32(ha, crb_addr, read_value, 1);
  1526. opcode &= ~QLA8XXX_DBG_OPCODE_RW;
  1527. }
  1528. if (opcode & QLA8XXX_DBG_OPCODE_AND) {
  1529. read_value = qla4_8xxx_md_rw_32(ha, crb_addr, 0, 0);
  1530. read_value &= crb_entry->value_2;
  1531. opcode &= ~QLA8XXX_DBG_OPCODE_AND;
  1532. if (opcode & QLA8XXX_DBG_OPCODE_OR) {
  1533. read_value |= crb_entry->value_3;
  1534. opcode &= ~QLA8XXX_DBG_OPCODE_OR;
  1535. }
  1536. qla4_8xxx_md_rw_32(ha, crb_addr, read_value, 1);
  1537. }
  1538. if (opcode & QLA8XXX_DBG_OPCODE_OR) {
  1539. read_value = qla4_8xxx_md_rw_32(ha, crb_addr, 0, 0);
  1540. read_value |= crb_entry->value_3;
  1541. qla4_8xxx_md_rw_32(ha, crb_addr, read_value, 1);
  1542. opcode &= ~QLA8XXX_DBG_OPCODE_OR;
  1543. }
  1544. if (opcode & QLA8XXX_DBG_OPCODE_POLL) {
  1545. poll_time = crb_entry->crb_strd.poll_timeout;
  1546. wtime = jiffies + poll_time;
  1547. read_value = qla4_8xxx_md_rw_32(ha, crb_addr, 0, 0);
  1548. do {
  1549. if ((read_value & crb_entry->value_2) ==
  1550. crb_entry->value_1)
  1551. break;
  1552. else if (time_after_eq(jiffies, wtime)) {
  1553. /* capturing dump failed */
  1554. rval = QLA_ERROR;
  1555. break;
  1556. } else
  1557. read_value = qla4_8xxx_md_rw_32(ha,
  1558. crb_addr, 0, 0);
  1559. } while (1);
  1560. opcode &= ~QLA8XXX_DBG_OPCODE_POLL;
  1561. }
  1562. if (opcode & QLA8XXX_DBG_OPCODE_RDSTATE) {
  1563. if (crb_entry->crb_strd.state_index_a) {
  1564. index = crb_entry->crb_strd.state_index_a;
  1565. addr = tmplt_hdr->saved_state_array[index];
  1566. } else {
  1567. addr = crb_addr;
  1568. }
  1569. read_value = qla4_8xxx_md_rw_32(ha, addr, 0, 0);
  1570. index = crb_entry->crb_ctrl.state_index_v;
  1571. tmplt_hdr->saved_state_array[index] = read_value;
  1572. opcode &= ~QLA8XXX_DBG_OPCODE_RDSTATE;
  1573. }
  1574. if (opcode & QLA8XXX_DBG_OPCODE_WRSTATE) {
  1575. if (crb_entry->crb_strd.state_index_a) {
  1576. index = crb_entry->crb_strd.state_index_a;
  1577. addr = tmplt_hdr->saved_state_array[index];
  1578. } else {
  1579. addr = crb_addr;
  1580. }
  1581. if (crb_entry->crb_ctrl.state_index_v) {
  1582. index = crb_entry->crb_ctrl.state_index_v;
  1583. read_value =
  1584. tmplt_hdr->saved_state_array[index];
  1585. } else {
  1586. read_value = crb_entry->value_1;
  1587. }
  1588. qla4_8xxx_md_rw_32(ha, addr, read_value, 1);
  1589. opcode &= ~QLA8XXX_DBG_OPCODE_WRSTATE;
  1590. }
  1591. if (opcode & QLA8XXX_DBG_OPCODE_MDSTATE) {
  1592. index = crb_entry->crb_ctrl.state_index_v;
  1593. read_value = tmplt_hdr->saved_state_array[index];
  1594. read_value <<= crb_entry->crb_ctrl.shl;
  1595. read_value >>= crb_entry->crb_ctrl.shr;
  1596. if (crb_entry->value_2)
  1597. read_value &= crb_entry->value_2;
  1598. read_value |= crb_entry->value_3;
  1599. read_value += crb_entry->value_1;
  1600. tmplt_hdr->saved_state_array[index] = read_value;
  1601. opcode &= ~QLA8XXX_DBG_OPCODE_MDSTATE;
  1602. }
  1603. crb_addr += crb_entry->crb_strd.addr_stride;
  1604. }
  1605. DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s\n", __func__));
  1606. return rval;
  1607. }
  1608. static void qla4_8xxx_minidump_process_rdocm(struct scsi_qla_host *ha,
  1609. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1610. uint32_t **d_ptr)
  1611. {
  1612. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  1613. struct qla8xxx_minidump_entry_rdocm *ocm_hdr;
  1614. uint32_t *data_ptr = *d_ptr;
  1615. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1616. ocm_hdr = (struct qla8xxx_minidump_entry_rdocm *)entry_hdr;
  1617. r_addr = ocm_hdr->read_addr;
  1618. r_stride = ocm_hdr->read_addr_stride;
  1619. loop_cnt = ocm_hdr->op_count;
  1620. DEBUG2(ql4_printk(KERN_INFO, ha,
  1621. "[%s]: r_addr: 0x%x, r_stride: 0x%x, loop_cnt: 0x%x\n",
  1622. __func__, r_addr, r_stride, loop_cnt));
  1623. for (i = 0; i < loop_cnt; i++) {
  1624. r_value = readl((void __iomem *)(r_addr + ha->nx_pcibase));
  1625. *data_ptr++ = cpu_to_le32(r_value);
  1626. r_addr += r_stride;
  1627. }
  1628. DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s datacount: 0x%lx\n",
  1629. __func__, (long unsigned int) (loop_cnt * sizeof(uint32_t))));
  1630. *d_ptr = data_ptr;
  1631. }
  1632. static void qla4_8xxx_minidump_process_rdmux(struct scsi_qla_host *ha,
  1633. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1634. uint32_t **d_ptr)
  1635. {
  1636. uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value;
  1637. struct qla8xxx_minidump_entry_mux *mux_hdr;
  1638. uint32_t *data_ptr = *d_ptr;
  1639. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1640. mux_hdr = (struct qla8xxx_minidump_entry_mux *)entry_hdr;
  1641. r_addr = mux_hdr->read_addr;
  1642. s_addr = mux_hdr->select_addr;
  1643. s_stride = mux_hdr->select_value_stride;
  1644. s_value = mux_hdr->select_value;
  1645. loop_cnt = mux_hdr->op_count;
  1646. for (i = 0; i < loop_cnt; i++) {
  1647. qla4_8xxx_md_rw_32(ha, s_addr, s_value, 1);
  1648. r_value = qla4_8xxx_md_rw_32(ha, r_addr, 0, 0);
  1649. *data_ptr++ = cpu_to_le32(s_value);
  1650. *data_ptr++ = cpu_to_le32(r_value);
  1651. s_value += s_stride;
  1652. }
  1653. *d_ptr = data_ptr;
  1654. }
  1655. static void qla4_8xxx_minidump_process_l1cache(struct scsi_qla_host *ha,
  1656. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1657. uint32_t **d_ptr)
  1658. {
  1659. uint32_t addr, r_addr, c_addr, t_r_addr;
  1660. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  1661. uint32_t c_value_w;
  1662. struct qla8xxx_minidump_entry_cache *cache_hdr;
  1663. uint32_t *data_ptr = *d_ptr;
  1664. cache_hdr = (struct qla8xxx_minidump_entry_cache *)entry_hdr;
  1665. loop_count = cache_hdr->op_count;
  1666. r_addr = cache_hdr->read_addr;
  1667. c_addr = cache_hdr->control_addr;
  1668. c_value_w = cache_hdr->cache_ctrl.write_value;
  1669. t_r_addr = cache_hdr->tag_reg_addr;
  1670. t_value = cache_hdr->addr_ctrl.init_tag_value;
  1671. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  1672. for (i = 0; i < loop_count; i++) {
  1673. qla4_8xxx_md_rw_32(ha, t_r_addr, t_value, 1);
  1674. qla4_8xxx_md_rw_32(ha, c_addr, c_value_w, 1);
  1675. addr = r_addr;
  1676. for (k = 0; k < r_cnt; k++) {
  1677. r_value = qla4_8xxx_md_rw_32(ha, addr, 0, 0);
  1678. *data_ptr++ = cpu_to_le32(r_value);
  1679. addr += cache_hdr->read_ctrl.read_addr_stride;
  1680. }
  1681. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  1682. }
  1683. *d_ptr = data_ptr;
  1684. }
  1685. static void qla4_8xxx_minidump_process_queue(struct scsi_qla_host *ha,
  1686. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1687. uint32_t **d_ptr)
  1688. {
  1689. uint32_t s_addr, r_addr;
  1690. uint32_t r_stride, r_value, r_cnt, qid = 0;
  1691. uint32_t i, k, loop_cnt;
  1692. struct qla8xxx_minidump_entry_queue *q_hdr;
  1693. uint32_t *data_ptr = *d_ptr;
  1694. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1695. q_hdr = (struct qla8xxx_minidump_entry_queue *)entry_hdr;
  1696. s_addr = q_hdr->select_addr;
  1697. r_cnt = q_hdr->rd_strd.read_addr_cnt;
  1698. r_stride = q_hdr->rd_strd.read_addr_stride;
  1699. loop_cnt = q_hdr->op_count;
  1700. for (i = 0; i < loop_cnt; i++) {
  1701. qla4_8xxx_md_rw_32(ha, s_addr, qid, 1);
  1702. r_addr = q_hdr->read_addr;
  1703. for (k = 0; k < r_cnt; k++) {
  1704. r_value = qla4_8xxx_md_rw_32(ha, r_addr, 0, 0);
  1705. *data_ptr++ = cpu_to_le32(r_value);
  1706. r_addr += r_stride;
  1707. }
  1708. qid += q_hdr->q_strd.queue_id_stride;
  1709. }
  1710. *d_ptr = data_ptr;
  1711. }
  1712. #define MD_DIRECT_ROM_WINDOW 0x42110030
  1713. #define MD_DIRECT_ROM_READ_BASE 0x42150000
  1714. static void qla4_82xx_minidump_process_rdrom(struct scsi_qla_host *ha,
  1715. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1716. uint32_t **d_ptr)
  1717. {
  1718. uint32_t r_addr, r_value;
  1719. uint32_t i, loop_cnt;
  1720. struct qla8xxx_minidump_entry_rdrom *rom_hdr;
  1721. uint32_t *data_ptr = *d_ptr;
  1722. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1723. rom_hdr = (struct qla8xxx_minidump_entry_rdrom *)entry_hdr;
  1724. r_addr = rom_hdr->read_addr;
  1725. loop_cnt = rom_hdr->read_data_size/sizeof(uint32_t);
  1726. DEBUG2(ql4_printk(KERN_INFO, ha,
  1727. "[%s]: flash_addr: 0x%x, read_data_size: 0x%x\n",
  1728. __func__, r_addr, loop_cnt));
  1729. for (i = 0; i < loop_cnt; i++) {
  1730. qla4_8xxx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW,
  1731. (r_addr & 0xFFFF0000), 1);
  1732. r_value = qla4_8xxx_md_rw_32(ha,
  1733. MD_DIRECT_ROM_READ_BASE +
  1734. (r_addr & 0x0000FFFF), 0, 0);
  1735. *data_ptr++ = cpu_to_le32(r_value);
  1736. r_addr += sizeof(uint32_t);
  1737. }
  1738. *d_ptr = data_ptr;
  1739. }
  1740. #define MD_MIU_TEST_AGT_CTRL 0x41000090
  1741. #define MD_MIU_TEST_AGT_ADDR_LO 0x41000094
  1742. #define MD_MIU_TEST_AGT_ADDR_HI 0x41000098
  1743. static int qla4_8xxx_minidump_process_rdmem(struct scsi_qla_host *ha,
  1744. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1745. uint32_t **d_ptr)
  1746. {
  1747. uint32_t r_addr, r_value, r_data;
  1748. uint32_t i, j, loop_cnt;
  1749. struct qla8xxx_minidump_entry_rdmem *m_hdr;
  1750. unsigned long flags;
  1751. uint32_t *data_ptr = *d_ptr;
  1752. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1753. m_hdr = (struct qla8xxx_minidump_entry_rdmem *)entry_hdr;
  1754. r_addr = m_hdr->read_addr;
  1755. loop_cnt = m_hdr->read_data_size/16;
  1756. DEBUG2(ql4_printk(KERN_INFO, ha,
  1757. "[%s]: Read addr: 0x%x, read_data_size: 0x%x\n",
  1758. __func__, r_addr, m_hdr->read_data_size));
  1759. if (r_addr & 0xf) {
  1760. DEBUG2(ql4_printk(KERN_INFO, ha,
  1761. "[%s]: Read addr 0x%x not 16 bytes alligned\n",
  1762. __func__, r_addr));
  1763. return QLA_ERROR;
  1764. }
  1765. if (m_hdr->read_data_size % 16) {
  1766. DEBUG2(ql4_printk(KERN_INFO, ha,
  1767. "[%s]: Read data[0x%x] not multiple of 16 bytes\n",
  1768. __func__, m_hdr->read_data_size));
  1769. return QLA_ERROR;
  1770. }
  1771. DEBUG2(ql4_printk(KERN_INFO, ha,
  1772. "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n",
  1773. __func__, r_addr, m_hdr->read_data_size, loop_cnt));
  1774. write_lock_irqsave(&ha->hw_lock, flags);
  1775. for (i = 0; i < loop_cnt; i++) {
  1776. qla4_8xxx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_LO, r_addr, 1);
  1777. r_value = 0;
  1778. qla4_8xxx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_HI, r_value, 1);
  1779. r_value = MIU_TA_CTL_ENABLE;
  1780. qla4_8xxx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
  1781. r_value = MIU_TA_CTL_START_ENABLE;
  1782. qla4_8xxx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
  1783. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1784. r_value = qla4_8xxx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL,
  1785. 0, 0);
  1786. if ((r_value & MIU_TA_CTL_BUSY) == 0)
  1787. break;
  1788. }
  1789. if (j >= MAX_CTL_CHECK) {
  1790. printk_ratelimited(KERN_ERR
  1791. "%s: failed to read through agent\n",
  1792. __func__);
  1793. write_unlock_irqrestore(&ha->hw_lock, flags);
  1794. return QLA_SUCCESS;
  1795. }
  1796. for (j = 0; j < 4; j++) {
  1797. r_data = qla4_8xxx_md_rw_32(ha,
  1798. MD_MIU_TEST_AGT_RDDATA[j],
  1799. 0, 0);
  1800. *data_ptr++ = cpu_to_le32(r_data);
  1801. }
  1802. r_addr += 16;
  1803. }
  1804. write_unlock_irqrestore(&ha->hw_lock, flags);
  1805. DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s datacount: 0x%x\n",
  1806. __func__, (loop_cnt * 16)));
  1807. *d_ptr = data_ptr;
  1808. return QLA_SUCCESS;
  1809. }
  1810. static void qla4_8xxx_mark_entry_skipped(struct scsi_qla_host *ha,
  1811. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1812. int index)
  1813. {
  1814. entry_hdr->d_ctrl.driver_flags |= QLA8XXX_DBG_SKIPPED_FLAG;
  1815. DEBUG2(ql4_printk(KERN_INFO, ha,
  1816. "scsi(%ld): Skipping entry[%d]: ETYPE[0x%x]-ELEVEL[0x%x]\n",
  1817. ha->host_no, index, entry_hdr->entry_type,
  1818. entry_hdr->d_ctrl.entry_capture_mask));
  1819. }
  1820. /**
  1821. * qla4_8xxx_collect_md_data - Retrieve firmware minidump data.
  1822. * @ha: pointer to adapter structure
  1823. **/
  1824. static int qla4_8xxx_collect_md_data(struct scsi_qla_host *ha)
  1825. {
  1826. int num_entry_hdr = 0;
  1827. struct qla8xxx_minidump_entry_hdr *entry_hdr;
  1828. struct qla4_8xxx_minidump_template_hdr *tmplt_hdr;
  1829. uint32_t *data_ptr;
  1830. uint32_t data_collected = 0;
  1831. int i, rval = QLA_ERROR;
  1832. uint64_t now;
  1833. uint32_t timestamp;
  1834. if (!ha->fw_dump) {
  1835. ql4_printk(KERN_INFO, ha, "%s(%ld) No buffer to dump\n",
  1836. __func__, ha->host_no);
  1837. return rval;
  1838. }
  1839. tmplt_hdr = (struct qla4_8xxx_minidump_template_hdr *)
  1840. ha->fw_dump_tmplt_hdr;
  1841. data_ptr = (uint32_t *)((uint8_t *)ha->fw_dump +
  1842. ha->fw_dump_tmplt_size);
  1843. data_collected += ha->fw_dump_tmplt_size;
  1844. num_entry_hdr = tmplt_hdr->num_of_entries;
  1845. ql4_printk(KERN_INFO, ha, "[%s]: starting data ptr: %p\n",
  1846. __func__, data_ptr);
  1847. ql4_printk(KERN_INFO, ha,
  1848. "[%s]: no of entry headers in Template: 0x%x\n",
  1849. __func__, num_entry_hdr);
  1850. ql4_printk(KERN_INFO, ha, "[%s]: Capture Mask obtained: 0x%x\n",
  1851. __func__, ha->fw_dump_capture_mask);
  1852. ql4_printk(KERN_INFO, ha, "[%s]: Total_data_size 0x%x, %d obtained\n",
  1853. __func__, ha->fw_dump_size, ha->fw_dump_size);
  1854. /* Update current timestamp before taking dump */
  1855. now = get_jiffies_64();
  1856. timestamp = (u32)(jiffies_to_msecs(now) / 1000);
  1857. tmplt_hdr->driver_timestamp = timestamp;
  1858. entry_hdr = (struct qla8xxx_minidump_entry_hdr *)
  1859. (((uint8_t *)ha->fw_dump_tmplt_hdr) +
  1860. tmplt_hdr->first_entry_offset);
  1861. /* Walk through the entry headers - validate/perform required action */
  1862. for (i = 0; i < num_entry_hdr; i++) {
  1863. if (data_collected >= ha->fw_dump_size) {
  1864. ql4_printk(KERN_INFO, ha,
  1865. "Data collected: [0x%x], Total Dump size: [0x%x]\n",
  1866. data_collected, ha->fw_dump_size);
  1867. return rval;
  1868. }
  1869. if (!(entry_hdr->d_ctrl.entry_capture_mask &
  1870. ha->fw_dump_capture_mask)) {
  1871. entry_hdr->d_ctrl.driver_flags |=
  1872. QLA8XXX_DBG_SKIPPED_FLAG;
  1873. goto skip_nxt_entry;
  1874. }
  1875. DEBUG2(ql4_printk(KERN_INFO, ha,
  1876. "Data collected: [0x%x], Dump size left:[0x%x]\n",
  1877. data_collected,
  1878. (ha->fw_dump_size - data_collected)));
  1879. /* Decode the entry type and take required action to capture
  1880. * debug data
  1881. */
  1882. switch (entry_hdr->entry_type) {
  1883. case QLA8XXX_RDEND:
  1884. qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
  1885. break;
  1886. case QLA8XXX_CNTRL:
  1887. rval = qla4_8xxx_minidump_process_control(ha,
  1888. entry_hdr);
  1889. if (rval != QLA_SUCCESS) {
  1890. qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
  1891. goto md_failed;
  1892. }
  1893. break;
  1894. case QLA8XXX_RDCRB:
  1895. qla4_8xxx_minidump_process_rdcrb(ha, entry_hdr,
  1896. &data_ptr);
  1897. break;
  1898. case QLA8XXX_RDMEM:
  1899. rval = qla4_8xxx_minidump_process_rdmem(ha, entry_hdr,
  1900. &data_ptr);
  1901. if (rval != QLA_SUCCESS) {
  1902. qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
  1903. goto md_failed;
  1904. }
  1905. break;
  1906. case QLA8XXX_BOARD:
  1907. case QLA8XXX_RDROM:
  1908. qla4_82xx_minidump_process_rdrom(ha, entry_hdr,
  1909. &data_ptr);
  1910. break;
  1911. case QLA8XXX_L2DTG:
  1912. case QLA8XXX_L2ITG:
  1913. case QLA8XXX_L2DAT:
  1914. case QLA8XXX_L2INS:
  1915. rval = qla4_8xxx_minidump_process_l2tag(ha, entry_hdr,
  1916. &data_ptr);
  1917. if (rval != QLA_SUCCESS) {
  1918. qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
  1919. goto md_failed;
  1920. }
  1921. break;
  1922. case QLA8XXX_L1DAT:
  1923. case QLA8XXX_L1INS:
  1924. qla4_8xxx_minidump_process_l1cache(ha, entry_hdr,
  1925. &data_ptr);
  1926. break;
  1927. case QLA8XXX_RDOCM:
  1928. qla4_8xxx_minidump_process_rdocm(ha, entry_hdr,
  1929. &data_ptr);
  1930. break;
  1931. case QLA8XXX_RDMUX:
  1932. qla4_8xxx_minidump_process_rdmux(ha, entry_hdr,
  1933. &data_ptr);
  1934. break;
  1935. case QLA8XXX_QUEUE:
  1936. qla4_8xxx_minidump_process_queue(ha, entry_hdr,
  1937. &data_ptr);
  1938. break;
  1939. case QLA8XXX_RDNOP:
  1940. default:
  1941. qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
  1942. break;
  1943. }
  1944. data_collected = (uint8_t *)data_ptr -
  1945. ((uint8_t *)((uint8_t *)ha->fw_dump +
  1946. ha->fw_dump_tmplt_size));
  1947. skip_nxt_entry:
  1948. /* next entry in the template */
  1949. entry_hdr = (struct qla8xxx_minidump_entry_hdr *)
  1950. (((uint8_t *)entry_hdr) +
  1951. entry_hdr->entry_size);
  1952. }
  1953. if ((data_collected + ha->fw_dump_tmplt_size) != ha->fw_dump_size) {
  1954. ql4_printk(KERN_INFO, ha,
  1955. "Dump data mismatch: Data collected: [0x%x], total_data_size:[0x%x]\n",
  1956. data_collected, ha->fw_dump_size);
  1957. goto md_failed;
  1958. }
  1959. DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s Last entry: 0x%x\n",
  1960. __func__, i));
  1961. md_failed:
  1962. return rval;
  1963. }
  1964. /**
  1965. * qla4_8xxx_uevent_emit - Send uevent when the firmware dump is ready.
  1966. * @ha: pointer to adapter structure
  1967. **/
  1968. static void qla4_8xxx_uevent_emit(struct scsi_qla_host *ha, u32 code)
  1969. {
  1970. char event_string[40];
  1971. char *envp[] = { event_string, NULL };
  1972. switch (code) {
  1973. case QL4_UEVENT_CODE_FW_DUMP:
  1974. snprintf(event_string, sizeof(event_string), "FW_DUMP=%ld",
  1975. ha->host_no);
  1976. break;
  1977. default:
  1978. /*do nothing*/
  1979. break;
  1980. }
  1981. kobject_uevent_env(&(&ha->pdev->dev)->kobj, KOBJ_CHANGE, envp);
  1982. }
  1983. /**
  1984. * qla4_8xxx_device_bootstrap - Initialize device, set DEV_READY, start fw
  1985. * @ha: pointer to adapter structure
  1986. *
  1987. * Note: IDC lock must be held upon entry
  1988. **/
  1989. static int
  1990. qla4_8xxx_device_bootstrap(struct scsi_qla_host *ha)
  1991. {
  1992. int rval = QLA_ERROR;
  1993. int i, timeout;
  1994. uint32_t old_count, count;
  1995. int need_reset = 0, peg_stuck = 1;
  1996. need_reset = qla4_8xxx_need_reset(ha);
  1997. old_count = qla4_82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  1998. for (i = 0; i < 10; i++) {
  1999. timeout = msleep_interruptible(200);
  2000. if (timeout) {
  2001. qla4_82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2002. QLA8XXX_DEV_FAILED);
  2003. return rval;
  2004. }
  2005. count = qla4_82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2006. if (count != old_count)
  2007. peg_stuck = 0;
  2008. }
  2009. if (need_reset) {
  2010. /* We are trying to perform a recovery here. */
  2011. if (peg_stuck)
  2012. qla4_82xx_rom_lock_recovery(ha);
  2013. goto dev_initialize;
  2014. } else {
  2015. /* Start of day for this ha context. */
  2016. if (peg_stuck) {
  2017. /* Either we are the first or recovery in progress. */
  2018. qla4_82xx_rom_lock_recovery(ha);
  2019. goto dev_initialize;
  2020. } else {
  2021. /* Firmware already running. */
  2022. rval = QLA_SUCCESS;
  2023. goto dev_ready;
  2024. }
  2025. }
  2026. dev_initialize:
  2027. /* set to DEV_INITIALIZING */
  2028. ql4_printk(KERN_INFO, ha, "HW State: INITIALIZING\n");
  2029. qla4_82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_INITIALIZING);
  2030. /* Driver that sets device state to initializating sets IDC version */
  2031. qla4_82xx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION, QLA82XX_IDC_VERSION);
  2032. qla4_82xx_idc_unlock(ha);
  2033. if (ql4xenablemd && test_bit(AF_FW_RECOVERY, &ha->flags) &&
  2034. !test_and_set_bit(AF_82XX_FW_DUMPED, &ha->flags)) {
  2035. if (!qla4_8xxx_collect_md_data(ha)) {
  2036. qla4_8xxx_uevent_emit(ha, QL4_UEVENT_CODE_FW_DUMP);
  2037. } else {
  2038. ql4_printk(KERN_INFO, ha, "Unable to collect minidump\n");
  2039. clear_bit(AF_82XX_FW_DUMPED, &ha->flags);
  2040. }
  2041. }
  2042. rval = qla4_82xx_try_start_fw(ha);
  2043. qla4_82xx_idc_lock(ha);
  2044. if (rval != QLA_SUCCESS) {
  2045. ql4_printk(KERN_INFO, ha, "HW State: FAILED\n");
  2046. qla4_8xxx_clear_drv_active(ha);
  2047. qla4_82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_FAILED);
  2048. return rval;
  2049. }
  2050. dev_ready:
  2051. ql4_printk(KERN_INFO, ha, "HW State: READY\n");
  2052. qla4_82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_READY);
  2053. return rval;
  2054. }
  2055. /**
  2056. * qla4_82xx_need_reset_handler - Code to start reset sequence
  2057. * @ha: pointer to adapter structure
  2058. *
  2059. * Note: IDC lock must be held upon entry
  2060. **/
  2061. static void
  2062. qla4_82xx_need_reset_handler(struct scsi_qla_host *ha)
  2063. {
  2064. uint32_t dev_state, drv_state, drv_active;
  2065. uint32_t active_mask = 0xFFFFFFFF;
  2066. unsigned long reset_timeout;
  2067. ql4_printk(KERN_INFO, ha,
  2068. "Performing ISP error recovery\n");
  2069. if (test_and_clear_bit(AF_ONLINE, &ha->flags)) {
  2070. qla4_82xx_idc_unlock(ha);
  2071. ha->isp_ops->disable_intrs(ha);
  2072. qla4_82xx_idc_lock(ha);
  2073. }
  2074. if (!test_bit(AF_8XXX_RST_OWNER, &ha->flags)) {
  2075. DEBUG2(ql4_printk(KERN_INFO, ha,
  2076. "%s(%ld): reset acknowledged\n",
  2077. __func__, ha->host_no));
  2078. qla4_8xxx_set_rst_ready(ha);
  2079. } else {
  2080. active_mask = (~(1 << (ha->func_num * 4)));
  2081. }
  2082. /* wait for 10 seconds for reset ack from all functions */
  2083. reset_timeout = jiffies + (ha->nx_reset_timeout * HZ);
  2084. drv_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2085. drv_active = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2086. ql4_printk(KERN_INFO, ha,
  2087. "%s(%ld): drv_state = 0x%x, drv_active = 0x%x\n",
  2088. __func__, ha->host_no, drv_state, drv_active);
  2089. while (drv_state != (drv_active & active_mask)) {
  2090. if (time_after_eq(jiffies, reset_timeout)) {
  2091. ql4_printk(KERN_INFO, ha,
  2092. "%s: RESET TIMEOUT! drv_state: 0x%08x, drv_active: 0x%08x\n",
  2093. DRIVER_NAME, drv_state, drv_active);
  2094. break;
  2095. }
  2096. /*
  2097. * When reset_owner times out, check which functions
  2098. * acked/did not ack
  2099. */
  2100. if (test_bit(AF_8XXX_RST_OWNER, &ha->flags)) {
  2101. ql4_printk(KERN_INFO, ha,
  2102. "%s(%ld): drv_state = 0x%x, drv_active = 0x%x\n",
  2103. __func__, ha->host_no, drv_state,
  2104. drv_active);
  2105. }
  2106. qla4_82xx_idc_unlock(ha);
  2107. msleep(1000);
  2108. qla4_82xx_idc_lock(ha);
  2109. drv_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2110. drv_active = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2111. }
  2112. /* Clear RESET OWNER as we are not going to use it any further */
  2113. clear_bit(AF_8XXX_RST_OWNER, &ha->flags);
  2114. dev_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2115. ql4_printk(KERN_INFO, ha, "Device state is 0x%x = %s\n", dev_state,
  2116. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  2117. /* Force to DEV_COLD unless someone else is starting a reset */
  2118. if (dev_state != QLA8XXX_DEV_INITIALIZING) {
  2119. ql4_printk(KERN_INFO, ha, "HW State: COLD/RE-INIT\n");
  2120. qla4_82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_COLD);
  2121. qla4_8xxx_set_rst_ready(ha);
  2122. }
  2123. }
  2124. /**
  2125. * qla4_8xxx_need_qsnt_handler - Code to start qsnt
  2126. * @ha: pointer to adapter structure
  2127. **/
  2128. void
  2129. qla4_8xxx_need_qsnt_handler(struct scsi_qla_host *ha)
  2130. {
  2131. qla4_82xx_idc_lock(ha);
  2132. qla4_8xxx_set_qsnt_ready(ha);
  2133. qla4_82xx_idc_unlock(ha);
  2134. }
  2135. /**
  2136. * qla4_8xxx_device_state_handler - Adapter state machine
  2137. * @ha: pointer to host adapter structure.
  2138. *
  2139. * Note: IDC lock must be UNLOCKED upon entry
  2140. **/
  2141. int qla4_8xxx_device_state_handler(struct scsi_qla_host *ha)
  2142. {
  2143. uint32_t dev_state;
  2144. int rval = QLA_SUCCESS;
  2145. unsigned long dev_init_timeout;
  2146. if (!test_bit(AF_INIT_DONE, &ha->flags)) {
  2147. qla4_82xx_idc_lock(ha);
  2148. qla4_8xxx_set_drv_active(ha);
  2149. qla4_82xx_idc_unlock(ha);
  2150. }
  2151. dev_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2152. DEBUG2(ql4_printk(KERN_INFO, ha, "Device state is 0x%x = %s\n",
  2153. dev_state, dev_state < MAX_STATES ?
  2154. qdev_state[dev_state] : "Unknown"));
  2155. /* wait for 30 seconds for device to go ready */
  2156. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout * HZ);
  2157. qla4_82xx_idc_lock(ha);
  2158. while (1) {
  2159. if (time_after_eq(jiffies, dev_init_timeout)) {
  2160. ql4_printk(KERN_WARNING, ha,
  2161. "%s: Device Init Failed 0x%x = %s\n",
  2162. DRIVER_NAME,
  2163. dev_state, dev_state < MAX_STATES ?
  2164. qdev_state[dev_state] : "Unknown");
  2165. qla4_82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2166. QLA8XXX_DEV_FAILED);
  2167. }
  2168. dev_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2169. ql4_printk(KERN_INFO, ha, "Device state is 0x%x = %s\n",
  2170. dev_state, dev_state < MAX_STATES ?
  2171. qdev_state[dev_state] : "Unknown");
  2172. /* NOTE: Make sure idc unlocked upon exit of switch statement */
  2173. switch (dev_state) {
  2174. case QLA8XXX_DEV_READY:
  2175. goto exit;
  2176. case QLA8XXX_DEV_COLD:
  2177. rval = qla4_8xxx_device_bootstrap(ha);
  2178. goto exit;
  2179. case QLA8XXX_DEV_INITIALIZING:
  2180. qla4_82xx_idc_unlock(ha);
  2181. msleep(1000);
  2182. qla4_82xx_idc_lock(ha);
  2183. break;
  2184. case QLA8XXX_DEV_NEED_RESET:
  2185. if (!ql4xdontresethba) {
  2186. qla4_82xx_need_reset_handler(ha);
  2187. /* Update timeout value after need
  2188. * reset handler */
  2189. dev_init_timeout = jiffies +
  2190. (ha->nx_dev_init_timeout * HZ);
  2191. } else {
  2192. qla4_82xx_idc_unlock(ha);
  2193. msleep(1000);
  2194. qla4_82xx_idc_lock(ha);
  2195. }
  2196. break;
  2197. case QLA8XXX_DEV_NEED_QUIESCENT:
  2198. /* idc locked/unlocked in handler */
  2199. qla4_8xxx_need_qsnt_handler(ha);
  2200. break;
  2201. case QLA8XXX_DEV_QUIESCENT:
  2202. qla4_82xx_idc_unlock(ha);
  2203. msleep(1000);
  2204. qla4_82xx_idc_lock(ha);
  2205. break;
  2206. case QLA8XXX_DEV_FAILED:
  2207. qla4_82xx_idc_unlock(ha);
  2208. qla4xxx_dead_adapter_cleanup(ha);
  2209. rval = QLA_ERROR;
  2210. qla4_82xx_idc_lock(ha);
  2211. goto exit;
  2212. default:
  2213. qla4_82xx_idc_unlock(ha);
  2214. qla4xxx_dead_adapter_cleanup(ha);
  2215. rval = QLA_ERROR;
  2216. qla4_82xx_idc_lock(ha);
  2217. goto exit;
  2218. }
  2219. }
  2220. exit:
  2221. qla4_82xx_idc_unlock(ha);
  2222. return rval;
  2223. }
  2224. int qla4_8xxx_load_risc(struct scsi_qla_host *ha)
  2225. {
  2226. int retval;
  2227. /* clear the interrupt */
  2228. writel(0, &ha->qla4_82xx_reg->host_int);
  2229. readl(&ha->qla4_82xx_reg->host_int);
  2230. retval = qla4_8xxx_device_state_handler(ha);
  2231. if (retval == QLA_SUCCESS && !test_bit(AF_INIT_DONE, &ha->flags))
  2232. retval = qla4xxx_request_irqs(ha);
  2233. return retval;
  2234. }
  2235. /*****************************************************************************/
  2236. /* Flash Manipulation Routines */
  2237. /*****************************************************************************/
  2238. #define OPTROM_BURST_SIZE 0x1000
  2239. #define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
  2240. #define FARX_DATA_FLAG BIT_31
  2241. #define FARX_ACCESS_FLASH_CONF 0x7FFD0000
  2242. #define FARX_ACCESS_FLASH_DATA 0x7FF00000
  2243. static inline uint32_t
  2244. flash_conf_addr(struct ql82xx_hw_data *hw, uint32_t faddr)
  2245. {
  2246. return hw->flash_conf_off | faddr;
  2247. }
  2248. static inline uint32_t
  2249. flash_data_addr(struct ql82xx_hw_data *hw, uint32_t faddr)
  2250. {
  2251. return hw->flash_data_off | faddr;
  2252. }
  2253. static uint32_t *
  2254. qla4_82xx_read_flash_data(struct scsi_qla_host *ha, uint32_t *dwptr,
  2255. uint32_t faddr, uint32_t length)
  2256. {
  2257. uint32_t i;
  2258. uint32_t val;
  2259. int loops = 0;
  2260. while ((qla4_82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  2261. udelay(100);
  2262. cond_resched();
  2263. loops++;
  2264. }
  2265. if (loops >= 50000) {
  2266. ql4_printk(KERN_WARNING, ha, "ROM lock failed\n");
  2267. return dwptr;
  2268. }
  2269. /* Dword reads to flash. */
  2270. for (i = 0; i < length/4; i++, faddr += 4) {
  2271. if (qla4_82xx_do_rom_fast_read(ha, faddr, &val)) {
  2272. ql4_printk(KERN_WARNING, ha,
  2273. "Do ROM fast read failed\n");
  2274. goto done_read;
  2275. }
  2276. dwptr[i] = __constant_cpu_to_le32(val);
  2277. }
  2278. done_read:
  2279. qla4_82xx_rom_unlock(ha);
  2280. return dwptr;
  2281. }
  2282. /**
  2283. * Address and length are byte address
  2284. **/
  2285. static uint8_t *
  2286. qla4_82xx_read_optrom_data(struct scsi_qla_host *ha, uint8_t *buf,
  2287. uint32_t offset, uint32_t length)
  2288. {
  2289. qla4_82xx_read_flash_data(ha, (uint32_t *)buf, offset, length);
  2290. return buf;
  2291. }
  2292. static int
  2293. qla4_8xxx_find_flt_start(struct scsi_qla_host *ha, uint32_t *start)
  2294. {
  2295. const char *loc, *locations[] = { "DEF", "PCI" };
  2296. /*
  2297. * FLT-location structure resides after the last PCI region.
  2298. */
  2299. /* Begin with sane defaults. */
  2300. loc = locations[0];
  2301. *start = FA_FLASH_LAYOUT_ADDR_82;
  2302. DEBUG2(ql4_printk(KERN_INFO, ha, "FLTL[%s] = 0x%x.\n", loc, *start));
  2303. return QLA_SUCCESS;
  2304. }
  2305. static void
  2306. qla4_8xxx_get_flt_info(struct scsi_qla_host *ha, uint32_t flt_addr)
  2307. {
  2308. const char *loc, *locations[] = { "DEF", "FLT" };
  2309. uint16_t *wptr;
  2310. uint16_t cnt, chksum;
  2311. uint32_t start;
  2312. struct qla_flt_header *flt;
  2313. struct qla_flt_region *region;
  2314. struct ql82xx_hw_data *hw = &ha->hw;
  2315. hw->flt_region_flt = flt_addr;
  2316. wptr = (uint16_t *)ha->request_ring;
  2317. flt = (struct qla_flt_header *)ha->request_ring;
  2318. region = (struct qla_flt_region *)&flt[1];
  2319. qla4_82xx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
  2320. flt_addr << 2, OPTROM_BURST_SIZE);
  2321. if (*wptr == __constant_cpu_to_le16(0xffff))
  2322. goto no_flash_data;
  2323. if (flt->version != __constant_cpu_to_le16(1)) {
  2324. DEBUG2(ql4_printk(KERN_INFO, ha, "Unsupported FLT detected: "
  2325. "version=0x%x length=0x%x checksum=0x%x.\n",
  2326. le16_to_cpu(flt->version), le16_to_cpu(flt->length),
  2327. le16_to_cpu(flt->checksum)));
  2328. goto no_flash_data;
  2329. }
  2330. cnt = (sizeof(struct qla_flt_header) + le16_to_cpu(flt->length)) >> 1;
  2331. for (chksum = 0; cnt; cnt--)
  2332. chksum += le16_to_cpu(*wptr++);
  2333. if (chksum) {
  2334. DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FLT detected: "
  2335. "version=0x%x length=0x%x checksum=0x%x.\n",
  2336. le16_to_cpu(flt->version), le16_to_cpu(flt->length),
  2337. chksum));
  2338. goto no_flash_data;
  2339. }
  2340. loc = locations[1];
  2341. cnt = le16_to_cpu(flt->length) / sizeof(struct qla_flt_region);
  2342. for ( ; cnt; cnt--, region++) {
  2343. /* Store addresses as DWORD offsets. */
  2344. start = le32_to_cpu(region->start) >> 2;
  2345. DEBUG3(ql4_printk(KERN_DEBUG, ha, "FLT[%02x]: start=0x%x "
  2346. "end=0x%x size=0x%x.\n", le32_to_cpu(region->code), start,
  2347. le32_to_cpu(region->end) >> 2, le32_to_cpu(region->size)));
  2348. switch (le32_to_cpu(region->code) & 0xff) {
  2349. case FLT_REG_FDT:
  2350. hw->flt_region_fdt = start;
  2351. break;
  2352. case FLT_REG_BOOT_CODE_82:
  2353. hw->flt_region_boot = start;
  2354. break;
  2355. case FLT_REG_FW_82:
  2356. case FLT_REG_FW_82_1:
  2357. hw->flt_region_fw = start;
  2358. break;
  2359. case FLT_REG_BOOTLOAD_82:
  2360. hw->flt_region_bootload = start;
  2361. break;
  2362. case FLT_REG_ISCSI_PARAM:
  2363. hw->flt_iscsi_param = start;
  2364. break;
  2365. case FLT_REG_ISCSI_CHAP:
  2366. hw->flt_region_chap = start;
  2367. hw->flt_chap_size = le32_to_cpu(region->size);
  2368. break;
  2369. }
  2370. }
  2371. goto done;
  2372. no_flash_data:
  2373. /* Use hardcoded defaults. */
  2374. loc = locations[0];
  2375. hw->flt_region_fdt = FA_FLASH_DESCR_ADDR_82;
  2376. hw->flt_region_boot = FA_BOOT_CODE_ADDR_82;
  2377. hw->flt_region_bootload = FA_BOOT_LOAD_ADDR_82;
  2378. hw->flt_region_fw = FA_RISC_CODE_ADDR_82;
  2379. hw->flt_region_chap = FA_FLASH_ISCSI_CHAP;
  2380. hw->flt_chap_size = FA_FLASH_CHAP_SIZE;
  2381. done:
  2382. DEBUG2(ql4_printk(KERN_INFO, ha, "FLT[%s]: flt=0x%x fdt=0x%x "
  2383. "boot=0x%x bootload=0x%x fw=0x%x\n", loc, hw->flt_region_flt,
  2384. hw->flt_region_fdt, hw->flt_region_boot, hw->flt_region_bootload,
  2385. hw->flt_region_fw));
  2386. }
  2387. static void
  2388. qla4_82xx_get_fdt_info(struct scsi_qla_host *ha)
  2389. {
  2390. #define FLASH_BLK_SIZE_4K 0x1000
  2391. #define FLASH_BLK_SIZE_32K 0x8000
  2392. #define FLASH_BLK_SIZE_64K 0x10000
  2393. const char *loc, *locations[] = { "MID", "FDT" };
  2394. uint16_t cnt, chksum;
  2395. uint16_t *wptr;
  2396. struct qla_fdt_layout *fdt;
  2397. uint16_t mid = 0;
  2398. uint16_t fid = 0;
  2399. struct ql82xx_hw_data *hw = &ha->hw;
  2400. hw->flash_conf_off = FARX_ACCESS_FLASH_CONF;
  2401. hw->flash_data_off = FARX_ACCESS_FLASH_DATA;
  2402. wptr = (uint16_t *)ha->request_ring;
  2403. fdt = (struct qla_fdt_layout *)ha->request_ring;
  2404. qla4_82xx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
  2405. hw->flt_region_fdt << 2, OPTROM_BURST_SIZE);
  2406. if (*wptr == __constant_cpu_to_le16(0xffff))
  2407. goto no_flash_data;
  2408. if (fdt->sig[0] != 'Q' || fdt->sig[1] != 'L' || fdt->sig[2] != 'I' ||
  2409. fdt->sig[3] != 'D')
  2410. goto no_flash_data;
  2411. for (cnt = 0, chksum = 0; cnt < sizeof(struct qla_fdt_layout) >> 1;
  2412. cnt++)
  2413. chksum += le16_to_cpu(*wptr++);
  2414. if (chksum) {
  2415. DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FDT detected: "
  2416. "checksum=0x%x id=%c version=0x%x.\n", chksum, fdt->sig[0],
  2417. le16_to_cpu(fdt->version)));
  2418. goto no_flash_data;
  2419. }
  2420. loc = locations[1];
  2421. mid = le16_to_cpu(fdt->man_id);
  2422. fid = le16_to_cpu(fdt->id);
  2423. hw->fdt_wrt_disable = fdt->wrt_disable_bits;
  2424. hw->fdt_erase_cmd = flash_conf_addr(hw, 0x0300 | fdt->erase_cmd);
  2425. hw->fdt_block_size = le32_to_cpu(fdt->block_size);
  2426. if (fdt->unprotect_sec_cmd) {
  2427. hw->fdt_unprotect_sec_cmd = flash_conf_addr(hw, 0x0300 |
  2428. fdt->unprotect_sec_cmd);
  2429. hw->fdt_protect_sec_cmd = fdt->protect_sec_cmd ?
  2430. flash_conf_addr(hw, 0x0300 | fdt->protect_sec_cmd) :
  2431. flash_conf_addr(hw, 0x0336);
  2432. }
  2433. goto done;
  2434. no_flash_data:
  2435. loc = locations[0];
  2436. hw->fdt_block_size = FLASH_BLK_SIZE_64K;
  2437. done:
  2438. DEBUG2(ql4_printk(KERN_INFO, ha, "FDT[%s]: (0x%x/0x%x) erase=0x%x "
  2439. "pro=%x upro=%x wrtd=0x%x blk=0x%x.\n", loc, mid, fid,
  2440. hw->fdt_erase_cmd, hw->fdt_protect_sec_cmd,
  2441. hw->fdt_unprotect_sec_cmd, hw->fdt_wrt_disable,
  2442. hw->fdt_block_size));
  2443. }
  2444. static void
  2445. qla4_82xx_get_idc_param(struct scsi_qla_host *ha)
  2446. {
  2447. #define QLA82XX_IDC_PARAM_ADDR 0x003e885c
  2448. uint32_t *wptr;
  2449. if (!is_qla8022(ha))
  2450. return;
  2451. wptr = (uint32_t *)ha->request_ring;
  2452. qla4_82xx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
  2453. QLA82XX_IDC_PARAM_ADDR , 8);
  2454. if (*wptr == __constant_cpu_to_le32(0xffffffff)) {
  2455. ha->nx_dev_init_timeout = ROM_DEV_INIT_TIMEOUT;
  2456. ha->nx_reset_timeout = ROM_DRV_RESET_ACK_TIMEOUT;
  2457. } else {
  2458. ha->nx_dev_init_timeout = le32_to_cpu(*wptr++);
  2459. ha->nx_reset_timeout = le32_to_cpu(*wptr);
  2460. }
  2461. DEBUG2(ql4_printk(KERN_DEBUG, ha,
  2462. "ha->nx_dev_init_timeout = %d\n", ha->nx_dev_init_timeout));
  2463. DEBUG2(ql4_printk(KERN_DEBUG, ha,
  2464. "ha->nx_reset_timeout = %d\n", ha->nx_reset_timeout));
  2465. return;
  2466. }
  2467. int
  2468. qla4_8xxx_get_flash_info(struct scsi_qla_host *ha)
  2469. {
  2470. int ret;
  2471. uint32_t flt_addr;
  2472. ret = qla4_8xxx_find_flt_start(ha, &flt_addr);
  2473. if (ret != QLA_SUCCESS)
  2474. return ret;
  2475. qla4_8xxx_get_flt_info(ha, flt_addr);
  2476. qla4_82xx_get_fdt_info(ha);
  2477. qla4_82xx_get_idc_param(ha);
  2478. return QLA_SUCCESS;
  2479. }
  2480. /**
  2481. * qla4_8xxx_stop_firmware - stops firmware on specified adapter instance
  2482. * @ha: pointer to host adapter structure.
  2483. *
  2484. * Remarks:
  2485. * For iSCSI, throws away all I/O and AENs into bit bucket, so they will
  2486. * not be available after successful return. Driver must cleanup potential
  2487. * outstanding I/O's after calling this funcion.
  2488. **/
  2489. int
  2490. qla4_8xxx_stop_firmware(struct scsi_qla_host *ha)
  2491. {
  2492. int status;
  2493. uint32_t mbox_cmd[MBOX_REG_COUNT];
  2494. uint32_t mbox_sts[MBOX_REG_COUNT];
  2495. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  2496. memset(&mbox_sts, 0, sizeof(mbox_sts));
  2497. mbox_cmd[0] = MBOX_CMD_STOP_FW;
  2498. status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1,
  2499. &mbox_cmd[0], &mbox_sts[0]);
  2500. DEBUG2(printk("scsi%ld: %s: status = %d\n", ha->host_no,
  2501. __func__, status));
  2502. return status;
  2503. }
  2504. /**
  2505. * qla4_82xx_isp_reset - Resets ISP and aborts all outstanding commands.
  2506. * @ha: pointer to host adapter structure.
  2507. **/
  2508. int
  2509. qla4_82xx_isp_reset(struct scsi_qla_host *ha)
  2510. {
  2511. int rval;
  2512. uint32_t dev_state;
  2513. qla4_82xx_idc_lock(ha);
  2514. dev_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2515. if (dev_state == QLA8XXX_DEV_READY) {
  2516. ql4_printk(KERN_INFO, ha, "HW State: NEED RESET\n");
  2517. qla4_82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2518. QLA8XXX_DEV_NEED_RESET);
  2519. set_bit(AF_8XXX_RST_OWNER, &ha->flags);
  2520. } else
  2521. ql4_printk(KERN_INFO, ha, "HW State: DEVICE INITIALIZING\n");
  2522. qla4_82xx_idc_unlock(ha);
  2523. rval = qla4_8xxx_device_state_handler(ha);
  2524. qla4_82xx_idc_lock(ha);
  2525. qla4_8xxx_clear_rst_ready(ha);
  2526. qla4_82xx_idc_unlock(ha);
  2527. if (rval == QLA_SUCCESS) {
  2528. ql4_printk(KERN_INFO, ha, "Clearing AF_RECOVERY in qla4_82xx_isp_reset\n");
  2529. clear_bit(AF_FW_RECOVERY, &ha->flags);
  2530. }
  2531. return rval;
  2532. }
  2533. /**
  2534. * qla4_8xxx_get_sys_info - get adapter MAC address(es) and serial number
  2535. * @ha: pointer to host adapter structure.
  2536. *
  2537. **/
  2538. int qla4_8xxx_get_sys_info(struct scsi_qla_host *ha)
  2539. {
  2540. uint32_t mbox_cmd[MBOX_REG_COUNT];
  2541. uint32_t mbox_sts[MBOX_REG_COUNT];
  2542. struct mbx_sys_info *sys_info;
  2543. dma_addr_t sys_info_dma;
  2544. int status = QLA_ERROR;
  2545. sys_info = dma_alloc_coherent(&ha->pdev->dev, sizeof(*sys_info),
  2546. &sys_info_dma, GFP_KERNEL);
  2547. if (sys_info == NULL) {
  2548. DEBUG2(printk("scsi%ld: %s: Unable to allocate dma buffer.\n",
  2549. ha->host_no, __func__));
  2550. return status;
  2551. }
  2552. memset(sys_info, 0, sizeof(*sys_info));
  2553. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  2554. memset(&mbox_sts, 0, sizeof(mbox_sts));
  2555. mbox_cmd[0] = MBOX_CMD_GET_SYS_INFO;
  2556. mbox_cmd[1] = LSDW(sys_info_dma);
  2557. mbox_cmd[2] = MSDW(sys_info_dma);
  2558. mbox_cmd[4] = sizeof(*sys_info);
  2559. if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 6, &mbox_cmd[0],
  2560. &mbox_sts[0]) != QLA_SUCCESS) {
  2561. DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO failed\n",
  2562. ha->host_no, __func__));
  2563. goto exit_validate_mac82;
  2564. }
  2565. /* Make sure we receive the minimum required data to cache internally */
  2566. if (mbox_sts[4] < offsetof(struct mbx_sys_info, reserved)) {
  2567. DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO data receive"
  2568. " error (%x)\n", ha->host_no, __func__, mbox_sts[4]));
  2569. goto exit_validate_mac82;
  2570. }
  2571. /* Save M.A.C. address & serial_number */
  2572. ha->port_num = sys_info->port_num;
  2573. memcpy(ha->my_mac, &sys_info->mac_addr[0],
  2574. min(sizeof(ha->my_mac), sizeof(sys_info->mac_addr)));
  2575. memcpy(ha->serial_number, &sys_info->serial_number,
  2576. min(sizeof(ha->serial_number), sizeof(sys_info->serial_number)));
  2577. memcpy(ha->model_name, &sys_info->board_id_str,
  2578. min(sizeof(ha->model_name), sizeof(sys_info->board_id_str)));
  2579. ha->phy_port_cnt = sys_info->phys_port_cnt;
  2580. ha->phy_port_num = sys_info->port_num;
  2581. ha->iscsi_pci_func_cnt = sys_info->iscsi_pci_func_cnt;
  2582. DEBUG2(printk("scsi%ld: %s: "
  2583. "mac %02x:%02x:%02x:%02x:%02x:%02x "
  2584. "serial %s\n", ha->host_no, __func__,
  2585. ha->my_mac[0], ha->my_mac[1], ha->my_mac[2],
  2586. ha->my_mac[3], ha->my_mac[4], ha->my_mac[5],
  2587. ha->serial_number));
  2588. status = QLA_SUCCESS;
  2589. exit_validate_mac82:
  2590. dma_free_coherent(&ha->pdev->dev, sizeof(*sys_info), sys_info,
  2591. sys_info_dma);
  2592. return status;
  2593. }
  2594. /* Interrupt handling helpers. */
  2595. static int
  2596. qla4_8xxx_mbx_intr_enable(struct scsi_qla_host *ha)
  2597. {
  2598. uint32_t mbox_cmd[MBOX_REG_COUNT];
  2599. uint32_t mbox_sts[MBOX_REG_COUNT];
  2600. DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__));
  2601. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  2602. memset(&mbox_sts, 0, sizeof(mbox_sts));
  2603. mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS;
  2604. mbox_cmd[1] = INTR_ENABLE;
  2605. if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
  2606. &mbox_sts[0]) != QLA_SUCCESS) {
  2607. DEBUG2(ql4_printk(KERN_INFO, ha,
  2608. "%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n",
  2609. __func__, mbox_sts[0]));
  2610. return QLA_ERROR;
  2611. }
  2612. return QLA_SUCCESS;
  2613. }
  2614. static int
  2615. qla4_8xxx_mbx_intr_disable(struct scsi_qla_host *ha)
  2616. {
  2617. uint32_t mbox_cmd[MBOX_REG_COUNT];
  2618. uint32_t mbox_sts[MBOX_REG_COUNT];
  2619. DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__));
  2620. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  2621. memset(&mbox_sts, 0, sizeof(mbox_sts));
  2622. mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS;
  2623. mbox_cmd[1] = INTR_DISABLE;
  2624. if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
  2625. &mbox_sts[0]) != QLA_SUCCESS) {
  2626. DEBUG2(ql4_printk(KERN_INFO, ha,
  2627. "%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n",
  2628. __func__, mbox_sts[0]));
  2629. return QLA_ERROR;
  2630. }
  2631. return QLA_SUCCESS;
  2632. }
  2633. void
  2634. qla4_82xx_enable_intrs(struct scsi_qla_host *ha)
  2635. {
  2636. qla4_8xxx_mbx_intr_enable(ha);
  2637. spin_lock_irq(&ha->hardware_lock);
  2638. /* BIT 10 - reset */
  2639. qla4_82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  2640. spin_unlock_irq(&ha->hardware_lock);
  2641. set_bit(AF_INTERRUPTS_ON, &ha->flags);
  2642. }
  2643. void
  2644. qla4_82xx_disable_intrs(struct scsi_qla_host *ha)
  2645. {
  2646. if (test_and_clear_bit(AF_INTERRUPTS_ON, &ha->flags))
  2647. qla4_8xxx_mbx_intr_disable(ha);
  2648. spin_lock_irq(&ha->hardware_lock);
  2649. /* BIT 10 - set */
  2650. qla4_82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
  2651. spin_unlock_irq(&ha->hardware_lock);
  2652. }
  2653. struct ql4_init_msix_entry {
  2654. uint16_t entry;
  2655. uint16_t index;
  2656. const char *name;
  2657. irq_handler_t handler;
  2658. };
  2659. static struct ql4_init_msix_entry qla4_8xxx_msix_entries[QLA_MSIX_ENTRIES] = {
  2660. { QLA_MSIX_DEFAULT, QLA_MIDX_DEFAULT,
  2661. "qla4xxx (default)",
  2662. (irq_handler_t)qla4_8xxx_default_intr_handler },
  2663. { QLA_MSIX_RSP_Q, QLA_MIDX_RSP_Q,
  2664. "qla4xxx (rsp_q)", (irq_handler_t)qla4_8xxx_msix_rsp_q },
  2665. };
  2666. void
  2667. qla4_8xxx_disable_msix(struct scsi_qla_host *ha)
  2668. {
  2669. int i;
  2670. struct ql4_msix_entry *qentry;
  2671. for (i = 0; i < QLA_MSIX_ENTRIES; i++) {
  2672. qentry = &ha->msix_entries[qla4_8xxx_msix_entries[i].index];
  2673. if (qentry->have_irq) {
  2674. free_irq(qentry->msix_vector, ha);
  2675. DEBUG2(ql4_printk(KERN_INFO, ha, "%s: %s\n",
  2676. __func__, qla4_8xxx_msix_entries[i].name));
  2677. }
  2678. }
  2679. pci_disable_msix(ha->pdev);
  2680. clear_bit(AF_MSIX_ENABLED, &ha->flags);
  2681. }
  2682. int
  2683. qla4_8xxx_enable_msix(struct scsi_qla_host *ha)
  2684. {
  2685. int i, ret;
  2686. struct msix_entry entries[QLA_MSIX_ENTRIES];
  2687. struct ql4_msix_entry *qentry;
  2688. for (i = 0; i < QLA_MSIX_ENTRIES; i++)
  2689. entries[i].entry = qla4_8xxx_msix_entries[i].entry;
  2690. ret = pci_enable_msix(ha->pdev, entries, ARRAY_SIZE(entries));
  2691. if (ret) {
  2692. ql4_printk(KERN_WARNING, ha,
  2693. "MSI-X: Failed to enable support -- %d/%d\n",
  2694. QLA_MSIX_ENTRIES, ret);
  2695. goto msix_out;
  2696. }
  2697. set_bit(AF_MSIX_ENABLED, &ha->flags);
  2698. for (i = 0; i < QLA_MSIX_ENTRIES; i++) {
  2699. qentry = &ha->msix_entries[qla4_8xxx_msix_entries[i].index];
  2700. qentry->msix_vector = entries[i].vector;
  2701. qentry->msix_entry = entries[i].entry;
  2702. qentry->have_irq = 0;
  2703. ret = request_irq(qentry->msix_vector,
  2704. qla4_8xxx_msix_entries[i].handler, 0,
  2705. qla4_8xxx_msix_entries[i].name, ha);
  2706. if (ret) {
  2707. ql4_printk(KERN_WARNING, ha,
  2708. "MSI-X: Unable to register handler -- %x/%d.\n",
  2709. qla4_8xxx_msix_entries[i].index, ret);
  2710. qla4_8xxx_disable_msix(ha);
  2711. goto msix_out;
  2712. }
  2713. qentry->have_irq = 1;
  2714. DEBUG2(ql4_printk(KERN_INFO, ha, "%s: %s\n",
  2715. __func__, qla4_8xxx_msix_entries[i].name));
  2716. }
  2717. msix_out:
  2718. return ret;
  2719. }