evergreen_cs.c 104 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include "evergreend.h"
  31. #include "evergreen_reg_safe.h"
  32. #include "cayman_reg_safe.h"
  33. #define MAX(a,b) (((a)>(b))?(a):(b))
  34. #define MIN(a,b) (((a)<(b))?(a):(b))
  35. int r600_dma_cs_next_reloc(struct radeon_cs_parser *p,
  36. struct radeon_cs_reloc **cs_reloc);
  37. static int evergreen_cs_packet_next_reloc(struct radeon_cs_parser *p,
  38. struct radeon_cs_reloc **cs_reloc);
  39. struct evergreen_cs_track {
  40. u32 group_size;
  41. u32 nbanks;
  42. u32 npipes;
  43. u32 row_size;
  44. /* value we track */
  45. u32 nsamples; /* unused */
  46. struct radeon_bo *cb_color_bo[12];
  47. u32 cb_color_bo_offset[12];
  48. struct radeon_bo *cb_color_fmask_bo[8]; /* unused */
  49. struct radeon_bo *cb_color_cmask_bo[8]; /* unused */
  50. u32 cb_color_info[12];
  51. u32 cb_color_view[12];
  52. u32 cb_color_pitch[12];
  53. u32 cb_color_slice[12];
  54. u32 cb_color_slice_idx[12];
  55. u32 cb_color_attrib[12];
  56. u32 cb_color_cmask_slice[8];/* unused */
  57. u32 cb_color_fmask_slice[8];/* unused */
  58. u32 cb_target_mask;
  59. u32 cb_shader_mask; /* unused */
  60. u32 vgt_strmout_config;
  61. u32 vgt_strmout_buffer_config;
  62. struct radeon_bo *vgt_strmout_bo[4];
  63. u32 vgt_strmout_bo_offset[4];
  64. u32 vgt_strmout_size[4];
  65. u32 db_depth_control;
  66. u32 db_depth_view;
  67. u32 db_depth_slice;
  68. u32 db_depth_size;
  69. u32 db_z_info;
  70. u32 db_z_read_offset;
  71. u32 db_z_write_offset;
  72. struct radeon_bo *db_z_read_bo;
  73. struct radeon_bo *db_z_write_bo;
  74. u32 db_s_info;
  75. u32 db_s_read_offset;
  76. u32 db_s_write_offset;
  77. struct radeon_bo *db_s_read_bo;
  78. struct radeon_bo *db_s_write_bo;
  79. bool sx_misc_kill_all_prims;
  80. bool cb_dirty;
  81. bool db_dirty;
  82. bool streamout_dirty;
  83. u32 htile_offset;
  84. u32 htile_surface;
  85. struct radeon_bo *htile_bo;
  86. };
  87. static u32 evergreen_cs_get_aray_mode(u32 tiling_flags)
  88. {
  89. if (tiling_flags & RADEON_TILING_MACRO)
  90. return ARRAY_2D_TILED_THIN1;
  91. else if (tiling_flags & RADEON_TILING_MICRO)
  92. return ARRAY_1D_TILED_THIN1;
  93. else
  94. return ARRAY_LINEAR_GENERAL;
  95. }
  96. static u32 evergreen_cs_get_num_banks(u32 nbanks)
  97. {
  98. switch (nbanks) {
  99. case 2:
  100. return ADDR_SURF_2_BANK;
  101. case 4:
  102. return ADDR_SURF_4_BANK;
  103. case 8:
  104. default:
  105. return ADDR_SURF_8_BANK;
  106. case 16:
  107. return ADDR_SURF_16_BANK;
  108. }
  109. }
  110. static void evergreen_cs_track_init(struct evergreen_cs_track *track)
  111. {
  112. int i;
  113. for (i = 0; i < 8; i++) {
  114. track->cb_color_fmask_bo[i] = NULL;
  115. track->cb_color_cmask_bo[i] = NULL;
  116. track->cb_color_cmask_slice[i] = 0;
  117. track->cb_color_fmask_slice[i] = 0;
  118. }
  119. for (i = 0; i < 12; i++) {
  120. track->cb_color_bo[i] = NULL;
  121. track->cb_color_bo_offset[i] = 0xFFFFFFFF;
  122. track->cb_color_info[i] = 0;
  123. track->cb_color_view[i] = 0xFFFFFFFF;
  124. track->cb_color_pitch[i] = 0;
  125. track->cb_color_slice[i] = 0xfffffff;
  126. track->cb_color_slice_idx[i] = 0;
  127. }
  128. track->cb_target_mask = 0xFFFFFFFF;
  129. track->cb_shader_mask = 0xFFFFFFFF;
  130. track->cb_dirty = true;
  131. track->db_depth_slice = 0xffffffff;
  132. track->db_depth_view = 0xFFFFC000;
  133. track->db_depth_size = 0xFFFFFFFF;
  134. track->db_depth_control = 0xFFFFFFFF;
  135. track->db_z_info = 0xFFFFFFFF;
  136. track->db_z_read_offset = 0xFFFFFFFF;
  137. track->db_z_write_offset = 0xFFFFFFFF;
  138. track->db_z_read_bo = NULL;
  139. track->db_z_write_bo = NULL;
  140. track->db_s_info = 0xFFFFFFFF;
  141. track->db_s_read_offset = 0xFFFFFFFF;
  142. track->db_s_write_offset = 0xFFFFFFFF;
  143. track->db_s_read_bo = NULL;
  144. track->db_s_write_bo = NULL;
  145. track->db_dirty = true;
  146. track->htile_bo = NULL;
  147. track->htile_offset = 0xFFFFFFFF;
  148. track->htile_surface = 0;
  149. for (i = 0; i < 4; i++) {
  150. track->vgt_strmout_size[i] = 0;
  151. track->vgt_strmout_bo[i] = NULL;
  152. track->vgt_strmout_bo_offset[i] = 0xFFFFFFFF;
  153. }
  154. track->streamout_dirty = true;
  155. track->sx_misc_kill_all_prims = false;
  156. }
  157. struct eg_surface {
  158. /* value gathered from cs */
  159. unsigned nbx;
  160. unsigned nby;
  161. unsigned format;
  162. unsigned mode;
  163. unsigned nbanks;
  164. unsigned bankw;
  165. unsigned bankh;
  166. unsigned tsplit;
  167. unsigned mtilea;
  168. unsigned nsamples;
  169. /* output value */
  170. unsigned bpe;
  171. unsigned layer_size;
  172. unsigned palign;
  173. unsigned halign;
  174. unsigned long base_align;
  175. };
  176. static int evergreen_surface_check_linear(struct radeon_cs_parser *p,
  177. struct eg_surface *surf,
  178. const char *prefix)
  179. {
  180. surf->layer_size = surf->nbx * surf->nby * surf->bpe * surf->nsamples;
  181. surf->base_align = surf->bpe;
  182. surf->palign = 1;
  183. surf->halign = 1;
  184. return 0;
  185. }
  186. static int evergreen_surface_check_linear_aligned(struct radeon_cs_parser *p,
  187. struct eg_surface *surf,
  188. const char *prefix)
  189. {
  190. struct evergreen_cs_track *track = p->track;
  191. unsigned palign;
  192. palign = MAX(64, track->group_size / surf->bpe);
  193. surf->layer_size = surf->nbx * surf->nby * surf->bpe * surf->nsamples;
  194. surf->base_align = track->group_size;
  195. surf->palign = palign;
  196. surf->halign = 1;
  197. if (surf->nbx & (palign - 1)) {
  198. if (prefix) {
  199. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d\n",
  200. __func__, __LINE__, prefix, surf->nbx, palign);
  201. }
  202. return -EINVAL;
  203. }
  204. return 0;
  205. }
  206. static int evergreen_surface_check_1d(struct radeon_cs_parser *p,
  207. struct eg_surface *surf,
  208. const char *prefix)
  209. {
  210. struct evergreen_cs_track *track = p->track;
  211. unsigned palign;
  212. palign = track->group_size / (8 * surf->bpe * surf->nsamples);
  213. palign = MAX(8, palign);
  214. surf->layer_size = surf->nbx * surf->nby * surf->bpe;
  215. surf->base_align = track->group_size;
  216. surf->palign = palign;
  217. surf->halign = 8;
  218. if ((surf->nbx & (palign - 1))) {
  219. if (prefix) {
  220. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d (%d %d %d)\n",
  221. __func__, __LINE__, prefix, surf->nbx, palign,
  222. track->group_size, surf->bpe, surf->nsamples);
  223. }
  224. return -EINVAL;
  225. }
  226. if ((surf->nby & (8 - 1))) {
  227. if (prefix) {
  228. dev_warn(p->dev, "%s:%d %s height %d invalid must be aligned with 8\n",
  229. __func__, __LINE__, prefix, surf->nby);
  230. }
  231. return -EINVAL;
  232. }
  233. return 0;
  234. }
  235. static int evergreen_surface_check_2d(struct radeon_cs_parser *p,
  236. struct eg_surface *surf,
  237. const char *prefix)
  238. {
  239. struct evergreen_cs_track *track = p->track;
  240. unsigned palign, halign, tileb, slice_pt;
  241. unsigned mtile_pr, mtile_ps, mtileb;
  242. tileb = 64 * surf->bpe * surf->nsamples;
  243. slice_pt = 1;
  244. if (tileb > surf->tsplit) {
  245. slice_pt = tileb / surf->tsplit;
  246. }
  247. tileb = tileb / slice_pt;
  248. /* macro tile width & height */
  249. palign = (8 * surf->bankw * track->npipes) * surf->mtilea;
  250. halign = (8 * surf->bankh * surf->nbanks) / surf->mtilea;
  251. mtileb = (palign / 8) * (halign / 8) * tileb;
  252. mtile_pr = surf->nbx / palign;
  253. mtile_ps = (mtile_pr * surf->nby) / halign;
  254. surf->layer_size = mtile_ps * mtileb * slice_pt;
  255. surf->base_align = (palign / 8) * (halign / 8) * tileb;
  256. surf->palign = palign;
  257. surf->halign = halign;
  258. if ((surf->nbx & (palign - 1))) {
  259. if (prefix) {
  260. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d\n",
  261. __func__, __LINE__, prefix, surf->nbx, palign);
  262. }
  263. return -EINVAL;
  264. }
  265. if ((surf->nby & (halign - 1))) {
  266. if (prefix) {
  267. dev_warn(p->dev, "%s:%d %s height %d invalid must be aligned with %d\n",
  268. __func__, __LINE__, prefix, surf->nby, halign);
  269. }
  270. return -EINVAL;
  271. }
  272. return 0;
  273. }
  274. static int evergreen_surface_check(struct radeon_cs_parser *p,
  275. struct eg_surface *surf,
  276. const char *prefix)
  277. {
  278. /* some common value computed here */
  279. surf->bpe = r600_fmt_get_blocksize(surf->format);
  280. switch (surf->mode) {
  281. case ARRAY_LINEAR_GENERAL:
  282. return evergreen_surface_check_linear(p, surf, prefix);
  283. case ARRAY_LINEAR_ALIGNED:
  284. return evergreen_surface_check_linear_aligned(p, surf, prefix);
  285. case ARRAY_1D_TILED_THIN1:
  286. return evergreen_surface_check_1d(p, surf, prefix);
  287. case ARRAY_2D_TILED_THIN1:
  288. return evergreen_surface_check_2d(p, surf, prefix);
  289. default:
  290. dev_warn(p->dev, "%s:%d %s invalid array mode %d\n",
  291. __func__, __LINE__, prefix, surf->mode);
  292. return -EINVAL;
  293. }
  294. return -EINVAL;
  295. }
  296. static int evergreen_surface_value_conv_check(struct radeon_cs_parser *p,
  297. struct eg_surface *surf,
  298. const char *prefix)
  299. {
  300. switch (surf->mode) {
  301. case ARRAY_2D_TILED_THIN1:
  302. break;
  303. case ARRAY_LINEAR_GENERAL:
  304. case ARRAY_LINEAR_ALIGNED:
  305. case ARRAY_1D_TILED_THIN1:
  306. return 0;
  307. default:
  308. dev_warn(p->dev, "%s:%d %s invalid array mode %d\n",
  309. __func__, __LINE__, prefix, surf->mode);
  310. return -EINVAL;
  311. }
  312. switch (surf->nbanks) {
  313. case 0: surf->nbanks = 2; break;
  314. case 1: surf->nbanks = 4; break;
  315. case 2: surf->nbanks = 8; break;
  316. case 3: surf->nbanks = 16; break;
  317. default:
  318. dev_warn(p->dev, "%s:%d %s invalid number of banks %d\n",
  319. __func__, __LINE__, prefix, surf->nbanks);
  320. return -EINVAL;
  321. }
  322. switch (surf->bankw) {
  323. case 0: surf->bankw = 1; break;
  324. case 1: surf->bankw = 2; break;
  325. case 2: surf->bankw = 4; break;
  326. case 3: surf->bankw = 8; break;
  327. default:
  328. dev_warn(p->dev, "%s:%d %s invalid bankw %d\n",
  329. __func__, __LINE__, prefix, surf->bankw);
  330. return -EINVAL;
  331. }
  332. switch (surf->bankh) {
  333. case 0: surf->bankh = 1; break;
  334. case 1: surf->bankh = 2; break;
  335. case 2: surf->bankh = 4; break;
  336. case 3: surf->bankh = 8; break;
  337. default:
  338. dev_warn(p->dev, "%s:%d %s invalid bankh %d\n",
  339. __func__, __LINE__, prefix, surf->bankh);
  340. return -EINVAL;
  341. }
  342. switch (surf->mtilea) {
  343. case 0: surf->mtilea = 1; break;
  344. case 1: surf->mtilea = 2; break;
  345. case 2: surf->mtilea = 4; break;
  346. case 3: surf->mtilea = 8; break;
  347. default:
  348. dev_warn(p->dev, "%s:%d %s invalid macro tile aspect %d\n",
  349. __func__, __LINE__, prefix, surf->mtilea);
  350. return -EINVAL;
  351. }
  352. switch (surf->tsplit) {
  353. case 0: surf->tsplit = 64; break;
  354. case 1: surf->tsplit = 128; break;
  355. case 2: surf->tsplit = 256; break;
  356. case 3: surf->tsplit = 512; break;
  357. case 4: surf->tsplit = 1024; break;
  358. case 5: surf->tsplit = 2048; break;
  359. case 6: surf->tsplit = 4096; break;
  360. default:
  361. dev_warn(p->dev, "%s:%d %s invalid tile split %d\n",
  362. __func__, __LINE__, prefix, surf->tsplit);
  363. return -EINVAL;
  364. }
  365. return 0;
  366. }
  367. static int evergreen_cs_track_validate_cb(struct radeon_cs_parser *p, unsigned id)
  368. {
  369. struct evergreen_cs_track *track = p->track;
  370. struct eg_surface surf;
  371. unsigned pitch, slice, mslice;
  372. unsigned long offset;
  373. int r;
  374. mslice = G_028C6C_SLICE_MAX(track->cb_color_view[id]) + 1;
  375. pitch = track->cb_color_pitch[id];
  376. slice = track->cb_color_slice[id];
  377. surf.nbx = (pitch + 1) * 8;
  378. surf.nby = ((slice + 1) * 64) / surf.nbx;
  379. surf.mode = G_028C70_ARRAY_MODE(track->cb_color_info[id]);
  380. surf.format = G_028C70_FORMAT(track->cb_color_info[id]);
  381. surf.tsplit = G_028C74_TILE_SPLIT(track->cb_color_attrib[id]);
  382. surf.nbanks = G_028C74_NUM_BANKS(track->cb_color_attrib[id]);
  383. surf.bankw = G_028C74_BANK_WIDTH(track->cb_color_attrib[id]);
  384. surf.bankh = G_028C74_BANK_HEIGHT(track->cb_color_attrib[id]);
  385. surf.mtilea = G_028C74_MACRO_TILE_ASPECT(track->cb_color_attrib[id]);
  386. surf.nsamples = 1;
  387. if (!r600_fmt_is_valid_color(surf.format)) {
  388. dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08x)\n",
  389. __func__, __LINE__, surf.format,
  390. id, track->cb_color_info[id]);
  391. return -EINVAL;
  392. }
  393. r = evergreen_surface_value_conv_check(p, &surf, "cb");
  394. if (r) {
  395. return r;
  396. }
  397. r = evergreen_surface_check(p, &surf, "cb");
  398. if (r) {
  399. dev_warn(p->dev, "%s:%d cb[%d] invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  400. __func__, __LINE__, id, track->cb_color_pitch[id],
  401. track->cb_color_slice[id], track->cb_color_attrib[id],
  402. track->cb_color_info[id]);
  403. return r;
  404. }
  405. offset = track->cb_color_bo_offset[id] << 8;
  406. if (offset & (surf.base_align - 1)) {
  407. dev_warn(p->dev, "%s:%d cb[%d] bo base %ld not aligned with %ld\n",
  408. __func__, __LINE__, id, offset, surf.base_align);
  409. return -EINVAL;
  410. }
  411. offset += surf.layer_size * mslice;
  412. if (offset > radeon_bo_size(track->cb_color_bo[id])) {
  413. /* old ddx are broken they allocate bo with w*h*bpp but
  414. * program slice with ALIGN(h, 8), catch this and patch
  415. * command stream.
  416. */
  417. if (!surf.mode) {
  418. volatile u32 *ib = p->ib.ptr;
  419. unsigned long tmp, nby, bsize, size, min = 0;
  420. /* find the height the ddx wants */
  421. if (surf.nby > 8) {
  422. min = surf.nby - 8;
  423. }
  424. bsize = radeon_bo_size(track->cb_color_bo[id]);
  425. tmp = track->cb_color_bo_offset[id] << 8;
  426. for (nby = surf.nby; nby > min; nby--) {
  427. size = nby * surf.nbx * surf.bpe * surf.nsamples;
  428. if ((tmp + size * mslice) <= bsize) {
  429. break;
  430. }
  431. }
  432. if (nby > min) {
  433. surf.nby = nby;
  434. slice = ((nby * surf.nbx) / 64) - 1;
  435. if (!evergreen_surface_check(p, &surf, "cb")) {
  436. /* check if this one works */
  437. tmp += surf.layer_size * mslice;
  438. if (tmp <= bsize) {
  439. ib[track->cb_color_slice_idx[id]] = slice;
  440. goto old_ddx_ok;
  441. }
  442. }
  443. }
  444. }
  445. dev_warn(p->dev, "%s:%d cb[%d] bo too small (layer size %d, "
  446. "offset %d, max layer %d, bo size %ld, slice %d)\n",
  447. __func__, __LINE__, id, surf.layer_size,
  448. track->cb_color_bo_offset[id] << 8, mslice,
  449. radeon_bo_size(track->cb_color_bo[id]), slice);
  450. dev_warn(p->dev, "%s:%d problematic surf: (%d %d) (%d %d %d %d %d %d %d)\n",
  451. __func__, __LINE__, surf.nbx, surf.nby,
  452. surf.mode, surf.bpe, surf.nsamples,
  453. surf.bankw, surf.bankh,
  454. surf.tsplit, surf.mtilea);
  455. return -EINVAL;
  456. }
  457. old_ddx_ok:
  458. return 0;
  459. }
  460. static int evergreen_cs_track_validate_htile(struct radeon_cs_parser *p,
  461. unsigned nbx, unsigned nby)
  462. {
  463. struct evergreen_cs_track *track = p->track;
  464. unsigned long size;
  465. if (track->htile_bo == NULL) {
  466. dev_warn(p->dev, "%s:%d htile enabled without htile surface 0x%08x\n",
  467. __func__, __LINE__, track->db_z_info);
  468. return -EINVAL;
  469. }
  470. if (G_028ABC_LINEAR(track->htile_surface)) {
  471. /* pitch must be 16 htiles aligned == 16 * 8 pixel aligned */
  472. nbx = round_up(nbx, 16 * 8);
  473. /* height is npipes htiles aligned == npipes * 8 pixel aligned */
  474. nby = round_up(nby, track->npipes * 8);
  475. } else {
  476. /* always assume 8x8 htile */
  477. /* align is htile align * 8, htile align vary according to
  478. * number of pipe and tile width and nby
  479. */
  480. switch (track->npipes) {
  481. case 8:
  482. /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  483. nbx = round_up(nbx, 64 * 8);
  484. nby = round_up(nby, 64 * 8);
  485. break;
  486. case 4:
  487. /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  488. nbx = round_up(nbx, 64 * 8);
  489. nby = round_up(nby, 32 * 8);
  490. break;
  491. case 2:
  492. /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  493. nbx = round_up(nbx, 32 * 8);
  494. nby = round_up(nby, 32 * 8);
  495. break;
  496. case 1:
  497. /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  498. nbx = round_up(nbx, 32 * 8);
  499. nby = round_up(nby, 16 * 8);
  500. break;
  501. default:
  502. dev_warn(p->dev, "%s:%d invalid num pipes %d\n",
  503. __func__, __LINE__, track->npipes);
  504. return -EINVAL;
  505. }
  506. }
  507. /* compute number of htile */
  508. nbx = nbx >> 3;
  509. nby = nby >> 3;
  510. /* size must be aligned on npipes * 2K boundary */
  511. size = roundup(nbx * nby * 4, track->npipes * (2 << 10));
  512. size += track->htile_offset;
  513. if (size > radeon_bo_size(track->htile_bo)) {
  514. dev_warn(p->dev, "%s:%d htile surface too small %ld for %ld (%d %d)\n",
  515. __func__, __LINE__, radeon_bo_size(track->htile_bo),
  516. size, nbx, nby);
  517. return -EINVAL;
  518. }
  519. return 0;
  520. }
  521. static int evergreen_cs_track_validate_stencil(struct radeon_cs_parser *p)
  522. {
  523. struct evergreen_cs_track *track = p->track;
  524. struct eg_surface surf;
  525. unsigned pitch, slice, mslice;
  526. unsigned long offset;
  527. int r;
  528. mslice = G_028008_SLICE_MAX(track->db_depth_view) + 1;
  529. pitch = G_028058_PITCH_TILE_MAX(track->db_depth_size);
  530. slice = track->db_depth_slice;
  531. surf.nbx = (pitch + 1) * 8;
  532. surf.nby = ((slice + 1) * 64) / surf.nbx;
  533. surf.mode = G_028040_ARRAY_MODE(track->db_z_info);
  534. surf.format = G_028044_FORMAT(track->db_s_info);
  535. surf.tsplit = G_028044_TILE_SPLIT(track->db_s_info);
  536. surf.nbanks = G_028040_NUM_BANKS(track->db_z_info);
  537. surf.bankw = G_028040_BANK_WIDTH(track->db_z_info);
  538. surf.bankh = G_028040_BANK_HEIGHT(track->db_z_info);
  539. surf.mtilea = G_028040_MACRO_TILE_ASPECT(track->db_z_info);
  540. surf.nsamples = 1;
  541. if (surf.format != 1) {
  542. dev_warn(p->dev, "%s:%d stencil invalid format %d\n",
  543. __func__, __LINE__, surf.format);
  544. return -EINVAL;
  545. }
  546. /* replace by color format so we can use same code */
  547. surf.format = V_028C70_COLOR_8;
  548. r = evergreen_surface_value_conv_check(p, &surf, "stencil");
  549. if (r) {
  550. return r;
  551. }
  552. r = evergreen_surface_check(p, &surf, NULL);
  553. if (r) {
  554. /* old userspace doesn't compute proper depth/stencil alignment
  555. * check that alignment against a bigger byte per elements and
  556. * only report if that alignment is wrong too.
  557. */
  558. surf.format = V_028C70_COLOR_8_8_8_8;
  559. r = evergreen_surface_check(p, &surf, "stencil");
  560. if (r) {
  561. dev_warn(p->dev, "%s:%d stencil invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  562. __func__, __LINE__, track->db_depth_size,
  563. track->db_depth_slice, track->db_s_info, track->db_z_info);
  564. }
  565. return r;
  566. }
  567. offset = track->db_s_read_offset << 8;
  568. if (offset & (surf.base_align - 1)) {
  569. dev_warn(p->dev, "%s:%d stencil read bo base %ld not aligned with %ld\n",
  570. __func__, __LINE__, offset, surf.base_align);
  571. return -EINVAL;
  572. }
  573. offset += surf.layer_size * mslice;
  574. if (offset > radeon_bo_size(track->db_s_read_bo)) {
  575. dev_warn(p->dev, "%s:%d stencil read bo too small (layer size %d, "
  576. "offset %ld, max layer %d, bo size %ld)\n",
  577. __func__, __LINE__, surf.layer_size,
  578. (unsigned long)track->db_s_read_offset << 8, mslice,
  579. radeon_bo_size(track->db_s_read_bo));
  580. dev_warn(p->dev, "%s:%d stencil invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  581. __func__, __LINE__, track->db_depth_size,
  582. track->db_depth_slice, track->db_s_info, track->db_z_info);
  583. return -EINVAL;
  584. }
  585. offset = track->db_s_write_offset << 8;
  586. if (offset & (surf.base_align - 1)) {
  587. dev_warn(p->dev, "%s:%d stencil write bo base %ld not aligned with %ld\n",
  588. __func__, __LINE__, offset, surf.base_align);
  589. return -EINVAL;
  590. }
  591. offset += surf.layer_size * mslice;
  592. if (offset > radeon_bo_size(track->db_s_write_bo)) {
  593. dev_warn(p->dev, "%s:%d stencil write bo too small (layer size %d, "
  594. "offset %ld, max layer %d, bo size %ld)\n",
  595. __func__, __LINE__, surf.layer_size,
  596. (unsigned long)track->db_s_write_offset << 8, mslice,
  597. radeon_bo_size(track->db_s_write_bo));
  598. return -EINVAL;
  599. }
  600. /* hyperz */
  601. if (G_028040_TILE_SURFACE_ENABLE(track->db_z_info)) {
  602. r = evergreen_cs_track_validate_htile(p, surf.nbx, surf.nby);
  603. if (r) {
  604. return r;
  605. }
  606. }
  607. return 0;
  608. }
  609. static int evergreen_cs_track_validate_depth(struct radeon_cs_parser *p)
  610. {
  611. struct evergreen_cs_track *track = p->track;
  612. struct eg_surface surf;
  613. unsigned pitch, slice, mslice;
  614. unsigned long offset;
  615. int r;
  616. mslice = G_028008_SLICE_MAX(track->db_depth_view) + 1;
  617. pitch = G_028058_PITCH_TILE_MAX(track->db_depth_size);
  618. slice = track->db_depth_slice;
  619. surf.nbx = (pitch + 1) * 8;
  620. surf.nby = ((slice + 1) * 64) / surf.nbx;
  621. surf.mode = G_028040_ARRAY_MODE(track->db_z_info);
  622. surf.format = G_028040_FORMAT(track->db_z_info);
  623. surf.tsplit = G_028040_TILE_SPLIT(track->db_z_info);
  624. surf.nbanks = G_028040_NUM_BANKS(track->db_z_info);
  625. surf.bankw = G_028040_BANK_WIDTH(track->db_z_info);
  626. surf.bankh = G_028040_BANK_HEIGHT(track->db_z_info);
  627. surf.mtilea = G_028040_MACRO_TILE_ASPECT(track->db_z_info);
  628. surf.nsamples = 1;
  629. switch (surf.format) {
  630. case V_028040_Z_16:
  631. surf.format = V_028C70_COLOR_16;
  632. break;
  633. case V_028040_Z_24:
  634. case V_028040_Z_32_FLOAT:
  635. surf.format = V_028C70_COLOR_8_8_8_8;
  636. break;
  637. default:
  638. dev_warn(p->dev, "%s:%d depth invalid format %d\n",
  639. __func__, __LINE__, surf.format);
  640. return -EINVAL;
  641. }
  642. r = evergreen_surface_value_conv_check(p, &surf, "depth");
  643. if (r) {
  644. dev_warn(p->dev, "%s:%d depth invalid (0x%08x 0x%08x 0x%08x)\n",
  645. __func__, __LINE__, track->db_depth_size,
  646. track->db_depth_slice, track->db_z_info);
  647. return r;
  648. }
  649. r = evergreen_surface_check(p, &surf, "depth");
  650. if (r) {
  651. dev_warn(p->dev, "%s:%d depth invalid (0x%08x 0x%08x 0x%08x)\n",
  652. __func__, __LINE__, track->db_depth_size,
  653. track->db_depth_slice, track->db_z_info);
  654. return r;
  655. }
  656. offset = track->db_z_read_offset << 8;
  657. if (offset & (surf.base_align - 1)) {
  658. dev_warn(p->dev, "%s:%d stencil read bo base %ld not aligned with %ld\n",
  659. __func__, __LINE__, offset, surf.base_align);
  660. return -EINVAL;
  661. }
  662. offset += surf.layer_size * mslice;
  663. if (offset > radeon_bo_size(track->db_z_read_bo)) {
  664. dev_warn(p->dev, "%s:%d depth read bo too small (layer size %d, "
  665. "offset %ld, max layer %d, bo size %ld)\n",
  666. __func__, __LINE__, surf.layer_size,
  667. (unsigned long)track->db_z_read_offset << 8, mslice,
  668. radeon_bo_size(track->db_z_read_bo));
  669. return -EINVAL;
  670. }
  671. offset = track->db_z_write_offset << 8;
  672. if (offset & (surf.base_align - 1)) {
  673. dev_warn(p->dev, "%s:%d stencil write bo base %ld not aligned with %ld\n",
  674. __func__, __LINE__, offset, surf.base_align);
  675. return -EINVAL;
  676. }
  677. offset += surf.layer_size * mslice;
  678. if (offset > radeon_bo_size(track->db_z_write_bo)) {
  679. dev_warn(p->dev, "%s:%d depth write bo too small (layer size %d, "
  680. "offset %ld, max layer %d, bo size %ld)\n",
  681. __func__, __LINE__, surf.layer_size,
  682. (unsigned long)track->db_z_write_offset << 8, mslice,
  683. radeon_bo_size(track->db_z_write_bo));
  684. return -EINVAL;
  685. }
  686. /* hyperz */
  687. if (G_028040_TILE_SURFACE_ENABLE(track->db_z_info)) {
  688. r = evergreen_cs_track_validate_htile(p, surf.nbx, surf.nby);
  689. if (r) {
  690. return r;
  691. }
  692. }
  693. return 0;
  694. }
  695. static int evergreen_cs_track_validate_texture(struct radeon_cs_parser *p,
  696. struct radeon_bo *texture,
  697. struct radeon_bo *mipmap,
  698. unsigned idx)
  699. {
  700. struct eg_surface surf;
  701. unsigned long toffset, moffset;
  702. unsigned dim, llevel, mslice, width, height, depth, i;
  703. u32 texdw[8];
  704. int r;
  705. texdw[0] = radeon_get_ib_value(p, idx + 0);
  706. texdw[1] = radeon_get_ib_value(p, idx + 1);
  707. texdw[2] = radeon_get_ib_value(p, idx + 2);
  708. texdw[3] = radeon_get_ib_value(p, idx + 3);
  709. texdw[4] = radeon_get_ib_value(p, idx + 4);
  710. texdw[5] = radeon_get_ib_value(p, idx + 5);
  711. texdw[6] = radeon_get_ib_value(p, idx + 6);
  712. texdw[7] = radeon_get_ib_value(p, idx + 7);
  713. dim = G_030000_DIM(texdw[0]);
  714. llevel = G_030014_LAST_LEVEL(texdw[5]);
  715. mslice = G_030014_LAST_ARRAY(texdw[5]) + 1;
  716. width = G_030000_TEX_WIDTH(texdw[0]) + 1;
  717. height = G_030004_TEX_HEIGHT(texdw[1]) + 1;
  718. depth = G_030004_TEX_DEPTH(texdw[1]) + 1;
  719. surf.format = G_03001C_DATA_FORMAT(texdw[7]);
  720. surf.nbx = (G_030000_PITCH(texdw[0]) + 1) * 8;
  721. surf.nbx = r600_fmt_get_nblocksx(surf.format, surf.nbx);
  722. surf.nby = r600_fmt_get_nblocksy(surf.format, height);
  723. surf.mode = G_030004_ARRAY_MODE(texdw[1]);
  724. surf.tsplit = G_030018_TILE_SPLIT(texdw[6]);
  725. surf.nbanks = G_03001C_NUM_BANKS(texdw[7]);
  726. surf.bankw = G_03001C_BANK_WIDTH(texdw[7]);
  727. surf.bankh = G_03001C_BANK_HEIGHT(texdw[7]);
  728. surf.mtilea = G_03001C_MACRO_TILE_ASPECT(texdw[7]);
  729. surf.nsamples = 1;
  730. toffset = texdw[2] << 8;
  731. moffset = texdw[3] << 8;
  732. if (!r600_fmt_is_valid_texture(surf.format, p->family)) {
  733. dev_warn(p->dev, "%s:%d texture invalid format %d\n",
  734. __func__, __LINE__, surf.format);
  735. return -EINVAL;
  736. }
  737. switch (dim) {
  738. case V_030000_SQ_TEX_DIM_1D:
  739. case V_030000_SQ_TEX_DIM_2D:
  740. case V_030000_SQ_TEX_DIM_CUBEMAP:
  741. case V_030000_SQ_TEX_DIM_1D_ARRAY:
  742. case V_030000_SQ_TEX_DIM_2D_ARRAY:
  743. depth = 1;
  744. break;
  745. case V_030000_SQ_TEX_DIM_2D_MSAA:
  746. case V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA:
  747. surf.nsamples = 1 << llevel;
  748. llevel = 0;
  749. depth = 1;
  750. break;
  751. case V_030000_SQ_TEX_DIM_3D:
  752. break;
  753. default:
  754. dev_warn(p->dev, "%s:%d texture invalid dimension %d\n",
  755. __func__, __LINE__, dim);
  756. return -EINVAL;
  757. }
  758. r = evergreen_surface_value_conv_check(p, &surf, "texture");
  759. if (r) {
  760. return r;
  761. }
  762. /* align height */
  763. evergreen_surface_check(p, &surf, NULL);
  764. surf.nby = ALIGN(surf.nby, surf.halign);
  765. r = evergreen_surface_check(p, &surf, "texture");
  766. if (r) {
  767. dev_warn(p->dev, "%s:%d texture invalid 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  768. __func__, __LINE__, texdw[0], texdw[1], texdw[4],
  769. texdw[5], texdw[6], texdw[7]);
  770. return r;
  771. }
  772. /* check texture size */
  773. if (toffset & (surf.base_align - 1)) {
  774. dev_warn(p->dev, "%s:%d texture bo base %ld not aligned with %ld\n",
  775. __func__, __LINE__, toffset, surf.base_align);
  776. return -EINVAL;
  777. }
  778. if (moffset & (surf.base_align - 1)) {
  779. dev_warn(p->dev, "%s:%d mipmap bo base %ld not aligned with %ld\n",
  780. __func__, __LINE__, moffset, surf.base_align);
  781. return -EINVAL;
  782. }
  783. if (dim == SQ_TEX_DIM_3D) {
  784. toffset += surf.layer_size * depth;
  785. } else {
  786. toffset += surf.layer_size * mslice;
  787. }
  788. if (toffset > radeon_bo_size(texture)) {
  789. dev_warn(p->dev, "%s:%d texture bo too small (layer size %d, "
  790. "offset %ld, max layer %d, depth %d, bo size %ld) (%d %d)\n",
  791. __func__, __LINE__, surf.layer_size,
  792. (unsigned long)texdw[2] << 8, mslice,
  793. depth, radeon_bo_size(texture),
  794. surf.nbx, surf.nby);
  795. return -EINVAL;
  796. }
  797. if (!mipmap) {
  798. if (llevel) {
  799. dev_warn(p->dev, "%s:%i got NULL MIP_ADDRESS relocation\n",
  800. __func__, __LINE__);
  801. return -EINVAL;
  802. } else {
  803. return 0; /* everything's ok */
  804. }
  805. }
  806. /* check mipmap size */
  807. for (i = 1; i <= llevel; i++) {
  808. unsigned w, h, d;
  809. w = r600_mip_minify(width, i);
  810. h = r600_mip_minify(height, i);
  811. d = r600_mip_minify(depth, i);
  812. surf.nbx = r600_fmt_get_nblocksx(surf.format, w);
  813. surf.nby = r600_fmt_get_nblocksy(surf.format, h);
  814. switch (surf.mode) {
  815. case ARRAY_2D_TILED_THIN1:
  816. if (surf.nbx < surf.palign || surf.nby < surf.halign) {
  817. surf.mode = ARRAY_1D_TILED_THIN1;
  818. }
  819. /* recompute alignment */
  820. evergreen_surface_check(p, &surf, NULL);
  821. break;
  822. case ARRAY_LINEAR_GENERAL:
  823. case ARRAY_LINEAR_ALIGNED:
  824. case ARRAY_1D_TILED_THIN1:
  825. break;
  826. default:
  827. dev_warn(p->dev, "%s:%d invalid array mode %d\n",
  828. __func__, __LINE__, surf.mode);
  829. return -EINVAL;
  830. }
  831. surf.nbx = ALIGN(surf.nbx, surf.palign);
  832. surf.nby = ALIGN(surf.nby, surf.halign);
  833. r = evergreen_surface_check(p, &surf, "mipmap");
  834. if (r) {
  835. return r;
  836. }
  837. if (dim == SQ_TEX_DIM_3D) {
  838. moffset += surf.layer_size * d;
  839. } else {
  840. moffset += surf.layer_size * mslice;
  841. }
  842. if (moffset > radeon_bo_size(mipmap)) {
  843. dev_warn(p->dev, "%s:%d mipmap [%d] bo too small (layer size %d, "
  844. "offset %ld, coffset %ld, max layer %d, depth %d, "
  845. "bo size %ld) level0 (%d %d %d)\n",
  846. __func__, __LINE__, i, surf.layer_size,
  847. (unsigned long)texdw[3] << 8, moffset, mslice,
  848. d, radeon_bo_size(mipmap),
  849. width, height, depth);
  850. dev_warn(p->dev, "%s:%d problematic surf: (%d %d) (%d %d %d %d %d %d %d)\n",
  851. __func__, __LINE__, surf.nbx, surf.nby,
  852. surf.mode, surf.bpe, surf.nsamples,
  853. surf.bankw, surf.bankh,
  854. surf.tsplit, surf.mtilea);
  855. return -EINVAL;
  856. }
  857. }
  858. return 0;
  859. }
  860. static int evergreen_cs_track_check(struct radeon_cs_parser *p)
  861. {
  862. struct evergreen_cs_track *track = p->track;
  863. unsigned tmp, i;
  864. int r;
  865. unsigned buffer_mask = 0;
  866. /* check streamout */
  867. if (track->streamout_dirty && track->vgt_strmout_config) {
  868. for (i = 0; i < 4; i++) {
  869. if (track->vgt_strmout_config & (1 << i)) {
  870. buffer_mask |= (track->vgt_strmout_buffer_config >> (i * 4)) & 0xf;
  871. }
  872. }
  873. for (i = 0; i < 4; i++) {
  874. if (buffer_mask & (1 << i)) {
  875. if (track->vgt_strmout_bo[i]) {
  876. u64 offset = (u64)track->vgt_strmout_bo_offset[i] +
  877. (u64)track->vgt_strmout_size[i];
  878. if (offset > radeon_bo_size(track->vgt_strmout_bo[i])) {
  879. DRM_ERROR("streamout %d bo too small: 0x%llx, 0x%lx\n",
  880. i, offset,
  881. radeon_bo_size(track->vgt_strmout_bo[i]));
  882. return -EINVAL;
  883. }
  884. } else {
  885. dev_warn(p->dev, "No buffer for streamout %d\n", i);
  886. return -EINVAL;
  887. }
  888. }
  889. }
  890. track->streamout_dirty = false;
  891. }
  892. if (track->sx_misc_kill_all_prims)
  893. return 0;
  894. /* check that we have a cb for each enabled target
  895. */
  896. if (track->cb_dirty) {
  897. tmp = track->cb_target_mask;
  898. for (i = 0; i < 8; i++) {
  899. if ((tmp >> (i * 4)) & 0xF) {
  900. /* at least one component is enabled */
  901. if (track->cb_color_bo[i] == NULL) {
  902. dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
  903. __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
  904. return -EINVAL;
  905. }
  906. /* check cb */
  907. r = evergreen_cs_track_validate_cb(p, i);
  908. if (r) {
  909. return r;
  910. }
  911. }
  912. }
  913. track->cb_dirty = false;
  914. }
  915. if (track->db_dirty) {
  916. /* Check stencil buffer */
  917. if (G_028044_FORMAT(track->db_s_info) != V_028044_STENCIL_INVALID &&
  918. G_028800_STENCIL_ENABLE(track->db_depth_control)) {
  919. r = evergreen_cs_track_validate_stencil(p);
  920. if (r)
  921. return r;
  922. }
  923. /* Check depth buffer */
  924. if (G_028040_FORMAT(track->db_z_info) != V_028040_Z_INVALID &&
  925. G_028800_Z_ENABLE(track->db_depth_control)) {
  926. r = evergreen_cs_track_validate_depth(p);
  927. if (r)
  928. return r;
  929. }
  930. track->db_dirty = false;
  931. }
  932. return 0;
  933. }
  934. /**
  935. * evergreen_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  936. * @parser: parser structure holding parsing context.
  937. * @data: pointer to relocation data
  938. * @offset_start: starting offset
  939. * @offset_mask: offset mask (to align start offset on)
  940. * @reloc: reloc informations
  941. *
  942. * Check next packet is relocation packet3, do bo validation and compute
  943. * GPU offset using the provided start.
  944. **/
  945. static int evergreen_cs_packet_next_reloc(struct radeon_cs_parser *p,
  946. struct radeon_cs_reloc **cs_reloc)
  947. {
  948. struct radeon_cs_chunk *relocs_chunk;
  949. struct radeon_cs_packet p3reloc;
  950. unsigned idx;
  951. int r;
  952. if (p->chunk_relocs_idx == -1) {
  953. DRM_ERROR("No relocation chunk !\n");
  954. return -EINVAL;
  955. }
  956. *cs_reloc = NULL;
  957. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  958. r = radeon_cs_packet_parse(p, &p3reloc, p->idx);
  959. if (r) {
  960. return r;
  961. }
  962. p->idx += p3reloc.count + 2;
  963. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  964. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  965. p3reloc.idx);
  966. return -EINVAL;
  967. }
  968. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  969. if (idx >= relocs_chunk->length_dw) {
  970. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  971. idx, relocs_chunk->length_dw);
  972. return -EINVAL;
  973. }
  974. /* FIXME: we assume reloc size is 4 dwords */
  975. *cs_reloc = p->relocs_ptr[(idx / 4)];
  976. return 0;
  977. }
  978. /**
  979. * evergreen_cs_packet_next_is_pkt3_nop() - test if the next packet is NOP
  980. * @p: structure holding the parser context.
  981. *
  982. * Check if the next packet is a relocation packet3.
  983. **/
  984. static bool evergreen_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
  985. {
  986. struct radeon_cs_packet p3reloc;
  987. int r;
  988. r = radeon_cs_packet_parse(p, &p3reloc, p->idx);
  989. if (r) {
  990. return false;
  991. }
  992. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  993. return false;
  994. }
  995. return true;
  996. }
  997. /**
  998. * evergreen_cs_packet_next_vline() - parse userspace VLINE packet
  999. * @parser: parser structure holding parsing context.
  1000. *
  1001. * Userspace sends a special sequence for VLINE waits.
  1002. * PACKET0 - VLINE_START_END + value
  1003. * PACKET3 - WAIT_REG_MEM poll vline status reg
  1004. * RELOC (P3) - crtc_id in reloc.
  1005. *
  1006. * This function parses this and relocates the VLINE START END
  1007. * and WAIT_REG_MEM packets to the correct crtc.
  1008. * It also detects a switched off crtc and nulls out the
  1009. * wait in that case.
  1010. */
  1011. static int evergreen_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1012. {
  1013. struct drm_mode_object *obj;
  1014. struct drm_crtc *crtc;
  1015. struct radeon_crtc *radeon_crtc;
  1016. struct radeon_cs_packet p3reloc, wait_reg_mem;
  1017. int crtc_id;
  1018. int r;
  1019. uint32_t header, h_idx, reg, wait_reg_mem_info;
  1020. volatile uint32_t *ib;
  1021. ib = p->ib.ptr;
  1022. /* parse the WAIT_REG_MEM */
  1023. r = radeon_cs_packet_parse(p, &wait_reg_mem, p->idx);
  1024. if (r)
  1025. return r;
  1026. /* check its a WAIT_REG_MEM */
  1027. if (wait_reg_mem.type != PACKET_TYPE3 ||
  1028. wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
  1029. DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
  1030. return -EINVAL;
  1031. }
  1032. wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
  1033. /* bit 4 is reg (0) or mem (1) */
  1034. if (wait_reg_mem_info & 0x10) {
  1035. DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
  1036. return -EINVAL;
  1037. }
  1038. /* waiting for value to be equal */
  1039. if ((wait_reg_mem_info & 0x7) != 0x3) {
  1040. DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
  1041. return -EINVAL;
  1042. }
  1043. if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != EVERGREEN_VLINE_STATUS) {
  1044. DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
  1045. return -EINVAL;
  1046. }
  1047. if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != EVERGREEN_VLINE_STAT) {
  1048. DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
  1049. return -EINVAL;
  1050. }
  1051. /* jump over the NOP */
  1052. r = radeon_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
  1053. if (r)
  1054. return r;
  1055. h_idx = p->idx - 2;
  1056. p->idx += wait_reg_mem.count + 2;
  1057. p->idx += p3reloc.count + 2;
  1058. header = radeon_get_ib_value(p, h_idx);
  1059. crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
  1060. reg = CP_PACKET0_GET_REG(header);
  1061. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1062. if (!obj) {
  1063. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1064. return -EINVAL;
  1065. }
  1066. crtc = obj_to_crtc(obj);
  1067. radeon_crtc = to_radeon_crtc(crtc);
  1068. crtc_id = radeon_crtc->crtc_id;
  1069. if (!crtc->enabled) {
  1070. /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
  1071. ib[h_idx + 2] = PACKET2(0);
  1072. ib[h_idx + 3] = PACKET2(0);
  1073. ib[h_idx + 4] = PACKET2(0);
  1074. ib[h_idx + 5] = PACKET2(0);
  1075. ib[h_idx + 6] = PACKET2(0);
  1076. ib[h_idx + 7] = PACKET2(0);
  1077. ib[h_idx + 8] = PACKET2(0);
  1078. } else {
  1079. switch (reg) {
  1080. case EVERGREEN_VLINE_START_END:
  1081. header &= ~R600_CP_PACKET0_REG_MASK;
  1082. header |= (EVERGREEN_VLINE_START_END + radeon_crtc->crtc_offset) >> 2;
  1083. ib[h_idx] = header;
  1084. ib[h_idx + 4] = (EVERGREEN_VLINE_STATUS + radeon_crtc->crtc_offset) >> 2;
  1085. break;
  1086. default:
  1087. DRM_ERROR("unknown crtc reloc\n");
  1088. return -EINVAL;
  1089. }
  1090. }
  1091. return 0;
  1092. }
  1093. static int evergreen_packet0_check(struct radeon_cs_parser *p,
  1094. struct radeon_cs_packet *pkt,
  1095. unsigned idx, unsigned reg)
  1096. {
  1097. int r;
  1098. switch (reg) {
  1099. case EVERGREEN_VLINE_START_END:
  1100. r = evergreen_cs_packet_parse_vline(p);
  1101. if (r) {
  1102. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1103. idx, reg);
  1104. return r;
  1105. }
  1106. break;
  1107. default:
  1108. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1109. reg, idx);
  1110. return -EINVAL;
  1111. }
  1112. return 0;
  1113. }
  1114. static int evergreen_cs_parse_packet0(struct radeon_cs_parser *p,
  1115. struct radeon_cs_packet *pkt)
  1116. {
  1117. unsigned reg, i;
  1118. unsigned idx;
  1119. int r;
  1120. idx = pkt->idx + 1;
  1121. reg = pkt->reg;
  1122. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  1123. r = evergreen_packet0_check(p, pkt, idx, reg);
  1124. if (r) {
  1125. return r;
  1126. }
  1127. }
  1128. return 0;
  1129. }
  1130. /**
  1131. * evergreen_cs_check_reg() - check if register is authorized or not
  1132. * @parser: parser structure holding parsing context
  1133. * @reg: register we are testing
  1134. * @idx: index into the cs buffer
  1135. *
  1136. * This function will test against evergreen_reg_safe_bm and return 0
  1137. * if register is safe. If register is not flag as safe this function
  1138. * will test it against a list of register needind special handling.
  1139. */
  1140. static int evergreen_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  1141. {
  1142. struct evergreen_cs_track *track = (struct evergreen_cs_track *)p->track;
  1143. struct radeon_cs_reloc *reloc;
  1144. u32 last_reg;
  1145. u32 m, i, tmp, *ib;
  1146. int r;
  1147. if (p->rdev->family >= CHIP_CAYMAN)
  1148. last_reg = ARRAY_SIZE(cayman_reg_safe_bm);
  1149. else
  1150. last_reg = ARRAY_SIZE(evergreen_reg_safe_bm);
  1151. i = (reg >> 7);
  1152. if (i >= last_reg) {
  1153. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1154. return -EINVAL;
  1155. }
  1156. m = 1 << ((reg >> 2) & 31);
  1157. if (p->rdev->family >= CHIP_CAYMAN) {
  1158. if (!(cayman_reg_safe_bm[i] & m))
  1159. return 0;
  1160. } else {
  1161. if (!(evergreen_reg_safe_bm[i] & m))
  1162. return 0;
  1163. }
  1164. ib = p->ib.ptr;
  1165. switch (reg) {
  1166. /* force following reg to 0 in an attempt to disable out buffer
  1167. * which will need us to better understand how it works to perform
  1168. * security check on it (Jerome)
  1169. */
  1170. case SQ_ESGS_RING_SIZE:
  1171. case SQ_GSVS_RING_SIZE:
  1172. case SQ_ESTMP_RING_SIZE:
  1173. case SQ_GSTMP_RING_SIZE:
  1174. case SQ_HSTMP_RING_SIZE:
  1175. case SQ_LSTMP_RING_SIZE:
  1176. case SQ_PSTMP_RING_SIZE:
  1177. case SQ_VSTMP_RING_SIZE:
  1178. case SQ_ESGS_RING_ITEMSIZE:
  1179. case SQ_ESTMP_RING_ITEMSIZE:
  1180. case SQ_GSTMP_RING_ITEMSIZE:
  1181. case SQ_GSVS_RING_ITEMSIZE:
  1182. case SQ_GS_VERT_ITEMSIZE:
  1183. case SQ_GS_VERT_ITEMSIZE_1:
  1184. case SQ_GS_VERT_ITEMSIZE_2:
  1185. case SQ_GS_VERT_ITEMSIZE_3:
  1186. case SQ_GSVS_RING_OFFSET_1:
  1187. case SQ_GSVS_RING_OFFSET_2:
  1188. case SQ_GSVS_RING_OFFSET_3:
  1189. case SQ_HSTMP_RING_ITEMSIZE:
  1190. case SQ_LSTMP_RING_ITEMSIZE:
  1191. case SQ_PSTMP_RING_ITEMSIZE:
  1192. case SQ_VSTMP_RING_ITEMSIZE:
  1193. case VGT_TF_RING_SIZE:
  1194. /* get value to populate the IB don't remove */
  1195. /*tmp =radeon_get_ib_value(p, idx);
  1196. ib[idx] = 0;*/
  1197. break;
  1198. case SQ_ESGS_RING_BASE:
  1199. case SQ_GSVS_RING_BASE:
  1200. case SQ_ESTMP_RING_BASE:
  1201. case SQ_GSTMP_RING_BASE:
  1202. case SQ_HSTMP_RING_BASE:
  1203. case SQ_LSTMP_RING_BASE:
  1204. case SQ_PSTMP_RING_BASE:
  1205. case SQ_VSTMP_RING_BASE:
  1206. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1207. if (r) {
  1208. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1209. "0x%04X\n", reg);
  1210. return -EINVAL;
  1211. }
  1212. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1213. break;
  1214. case DB_DEPTH_CONTROL:
  1215. track->db_depth_control = radeon_get_ib_value(p, idx);
  1216. track->db_dirty = true;
  1217. break;
  1218. case CAYMAN_DB_EQAA:
  1219. if (p->rdev->family < CHIP_CAYMAN) {
  1220. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1221. "0x%04X\n", reg);
  1222. return -EINVAL;
  1223. }
  1224. break;
  1225. case CAYMAN_DB_DEPTH_INFO:
  1226. if (p->rdev->family < CHIP_CAYMAN) {
  1227. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1228. "0x%04X\n", reg);
  1229. return -EINVAL;
  1230. }
  1231. break;
  1232. case DB_Z_INFO:
  1233. track->db_z_info = radeon_get_ib_value(p, idx);
  1234. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1235. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1236. if (r) {
  1237. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1238. "0x%04X\n", reg);
  1239. return -EINVAL;
  1240. }
  1241. ib[idx] &= ~Z_ARRAY_MODE(0xf);
  1242. track->db_z_info &= ~Z_ARRAY_MODE(0xf);
  1243. ib[idx] |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1244. track->db_z_info |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1245. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1246. unsigned bankw, bankh, mtaspect, tile_split;
  1247. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  1248. &bankw, &bankh, &mtaspect,
  1249. &tile_split);
  1250. ib[idx] |= DB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1251. ib[idx] |= DB_TILE_SPLIT(tile_split) |
  1252. DB_BANK_WIDTH(bankw) |
  1253. DB_BANK_HEIGHT(bankh) |
  1254. DB_MACRO_TILE_ASPECT(mtaspect);
  1255. }
  1256. }
  1257. track->db_dirty = true;
  1258. break;
  1259. case DB_STENCIL_INFO:
  1260. track->db_s_info = radeon_get_ib_value(p, idx);
  1261. track->db_dirty = true;
  1262. break;
  1263. case DB_DEPTH_VIEW:
  1264. track->db_depth_view = radeon_get_ib_value(p, idx);
  1265. track->db_dirty = true;
  1266. break;
  1267. case DB_DEPTH_SIZE:
  1268. track->db_depth_size = radeon_get_ib_value(p, idx);
  1269. track->db_dirty = true;
  1270. break;
  1271. case R_02805C_DB_DEPTH_SLICE:
  1272. track->db_depth_slice = radeon_get_ib_value(p, idx);
  1273. track->db_dirty = true;
  1274. break;
  1275. case DB_Z_READ_BASE:
  1276. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1277. if (r) {
  1278. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1279. "0x%04X\n", reg);
  1280. return -EINVAL;
  1281. }
  1282. track->db_z_read_offset = radeon_get_ib_value(p, idx);
  1283. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1284. track->db_z_read_bo = reloc->robj;
  1285. track->db_dirty = true;
  1286. break;
  1287. case DB_Z_WRITE_BASE:
  1288. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1289. if (r) {
  1290. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1291. "0x%04X\n", reg);
  1292. return -EINVAL;
  1293. }
  1294. track->db_z_write_offset = radeon_get_ib_value(p, idx);
  1295. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1296. track->db_z_write_bo = reloc->robj;
  1297. track->db_dirty = true;
  1298. break;
  1299. case DB_STENCIL_READ_BASE:
  1300. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1301. if (r) {
  1302. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1303. "0x%04X\n", reg);
  1304. return -EINVAL;
  1305. }
  1306. track->db_s_read_offset = radeon_get_ib_value(p, idx);
  1307. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1308. track->db_s_read_bo = reloc->robj;
  1309. track->db_dirty = true;
  1310. break;
  1311. case DB_STENCIL_WRITE_BASE:
  1312. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1313. if (r) {
  1314. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1315. "0x%04X\n", reg);
  1316. return -EINVAL;
  1317. }
  1318. track->db_s_write_offset = radeon_get_ib_value(p, idx);
  1319. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1320. track->db_s_write_bo = reloc->robj;
  1321. track->db_dirty = true;
  1322. break;
  1323. case VGT_STRMOUT_CONFIG:
  1324. track->vgt_strmout_config = radeon_get_ib_value(p, idx);
  1325. track->streamout_dirty = true;
  1326. break;
  1327. case VGT_STRMOUT_BUFFER_CONFIG:
  1328. track->vgt_strmout_buffer_config = radeon_get_ib_value(p, idx);
  1329. track->streamout_dirty = true;
  1330. break;
  1331. case VGT_STRMOUT_BUFFER_BASE_0:
  1332. case VGT_STRMOUT_BUFFER_BASE_1:
  1333. case VGT_STRMOUT_BUFFER_BASE_2:
  1334. case VGT_STRMOUT_BUFFER_BASE_3:
  1335. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1336. if (r) {
  1337. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1338. "0x%04X\n", reg);
  1339. return -EINVAL;
  1340. }
  1341. tmp = (reg - VGT_STRMOUT_BUFFER_BASE_0) / 16;
  1342. track->vgt_strmout_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
  1343. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1344. track->vgt_strmout_bo[tmp] = reloc->robj;
  1345. track->streamout_dirty = true;
  1346. break;
  1347. case VGT_STRMOUT_BUFFER_SIZE_0:
  1348. case VGT_STRMOUT_BUFFER_SIZE_1:
  1349. case VGT_STRMOUT_BUFFER_SIZE_2:
  1350. case VGT_STRMOUT_BUFFER_SIZE_3:
  1351. tmp = (reg - VGT_STRMOUT_BUFFER_SIZE_0) / 16;
  1352. /* size in register is DWs, convert to bytes */
  1353. track->vgt_strmout_size[tmp] = radeon_get_ib_value(p, idx) * 4;
  1354. track->streamout_dirty = true;
  1355. break;
  1356. case CP_COHER_BASE:
  1357. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1358. if (r) {
  1359. dev_warn(p->dev, "missing reloc for CP_COHER_BASE "
  1360. "0x%04X\n", reg);
  1361. return -EINVAL;
  1362. }
  1363. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1364. case CB_TARGET_MASK:
  1365. track->cb_target_mask = radeon_get_ib_value(p, idx);
  1366. track->cb_dirty = true;
  1367. break;
  1368. case CB_SHADER_MASK:
  1369. track->cb_shader_mask = radeon_get_ib_value(p, idx);
  1370. track->cb_dirty = true;
  1371. break;
  1372. case PA_SC_AA_CONFIG:
  1373. if (p->rdev->family >= CHIP_CAYMAN) {
  1374. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1375. "0x%04X\n", reg);
  1376. return -EINVAL;
  1377. }
  1378. tmp = radeon_get_ib_value(p, idx) & MSAA_NUM_SAMPLES_MASK;
  1379. track->nsamples = 1 << tmp;
  1380. break;
  1381. case CAYMAN_PA_SC_AA_CONFIG:
  1382. if (p->rdev->family < CHIP_CAYMAN) {
  1383. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1384. "0x%04X\n", reg);
  1385. return -EINVAL;
  1386. }
  1387. tmp = radeon_get_ib_value(p, idx) & CAYMAN_MSAA_NUM_SAMPLES_MASK;
  1388. track->nsamples = 1 << tmp;
  1389. break;
  1390. case CB_COLOR0_VIEW:
  1391. case CB_COLOR1_VIEW:
  1392. case CB_COLOR2_VIEW:
  1393. case CB_COLOR3_VIEW:
  1394. case CB_COLOR4_VIEW:
  1395. case CB_COLOR5_VIEW:
  1396. case CB_COLOR6_VIEW:
  1397. case CB_COLOR7_VIEW:
  1398. tmp = (reg - CB_COLOR0_VIEW) / 0x3c;
  1399. track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
  1400. track->cb_dirty = true;
  1401. break;
  1402. case CB_COLOR8_VIEW:
  1403. case CB_COLOR9_VIEW:
  1404. case CB_COLOR10_VIEW:
  1405. case CB_COLOR11_VIEW:
  1406. tmp = ((reg - CB_COLOR8_VIEW) / 0x1c) + 8;
  1407. track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
  1408. track->cb_dirty = true;
  1409. break;
  1410. case CB_COLOR0_INFO:
  1411. case CB_COLOR1_INFO:
  1412. case CB_COLOR2_INFO:
  1413. case CB_COLOR3_INFO:
  1414. case CB_COLOR4_INFO:
  1415. case CB_COLOR5_INFO:
  1416. case CB_COLOR6_INFO:
  1417. case CB_COLOR7_INFO:
  1418. tmp = (reg - CB_COLOR0_INFO) / 0x3c;
  1419. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  1420. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1421. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1422. if (r) {
  1423. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1424. "0x%04X\n", reg);
  1425. return -EINVAL;
  1426. }
  1427. ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1428. track->cb_color_info[tmp] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1429. }
  1430. track->cb_dirty = true;
  1431. break;
  1432. case CB_COLOR8_INFO:
  1433. case CB_COLOR9_INFO:
  1434. case CB_COLOR10_INFO:
  1435. case CB_COLOR11_INFO:
  1436. tmp = ((reg - CB_COLOR8_INFO) / 0x1c) + 8;
  1437. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  1438. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1439. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1440. if (r) {
  1441. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1442. "0x%04X\n", reg);
  1443. return -EINVAL;
  1444. }
  1445. ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1446. track->cb_color_info[tmp] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1447. }
  1448. track->cb_dirty = true;
  1449. break;
  1450. case CB_COLOR0_PITCH:
  1451. case CB_COLOR1_PITCH:
  1452. case CB_COLOR2_PITCH:
  1453. case CB_COLOR3_PITCH:
  1454. case CB_COLOR4_PITCH:
  1455. case CB_COLOR5_PITCH:
  1456. case CB_COLOR6_PITCH:
  1457. case CB_COLOR7_PITCH:
  1458. tmp = (reg - CB_COLOR0_PITCH) / 0x3c;
  1459. track->cb_color_pitch[tmp] = radeon_get_ib_value(p, idx);
  1460. track->cb_dirty = true;
  1461. break;
  1462. case CB_COLOR8_PITCH:
  1463. case CB_COLOR9_PITCH:
  1464. case CB_COLOR10_PITCH:
  1465. case CB_COLOR11_PITCH:
  1466. tmp = ((reg - CB_COLOR8_PITCH) / 0x1c) + 8;
  1467. track->cb_color_pitch[tmp] = radeon_get_ib_value(p, idx);
  1468. track->cb_dirty = true;
  1469. break;
  1470. case CB_COLOR0_SLICE:
  1471. case CB_COLOR1_SLICE:
  1472. case CB_COLOR2_SLICE:
  1473. case CB_COLOR3_SLICE:
  1474. case CB_COLOR4_SLICE:
  1475. case CB_COLOR5_SLICE:
  1476. case CB_COLOR6_SLICE:
  1477. case CB_COLOR7_SLICE:
  1478. tmp = (reg - CB_COLOR0_SLICE) / 0x3c;
  1479. track->cb_color_slice[tmp] = radeon_get_ib_value(p, idx);
  1480. track->cb_color_slice_idx[tmp] = idx;
  1481. track->cb_dirty = true;
  1482. break;
  1483. case CB_COLOR8_SLICE:
  1484. case CB_COLOR9_SLICE:
  1485. case CB_COLOR10_SLICE:
  1486. case CB_COLOR11_SLICE:
  1487. tmp = ((reg - CB_COLOR8_SLICE) / 0x1c) + 8;
  1488. track->cb_color_slice[tmp] = radeon_get_ib_value(p, idx);
  1489. track->cb_color_slice_idx[tmp] = idx;
  1490. track->cb_dirty = true;
  1491. break;
  1492. case CB_COLOR0_ATTRIB:
  1493. case CB_COLOR1_ATTRIB:
  1494. case CB_COLOR2_ATTRIB:
  1495. case CB_COLOR3_ATTRIB:
  1496. case CB_COLOR4_ATTRIB:
  1497. case CB_COLOR5_ATTRIB:
  1498. case CB_COLOR6_ATTRIB:
  1499. case CB_COLOR7_ATTRIB:
  1500. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1501. if (r) {
  1502. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1503. "0x%04X\n", reg);
  1504. return -EINVAL;
  1505. }
  1506. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1507. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1508. unsigned bankw, bankh, mtaspect, tile_split;
  1509. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  1510. &bankw, &bankh, &mtaspect,
  1511. &tile_split);
  1512. ib[idx] |= CB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1513. ib[idx] |= CB_TILE_SPLIT(tile_split) |
  1514. CB_BANK_WIDTH(bankw) |
  1515. CB_BANK_HEIGHT(bankh) |
  1516. CB_MACRO_TILE_ASPECT(mtaspect);
  1517. }
  1518. }
  1519. tmp = ((reg - CB_COLOR0_ATTRIB) / 0x3c);
  1520. track->cb_color_attrib[tmp] = ib[idx];
  1521. track->cb_dirty = true;
  1522. break;
  1523. case CB_COLOR8_ATTRIB:
  1524. case CB_COLOR9_ATTRIB:
  1525. case CB_COLOR10_ATTRIB:
  1526. case CB_COLOR11_ATTRIB:
  1527. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1528. if (r) {
  1529. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1530. "0x%04X\n", reg);
  1531. return -EINVAL;
  1532. }
  1533. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1534. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1535. unsigned bankw, bankh, mtaspect, tile_split;
  1536. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  1537. &bankw, &bankh, &mtaspect,
  1538. &tile_split);
  1539. ib[idx] |= CB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1540. ib[idx] |= CB_TILE_SPLIT(tile_split) |
  1541. CB_BANK_WIDTH(bankw) |
  1542. CB_BANK_HEIGHT(bankh) |
  1543. CB_MACRO_TILE_ASPECT(mtaspect);
  1544. }
  1545. }
  1546. tmp = ((reg - CB_COLOR8_ATTRIB) / 0x1c) + 8;
  1547. track->cb_color_attrib[tmp] = ib[idx];
  1548. track->cb_dirty = true;
  1549. break;
  1550. case CB_COLOR0_FMASK:
  1551. case CB_COLOR1_FMASK:
  1552. case CB_COLOR2_FMASK:
  1553. case CB_COLOR3_FMASK:
  1554. case CB_COLOR4_FMASK:
  1555. case CB_COLOR5_FMASK:
  1556. case CB_COLOR6_FMASK:
  1557. case CB_COLOR7_FMASK:
  1558. tmp = (reg - CB_COLOR0_FMASK) / 0x3c;
  1559. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1560. if (r) {
  1561. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1562. return -EINVAL;
  1563. }
  1564. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1565. track->cb_color_fmask_bo[tmp] = reloc->robj;
  1566. break;
  1567. case CB_COLOR0_CMASK:
  1568. case CB_COLOR1_CMASK:
  1569. case CB_COLOR2_CMASK:
  1570. case CB_COLOR3_CMASK:
  1571. case CB_COLOR4_CMASK:
  1572. case CB_COLOR5_CMASK:
  1573. case CB_COLOR6_CMASK:
  1574. case CB_COLOR7_CMASK:
  1575. tmp = (reg - CB_COLOR0_CMASK) / 0x3c;
  1576. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1577. if (r) {
  1578. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1579. return -EINVAL;
  1580. }
  1581. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1582. track->cb_color_cmask_bo[tmp] = reloc->robj;
  1583. break;
  1584. case CB_COLOR0_FMASK_SLICE:
  1585. case CB_COLOR1_FMASK_SLICE:
  1586. case CB_COLOR2_FMASK_SLICE:
  1587. case CB_COLOR3_FMASK_SLICE:
  1588. case CB_COLOR4_FMASK_SLICE:
  1589. case CB_COLOR5_FMASK_SLICE:
  1590. case CB_COLOR6_FMASK_SLICE:
  1591. case CB_COLOR7_FMASK_SLICE:
  1592. tmp = (reg - CB_COLOR0_FMASK_SLICE) / 0x3c;
  1593. track->cb_color_fmask_slice[tmp] = radeon_get_ib_value(p, idx);
  1594. break;
  1595. case CB_COLOR0_CMASK_SLICE:
  1596. case CB_COLOR1_CMASK_SLICE:
  1597. case CB_COLOR2_CMASK_SLICE:
  1598. case CB_COLOR3_CMASK_SLICE:
  1599. case CB_COLOR4_CMASK_SLICE:
  1600. case CB_COLOR5_CMASK_SLICE:
  1601. case CB_COLOR6_CMASK_SLICE:
  1602. case CB_COLOR7_CMASK_SLICE:
  1603. tmp = (reg - CB_COLOR0_CMASK_SLICE) / 0x3c;
  1604. track->cb_color_cmask_slice[tmp] = radeon_get_ib_value(p, idx);
  1605. break;
  1606. case CB_COLOR0_BASE:
  1607. case CB_COLOR1_BASE:
  1608. case CB_COLOR2_BASE:
  1609. case CB_COLOR3_BASE:
  1610. case CB_COLOR4_BASE:
  1611. case CB_COLOR5_BASE:
  1612. case CB_COLOR6_BASE:
  1613. case CB_COLOR7_BASE:
  1614. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1615. if (r) {
  1616. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1617. "0x%04X\n", reg);
  1618. return -EINVAL;
  1619. }
  1620. tmp = (reg - CB_COLOR0_BASE) / 0x3c;
  1621. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx);
  1622. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1623. track->cb_color_bo[tmp] = reloc->robj;
  1624. track->cb_dirty = true;
  1625. break;
  1626. case CB_COLOR8_BASE:
  1627. case CB_COLOR9_BASE:
  1628. case CB_COLOR10_BASE:
  1629. case CB_COLOR11_BASE:
  1630. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1631. if (r) {
  1632. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1633. "0x%04X\n", reg);
  1634. return -EINVAL;
  1635. }
  1636. tmp = ((reg - CB_COLOR8_BASE) / 0x1c) + 8;
  1637. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx);
  1638. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1639. track->cb_color_bo[tmp] = reloc->robj;
  1640. track->cb_dirty = true;
  1641. break;
  1642. case DB_HTILE_DATA_BASE:
  1643. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1644. if (r) {
  1645. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1646. "0x%04X\n", reg);
  1647. return -EINVAL;
  1648. }
  1649. track->htile_offset = radeon_get_ib_value(p, idx);
  1650. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1651. track->htile_bo = reloc->robj;
  1652. track->db_dirty = true;
  1653. break;
  1654. case DB_HTILE_SURFACE:
  1655. /* 8x8 only */
  1656. track->htile_surface = radeon_get_ib_value(p, idx);
  1657. /* force 8x8 htile width and height */
  1658. ib[idx] |= 3;
  1659. track->db_dirty = true;
  1660. break;
  1661. case CB_IMMED0_BASE:
  1662. case CB_IMMED1_BASE:
  1663. case CB_IMMED2_BASE:
  1664. case CB_IMMED3_BASE:
  1665. case CB_IMMED4_BASE:
  1666. case CB_IMMED5_BASE:
  1667. case CB_IMMED6_BASE:
  1668. case CB_IMMED7_BASE:
  1669. case CB_IMMED8_BASE:
  1670. case CB_IMMED9_BASE:
  1671. case CB_IMMED10_BASE:
  1672. case CB_IMMED11_BASE:
  1673. case SQ_PGM_START_FS:
  1674. case SQ_PGM_START_ES:
  1675. case SQ_PGM_START_VS:
  1676. case SQ_PGM_START_GS:
  1677. case SQ_PGM_START_PS:
  1678. case SQ_PGM_START_HS:
  1679. case SQ_PGM_START_LS:
  1680. case SQ_CONST_MEM_BASE:
  1681. case SQ_ALU_CONST_CACHE_GS_0:
  1682. case SQ_ALU_CONST_CACHE_GS_1:
  1683. case SQ_ALU_CONST_CACHE_GS_2:
  1684. case SQ_ALU_CONST_CACHE_GS_3:
  1685. case SQ_ALU_CONST_CACHE_GS_4:
  1686. case SQ_ALU_CONST_CACHE_GS_5:
  1687. case SQ_ALU_CONST_CACHE_GS_6:
  1688. case SQ_ALU_CONST_CACHE_GS_7:
  1689. case SQ_ALU_CONST_CACHE_GS_8:
  1690. case SQ_ALU_CONST_CACHE_GS_9:
  1691. case SQ_ALU_CONST_CACHE_GS_10:
  1692. case SQ_ALU_CONST_CACHE_GS_11:
  1693. case SQ_ALU_CONST_CACHE_GS_12:
  1694. case SQ_ALU_CONST_CACHE_GS_13:
  1695. case SQ_ALU_CONST_CACHE_GS_14:
  1696. case SQ_ALU_CONST_CACHE_GS_15:
  1697. case SQ_ALU_CONST_CACHE_PS_0:
  1698. case SQ_ALU_CONST_CACHE_PS_1:
  1699. case SQ_ALU_CONST_CACHE_PS_2:
  1700. case SQ_ALU_CONST_CACHE_PS_3:
  1701. case SQ_ALU_CONST_CACHE_PS_4:
  1702. case SQ_ALU_CONST_CACHE_PS_5:
  1703. case SQ_ALU_CONST_CACHE_PS_6:
  1704. case SQ_ALU_CONST_CACHE_PS_7:
  1705. case SQ_ALU_CONST_CACHE_PS_8:
  1706. case SQ_ALU_CONST_CACHE_PS_9:
  1707. case SQ_ALU_CONST_CACHE_PS_10:
  1708. case SQ_ALU_CONST_CACHE_PS_11:
  1709. case SQ_ALU_CONST_CACHE_PS_12:
  1710. case SQ_ALU_CONST_CACHE_PS_13:
  1711. case SQ_ALU_CONST_CACHE_PS_14:
  1712. case SQ_ALU_CONST_CACHE_PS_15:
  1713. case SQ_ALU_CONST_CACHE_VS_0:
  1714. case SQ_ALU_CONST_CACHE_VS_1:
  1715. case SQ_ALU_CONST_CACHE_VS_2:
  1716. case SQ_ALU_CONST_CACHE_VS_3:
  1717. case SQ_ALU_CONST_CACHE_VS_4:
  1718. case SQ_ALU_CONST_CACHE_VS_5:
  1719. case SQ_ALU_CONST_CACHE_VS_6:
  1720. case SQ_ALU_CONST_CACHE_VS_7:
  1721. case SQ_ALU_CONST_CACHE_VS_8:
  1722. case SQ_ALU_CONST_CACHE_VS_9:
  1723. case SQ_ALU_CONST_CACHE_VS_10:
  1724. case SQ_ALU_CONST_CACHE_VS_11:
  1725. case SQ_ALU_CONST_CACHE_VS_12:
  1726. case SQ_ALU_CONST_CACHE_VS_13:
  1727. case SQ_ALU_CONST_CACHE_VS_14:
  1728. case SQ_ALU_CONST_CACHE_VS_15:
  1729. case SQ_ALU_CONST_CACHE_HS_0:
  1730. case SQ_ALU_CONST_CACHE_HS_1:
  1731. case SQ_ALU_CONST_CACHE_HS_2:
  1732. case SQ_ALU_CONST_CACHE_HS_3:
  1733. case SQ_ALU_CONST_CACHE_HS_4:
  1734. case SQ_ALU_CONST_CACHE_HS_5:
  1735. case SQ_ALU_CONST_CACHE_HS_6:
  1736. case SQ_ALU_CONST_CACHE_HS_7:
  1737. case SQ_ALU_CONST_CACHE_HS_8:
  1738. case SQ_ALU_CONST_CACHE_HS_9:
  1739. case SQ_ALU_CONST_CACHE_HS_10:
  1740. case SQ_ALU_CONST_CACHE_HS_11:
  1741. case SQ_ALU_CONST_CACHE_HS_12:
  1742. case SQ_ALU_CONST_CACHE_HS_13:
  1743. case SQ_ALU_CONST_CACHE_HS_14:
  1744. case SQ_ALU_CONST_CACHE_HS_15:
  1745. case SQ_ALU_CONST_CACHE_LS_0:
  1746. case SQ_ALU_CONST_CACHE_LS_1:
  1747. case SQ_ALU_CONST_CACHE_LS_2:
  1748. case SQ_ALU_CONST_CACHE_LS_3:
  1749. case SQ_ALU_CONST_CACHE_LS_4:
  1750. case SQ_ALU_CONST_CACHE_LS_5:
  1751. case SQ_ALU_CONST_CACHE_LS_6:
  1752. case SQ_ALU_CONST_CACHE_LS_7:
  1753. case SQ_ALU_CONST_CACHE_LS_8:
  1754. case SQ_ALU_CONST_CACHE_LS_9:
  1755. case SQ_ALU_CONST_CACHE_LS_10:
  1756. case SQ_ALU_CONST_CACHE_LS_11:
  1757. case SQ_ALU_CONST_CACHE_LS_12:
  1758. case SQ_ALU_CONST_CACHE_LS_13:
  1759. case SQ_ALU_CONST_CACHE_LS_14:
  1760. case SQ_ALU_CONST_CACHE_LS_15:
  1761. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1762. if (r) {
  1763. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1764. "0x%04X\n", reg);
  1765. return -EINVAL;
  1766. }
  1767. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1768. break;
  1769. case SX_MEMORY_EXPORT_BASE:
  1770. if (p->rdev->family >= CHIP_CAYMAN) {
  1771. dev_warn(p->dev, "bad SET_CONFIG_REG "
  1772. "0x%04X\n", reg);
  1773. return -EINVAL;
  1774. }
  1775. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1776. if (r) {
  1777. dev_warn(p->dev, "bad SET_CONFIG_REG "
  1778. "0x%04X\n", reg);
  1779. return -EINVAL;
  1780. }
  1781. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1782. break;
  1783. case CAYMAN_SX_SCATTER_EXPORT_BASE:
  1784. if (p->rdev->family < CHIP_CAYMAN) {
  1785. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1786. "0x%04X\n", reg);
  1787. return -EINVAL;
  1788. }
  1789. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1790. if (r) {
  1791. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1792. "0x%04X\n", reg);
  1793. return -EINVAL;
  1794. }
  1795. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1796. break;
  1797. case SX_MISC:
  1798. track->sx_misc_kill_all_prims = (radeon_get_ib_value(p, idx) & 0x1) != 0;
  1799. break;
  1800. default:
  1801. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1802. return -EINVAL;
  1803. }
  1804. return 0;
  1805. }
  1806. static bool evergreen_is_safe_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  1807. {
  1808. u32 last_reg, m, i;
  1809. if (p->rdev->family >= CHIP_CAYMAN)
  1810. last_reg = ARRAY_SIZE(cayman_reg_safe_bm);
  1811. else
  1812. last_reg = ARRAY_SIZE(evergreen_reg_safe_bm);
  1813. i = (reg >> 7);
  1814. if (i >= last_reg) {
  1815. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1816. return false;
  1817. }
  1818. m = 1 << ((reg >> 2) & 31);
  1819. if (p->rdev->family >= CHIP_CAYMAN) {
  1820. if (!(cayman_reg_safe_bm[i] & m))
  1821. return true;
  1822. } else {
  1823. if (!(evergreen_reg_safe_bm[i] & m))
  1824. return true;
  1825. }
  1826. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1827. return false;
  1828. }
  1829. static int evergreen_packet3_check(struct radeon_cs_parser *p,
  1830. struct radeon_cs_packet *pkt)
  1831. {
  1832. struct radeon_cs_reloc *reloc;
  1833. struct evergreen_cs_track *track;
  1834. volatile u32 *ib;
  1835. unsigned idx;
  1836. unsigned i;
  1837. unsigned start_reg, end_reg, reg;
  1838. int r;
  1839. u32 idx_value;
  1840. track = (struct evergreen_cs_track *)p->track;
  1841. ib = p->ib.ptr;
  1842. idx = pkt->idx + 1;
  1843. idx_value = radeon_get_ib_value(p, idx);
  1844. switch (pkt->opcode) {
  1845. case PACKET3_SET_PREDICATION:
  1846. {
  1847. int pred_op;
  1848. int tmp;
  1849. uint64_t offset;
  1850. if (pkt->count != 1) {
  1851. DRM_ERROR("bad SET PREDICATION\n");
  1852. return -EINVAL;
  1853. }
  1854. tmp = radeon_get_ib_value(p, idx + 1);
  1855. pred_op = (tmp >> 16) & 0x7;
  1856. /* for the clear predicate operation */
  1857. if (pred_op == 0)
  1858. return 0;
  1859. if (pred_op > 2) {
  1860. DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op);
  1861. return -EINVAL;
  1862. }
  1863. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1864. if (r) {
  1865. DRM_ERROR("bad SET PREDICATION\n");
  1866. return -EINVAL;
  1867. }
  1868. offset = reloc->lobj.gpu_offset +
  1869. (idx_value & 0xfffffff0) +
  1870. ((u64)(tmp & 0xff) << 32);
  1871. ib[idx + 0] = offset;
  1872. ib[idx + 1] = (tmp & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  1873. }
  1874. break;
  1875. case PACKET3_CONTEXT_CONTROL:
  1876. if (pkt->count != 1) {
  1877. DRM_ERROR("bad CONTEXT_CONTROL\n");
  1878. return -EINVAL;
  1879. }
  1880. break;
  1881. case PACKET3_INDEX_TYPE:
  1882. case PACKET3_NUM_INSTANCES:
  1883. case PACKET3_CLEAR_STATE:
  1884. if (pkt->count) {
  1885. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES/CLEAR_STATE\n");
  1886. return -EINVAL;
  1887. }
  1888. break;
  1889. case CAYMAN_PACKET3_DEALLOC_STATE:
  1890. if (p->rdev->family < CHIP_CAYMAN) {
  1891. DRM_ERROR("bad PACKET3_DEALLOC_STATE\n");
  1892. return -EINVAL;
  1893. }
  1894. if (pkt->count) {
  1895. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES/CLEAR_STATE\n");
  1896. return -EINVAL;
  1897. }
  1898. break;
  1899. case PACKET3_INDEX_BASE:
  1900. {
  1901. uint64_t offset;
  1902. if (pkt->count != 1) {
  1903. DRM_ERROR("bad INDEX_BASE\n");
  1904. return -EINVAL;
  1905. }
  1906. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1907. if (r) {
  1908. DRM_ERROR("bad INDEX_BASE\n");
  1909. return -EINVAL;
  1910. }
  1911. offset = reloc->lobj.gpu_offset +
  1912. idx_value +
  1913. ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
  1914. ib[idx+0] = offset;
  1915. ib[idx+1] = upper_32_bits(offset) & 0xff;
  1916. r = evergreen_cs_track_check(p);
  1917. if (r) {
  1918. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1919. return r;
  1920. }
  1921. break;
  1922. }
  1923. case PACKET3_DRAW_INDEX:
  1924. {
  1925. uint64_t offset;
  1926. if (pkt->count != 3) {
  1927. DRM_ERROR("bad DRAW_INDEX\n");
  1928. return -EINVAL;
  1929. }
  1930. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1931. if (r) {
  1932. DRM_ERROR("bad DRAW_INDEX\n");
  1933. return -EINVAL;
  1934. }
  1935. offset = reloc->lobj.gpu_offset +
  1936. idx_value +
  1937. ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
  1938. ib[idx+0] = offset;
  1939. ib[idx+1] = upper_32_bits(offset) & 0xff;
  1940. r = evergreen_cs_track_check(p);
  1941. if (r) {
  1942. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1943. return r;
  1944. }
  1945. break;
  1946. }
  1947. case PACKET3_DRAW_INDEX_2:
  1948. {
  1949. uint64_t offset;
  1950. if (pkt->count != 4) {
  1951. DRM_ERROR("bad DRAW_INDEX_2\n");
  1952. return -EINVAL;
  1953. }
  1954. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1955. if (r) {
  1956. DRM_ERROR("bad DRAW_INDEX_2\n");
  1957. return -EINVAL;
  1958. }
  1959. offset = reloc->lobj.gpu_offset +
  1960. radeon_get_ib_value(p, idx+1) +
  1961. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  1962. ib[idx+1] = offset;
  1963. ib[idx+2] = upper_32_bits(offset) & 0xff;
  1964. r = evergreen_cs_track_check(p);
  1965. if (r) {
  1966. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1967. return r;
  1968. }
  1969. break;
  1970. }
  1971. case PACKET3_DRAW_INDEX_AUTO:
  1972. if (pkt->count != 1) {
  1973. DRM_ERROR("bad DRAW_INDEX_AUTO\n");
  1974. return -EINVAL;
  1975. }
  1976. r = evergreen_cs_track_check(p);
  1977. if (r) {
  1978. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1979. return r;
  1980. }
  1981. break;
  1982. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  1983. if (pkt->count != 2) {
  1984. DRM_ERROR("bad DRAW_INDEX_MULTI_AUTO\n");
  1985. return -EINVAL;
  1986. }
  1987. r = evergreen_cs_track_check(p);
  1988. if (r) {
  1989. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1990. return r;
  1991. }
  1992. break;
  1993. case PACKET3_DRAW_INDEX_IMMD:
  1994. if (pkt->count < 2) {
  1995. DRM_ERROR("bad DRAW_INDEX_IMMD\n");
  1996. return -EINVAL;
  1997. }
  1998. r = evergreen_cs_track_check(p);
  1999. if (r) {
  2000. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  2001. return r;
  2002. }
  2003. break;
  2004. case PACKET3_DRAW_INDEX_OFFSET:
  2005. if (pkt->count != 2) {
  2006. DRM_ERROR("bad DRAW_INDEX_OFFSET\n");
  2007. return -EINVAL;
  2008. }
  2009. r = evergreen_cs_track_check(p);
  2010. if (r) {
  2011. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  2012. return r;
  2013. }
  2014. break;
  2015. case PACKET3_DRAW_INDEX_OFFSET_2:
  2016. if (pkt->count != 3) {
  2017. DRM_ERROR("bad DRAW_INDEX_OFFSET_2\n");
  2018. return -EINVAL;
  2019. }
  2020. r = evergreen_cs_track_check(p);
  2021. if (r) {
  2022. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  2023. return r;
  2024. }
  2025. break;
  2026. case PACKET3_DISPATCH_DIRECT:
  2027. if (pkt->count != 3) {
  2028. DRM_ERROR("bad DISPATCH_DIRECT\n");
  2029. return -EINVAL;
  2030. }
  2031. r = evergreen_cs_track_check(p);
  2032. if (r) {
  2033. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  2034. return r;
  2035. }
  2036. break;
  2037. case PACKET3_DISPATCH_INDIRECT:
  2038. if (pkt->count != 1) {
  2039. DRM_ERROR("bad DISPATCH_INDIRECT\n");
  2040. return -EINVAL;
  2041. }
  2042. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2043. if (r) {
  2044. DRM_ERROR("bad DISPATCH_INDIRECT\n");
  2045. return -EINVAL;
  2046. }
  2047. ib[idx+0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  2048. r = evergreen_cs_track_check(p);
  2049. if (r) {
  2050. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  2051. return r;
  2052. }
  2053. break;
  2054. case PACKET3_WAIT_REG_MEM:
  2055. if (pkt->count != 5) {
  2056. DRM_ERROR("bad WAIT_REG_MEM\n");
  2057. return -EINVAL;
  2058. }
  2059. /* bit 4 is reg (0) or mem (1) */
  2060. if (idx_value & 0x10) {
  2061. uint64_t offset;
  2062. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2063. if (r) {
  2064. DRM_ERROR("bad WAIT_REG_MEM\n");
  2065. return -EINVAL;
  2066. }
  2067. offset = reloc->lobj.gpu_offset +
  2068. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  2069. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2070. ib[idx+1] = (ib[idx+1] & 0x3) | (offset & 0xfffffffc);
  2071. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2072. }
  2073. break;
  2074. case PACKET3_CP_DMA:
  2075. {
  2076. u32 command, size, info;
  2077. u64 offset, tmp;
  2078. if (pkt->count != 4) {
  2079. DRM_ERROR("bad CP DMA\n");
  2080. return -EINVAL;
  2081. }
  2082. command = radeon_get_ib_value(p, idx+4);
  2083. size = command & 0x1fffff;
  2084. info = radeon_get_ib_value(p, idx+1);
  2085. if ((((info & 0x60000000) >> 29) != 0) || /* src = GDS or DATA */
  2086. (((info & 0x00300000) >> 20) != 0) || /* dst = GDS */
  2087. ((((info & 0x00300000) >> 20) == 0) &&
  2088. (command & PACKET3_CP_DMA_CMD_DAS)) || /* dst = register */
  2089. ((((info & 0x60000000) >> 29) == 0) &&
  2090. (command & PACKET3_CP_DMA_CMD_SAS))) { /* src = register */
  2091. /* non mem to mem copies requires dw aligned count */
  2092. if (size % 4) {
  2093. DRM_ERROR("CP DMA command requires dw count alignment\n");
  2094. return -EINVAL;
  2095. }
  2096. }
  2097. if (command & PACKET3_CP_DMA_CMD_SAS) {
  2098. /* src address space is register */
  2099. /* GDS is ok */
  2100. if (((info & 0x60000000) >> 29) != 1) {
  2101. DRM_ERROR("CP DMA SAS not supported\n");
  2102. return -EINVAL;
  2103. }
  2104. } else {
  2105. if (command & PACKET3_CP_DMA_CMD_SAIC) {
  2106. DRM_ERROR("CP DMA SAIC only supported for registers\n");
  2107. return -EINVAL;
  2108. }
  2109. /* src address space is memory */
  2110. if (((info & 0x60000000) >> 29) == 0) {
  2111. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2112. if (r) {
  2113. DRM_ERROR("bad CP DMA SRC\n");
  2114. return -EINVAL;
  2115. }
  2116. tmp = radeon_get_ib_value(p, idx) +
  2117. ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
  2118. offset = reloc->lobj.gpu_offset + tmp;
  2119. if ((tmp + size) > radeon_bo_size(reloc->robj)) {
  2120. dev_warn(p->dev, "CP DMA src buffer too small (%llu %lu)\n",
  2121. tmp + size, radeon_bo_size(reloc->robj));
  2122. return -EINVAL;
  2123. }
  2124. ib[idx] = offset;
  2125. ib[idx+1] = (ib[idx+1] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  2126. } else if (((info & 0x60000000) >> 29) != 2) {
  2127. DRM_ERROR("bad CP DMA SRC_SEL\n");
  2128. return -EINVAL;
  2129. }
  2130. }
  2131. if (command & PACKET3_CP_DMA_CMD_DAS) {
  2132. /* dst address space is register */
  2133. /* GDS is ok */
  2134. if (((info & 0x00300000) >> 20) != 1) {
  2135. DRM_ERROR("CP DMA DAS not supported\n");
  2136. return -EINVAL;
  2137. }
  2138. } else {
  2139. /* dst address space is memory */
  2140. if (command & PACKET3_CP_DMA_CMD_DAIC) {
  2141. DRM_ERROR("CP DMA DAIC only supported for registers\n");
  2142. return -EINVAL;
  2143. }
  2144. if (((info & 0x00300000) >> 20) == 0) {
  2145. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2146. if (r) {
  2147. DRM_ERROR("bad CP DMA DST\n");
  2148. return -EINVAL;
  2149. }
  2150. tmp = radeon_get_ib_value(p, idx+2) +
  2151. ((u64)(radeon_get_ib_value(p, idx+3) & 0xff) << 32);
  2152. offset = reloc->lobj.gpu_offset + tmp;
  2153. if ((tmp + size) > radeon_bo_size(reloc->robj)) {
  2154. dev_warn(p->dev, "CP DMA dst buffer too small (%llu %lu)\n",
  2155. tmp + size, radeon_bo_size(reloc->robj));
  2156. return -EINVAL;
  2157. }
  2158. ib[idx+2] = offset;
  2159. ib[idx+3] = upper_32_bits(offset) & 0xff;
  2160. } else {
  2161. DRM_ERROR("bad CP DMA DST_SEL\n");
  2162. return -EINVAL;
  2163. }
  2164. }
  2165. break;
  2166. }
  2167. case PACKET3_SURFACE_SYNC:
  2168. if (pkt->count != 3) {
  2169. DRM_ERROR("bad SURFACE_SYNC\n");
  2170. return -EINVAL;
  2171. }
  2172. /* 0xffffffff/0x0 is flush all cache flag */
  2173. if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
  2174. radeon_get_ib_value(p, idx + 2) != 0) {
  2175. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2176. if (r) {
  2177. DRM_ERROR("bad SURFACE_SYNC\n");
  2178. return -EINVAL;
  2179. }
  2180. ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  2181. }
  2182. break;
  2183. case PACKET3_EVENT_WRITE:
  2184. if (pkt->count != 2 && pkt->count != 0) {
  2185. DRM_ERROR("bad EVENT_WRITE\n");
  2186. return -EINVAL;
  2187. }
  2188. if (pkt->count) {
  2189. uint64_t offset;
  2190. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2191. if (r) {
  2192. DRM_ERROR("bad EVENT_WRITE\n");
  2193. return -EINVAL;
  2194. }
  2195. offset = reloc->lobj.gpu_offset +
  2196. (radeon_get_ib_value(p, idx+1) & 0xfffffff8) +
  2197. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2198. ib[idx+1] = offset & 0xfffffff8;
  2199. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2200. }
  2201. break;
  2202. case PACKET3_EVENT_WRITE_EOP:
  2203. {
  2204. uint64_t offset;
  2205. if (pkt->count != 4) {
  2206. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  2207. return -EINVAL;
  2208. }
  2209. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2210. if (r) {
  2211. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  2212. return -EINVAL;
  2213. }
  2214. offset = reloc->lobj.gpu_offset +
  2215. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  2216. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2217. ib[idx+1] = offset & 0xfffffffc;
  2218. ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  2219. break;
  2220. }
  2221. case PACKET3_EVENT_WRITE_EOS:
  2222. {
  2223. uint64_t offset;
  2224. if (pkt->count != 3) {
  2225. DRM_ERROR("bad EVENT_WRITE_EOS\n");
  2226. return -EINVAL;
  2227. }
  2228. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2229. if (r) {
  2230. DRM_ERROR("bad EVENT_WRITE_EOS\n");
  2231. return -EINVAL;
  2232. }
  2233. offset = reloc->lobj.gpu_offset +
  2234. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  2235. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2236. ib[idx+1] = offset & 0xfffffffc;
  2237. ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  2238. break;
  2239. }
  2240. case PACKET3_SET_CONFIG_REG:
  2241. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  2242. end_reg = 4 * pkt->count + start_reg - 4;
  2243. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  2244. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  2245. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  2246. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  2247. return -EINVAL;
  2248. }
  2249. for (i = 0; i < pkt->count; i++) {
  2250. reg = start_reg + (4 * i);
  2251. r = evergreen_cs_check_reg(p, reg, idx+1+i);
  2252. if (r)
  2253. return r;
  2254. }
  2255. break;
  2256. case PACKET3_SET_CONTEXT_REG:
  2257. start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_START;
  2258. end_reg = 4 * pkt->count + start_reg - 4;
  2259. if ((start_reg < PACKET3_SET_CONTEXT_REG_START) ||
  2260. (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
  2261. (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
  2262. DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
  2263. return -EINVAL;
  2264. }
  2265. for (i = 0; i < pkt->count; i++) {
  2266. reg = start_reg + (4 * i);
  2267. r = evergreen_cs_check_reg(p, reg, idx+1+i);
  2268. if (r)
  2269. return r;
  2270. }
  2271. break;
  2272. case PACKET3_SET_RESOURCE:
  2273. if (pkt->count % 8) {
  2274. DRM_ERROR("bad SET_RESOURCE\n");
  2275. return -EINVAL;
  2276. }
  2277. start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_START;
  2278. end_reg = 4 * pkt->count + start_reg - 4;
  2279. if ((start_reg < PACKET3_SET_RESOURCE_START) ||
  2280. (start_reg >= PACKET3_SET_RESOURCE_END) ||
  2281. (end_reg >= PACKET3_SET_RESOURCE_END)) {
  2282. DRM_ERROR("bad SET_RESOURCE\n");
  2283. return -EINVAL;
  2284. }
  2285. for (i = 0; i < (pkt->count / 8); i++) {
  2286. struct radeon_bo *texture, *mipmap;
  2287. u32 toffset, moffset;
  2288. u32 size, offset, mip_address, tex_dim;
  2289. switch (G__SQ_CONSTANT_TYPE(radeon_get_ib_value(p, idx+1+(i*8)+7))) {
  2290. case SQ_TEX_VTX_VALID_TEXTURE:
  2291. /* tex base */
  2292. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2293. if (r) {
  2294. DRM_ERROR("bad SET_RESOURCE (tex)\n");
  2295. return -EINVAL;
  2296. }
  2297. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  2298. ib[idx+1+(i*8)+1] |=
  2299. TEX_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  2300. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  2301. unsigned bankw, bankh, mtaspect, tile_split;
  2302. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  2303. &bankw, &bankh, &mtaspect,
  2304. &tile_split);
  2305. ib[idx+1+(i*8)+6] |= TEX_TILE_SPLIT(tile_split);
  2306. ib[idx+1+(i*8)+7] |=
  2307. TEX_BANK_WIDTH(bankw) |
  2308. TEX_BANK_HEIGHT(bankh) |
  2309. MACRO_TILE_ASPECT(mtaspect) |
  2310. TEX_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  2311. }
  2312. }
  2313. texture = reloc->robj;
  2314. toffset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  2315. /* tex mip base */
  2316. tex_dim = ib[idx+1+(i*8)+0] & 0x7;
  2317. mip_address = ib[idx+1+(i*8)+3];
  2318. if ((tex_dim == SQ_TEX_DIM_2D_MSAA || tex_dim == SQ_TEX_DIM_2D_ARRAY_MSAA) &&
  2319. !mip_address &&
  2320. !evergreen_cs_packet_next_is_pkt3_nop(p)) {
  2321. /* MIP_ADDRESS should point to FMASK for an MSAA texture.
  2322. * It should be 0 if FMASK is disabled. */
  2323. moffset = 0;
  2324. mipmap = NULL;
  2325. } else {
  2326. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2327. if (r) {
  2328. DRM_ERROR("bad SET_RESOURCE (tex)\n");
  2329. return -EINVAL;
  2330. }
  2331. moffset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  2332. mipmap = reloc->robj;
  2333. }
  2334. r = evergreen_cs_track_validate_texture(p, texture, mipmap, idx+1+(i*8));
  2335. if (r)
  2336. return r;
  2337. ib[idx+1+(i*8)+2] += toffset;
  2338. ib[idx+1+(i*8)+3] += moffset;
  2339. break;
  2340. case SQ_TEX_VTX_VALID_BUFFER:
  2341. {
  2342. uint64_t offset64;
  2343. /* vtx base */
  2344. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2345. if (r) {
  2346. DRM_ERROR("bad SET_RESOURCE (vtx)\n");
  2347. return -EINVAL;
  2348. }
  2349. offset = radeon_get_ib_value(p, idx+1+(i*8)+0);
  2350. size = radeon_get_ib_value(p, idx+1+(i*8)+1);
  2351. if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
  2352. /* force size to size of the buffer */
  2353. dev_warn(p->dev, "vbo resource seems too big for the bo\n");
  2354. ib[idx+1+(i*8)+1] = radeon_bo_size(reloc->robj) - offset;
  2355. }
  2356. offset64 = reloc->lobj.gpu_offset + offset;
  2357. ib[idx+1+(i*8)+0] = offset64;
  2358. ib[idx+1+(i*8)+2] = (ib[idx+1+(i*8)+2] & 0xffffff00) |
  2359. (upper_32_bits(offset64) & 0xff);
  2360. break;
  2361. }
  2362. case SQ_TEX_VTX_INVALID_TEXTURE:
  2363. case SQ_TEX_VTX_INVALID_BUFFER:
  2364. default:
  2365. DRM_ERROR("bad SET_RESOURCE\n");
  2366. return -EINVAL;
  2367. }
  2368. }
  2369. break;
  2370. case PACKET3_SET_ALU_CONST:
  2371. /* XXX fix me ALU const buffers only */
  2372. break;
  2373. case PACKET3_SET_BOOL_CONST:
  2374. start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_START;
  2375. end_reg = 4 * pkt->count + start_reg - 4;
  2376. if ((start_reg < PACKET3_SET_BOOL_CONST_START) ||
  2377. (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
  2378. (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
  2379. DRM_ERROR("bad SET_BOOL_CONST\n");
  2380. return -EINVAL;
  2381. }
  2382. break;
  2383. case PACKET3_SET_LOOP_CONST:
  2384. start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_START;
  2385. end_reg = 4 * pkt->count + start_reg - 4;
  2386. if ((start_reg < PACKET3_SET_LOOP_CONST_START) ||
  2387. (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
  2388. (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
  2389. DRM_ERROR("bad SET_LOOP_CONST\n");
  2390. return -EINVAL;
  2391. }
  2392. break;
  2393. case PACKET3_SET_CTL_CONST:
  2394. start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_START;
  2395. end_reg = 4 * pkt->count + start_reg - 4;
  2396. if ((start_reg < PACKET3_SET_CTL_CONST_START) ||
  2397. (start_reg >= PACKET3_SET_CTL_CONST_END) ||
  2398. (end_reg >= PACKET3_SET_CTL_CONST_END)) {
  2399. DRM_ERROR("bad SET_CTL_CONST\n");
  2400. return -EINVAL;
  2401. }
  2402. break;
  2403. case PACKET3_SET_SAMPLER:
  2404. if (pkt->count % 3) {
  2405. DRM_ERROR("bad SET_SAMPLER\n");
  2406. return -EINVAL;
  2407. }
  2408. start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_START;
  2409. end_reg = 4 * pkt->count + start_reg - 4;
  2410. if ((start_reg < PACKET3_SET_SAMPLER_START) ||
  2411. (start_reg >= PACKET3_SET_SAMPLER_END) ||
  2412. (end_reg >= PACKET3_SET_SAMPLER_END)) {
  2413. DRM_ERROR("bad SET_SAMPLER\n");
  2414. return -EINVAL;
  2415. }
  2416. break;
  2417. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2418. if (pkt->count != 4) {
  2419. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (invalid count)\n");
  2420. return -EINVAL;
  2421. }
  2422. /* Updating memory at DST_ADDRESS. */
  2423. if (idx_value & 0x1) {
  2424. u64 offset;
  2425. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2426. if (r) {
  2427. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing dst reloc)\n");
  2428. return -EINVAL;
  2429. }
  2430. offset = radeon_get_ib_value(p, idx+1);
  2431. offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2432. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2433. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE dst bo too small: 0x%llx, 0x%lx\n",
  2434. offset + 4, radeon_bo_size(reloc->robj));
  2435. return -EINVAL;
  2436. }
  2437. offset += reloc->lobj.gpu_offset;
  2438. ib[idx+1] = offset;
  2439. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2440. }
  2441. /* Reading data from SRC_ADDRESS. */
  2442. if (((idx_value >> 1) & 0x3) == 2) {
  2443. u64 offset;
  2444. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2445. if (r) {
  2446. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing src reloc)\n");
  2447. return -EINVAL;
  2448. }
  2449. offset = radeon_get_ib_value(p, idx+3);
  2450. offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2451. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2452. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE src bo too small: 0x%llx, 0x%lx\n",
  2453. offset + 4, radeon_bo_size(reloc->robj));
  2454. return -EINVAL;
  2455. }
  2456. offset += reloc->lobj.gpu_offset;
  2457. ib[idx+3] = offset;
  2458. ib[idx+4] = upper_32_bits(offset) & 0xff;
  2459. }
  2460. break;
  2461. case PACKET3_MEM_WRITE:
  2462. {
  2463. u64 offset;
  2464. if (pkt->count != 3) {
  2465. DRM_ERROR("bad MEM_WRITE (invalid count)\n");
  2466. return -EINVAL;
  2467. }
  2468. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2469. if (r) {
  2470. DRM_ERROR("bad MEM_WRITE (missing reloc)\n");
  2471. return -EINVAL;
  2472. }
  2473. offset = radeon_get_ib_value(p, idx+0);
  2474. offset += ((u64)(radeon_get_ib_value(p, idx+1) & 0xff)) << 32UL;
  2475. if (offset & 0x7) {
  2476. DRM_ERROR("bad MEM_WRITE (address not qwords aligned)\n");
  2477. return -EINVAL;
  2478. }
  2479. if ((offset + 8) > radeon_bo_size(reloc->robj)) {
  2480. DRM_ERROR("bad MEM_WRITE bo too small: 0x%llx, 0x%lx\n",
  2481. offset + 8, radeon_bo_size(reloc->robj));
  2482. return -EINVAL;
  2483. }
  2484. offset += reloc->lobj.gpu_offset;
  2485. ib[idx+0] = offset;
  2486. ib[idx+1] = upper_32_bits(offset) & 0xff;
  2487. break;
  2488. }
  2489. case PACKET3_COPY_DW:
  2490. if (pkt->count != 4) {
  2491. DRM_ERROR("bad COPY_DW (invalid count)\n");
  2492. return -EINVAL;
  2493. }
  2494. if (idx_value & 0x1) {
  2495. u64 offset;
  2496. /* SRC is memory. */
  2497. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2498. if (r) {
  2499. DRM_ERROR("bad COPY_DW (missing src reloc)\n");
  2500. return -EINVAL;
  2501. }
  2502. offset = radeon_get_ib_value(p, idx+1);
  2503. offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2504. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2505. DRM_ERROR("bad COPY_DW src bo too small: 0x%llx, 0x%lx\n",
  2506. offset + 4, radeon_bo_size(reloc->robj));
  2507. return -EINVAL;
  2508. }
  2509. offset += reloc->lobj.gpu_offset;
  2510. ib[idx+1] = offset;
  2511. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2512. } else {
  2513. /* SRC is a reg. */
  2514. reg = radeon_get_ib_value(p, idx+1) << 2;
  2515. if (!evergreen_is_safe_reg(p, reg, idx+1))
  2516. return -EINVAL;
  2517. }
  2518. if (idx_value & 0x2) {
  2519. u64 offset;
  2520. /* DST is memory. */
  2521. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2522. if (r) {
  2523. DRM_ERROR("bad COPY_DW (missing dst reloc)\n");
  2524. return -EINVAL;
  2525. }
  2526. offset = radeon_get_ib_value(p, idx+3);
  2527. offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2528. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2529. DRM_ERROR("bad COPY_DW dst bo too small: 0x%llx, 0x%lx\n",
  2530. offset + 4, radeon_bo_size(reloc->robj));
  2531. return -EINVAL;
  2532. }
  2533. offset += reloc->lobj.gpu_offset;
  2534. ib[idx+3] = offset;
  2535. ib[idx+4] = upper_32_bits(offset) & 0xff;
  2536. } else {
  2537. /* DST is a reg. */
  2538. reg = radeon_get_ib_value(p, idx+3) << 2;
  2539. if (!evergreen_is_safe_reg(p, reg, idx+3))
  2540. return -EINVAL;
  2541. }
  2542. break;
  2543. case PACKET3_NOP:
  2544. break;
  2545. default:
  2546. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  2547. return -EINVAL;
  2548. }
  2549. return 0;
  2550. }
  2551. int evergreen_cs_parse(struct radeon_cs_parser *p)
  2552. {
  2553. struct radeon_cs_packet pkt;
  2554. struct evergreen_cs_track *track;
  2555. u32 tmp;
  2556. int r;
  2557. if (p->track == NULL) {
  2558. /* initialize tracker, we are in kms */
  2559. track = kzalloc(sizeof(*track), GFP_KERNEL);
  2560. if (track == NULL)
  2561. return -ENOMEM;
  2562. evergreen_cs_track_init(track);
  2563. if (p->rdev->family >= CHIP_CAYMAN)
  2564. tmp = p->rdev->config.cayman.tile_config;
  2565. else
  2566. tmp = p->rdev->config.evergreen.tile_config;
  2567. switch (tmp & 0xf) {
  2568. case 0:
  2569. track->npipes = 1;
  2570. break;
  2571. case 1:
  2572. default:
  2573. track->npipes = 2;
  2574. break;
  2575. case 2:
  2576. track->npipes = 4;
  2577. break;
  2578. case 3:
  2579. track->npipes = 8;
  2580. break;
  2581. }
  2582. switch ((tmp & 0xf0) >> 4) {
  2583. case 0:
  2584. track->nbanks = 4;
  2585. break;
  2586. case 1:
  2587. default:
  2588. track->nbanks = 8;
  2589. break;
  2590. case 2:
  2591. track->nbanks = 16;
  2592. break;
  2593. }
  2594. switch ((tmp & 0xf00) >> 8) {
  2595. case 0:
  2596. track->group_size = 256;
  2597. break;
  2598. case 1:
  2599. default:
  2600. track->group_size = 512;
  2601. break;
  2602. }
  2603. switch ((tmp & 0xf000) >> 12) {
  2604. case 0:
  2605. track->row_size = 1;
  2606. break;
  2607. case 1:
  2608. default:
  2609. track->row_size = 2;
  2610. break;
  2611. case 2:
  2612. track->row_size = 4;
  2613. break;
  2614. }
  2615. p->track = track;
  2616. }
  2617. do {
  2618. r = radeon_cs_packet_parse(p, &pkt, p->idx);
  2619. if (r) {
  2620. kfree(p->track);
  2621. p->track = NULL;
  2622. return r;
  2623. }
  2624. p->idx += pkt.count + 2;
  2625. switch (pkt.type) {
  2626. case PACKET_TYPE0:
  2627. r = evergreen_cs_parse_packet0(p, &pkt);
  2628. break;
  2629. case PACKET_TYPE2:
  2630. break;
  2631. case PACKET_TYPE3:
  2632. r = evergreen_packet3_check(p, &pkt);
  2633. break;
  2634. default:
  2635. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  2636. kfree(p->track);
  2637. p->track = NULL;
  2638. return -EINVAL;
  2639. }
  2640. if (r) {
  2641. kfree(p->track);
  2642. p->track = NULL;
  2643. return r;
  2644. }
  2645. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  2646. #if 0
  2647. for (r = 0; r < p->ib.length_dw; r++) {
  2648. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib.ptr[r]);
  2649. mdelay(1);
  2650. }
  2651. #endif
  2652. kfree(p->track);
  2653. p->track = NULL;
  2654. return 0;
  2655. }
  2656. /*
  2657. * DMA
  2658. */
  2659. #define GET_DMA_CMD(h) (((h) & 0xf0000000) >> 28)
  2660. #define GET_DMA_COUNT(h) ((h) & 0x000fffff)
  2661. #define GET_DMA_T(h) (((h) & 0x00800000) >> 23)
  2662. #define GET_DMA_NEW(h) (((h) & 0x04000000) >> 26)
  2663. #define GET_DMA_MISC(h) (((h) & 0x0700000) >> 20)
  2664. /**
  2665. * evergreen_dma_cs_parse() - parse the DMA IB
  2666. * @p: parser structure holding parsing context.
  2667. *
  2668. * Parses the DMA IB from the CS ioctl and updates
  2669. * the GPU addresses based on the reloc information and
  2670. * checks for errors. (Evergreen-Cayman)
  2671. * Returns 0 for success and an error on failure.
  2672. **/
  2673. int evergreen_dma_cs_parse(struct radeon_cs_parser *p)
  2674. {
  2675. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  2676. struct radeon_cs_reloc *src_reloc, *dst_reloc, *dst2_reloc;
  2677. u32 header, cmd, count, tiled, new_cmd, misc;
  2678. volatile u32 *ib = p->ib.ptr;
  2679. u32 idx, idx_value;
  2680. u64 src_offset, dst_offset, dst2_offset;
  2681. int r;
  2682. do {
  2683. if (p->idx >= ib_chunk->length_dw) {
  2684. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  2685. p->idx, ib_chunk->length_dw);
  2686. return -EINVAL;
  2687. }
  2688. idx = p->idx;
  2689. header = radeon_get_ib_value(p, idx);
  2690. cmd = GET_DMA_CMD(header);
  2691. count = GET_DMA_COUNT(header);
  2692. tiled = GET_DMA_T(header);
  2693. new_cmd = GET_DMA_NEW(header);
  2694. misc = GET_DMA_MISC(header);
  2695. switch (cmd) {
  2696. case DMA_PACKET_WRITE:
  2697. r = r600_dma_cs_next_reloc(p, &dst_reloc);
  2698. if (r) {
  2699. DRM_ERROR("bad DMA_PACKET_WRITE\n");
  2700. return -EINVAL;
  2701. }
  2702. if (tiled) {
  2703. dst_offset = ib[idx+1];
  2704. dst_offset <<= 8;
  2705. ib[idx+1] += (u32)(dst_reloc->lobj.gpu_offset >> 8);
  2706. p->idx += count + 7;
  2707. } else {
  2708. dst_offset = ib[idx+1];
  2709. dst_offset |= ((u64)(ib[idx+2] & 0xff)) << 32;
  2710. ib[idx+1] += (u32)(dst_reloc->lobj.gpu_offset & 0xfffffffc);
  2711. ib[idx+2] += upper_32_bits(dst_reloc->lobj.gpu_offset) & 0xff;
  2712. p->idx += count + 3;
  2713. }
  2714. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  2715. dev_warn(p->dev, "DMA write buffer too small (%llu %lu)\n",
  2716. dst_offset, radeon_bo_size(dst_reloc->robj));
  2717. return -EINVAL;
  2718. }
  2719. break;
  2720. case DMA_PACKET_COPY:
  2721. r = r600_dma_cs_next_reloc(p, &src_reloc);
  2722. if (r) {
  2723. DRM_ERROR("bad DMA_PACKET_COPY\n");
  2724. return -EINVAL;
  2725. }
  2726. r = r600_dma_cs_next_reloc(p, &dst_reloc);
  2727. if (r) {
  2728. DRM_ERROR("bad DMA_PACKET_COPY\n");
  2729. return -EINVAL;
  2730. }
  2731. if (tiled) {
  2732. idx_value = radeon_get_ib_value(p, idx + 2);
  2733. if (new_cmd) {
  2734. switch (misc) {
  2735. case 0:
  2736. /* L2T, frame to fields */
  2737. if (idx_value & (1 << 31)) {
  2738. DRM_ERROR("bad L2T, frame to fields DMA_PACKET_COPY\n");
  2739. return -EINVAL;
  2740. }
  2741. r = r600_dma_cs_next_reloc(p, &dst2_reloc);
  2742. if (r) {
  2743. DRM_ERROR("bad L2T, frame to fields DMA_PACKET_COPY\n");
  2744. return -EINVAL;
  2745. }
  2746. dst_offset = ib[idx+1];
  2747. dst_offset <<= 8;
  2748. dst2_offset = ib[idx+2];
  2749. dst2_offset <<= 8;
  2750. src_offset = ib[idx+8];
  2751. src_offset |= ((u64)(ib[idx+9] & 0xff)) << 32;
  2752. if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
  2753. dev_warn(p->dev, "DMA L2T, frame to fields src buffer too small (%llu %lu)\n",
  2754. src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
  2755. return -EINVAL;
  2756. }
  2757. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  2758. dev_warn(p->dev, "DMA L2T, frame to fields buffer too small (%llu %lu)\n",
  2759. dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
  2760. return -EINVAL;
  2761. }
  2762. if ((dst2_offset + (count * 4)) > radeon_bo_size(dst2_reloc->robj)) {
  2763. dev_warn(p->dev, "DMA L2T, frame to fields buffer too small (%llu %lu)\n",
  2764. dst2_offset + (count * 4), radeon_bo_size(dst2_reloc->robj));
  2765. return -EINVAL;
  2766. }
  2767. ib[idx+1] += (u32)(dst_reloc->lobj.gpu_offset >> 8);
  2768. ib[idx+2] += (u32)(dst2_reloc->lobj.gpu_offset >> 8);
  2769. ib[idx+8] += (u32)(src_reloc->lobj.gpu_offset & 0xfffffffc);
  2770. ib[idx+9] += upper_32_bits(src_reloc->lobj.gpu_offset) & 0xff;
  2771. p->idx += 10;
  2772. break;
  2773. case 1:
  2774. /* L2T, T2L partial */
  2775. if (p->family < CHIP_CAYMAN) {
  2776. DRM_ERROR("L2T, T2L Partial is cayman only !\n");
  2777. return -EINVAL;
  2778. }
  2779. /* detile bit */
  2780. if (idx_value & (1 << 31)) {
  2781. /* tiled src, linear dst */
  2782. ib[idx+1] += (u32)(src_reloc->lobj.gpu_offset >> 8);
  2783. ib[idx+7] += (u32)(dst_reloc->lobj.gpu_offset & 0xfffffffc);
  2784. ib[idx+8] += upper_32_bits(dst_reloc->lobj.gpu_offset) & 0xff;
  2785. } else {
  2786. /* linear src, tiled dst */
  2787. ib[idx+7] += (u32)(src_reloc->lobj.gpu_offset & 0xfffffffc);
  2788. ib[idx+8] += upper_32_bits(src_reloc->lobj.gpu_offset) & 0xff;
  2789. ib[idx+1] += (u32)(dst_reloc->lobj.gpu_offset >> 8);
  2790. }
  2791. p->idx += 12;
  2792. break;
  2793. case 3:
  2794. /* L2T, broadcast */
  2795. if (idx_value & (1 << 31)) {
  2796. DRM_ERROR("bad L2T, broadcast DMA_PACKET_COPY\n");
  2797. return -EINVAL;
  2798. }
  2799. r = r600_dma_cs_next_reloc(p, &dst2_reloc);
  2800. if (r) {
  2801. DRM_ERROR("bad L2T, broadcast DMA_PACKET_COPY\n");
  2802. return -EINVAL;
  2803. }
  2804. dst_offset = ib[idx+1];
  2805. dst_offset <<= 8;
  2806. dst2_offset = ib[idx+2];
  2807. dst2_offset <<= 8;
  2808. src_offset = ib[idx+8];
  2809. src_offset |= ((u64)(ib[idx+9] & 0xff)) << 32;
  2810. if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
  2811. dev_warn(p->dev, "DMA L2T, broadcast src buffer too small (%llu %lu)\n",
  2812. src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
  2813. return -EINVAL;
  2814. }
  2815. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  2816. dev_warn(p->dev, "DMA L2T, broadcast dst buffer too small (%llu %lu)\n",
  2817. dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
  2818. return -EINVAL;
  2819. }
  2820. if ((dst2_offset + (count * 4)) > radeon_bo_size(dst2_reloc->robj)) {
  2821. dev_warn(p->dev, "DMA L2T, broadcast dst2 buffer too small (%llu %lu)\n",
  2822. dst2_offset + (count * 4), radeon_bo_size(dst2_reloc->robj));
  2823. return -EINVAL;
  2824. }
  2825. ib[idx+1] += (u32)(dst_reloc->lobj.gpu_offset >> 8);
  2826. ib[idx+2] += (u32)(dst2_reloc->lobj.gpu_offset >> 8);
  2827. ib[idx+8] += (u32)(src_reloc->lobj.gpu_offset & 0xfffffffc);
  2828. ib[idx+9] += upper_32_bits(src_reloc->lobj.gpu_offset) & 0xff;
  2829. p->idx += 10;
  2830. break;
  2831. case 4:
  2832. /* L2T, T2L */
  2833. /* detile bit */
  2834. if (idx_value & (1 << 31)) {
  2835. /* tiled src, linear dst */
  2836. src_offset = ib[idx+1];
  2837. src_offset <<= 8;
  2838. ib[idx+1] += (u32)(src_reloc->lobj.gpu_offset >> 8);
  2839. dst_offset = ib[idx+7];
  2840. dst_offset |= ((u64)(ib[idx+8] & 0xff)) << 32;
  2841. ib[idx+7] += (u32)(dst_reloc->lobj.gpu_offset & 0xfffffffc);
  2842. ib[idx+8] += upper_32_bits(dst_reloc->lobj.gpu_offset) & 0xff;
  2843. } else {
  2844. /* linear src, tiled dst */
  2845. src_offset = ib[idx+7];
  2846. src_offset |= ((u64)(ib[idx+8] & 0xff)) << 32;
  2847. ib[idx+7] += (u32)(src_reloc->lobj.gpu_offset & 0xfffffffc);
  2848. ib[idx+8] += upper_32_bits(src_reloc->lobj.gpu_offset) & 0xff;
  2849. dst_offset = ib[idx+1];
  2850. dst_offset <<= 8;
  2851. ib[idx+1] += (u32)(dst_reloc->lobj.gpu_offset >> 8);
  2852. }
  2853. if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
  2854. dev_warn(p->dev, "DMA L2T, T2L src buffer too small (%llu %lu)\n",
  2855. src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
  2856. return -EINVAL;
  2857. }
  2858. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  2859. dev_warn(p->dev, "DMA L2T, T2L dst buffer too small (%llu %lu)\n",
  2860. dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
  2861. return -EINVAL;
  2862. }
  2863. p->idx += 9;
  2864. break;
  2865. case 5:
  2866. /* T2T partial */
  2867. if (p->family < CHIP_CAYMAN) {
  2868. DRM_ERROR("L2T, T2L Partial is cayman only !\n");
  2869. return -EINVAL;
  2870. }
  2871. ib[idx+1] += (u32)(src_reloc->lobj.gpu_offset >> 8);
  2872. ib[idx+4] += (u32)(dst_reloc->lobj.gpu_offset >> 8);
  2873. p->idx += 13;
  2874. break;
  2875. case 7:
  2876. /* L2T, broadcast */
  2877. if (idx_value & (1 << 31)) {
  2878. DRM_ERROR("bad L2T, broadcast DMA_PACKET_COPY\n");
  2879. return -EINVAL;
  2880. }
  2881. r = r600_dma_cs_next_reloc(p, &dst2_reloc);
  2882. if (r) {
  2883. DRM_ERROR("bad L2T, broadcast DMA_PACKET_COPY\n");
  2884. return -EINVAL;
  2885. }
  2886. dst_offset = ib[idx+1];
  2887. dst_offset <<= 8;
  2888. dst2_offset = ib[idx+2];
  2889. dst2_offset <<= 8;
  2890. src_offset = ib[idx+8];
  2891. src_offset |= ((u64)(ib[idx+9] & 0xff)) << 32;
  2892. if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
  2893. dev_warn(p->dev, "DMA L2T, broadcast src buffer too small (%llu %lu)\n",
  2894. src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
  2895. return -EINVAL;
  2896. }
  2897. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  2898. dev_warn(p->dev, "DMA L2T, broadcast dst buffer too small (%llu %lu)\n",
  2899. dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
  2900. return -EINVAL;
  2901. }
  2902. if ((dst2_offset + (count * 4)) > radeon_bo_size(dst2_reloc->robj)) {
  2903. dev_warn(p->dev, "DMA L2T, broadcast dst2 buffer too small (%llu %lu)\n",
  2904. dst2_offset + (count * 4), radeon_bo_size(dst2_reloc->robj));
  2905. return -EINVAL;
  2906. }
  2907. ib[idx+1] += (u32)(dst_reloc->lobj.gpu_offset >> 8);
  2908. ib[idx+2] += (u32)(dst2_reloc->lobj.gpu_offset >> 8);
  2909. ib[idx+8] += (u32)(src_reloc->lobj.gpu_offset & 0xfffffffc);
  2910. ib[idx+9] += upper_32_bits(src_reloc->lobj.gpu_offset) & 0xff;
  2911. p->idx += 10;
  2912. break;
  2913. default:
  2914. DRM_ERROR("bad DMA_PACKET_COPY misc %u\n", misc);
  2915. return -EINVAL;
  2916. }
  2917. } else {
  2918. switch (misc) {
  2919. case 0:
  2920. /* detile bit */
  2921. if (idx_value & (1 << 31)) {
  2922. /* tiled src, linear dst */
  2923. src_offset = ib[idx+1];
  2924. src_offset <<= 8;
  2925. ib[idx+1] += (u32)(src_reloc->lobj.gpu_offset >> 8);
  2926. dst_offset = ib[idx+7];
  2927. dst_offset |= ((u64)(ib[idx+8] & 0xff)) << 32;
  2928. ib[idx+7] += (u32)(dst_reloc->lobj.gpu_offset & 0xfffffffc);
  2929. ib[idx+8] += upper_32_bits(dst_reloc->lobj.gpu_offset) & 0xff;
  2930. } else {
  2931. /* linear src, tiled dst */
  2932. src_offset = ib[idx+7];
  2933. src_offset |= ((u64)(ib[idx+8] & 0xff)) << 32;
  2934. ib[idx+7] += (u32)(src_reloc->lobj.gpu_offset & 0xfffffffc);
  2935. ib[idx+8] += upper_32_bits(src_reloc->lobj.gpu_offset) & 0xff;
  2936. dst_offset = ib[idx+1];
  2937. dst_offset <<= 8;
  2938. ib[idx+1] += (u32)(dst_reloc->lobj.gpu_offset >> 8);
  2939. }
  2940. if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
  2941. dev_warn(p->dev, "DMA L2T, broadcast src buffer too small (%llu %lu)\n",
  2942. src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
  2943. return -EINVAL;
  2944. }
  2945. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  2946. dev_warn(p->dev, "DMA L2T, broadcast dst buffer too small (%llu %lu)\n",
  2947. dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
  2948. return -EINVAL;
  2949. }
  2950. p->idx += 9;
  2951. break;
  2952. default:
  2953. DRM_ERROR("bad DMA_PACKET_COPY misc %u\n", misc);
  2954. return -EINVAL;
  2955. }
  2956. }
  2957. } else {
  2958. if (new_cmd) {
  2959. switch (misc) {
  2960. case 0:
  2961. /* L2L, byte */
  2962. src_offset = ib[idx+2];
  2963. src_offset |= ((u64)(ib[idx+4] & 0xff)) << 32;
  2964. dst_offset = ib[idx+1];
  2965. dst_offset |= ((u64)(ib[idx+3] & 0xff)) << 32;
  2966. if ((src_offset + count) > radeon_bo_size(src_reloc->robj)) {
  2967. dev_warn(p->dev, "DMA L2L, byte src buffer too small (%llu %lu)\n",
  2968. src_offset + count, radeon_bo_size(src_reloc->robj));
  2969. return -EINVAL;
  2970. }
  2971. if ((dst_offset + count) > radeon_bo_size(dst_reloc->robj)) {
  2972. dev_warn(p->dev, "DMA L2L, byte dst buffer too small (%llu %lu)\n",
  2973. dst_offset + count, radeon_bo_size(dst_reloc->robj));
  2974. return -EINVAL;
  2975. }
  2976. ib[idx+1] += (u32)(dst_reloc->lobj.gpu_offset & 0xffffffff);
  2977. ib[idx+2] += (u32)(src_reloc->lobj.gpu_offset & 0xffffffff);
  2978. ib[idx+3] += upper_32_bits(dst_reloc->lobj.gpu_offset) & 0xff;
  2979. ib[idx+4] += upper_32_bits(src_reloc->lobj.gpu_offset) & 0xff;
  2980. p->idx += 5;
  2981. break;
  2982. case 1:
  2983. /* L2L, partial */
  2984. if (p->family < CHIP_CAYMAN) {
  2985. DRM_ERROR("L2L Partial is cayman only !\n");
  2986. return -EINVAL;
  2987. }
  2988. ib[idx+1] += (u32)(src_reloc->lobj.gpu_offset & 0xffffffff);
  2989. ib[idx+2] += upper_32_bits(src_reloc->lobj.gpu_offset) & 0xff;
  2990. ib[idx+4] += (u32)(dst_reloc->lobj.gpu_offset & 0xffffffff);
  2991. ib[idx+5] += upper_32_bits(dst_reloc->lobj.gpu_offset) & 0xff;
  2992. p->idx += 9;
  2993. break;
  2994. case 4:
  2995. /* L2L, dw, broadcast */
  2996. r = r600_dma_cs_next_reloc(p, &dst2_reloc);
  2997. if (r) {
  2998. DRM_ERROR("bad L2L, dw, broadcast DMA_PACKET_COPY\n");
  2999. return -EINVAL;
  3000. }
  3001. dst_offset = ib[idx+1];
  3002. dst_offset |= ((u64)(ib[idx+4] & 0xff)) << 32;
  3003. dst2_offset = ib[idx+2];
  3004. dst2_offset |= ((u64)(ib[idx+5] & 0xff)) << 32;
  3005. src_offset = ib[idx+3];
  3006. src_offset |= ((u64)(ib[idx+6] & 0xff)) << 32;
  3007. if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
  3008. dev_warn(p->dev, "DMA L2L, dw, broadcast src buffer too small (%llu %lu)\n",
  3009. src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
  3010. return -EINVAL;
  3011. }
  3012. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  3013. dev_warn(p->dev, "DMA L2L, dw, broadcast dst buffer too small (%llu %lu)\n",
  3014. dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
  3015. return -EINVAL;
  3016. }
  3017. if ((dst2_offset + (count * 4)) > radeon_bo_size(dst2_reloc->robj)) {
  3018. dev_warn(p->dev, "DMA L2L, dw, broadcast dst2 buffer too small (%llu %lu)\n",
  3019. dst2_offset + (count * 4), radeon_bo_size(dst2_reloc->robj));
  3020. return -EINVAL;
  3021. }
  3022. ib[idx+1] += (u32)(dst_reloc->lobj.gpu_offset & 0xfffffffc);
  3023. ib[idx+2] += (u32)(dst2_reloc->lobj.gpu_offset & 0xfffffffc);
  3024. ib[idx+3] += (u32)(src_reloc->lobj.gpu_offset & 0xfffffffc);
  3025. ib[idx+4] += upper_32_bits(dst_reloc->lobj.gpu_offset) & 0xff;
  3026. ib[idx+5] += upper_32_bits(dst2_reloc->lobj.gpu_offset) & 0xff;
  3027. ib[idx+6] += upper_32_bits(src_reloc->lobj.gpu_offset) & 0xff;
  3028. p->idx += 7;
  3029. break;
  3030. default:
  3031. DRM_ERROR("bad DMA_PACKET_COPY misc %u\n", misc);
  3032. return -EINVAL;
  3033. }
  3034. } else {
  3035. /* L2L, dw */
  3036. src_offset = ib[idx+2];
  3037. src_offset |= ((u64)(ib[idx+4] & 0xff)) << 32;
  3038. dst_offset = ib[idx+1];
  3039. dst_offset |= ((u64)(ib[idx+3] & 0xff)) << 32;
  3040. if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
  3041. dev_warn(p->dev, "DMA L2L, dw src buffer too small (%llu %lu)\n",
  3042. src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
  3043. return -EINVAL;
  3044. }
  3045. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  3046. dev_warn(p->dev, "DMA L2L, dw dst buffer too small (%llu %lu)\n",
  3047. dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
  3048. return -EINVAL;
  3049. }
  3050. ib[idx+1] += (u32)(dst_reloc->lobj.gpu_offset & 0xfffffffc);
  3051. ib[idx+2] += (u32)(src_reloc->lobj.gpu_offset & 0xfffffffc);
  3052. ib[idx+3] += upper_32_bits(dst_reloc->lobj.gpu_offset) & 0xff;
  3053. ib[idx+4] += upper_32_bits(src_reloc->lobj.gpu_offset) & 0xff;
  3054. p->idx += 5;
  3055. }
  3056. }
  3057. break;
  3058. case DMA_PACKET_CONSTANT_FILL:
  3059. r = r600_dma_cs_next_reloc(p, &dst_reloc);
  3060. if (r) {
  3061. DRM_ERROR("bad DMA_PACKET_CONSTANT_FILL\n");
  3062. return -EINVAL;
  3063. }
  3064. dst_offset = ib[idx+1];
  3065. dst_offset |= ((u64)(ib[idx+3] & 0x00ff0000)) << 16;
  3066. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  3067. dev_warn(p->dev, "DMA constant fill buffer too small (%llu %lu)\n",
  3068. dst_offset, radeon_bo_size(dst_reloc->robj));
  3069. return -EINVAL;
  3070. }
  3071. ib[idx+1] += (u32)(dst_reloc->lobj.gpu_offset & 0xfffffffc);
  3072. ib[idx+3] += (upper_32_bits(dst_reloc->lobj.gpu_offset) << 16) & 0x00ff0000;
  3073. p->idx += 4;
  3074. break;
  3075. case DMA_PACKET_NOP:
  3076. p->idx += 1;
  3077. break;
  3078. default:
  3079. DRM_ERROR("Unknown packet type %d at %d !\n", cmd, idx);
  3080. return -EINVAL;
  3081. }
  3082. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  3083. #if 0
  3084. for (r = 0; r < p->ib->length_dw; r++) {
  3085. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib.ptr[r]);
  3086. mdelay(1);
  3087. }
  3088. #endif
  3089. return 0;
  3090. }
  3091. /* vm parser */
  3092. static bool evergreen_vm_reg_valid(u32 reg)
  3093. {
  3094. /* context regs are fine */
  3095. if (reg >= 0x28000)
  3096. return true;
  3097. /* check config regs */
  3098. switch (reg) {
  3099. case WAIT_UNTIL:
  3100. case GRBM_GFX_INDEX:
  3101. case CP_STRMOUT_CNTL:
  3102. case CP_COHER_CNTL:
  3103. case CP_COHER_SIZE:
  3104. case VGT_VTX_VECT_EJECT_REG:
  3105. case VGT_CACHE_INVALIDATION:
  3106. case VGT_GS_VERTEX_REUSE:
  3107. case VGT_PRIMITIVE_TYPE:
  3108. case VGT_INDEX_TYPE:
  3109. case VGT_NUM_INDICES:
  3110. case VGT_NUM_INSTANCES:
  3111. case VGT_COMPUTE_DIM_X:
  3112. case VGT_COMPUTE_DIM_Y:
  3113. case VGT_COMPUTE_DIM_Z:
  3114. case VGT_COMPUTE_START_X:
  3115. case VGT_COMPUTE_START_Y:
  3116. case VGT_COMPUTE_START_Z:
  3117. case VGT_COMPUTE_INDEX:
  3118. case VGT_COMPUTE_THREAD_GROUP_SIZE:
  3119. case VGT_HS_OFFCHIP_PARAM:
  3120. case PA_CL_ENHANCE:
  3121. case PA_SU_LINE_STIPPLE_VALUE:
  3122. case PA_SC_LINE_STIPPLE_STATE:
  3123. case PA_SC_ENHANCE:
  3124. case SQ_DYN_GPR_CNTL_PS_FLUSH_REQ:
  3125. case SQ_DYN_GPR_SIMD_LOCK_EN:
  3126. case SQ_CONFIG:
  3127. case SQ_GPR_RESOURCE_MGMT_1:
  3128. case SQ_GLOBAL_GPR_RESOURCE_MGMT_1:
  3129. case SQ_GLOBAL_GPR_RESOURCE_MGMT_2:
  3130. case SQ_CONST_MEM_BASE:
  3131. case SQ_STATIC_THREAD_MGMT_1:
  3132. case SQ_STATIC_THREAD_MGMT_2:
  3133. case SQ_STATIC_THREAD_MGMT_3:
  3134. case SPI_CONFIG_CNTL:
  3135. case SPI_CONFIG_CNTL_1:
  3136. case TA_CNTL_AUX:
  3137. case DB_DEBUG:
  3138. case DB_DEBUG2:
  3139. case DB_DEBUG3:
  3140. case DB_DEBUG4:
  3141. case DB_WATERMARKS:
  3142. case TD_PS_BORDER_COLOR_INDEX:
  3143. case TD_PS_BORDER_COLOR_RED:
  3144. case TD_PS_BORDER_COLOR_GREEN:
  3145. case TD_PS_BORDER_COLOR_BLUE:
  3146. case TD_PS_BORDER_COLOR_ALPHA:
  3147. case TD_VS_BORDER_COLOR_INDEX:
  3148. case TD_VS_BORDER_COLOR_RED:
  3149. case TD_VS_BORDER_COLOR_GREEN:
  3150. case TD_VS_BORDER_COLOR_BLUE:
  3151. case TD_VS_BORDER_COLOR_ALPHA:
  3152. case TD_GS_BORDER_COLOR_INDEX:
  3153. case TD_GS_BORDER_COLOR_RED:
  3154. case TD_GS_BORDER_COLOR_GREEN:
  3155. case TD_GS_BORDER_COLOR_BLUE:
  3156. case TD_GS_BORDER_COLOR_ALPHA:
  3157. case TD_HS_BORDER_COLOR_INDEX:
  3158. case TD_HS_BORDER_COLOR_RED:
  3159. case TD_HS_BORDER_COLOR_GREEN:
  3160. case TD_HS_BORDER_COLOR_BLUE:
  3161. case TD_HS_BORDER_COLOR_ALPHA:
  3162. case TD_LS_BORDER_COLOR_INDEX:
  3163. case TD_LS_BORDER_COLOR_RED:
  3164. case TD_LS_BORDER_COLOR_GREEN:
  3165. case TD_LS_BORDER_COLOR_BLUE:
  3166. case TD_LS_BORDER_COLOR_ALPHA:
  3167. case TD_CS_BORDER_COLOR_INDEX:
  3168. case TD_CS_BORDER_COLOR_RED:
  3169. case TD_CS_BORDER_COLOR_GREEN:
  3170. case TD_CS_BORDER_COLOR_BLUE:
  3171. case TD_CS_BORDER_COLOR_ALPHA:
  3172. case SQ_ESGS_RING_SIZE:
  3173. case SQ_GSVS_RING_SIZE:
  3174. case SQ_ESTMP_RING_SIZE:
  3175. case SQ_GSTMP_RING_SIZE:
  3176. case SQ_HSTMP_RING_SIZE:
  3177. case SQ_LSTMP_RING_SIZE:
  3178. case SQ_PSTMP_RING_SIZE:
  3179. case SQ_VSTMP_RING_SIZE:
  3180. case SQ_ESGS_RING_ITEMSIZE:
  3181. case SQ_ESTMP_RING_ITEMSIZE:
  3182. case SQ_GSTMP_RING_ITEMSIZE:
  3183. case SQ_GSVS_RING_ITEMSIZE:
  3184. case SQ_GS_VERT_ITEMSIZE:
  3185. case SQ_GS_VERT_ITEMSIZE_1:
  3186. case SQ_GS_VERT_ITEMSIZE_2:
  3187. case SQ_GS_VERT_ITEMSIZE_3:
  3188. case SQ_GSVS_RING_OFFSET_1:
  3189. case SQ_GSVS_RING_OFFSET_2:
  3190. case SQ_GSVS_RING_OFFSET_3:
  3191. case SQ_HSTMP_RING_ITEMSIZE:
  3192. case SQ_LSTMP_RING_ITEMSIZE:
  3193. case SQ_PSTMP_RING_ITEMSIZE:
  3194. case SQ_VSTMP_RING_ITEMSIZE:
  3195. case VGT_TF_RING_SIZE:
  3196. case SQ_ESGS_RING_BASE:
  3197. case SQ_GSVS_RING_BASE:
  3198. case SQ_ESTMP_RING_BASE:
  3199. case SQ_GSTMP_RING_BASE:
  3200. case SQ_HSTMP_RING_BASE:
  3201. case SQ_LSTMP_RING_BASE:
  3202. case SQ_PSTMP_RING_BASE:
  3203. case SQ_VSTMP_RING_BASE:
  3204. case CAYMAN_VGT_OFFCHIP_LDS_BASE:
  3205. case CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS:
  3206. return true;
  3207. default:
  3208. DRM_ERROR("Invalid register 0x%x in CS\n", reg);
  3209. return false;
  3210. }
  3211. }
  3212. static int evergreen_vm_packet3_check(struct radeon_device *rdev,
  3213. u32 *ib, struct radeon_cs_packet *pkt)
  3214. {
  3215. u32 idx = pkt->idx + 1;
  3216. u32 idx_value = ib[idx];
  3217. u32 start_reg, end_reg, reg, i;
  3218. u32 command, info;
  3219. switch (pkt->opcode) {
  3220. case PACKET3_NOP:
  3221. case PACKET3_SET_BASE:
  3222. case PACKET3_CLEAR_STATE:
  3223. case PACKET3_INDEX_BUFFER_SIZE:
  3224. case PACKET3_DISPATCH_DIRECT:
  3225. case PACKET3_DISPATCH_INDIRECT:
  3226. case PACKET3_MODE_CONTROL:
  3227. case PACKET3_SET_PREDICATION:
  3228. case PACKET3_COND_EXEC:
  3229. case PACKET3_PRED_EXEC:
  3230. case PACKET3_DRAW_INDIRECT:
  3231. case PACKET3_DRAW_INDEX_INDIRECT:
  3232. case PACKET3_INDEX_BASE:
  3233. case PACKET3_DRAW_INDEX_2:
  3234. case PACKET3_CONTEXT_CONTROL:
  3235. case PACKET3_DRAW_INDEX_OFFSET:
  3236. case PACKET3_INDEX_TYPE:
  3237. case PACKET3_DRAW_INDEX:
  3238. case PACKET3_DRAW_INDEX_AUTO:
  3239. case PACKET3_DRAW_INDEX_IMMD:
  3240. case PACKET3_NUM_INSTANCES:
  3241. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  3242. case PACKET3_STRMOUT_BUFFER_UPDATE:
  3243. case PACKET3_DRAW_INDEX_OFFSET_2:
  3244. case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
  3245. case PACKET3_MPEG_INDEX:
  3246. case PACKET3_WAIT_REG_MEM:
  3247. case PACKET3_MEM_WRITE:
  3248. case PACKET3_SURFACE_SYNC:
  3249. case PACKET3_EVENT_WRITE:
  3250. case PACKET3_EVENT_WRITE_EOP:
  3251. case PACKET3_EVENT_WRITE_EOS:
  3252. case PACKET3_SET_CONTEXT_REG:
  3253. case PACKET3_SET_BOOL_CONST:
  3254. case PACKET3_SET_LOOP_CONST:
  3255. case PACKET3_SET_RESOURCE:
  3256. case PACKET3_SET_SAMPLER:
  3257. case PACKET3_SET_CTL_CONST:
  3258. case PACKET3_SET_RESOURCE_OFFSET:
  3259. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  3260. case PACKET3_SET_RESOURCE_INDIRECT:
  3261. case CAYMAN_PACKET3_DEALLOC_STATE:
  3262. break;
  3263. case PACKET3_COND_WRITE:
  3264. if (idx_value & 0x100) {
  3265. reg = ib[idx + 5] * 4;
  3266. if (!evergreen_vm_reg_valid(reg))
  3267. return -EINVAL;
  3268. }
  3269. break;
  3270. case PACKET3_COPY_DW:
  3271. if (idx_value & 0x2) {
  3272. reg = ib[idx + 3] * 4;
  3273. if (!evergreen_vm_reg_valid(reg))
  3274. return -EINVAL;
  3275. }
  3276. break;
  3277. case PACKET3_SET_CONFIG_REG:
  3278. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  3279. end_reg = 4 * pkt->count + start_reg - 4;
  3280. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  3281. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  3282. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  3283. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  3284. return -EINVAL;
  3285. }
  3286. for (i = 0; i < pkt->count; i++) {
  3287. reg = start_reg + (4 * i);
  3288. if (!evergreen_vm_reg_valid(reg))
  3289. return -EINVAL;
  3290. }
  3291. break;
  3292. case PACKET3_CP_DMA:
  3293. command = ib[idx + 4];
  3294. info = ib[idx + 1];
  3295. if ((((info & 0x60000000) >> 29) != 0) || /* src = GDS or DATA */
  3296. (((info & 0x00300000) >> 20) != 0) || /* dst = GDS */
  3297. ((((info & 0x00300000) >> 20) == 0) &&
  3298. (command & PACKET3_CP_DMA_CMD_DAS)) || /* dst = register */
  3299. ((((info & 0x60000000) >> 29) == 0) &&
  3300. (command & PACKET3_CP_DMA_CMD_SAS))) { /* src = register */
  3301. /* non mem to mem copies requires dw aligned count */
  3302. if ((command & 0x1fffff) % 4) {
  3303. DRM_ERROR("CP DMA command requires dw count alignment\n");
  3304. return -EINVAL;
  3305. }
  3306. }
  3307. if (command & PACKET3_CP_DMA_CMD_SAS) {
  3308. /* src address space is register */
  3309. if (((info & 0x60000000) >> 29) == 0) {
  3310. start_reg = idx_value << 2;
  3311. if (command & PACKET3_CP_DMA_CMD_SAIC) {
  3312. reg = start_reg;
  3313. if (!evergreen_vm_reg_valid(reg)) {
  3314. DRM_ERROR("CP DMA Bad SRC register\n");
  3315. return -EINVAL;
  3316. }
  3317. } else {
  3318. for (i = 0; i < (command & 0x1fffff); i++) {
  3319. reg = start_reg + (4 * i);
  3320. if (!evergreen_vm_reg_valid(reg)) {
  3321. DRM_ERROR("CP DMA Bad SRC register\n");
  3322. return -EINVAL;
  3323. }
  3324. }
  3325. }
  3326. }
  3327. }
  3328. if (command & PACKET3_CP_DMA_CMD_DAS) {
  3329. /* dst address space is register */
  3330. if (((info & 0x00300000) >> 20) == 0) {
  3331. start_reg = ib[idx + 2];
  3332. if (command & PACKET3_CP_DMA_CMD_DAIC) {
  3333. reg = start_reg;
  3334. if (!evergreen_vm_reg_valid(reg)) {
  3335. DRM_ERROR("CP DMA Bad DST register\n");
  3336. return -EINVAL;
  3337. }
  3338. } else {
  3339. for (i = 0; i < (command & 0x1fffff); i++) {
  3340. reg = start_reg + (4 * i);
  3341. if (!evergreen_vm_reg_valid(reg)) {
  3342. DRM_ERROR("CP DMA Bad DST register\n");
  3343. return -EINVAL;
  3344. }
  3345. }
  3346. }
  3347. }
  3348. }
  3349. break;
  3350. default:
  3351. return -EINVAL;
  3352. }
  3353. return 0;
  3354. }
  3355. int evergreen_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  3356. {
  3357. int ret = 0;
  3358. u32 idx = 0;
  3359. struct radeon_cs_packet pkt;
  3360. do {
  3361. pkt.idx = idx;
  3362. pkt.type = CP_PACKET_GET_TYPE(ib->ptr[idx]);
  3363. pkt.count = CP_PACKET_GET_COUNT(ib->ptr[idx]);
  3364. pkt.one_reg_wr = 0;
  3365. switch (pkt.type) {
  3366. case PACKET_TYPE0:
  3367. dev_err(rdev->dev, "Packet0 not allowed!\n");
  3368. ret = -EINVAL;
  3369. break;
  3370. case PACKET_TYPE2:
  3371. idx += 1;
  3372. break;
  3373. case PACKET_TYPE3:
  3374. pkt.opcode = CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
  3375. ret = evergreen_vm_packet3_check(rdev, ib->ptr, &pkt);
  3376. idx += pkt.count + 2;
  3377. break;
  3378. default:
  3379. dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
  3380. ret = -EINVAL;
  3381. break;
  3382. }
  3383. if (ret)
  3384. break;
  3385. } while (idx < ib->length_dw);
  3386. return ret;
  3387. }
  3388. /**
  3389. * evergreen_dma_ib_parse() - parse the DMA IB for VM
  3390. * @rdev: radeon_device pointer
  3391. * @ib: radeon_ib pointer
  3392. *
  3393. * Parses the DMA IB from the VM CS ioctl
  3394. * checks for errors. (Cayman-SI)
  3395. * Returns 0 for success and an error on failure.
  3396. **/
  3397. int evergreen_dma_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  3398. {
  3399. u32 idx = 0;
  3400. u32 header, cmd, count, tiled, new_cmd, misc;
  3401. do {
  3402. header = ib->ptr[idx];
  3403. cmd = GET_DMA_CMD(header);
  3404. count = GET_DMA_COUNT(header);
  3405. tiled = GET_DMA_T(header);
  3406. new_cmd = GET_DMA_NEW(header);
  3407. misc = GET_DMA_MISC(header);
  3408. switch (cmd) {
  3409. case DMA_PACKET_WRITE:
  3410. if (tiled)
  3411. idx += count + 7;
  3412. else
  3413. idx += count + 3;
  3414. break;
  3415. case DMA_PACKET_COPY:
  3416. if (tiled) {
  3417. if (new_cmd) {
  3418. switch (misc) {
  3419. case 0:
  3420. /* L2T, frame to fields */
  3421. idx += 10;
  3422. break;
  3423. case 1:
  3424. /* L2T, T2L partial */
  3425. idx += 12;
  3426. break;
  3427. case 3:
  3428. /* L2T, broadcast */
  3429. idx += 10;
  3430. break;
  3431. case 4:
  3432. /* L2T, T2L */
  3433. idx += 9;
  3434. break;
  3435. case 5:
  3436. /* T2T partial */
  3437. idx += 13;
  3438. break;
  3439. case 7:
  3440. /* L2T, broadcast */
  3441. idx += 10;
  3442. break;
  3443. default:
  3444. DRM_ERROR("bad DMA_PACKET_COPY misc %u\n", misc);
  3445. return -EINVAL;
  3446. }
  3447. } else {
  3448. switch (misc) {
  3449. case 0:
  3450. idx += 9;
  3451. break;
  3452. default:
  3453. DRM_ERROR("bad DMA_PACKET_COPY misc %u\n", misc);
  3454. return -EINVAL;
  3455. }
  3456. }
  3457. } else {
  3458. if (new_cmd) {
  3459. switch (misc) {
  3460. case 0:
  3461. /* L2L, byte */
  3462. idx += 5;
  3463. break;
  3464. case 1:
  3465. /* L2L, partial */
  3466. idx += 9;
  3467. break;
  3468. case 4:
  3469. /* L2L, dw, broadcast */
  3470. idx += 7;
  3471. break;
  3472. default:
  3473. DRM_ERROR("bad DMA_PACKET_COPY misc %u\n", misc);
  3474. return -EINVAL;
  3475. }
  3476. } else {
  3477. /* L2L, dw */
  3478. idx += 5;
  3479. }
  3480. }
  3481. break;
  3482. case DMA_PACKET_CONSTANT_FILL:
  3483. idx += 4;
  3484. break;
  3485. case DMA_PACKET_NOP:
  3486. idx += 1;
  3487. break;
  3488. default:
  3489. DRM_ERROR("Unknown packet type %d at %d !\n", cmd, idx);
  3490. return -EINVAL;
  3491. }
  3492. } while (idx < ib->length_dw);
  3493. return 0;
  3494. }