vpss.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481
  1. /*
  2. * Copyright (C) 2009 Texas Instruments.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. *
  18. * common vpss system module platform driver for all video drivers.
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/sched.h>
  22. #include <linux/init.h>
  23. #include <linux/module.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/compiler.h>
  27. #include <linux/io.h>
  28. #include <media/davinci/vpss.h>
  29. MODULE_LICENSE("GPL");
  30. MODULE_DESCRIPTION("VPSS Driver");
  31. MODULE_AUTHOR("Texas Instruments");
  32. /* DM644x defines */
  33. #define DM644X_SBL_PCR_VPSS (4)
  34. #define DM355_VPSSBL_INTSEL 0x10
  35. #define DM355_VPSSBL_EVTSEL 0x14
  36. /* vpss BL register offsets */
  37. #define DM355_VPSSBL_CCDCMUX 0x1c
  38. /* vpss CLK register offsets */
  39. #define DM355_VPSSCLK_CLKCTRL 0x04
  40. /* masks and shifts */
  41. #define VPSS_HSSISEL_SHIFT 4
  42. /*
  43. * VDINT0 - vpss_int0, VDINT1 - vpss_int1, H3A - vpss_int4,
  44. * IPIPE_INT1_SDR - vpss_int5
  45. */
  46. #define DM355_VPSSBL_INTSEL_DEFAULT 0xff83ff10
  47. /* VENCINT - vpss_int8 */
  48. #define DM355_VPSSBL_EVTSEL_DEFAULT 0x4
  49. #define DM365_ISP5_PCCR 0x04
  50. #define DM365_ISP5_INTSEL1 0x10
  51. #define DM365_ISP5_INTSEL2 0x14
  52. #define DM365_ISP5_INTSEL3 0x18
  53. #define DM365_ISP5_CCDCMUX 0x20
  54. #define DM365_ISP5_PG_FRAME_SIZE 0x28
  55. #define DM365_VPBE_CLK_CTRL 0x00
  56. /*
  57. * vpss interrupts. VDINT0 - vpss_int0, VDINT1 - vpss_int1,
  58. * AF - vpss_int3
  59. */
  60. #define DM365_ISP5_INTSEL1_DEFAULT 0x0b1f0100
  61. /* AEW - vpss_int6, RSZ_INT_DMA - vpss_int5 */
  62. #define DM365_ISP5_INTSEL2_DEFAULT 0x1f0a0f1f
  63. /* VENC - vpss_int8 */
  64. #define DM365_ISP5_INTSEL3_DEFAULT 0x00000015
  65. /* masks and shifts for DM365*/
  66. #define DM365_CCDC_PG_VD_POL_SHIFT 0
  67. #define DM365_CCDC_PG_HD_POL_SHIFT 1
  68. #define CCD_SRC_SEL_MASK (BIT_MASK(5) | BIT_MASK(4))
  69. #define CCD_SRC_SEL_SHIFT 4
  70. /* Different SoC platforms supported by this driver */
  71. enum vpss_platform_type {
  72. DM644X,
  73. DM355,
  74. DM365,
  75. };
  76. /*
  77. * vpss operations. Depends on platform. Not all functions are available
  78. * on all platforms. The api, first check if a functio is available before
  79. * invoking it. In the probe, the function ptrs are initialized based on
  80. * vpss name. vpss name can be "dm355_vpss", "dm644x_vpss" etc.
  81. */
  82. struct vpss_hw_ops {
  83. /* enable clock */
  84. int (*enable_clock)(enum vpss_clock_sel clock_sel, int en);
  85. /* select input to ccdc */
  86. void (*select_ccdc_source)(enum vpss_ccdc_source_sel src_sel);
  87. /* clear wbl overflow bit */
  88. int (*clear_wbl_overflow)(enum vpss_wbl_sel wbl_sel);
  89. };
  90. /* vpss configuration */
  91. struct vpss_oper_config {
  92. __iomem void *vpss_regs_base0;
  93. __iomem void *vpss_regs_base1;
  94. enum vpss_platform_type platform;
  95. spinlock_t vpss_lock;
  96. struct vpss_hw_ops hw_ops;
  97. };
  98. static struct vpss_oper_config oper_cfg;
  99. /* register access routines */
  100. static inline u32 bl_regr(u32 offset)
  101. {
  102. return __raw_readl(oper_cfg.vpss_regs_base0 + offset);
  103. }
  104. static inline void bl_regw(u32 val, u32 offset)
  105. {
  106. __raw_writel(val, oper_cfg.vpss_regs_base0 + offset);
  107. }
  108. static inline u32 vpss_regr(u32 offset)
  109. {
  110. return __raw_readl(oper_cfg.vpss_regs_base1 + offset);
  111. }
  112. static inline void vpss_regw(u32 val, u32 offset)
  113. {
  114. __raw_writel(val, oper_cfg.vpss_regs_base1 + offset);
  115. }
  116. /* For DM365 only */
  117. static inline u32 isp5_read(u32 offset)
  118. {
  119. return __raw_readl(oper_cfg.vpss_regs_base0 + offset);
  120. }
  121. /* For DM365 only */
  122. static inline void isp5_write(u32 val, u32 offset)
  123. {
  124. __raw_writel(val, oper_cfg.vpss_regs_base0 + offset);
  125. }
  126. static void dm365_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
  127. {
  128. u32 temp = isp5_read(DM365_ISP5_CCDCMUX) & ~CCD_SRC_SEL_MASK;
  129. /* if we are using pattern generator, enable it */
  130. if (src_sel == VPSS_PGLPBK || src_sel == VPSS_CCDCPG)
  131. temp |= 0x08;
  132. temp |= (src_sel << CCD_SRC_SEL_SHIFT);
  133. isp5_write(temp, DM365_ISP5_CCDCMUX);
  134. }
  135. static void dm355_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
  136. {
  137. bl_regw(src_sel << VPSS_HSSISEL_SHIFT, DM355_VPSSBL_CCDCMUX);
  138. }
  139. int vpss_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
  140. {
  141. if (!oper_cfg.hw_ops.select_ccdc_source)
  142. return -EINVAL;
  143. oper_cfg.hw_ops.select_ccdc_source(src_sel);
  144. return 0;
  145. }
  146. EXPORT_SYMBOL(vpss_select_ccdc_source);
  147. static int dm644x_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
  148. {
  149. u32 mask = 1, val;
  150. if (wbl_sel < VPSS_PCR_AEW_WBL_0 ||
  151. wbl_sel > VPSS_PCR_CCDC_WBL_O)
  152. return -EINVAL;
  153. /* writing a 0 clear the overflow */
  154. mask = ~(mask << wbl_sel);
  155. val = bl_regr(DM644X_SBL_PCR_VPSS) & mask;
  156. bl_regw(val, DM644X_SBL_PCR_VPSS);
  157. return 0;
  158. }
  159. int vpss_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
  160. {
  161. if (!oper_cfg.hw_ops.clear_wbl_overflow)
  162. return -EINVAL;
  163. return oper_cfg.hw_ops.clear_wbl_overflow(wbl_sel);
  164. }
  165. EXPORT_SYMBOL(vpss_clear_wbl_overflow);
  166. /*
  167. * dm355_enable_clock - Enable VPSS Clock
  168. * @clock_sel: CLock to be enabled/disabled
  169. * @en: enable/disable flag
  170. *
  171. * This is called to enable or disable a vpss clock
  172. */
  173. static int dm355_enable_clock(enum vpss_clock_sel clock_sel, int en)
  174. {
  175. unsigned long flags;
  176. u32 utemp, mask = 0x1, shift = 0;
  177. switch (clock_sel) {
  178. case VPSS_VPBE_CLOCK:
  179. /* nothing since lsb */
  180. break;
  181. case VPSS_VENC_CLOCK_SEL:
  182. shift = 2;
  183. break;
  184. case VPSS_CFALD_CLOCK:
  185. shift = 3;
  186. break;
  187. case VPSS_H3A_CLOCK:
  188. shift = 4;
  189. break;
  190. case VPSS_IPIPE_CLOCK:
  191. shift = 5;
  192. break;
  193. case VPSS_CCDC_CLOCK:
  194. shift = 6;
  195. break;
  196. default:
  197. printk(KERN_ERR "dm355_enable_clock:"
  198. " Invalid selector: %d\n", clock_sel);
  199. return -EINVAL;
  200. }
  201. spin_lock_irqsave(&oper_cfg.vpss_lock, flags);
  202. utemp = vpss_regr(DM355_VPSSCLK_CLKCTRL);
  203. if (!en)
  204. utemp &= ~(mask << shift);
  205. else
  206. utemp |= (mask << shift);
  207. vpss_regw(utemp, DM355_VPSSCLK_CLKCTRL);
  208. spin_unlock_irqrestore(&oper_cfg.vpss_lock, flags);
  209. return 0;
  210. }
  211. static int dm365_enable_clock(enum vpss_clock_sel clock_sel, int en)
  212. {
  213. unsigned long flags;
  214. u32 utemp, mask = 0x1, shift = 0, offset = DM365_ISP5_PCCR;
  215. u32 (*read)(u32 offset) = isp5_read;
  216. void(*write)(u32 val, u32 offset) = isp5_write;
  217. switch (clock_sel) {
  218. case VPSS_BL_CLOCK:
  219. break;
  220. case VPSS_CCDC_CLOCK:
  221. shift = 1;
  222. break;
  223. case VPSS_H3A_CLOCK:
  224. shift = 2;
  225. break;
  226. case VPSS_RSZ_CLOCK:
  227. shift = 3;
  228. break;
  229. case VPSS_IPIPE_CLOCK:
  230. shift = 4;
  231. break;
  232. case VPSS_IPIPEIF_CLOCK:
  233. shift = 5;
  234. break;
  235. case VPSS_PCLK_INTERNAL:
  236. shift = 6;
  237. break;
  238. case VPSS_PSYNC_CLOCK_SEL:
  239. shift = 7;
  240. break;
  241. case VPSS_VPBE_CLOCK:
  242. read = vpss_regr;
  243. write = vpss_regw;
  244. offset = DM365_VPBE_CLK_CTRL;
  245. break;
  246. case VPSS_VENC_CLOCK_SEL:
  247. shift = 2;
  248. read = vpss_regr;
  249. write = vpss_regw;
  250. offset = DM365_VPBE_CLK_CTRL;
  251. break;
  252. case VPSS_LDC_CLOCK:
  253. shift = 3;
  254. read = vpss_regr;
  255. write = vpss_regw;
  256. offset = DM365_VPBE_CLK_CTRL;
  257. break;
  258. case VPSS_FDIF_CLOCK:
  259. shift = 4;
  260. read = vpss_regr;
  261. write = vpss_regw;
  262. offset = DM365_VPBE_CLK_CTRL;
  263. break;
  264. case VPSS_OSD_CLOCK_SEL:
  265. shift = 6;
  266. read = vpss_regr;
  267. write = vpss_regw;
  268. offset = DM365_VPBE_CLK_CTRL;
  269. break;
  270. case VPSS_LDC_CLOCK_SEL:
  271. shift = 7;
  272. read = vpss_regr;
  273. write = vpss_regw;
  274. offset = DM365_VPBE_CLK_CTRL;
  275. break;
  276. default:
  277. printk(KERN_ERR "dm365_enable_clock: Invalid selector: %d\n",
  278. clock_sel);
  279. return -1;
  280. }
  281. spin_lock_irqsave(&oper_cfg.vpss_lock, flags);
  282. utemp = read(offset);
  283. if (!en) {
  284. mask = ~mask;
  285. utemp &= (mask << shift);
  286. } else
  287. utemp |= (mask << shift);
  288. write(utemp, offset);
  289. spin_unlock_irqrestore(&oper_cfg.vpss_lock, flags);
  290. return 0;
  291. }
  292. int vpss_enable_clock(enum vpss_clock_sel clock_sel, int en)
  293. {
  294. if (!oper_cfg.hw_ops.enable_clock)
  295. return -EINVAL;
  296. return oper_cfg.hw_ops.enable_clock(clock_sel, en);
  297. }
  298. EXPORT_SYMBOL(vpss_enable_clock);
  299. void dm365_vpss_set_sync_pol(struct vpss_sync_pol sync)
  300. {
  301. int val = 0;
  302. val = isp5_read(DM365_ISP5_CCDCMUX);
  303. val |= (sync.ccdpg_hdpol << DM365_CCDC_PG_HD_POL_SHIFT);
  304. val |= (sync.ccdpg_vdpol << DM365_CCDC_PG_VD_POL_SHIFT);
  305. isp5_write(val, DM365_ISP5_CCDCMUX);
  306. }
  307. EXPORT_SYMBOL(dm365_vpss_set_sync_pol);
  308. void dm365_vpss_set_pg_frame_size(struct vpss_pg_frame_size frame_size)
  309. {
  310. int current_reg = ((frame_size.hlpfr >> 1) - 1) << 16;
  311. current_reg |= (frame_size.pplen - 1);
  312. isp5_write(current_reg, DM365_ISP5_PG_FRAME_SIZE);
  313. }
  314. EXPORT_SYMBOL(dm365_vpss_set_pg_frame_size);
  315. static int vpss_probe(struct platform_device *pdev)
  316. {
  317. struct resource *r1, *r2;
  318. char *platform_name;
  319. int status;
  320. if (!pdev->dev.platform_data) {
  321. dev_err(&pdev->dev, "no platform data\n");
  322. return -ENOENT;
  323. }
  324. platform_name = pdev->dev.platform_data;
  325. if (!strcmp(platform_name, "dm355_vpss"))
  326. oper_cfg.platform = DM355;
  327. else if (!strcmp(platform_name, "dm365_vpss"))
  328. oper_cfg.platform = DM365;
  329. else if (!strcmp(platform_name, "dm644x_vpss"))
  330. oper_cfg.platform = DM644X;
  331. else {
  332. dev_err(&pdev->dev, "vpss driver not supported on"
  333. " this platform\n");
  334. return -ENODEV;
  335. }
  336. dev_info(&pdev->dev, "%s vpss probed\n", platform_name);
  337. r1 = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  338. if (!r1)
  339. return -ENOENT;
  340. r1 = request_mem_region(r1->start, resource_size(r1), r1->name);
  341. if (!r1)
  342. return -EBUSY;
  343. oper_cfg.vpss_regs_base0 = ioremap(r1->start, resource_size(r1));
  344. if (!oper_cfg.vpss_regs_base0) {
  345. status = -EBUSY;
  346. goto fail1;
  347. }
  348. if (oper_cfg.platform == DM355 || oper_cfg.platform == DM365) {
  349. r2 = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  350. if (!r2) {
  351. status = -ENOENT;
  352. goto fail2;
  353. }
  354. r2 = request_mem_region(r2->start, resource_size(r2), r2->name);
  355. if (!r2) {
  356. status = -EBUSY;
  357. goto fail2;
  358. }
  359. oper_cfg.vpss_regs_base1 = ioremap(r2->start,
  360. resource_size(r2));
  361. if (!oper_cfg.vpss_regs_base1) {
  362. status = -EBUSY;
  363. goto fail3;
  364. }
  365. }
  366. if (oper_cfg.platform == DM355) {
  367. oper_cfg.hw_ops.enable_clock = dm355_enable_clock;
  368. oper_cfg.hw_ops.select_ccdc_source = dm355_select_ccdc_source;
  369. /* Setup vpss interrupts */
  370. bl_regw(DM355_VPSSBL_INTSEL_DEFAULT, DM355_VPSSBL_INTSEL);
  371. bl_regw(DM355_VPSSBL_EVTSEL_DEFAULT, DM355_VPSSBL_EVTSEL);
  372. } else if (oper_cfg.platform == DM365) {
  373. oper_cfg.hw_ops.enable_clock = dm365_enable_clock;
  374. oper_cfg.hw_ops.select_ccdc_source = dm365_select_ccdc_source;
  375. /* Setup vpss interrupts */
  376. isp5_write(DM365_ISP5_INTSEL1_DEFAULT, DM365_ISP5_INTSEL1);
  377. isp5_write(DM365_ISP5_INTSEL2_DEFAULT, DM365_ISP5_INTSEL2);
  378. isp5_write(DM365_ISP5_INTSEL3_DEFAULT, DM365_ISP5_INTSEL3);
  379. } else
  380. oper_cfg.hw_ops.clear_wbl_overflow = dm644x_clear_wbl_overflow;
  381. spin_lock_init(&oper_cfg.vpss_lock);
  382. dev_info(&pdev->dev, "%s vpss probe success\n", platform_name);
  383. return 0;
  384. fail3:
  385. release_mem_region(r2->start, resource_size(r2));
  386. fail2:
  387. iounmap(oper_cfg.vpss_regs_base0);
  388. fail1:
  389. release_mem_region(r1->start, resource_size(r1));
  390. return status;
  391. }
  392. static int vpss_remove(struct platform_device *pdev)
  393. {
  394. struct resource *res;
  395. iounmap(oper_cfg.vpss_regs_base0);
  396. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  397. release_mem_region(res->start, resource_size(res));
  398. if (oper_cfg.platform == DM355 || oper_cfg.platform == DM365) {
  399. iounmap(oper_cfg.vpss_regs_base1);
  400. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  401. release_mem_region(res->start, resource_size(res));
  402. }
  403. return 0;
  404. }
  405. static struct platform_driver vpss_driver = {
  406. .driver = {
  407. .name = "vpss",
  408. .owner = THIS_MODULE,
  409. },
  410. .remove = vpss_remove,
  411. .probe = vpss_probe,
  412. };
  413. static void vpss_exit(void)
  414. {
  415. platform_driver_unregister(&vpss_driver);
  416. }
  417. static int __init vpss_init(void)
  418. {
  419. return platform_driver_register(&vpss_driver);
  420. }
  421. subsys_initcall(vpss_init);
  422. module_exit(vpss_exit);