intel_pm.c 149 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include <linux/cpufreq.h>
  28. #include "i915_drv.h"
  29. #include "intel_drv.h"
  30. #include "../../../platform/x86/intel_ips.h"
  31. #include <linux/module.h>
  32. #include <drm/i915_powerwell.h>
  33. /* FBC, or Frame Buffer Compression, is a technique employed to compress the
  34. * framebuffer contents in-memory, aiming at reducing the required bandwidth
  35. * during in-memory transfers and, therefore, reduce the power packet.
  36. *
  37. * The benefits of FBC are mostly visible with solid backgrounds and
  38. * variation-less patterns.
  39. *
  40. * FBC-related functionality can be enabled by the means of the
  41. * i915.i915_enable_fbc parameter
  42. */
  43. static bool intel_crtc_active(struct drm_crtc *crtc)
  44. {
  45. /* Be paranoid as we can arrive here with only partial
  46. * state retrieved from the hardware during setup.
  47. */
  48. return to_intel_crtc(crtc)->active && crtc->fb && crtc->mode.clock;
  49. }
  50. static void i8xx_disable_fbc(struct drm_device *dev)
  51. {
  52. struct drm_i915_private *dev_priv = dev->dev_private;
  53. u32 fbc_ctl;
  54. /* Disable compression */
  55. fbc_ctl = I915_READ(FBC_CONTROL);
  56. if ((fbc_ctl & FBC_CTL_EN) == 0)
  57. return;
  58. fbc_ctl &= ~FBC_CTL_EN;
  59. I915_WRITE(FBC_CONTROL, fbc_ctl);
  60. /* Wait for compressing bit to clear */
  61. if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
  62. DRM_DEBUG_KMS("FBC idle timed out\n");
  63. return;
  64. }
  65. DRM_DEBUG_KMS("disabled FBC\n");
  66. }
  67. static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  68. {
  69. struct drm_device *dev = crtc->dev;
  70. struct drm_i915_private *dev_priv = dev->dev_private;
  71. struct drm_framebuffer *fb = crtc->fb;
  72. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  73. struct drm_i915_gem_object *obj = intel_fb->obj;
  74. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  75. int cfb_pitch;
  76. int plane, i;
  77. u32 fbc_ctl, fbc_ctl2;
  78. cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
  79. if (fb->pitches[0] < cfb_pitch)
  80. cfb_pitch = fb->pitches[0];
  81. /* FBC_CTL wants 64B units */
  82. cfb_pitch = (cfb_pitch / 64) - 1;
  83. plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
  84. /* Clear old tags */
  85. for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
  86. I915_WRITE(FBC_TAG + (i * 4), 0);
  87. /* Set it up... */
  88. fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
  89. fbc_ctl2 |= plane;
  90. I915_WRITE(FBC_CONTROL2, fbc_ctl2);
  91. I915_WRITE(FBC_FENCE_OFF, crtc->y);
  92. /* enable it... */
  93. fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
  94. if (IS_I945GM(dev))
  95. fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
  96. fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
  97. fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
  98. fbc_ctl |= obj->fence_reg;
  99. I915_WRITE(FBC_CONTROL, fbc_ctl);
  100. DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c, ",
  101. cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
  102. }
  103. static bool i8xx_fbc_enabled(struct drm_device *dev)
  104. {
  105. struct drm_i915_private *dev_priv = dev->dev_private;
  106. return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
  107. }
  108. static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  109. {
  110. struct drm_device *dev = crtc->dev;
  111. struct drm_i915_private *dev_priv = dev->dev_private;
  112. struct drm_framebuffer *fb = crtc->fb;
  113. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  114. struct drm_i915_gem_object *obj = intel_fb->obj;
  115. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  116. int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
  117. unsigned long stall_watermark = 200;
  118. u32 dpfc_ctl;
  119. dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
  120. dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
  121. I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
  122. I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  123. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  124. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  125. I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
  126. /* enable it... */
  127. I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
  128. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  129. }
  130. static void g4x_disable_fbc(struct drm_device *dev)
  131. {
  132. struct drm_i915_private *dev_priv = dev->dev_private;
  133. u32 dpfc_ctl;
  134. /* Disable compression */
  135. dpfc_ctl = I915_READ(DPFC_CONTROL);
  136. if (dpfc_ctl & DPFC_CTL_EN) {
  137. dpfc_ctl &= ~DPFC_CTL_EN;
  138. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  139. DRM_DEBUG_KMS("disabled FBC\n");
  140. }
  141. }
  142. static bool g4x_fbc_enabled(struct drm_device *dev)
  143. {
  144. struct drm_i915_private *dev_priv = dev->dev_private;
  145. return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
  146. }
  147. static void sandybridge_blit_fbc_update(struct drm_device *dev)
  148. {
  149. struct drm_i915_private *dev_priv = dev->dev_private;
  150. u32 blt_ecoskpd;
  151. /* Make sure blitter notifies FBC of writes */
  152. gen6_gt_force_wake_get(dev_priv);
  153. blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
  154. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
  155. GEN6_BLITTER_LOCK_SHIFT;
  156. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  157. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
  158. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  159. blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
  160. GEN6_BLITTER_LOCK_SHIFT);
  161. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  162. POSTING_READ(GEN6_BLITTER_ECOSKPD);
  163. gen6_gt_force_wake_put(dev_priv);
  164. }
  165. static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  166. {
  167. struct drm_device *dev = crtc->dev;
  168. struct drm_i915_private *dev_priv = dev->dev_private;
  169. struct drm_framebuffer *fb = crtc->fb;
  170. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  171. struct drm_i915_gem_object *obj = intel_fb->obj;
  172. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  173. int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
  174. unsigned long stall_watermark = 200;
  175. u32 dpfc_ctl;
  176. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  177. dpfc_ctl &= DPFC_RESERVED;
  178. dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
  179. /* Set persistent mode for front-buffer rendering, ala X. */
  180. dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
  181. dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
  182. I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
  183. I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  184. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  185. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  186. I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
  187. I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
  188. /* enable it... */
  189. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  190. if (IS_GEN6(dev)) {
  191. I915_WRITE(SNB_DPFC_CTL_SA,
  192. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  193. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  194. sandybridge_blit_fbc_update(dev);
  195. }
  196. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  197. }
  198. static void ironlake_disable_fbc(struct drm_device *dev)
  199. {
  200. struct drm_i915_private *dev_priv = dev->dev_private;
  201. u32 dpfc_ctl;
  202. /* Disable compression */
  203. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  204. if (dpfc_ctl & DPFC_CTL_EN) {
  205. dpfc_ctl &= ~DPFC_CTL_EN;
  206. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  207. if (IS_IVYBRIDGE(dev))
  208. /* WaFbcDisableDpfcClockGating:ivb */
  209. I915_WRITE(ILK_DSPCLK_GATE_D,
  210. I915_READ(ILK_DSPCLK_GATE_D) &
  211. ~ILK_DPFCUNIT_CLOCK_GATE_DISABLE);
  212. if (IS_HASWELL(dev))
  213. /* WaFbcDisableDpfcClockGating:hsw */
  214. I915_WRITE(HSW_CLKGATE_DISABLE_PART_1,
  215. I915_READ(HSW_CLKGATE_DISABLE_PART_1) &
  216. ~HSW_DPFC_GATING_DISABLE);
  217. DRM_DEBUG_KMS("disabled FBC\n");
  218. }
  219. }
  220. static bool ironlake_fbc_enabled(struct drm_device *dev)
  221. {
  222. struct drm_i915_private *dev_priv = dev->dev_private;
  223. return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
  224. }
  225. static void gen7_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  226. {
  227. struct drm_device *dev = crtc->dev;
  228. struct drm_i915_private *dev_priv = dev->dev_private;
  229. struct drm_framebuffer *fb = crtc->fb;
  230. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  231. struct drm_i915_gem_object *obj = intel_fb->obj;
  232. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  233. I915_WRITE(IVB_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj));
  234. I915_WRITE(ILK_DPFC_CONTROL, DPFC_CTL_EN | DPFC_CTL_LIMIT_1X |
  235. IVB_DPFC_CTL_FENCE_EN |
  236. intel_crtc->plane << IVB_DPFC_CTL_PLANE_SHIFT);
  237. if (IS_IVYBRIDGE(dev)) {
  238. /* WaFbcAsynchFlipDisableFbcQueue:ivb */
  239. I915_WRITE(ILK_DISPLAY_CHICKEN1, ILK_FBCQ_DIS);
  240. /* WaFbcDisableDpfcClockGating:ivb */
  241. I915_WRITE(ILK_DSPCLK_GATE_D,
  242. I915_READ(ILK_DSPCLK_GATE_D) |
  243. ILK_DPFCUNIT_CLOCK_GATE_DISABLE);
  244. } else {
  245. /* WaFbcAsynchFlipDisableFbcQueue:hsw */
  246. I915_WRITE(HSW_PIPE_SLICE_CHICKEN_1(intel_crtc->pipe),
  247. HSW_BYPASS_FBC_QUEUE);
  248. /* WaFbcDisableDpfcClockGating:hsw */
  249. I915_WRITE(HSW_CLKGATE_DISABLE_PART_1,
  250. I915_READ(HSW_CLKGATE_DISABLE_PART_1) |
  251. HSW_DPFC_GATING_DISABLE);
  252. }
  253. I915_WRITE(SNB_DPFC_CTL_SA,
  254. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  255. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  256. sandybridge_blit_fbc_update(dev);
  257. DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
  258. }
  259. bool intel_fbc_enabled(struct drm_device *dev)
  260. {
  261. struct drm_i915_private *dev_priv = dev->dev_private;
  262. if (!dev_priv->display.fbc_enabled)
  263. return false;
  264. return dev_priv->display.fbc_enabled(dev);
  265. }
  266. static void intel_fbc_work_fn(struct work_struct *__work)
  267. {
  268. struct intel_fbc_work *work =
  269. container_of(to_delayed_work(__work),
  270. struct intel_fbc_work, work);
  271. struct drm_device *dev = work->crtc->dev;
  272. struct drm_i915_private *dev_priv = dev->dev_private;
  273. mutex_lock(&dev->struct_mutex);
  274. if (work == dev_priv->fbc.fbc_work) {
  275. /* Double check that we haven't switched fb without cancelling
  276. * the prior work.
  277. */
  278. if (work->crtc->fb == work->fb) {
  279. dev_priv->display.enable_fbc(work->crtc,
  280. work->interval);
  281. dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
  282. dev_priv->fbc.fb_id = work->crtc->fb->base.id;
  283. dev_priv->fbc.y = work->crtc->y;
  284. }
  285. dev_priv->fbc.fbc_work = NULL;
  286. }
  287. mutex_unlock(&dev->struct_mutex);
  288. kfree(work);
  289. }
  290. static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
  291. {
  292. if (dev_priv->fbc.fbc_work == NULL)
  293. return;
  294. DRM_DEBUG_KMS("cancelling pending FBC enable\n");
  295. /* Synchronisation is provided by struct_mutex and checking of
  296. * dev_priv->fbc.fbc_work, so we can perform the cancellation
  297. * entirely asynchronously.
  298. */
  299. if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
  300. /* tasklet was killed before being run, clean up */
  301. kfree(dev_priv->fbc.fbc_work);
  302. /* Mark the work as no longer wanted so that if it does
  303. * wake-up (because the work was already running and waiting
  304. * for our mutex), it will discover that is no longer
  305. * necessary to run.
  306. */
  307. dev_priv->fbc.fbc_work = NULL;
  308. }
  309. static void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  310. {
  311. struct intel_fbc_work *work;
  312. struct drm_device *dev = crtc->dev;
  313. struct drm_i915_private *dev_priv = dev->dev_private;
  314. if (!dev_priv->display.enable_fbc)
  315. return;
  316. intel_cancel_fbc_work(dev_priv);
  317. work = kzalloc(sizeof *work, GFP_KERNEL);
  318. if (work == NULL) {
  319. DRM_ERROR("Failed to allocate FBC work structure\n");
  320. dev_priv->display.enable_fbc(crtc, interval);
  321. return;
  322. }
  323. work->crtc = crtc;
  324. work->fb = crtc->fb;
  325. work->interval = interval;
  326. INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
  327. dev_priv->fbc.fbc_work = work;
  328. /* Delay the actual enabling to let pageflipping cease and the
  329. * display to settle before starting the compression. Note that
  330. * this delay also serves a second purpose: it allows for a
  331. * vblank to pass after disabling the FBC before we attempt
  332. * to modify the control registers.
  333. *
  334. * A more complicated solution would involve tracking vblanks
  335. * following the termination of the page-flipping sequence
  336. * and indeed performing the enable as a co-routine and not
  337. * waiting synchronously upon the vblank.
  338. *
  339. * WaFbcWaitForVBlankBeforeEnable:ilk,snb
  340. */
  341. schedule_delayed_work(&work->work, msecs_to_jiffies(50));
  342. }
  343. void intel_disable_fbc(struct drm_device *dev)
  344. {
  345. struct drm_i915_private *dev_priv = dev->dev_private;
  346. intel_cancel_fbc_work(dev_priv);
  347. if (!dev_priv->display.disable_fbc)
  348. return;
  349. dev_priv->display.disable_fbc(dev);
  350. dev_priv->fbc.plane = -1;
  351. }
  352. static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
  353. enum no_fbc_reason reason)
  354. {
  355. if (dev_priv->fbc.no_fbc_reason == reason)
  356. return false;
  357. dev_priv->fbc.no_fbc_reason = reason;
  358. return true;
  359. }
  360. /**
  361. * intel_update_fbc - enable/disable FBC as needed
  362. * @dev: the drm_device
  363. *
  364. * Set up the framebuffer compression hardware at mode set time. We
  365. * enable it if possible:
  366. * - plane A only (on pre-965)
  367. * - no pixel mulitply/line duplication
  368. * - no alpha buffer discard
  369. * - no dual wide
  370. * - framebuffer <= max_hdisplay in width, max_vdisplay in height
  371. *
  372. * We can't assume that any compression will take place (worst case),
  373. * so the compressed buffer has to be the same size as the uncompressed
  374. * one. It also must reside (along with the line length buffer) in
  375. * stolen memory.
  376. *
  377. * We need to enable/disable FBC on a global basis.
  378. */
  379. void intel_update_fbc(struct drm_device *dev)
  380. {
  381. struct drm_i915_private *dev_priv = dev->dev_private;
  382. struct drm_crtc *crtc = NULL, *tmp_crtc;
  383. struct intel_crtc *intel_crtc;
  384. struct drm_framebuffer *fb;
  385. struct intel_framebuffer *intel_fb;
  386. struct drm_i915_gem_object *obj;
  387. unsigned int max_hdisplay, max_vdisplay;
  388. if (!I915_HAS_FBC(dev)) {
  389. set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
  390. return;
  391. }
  392. if (!i915_powersave) {
  393. if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
  394. DRM_DEBUG_KMS("fbc disabled per module param\n");
  395. return;
  396. }
  397. /*
  398. * If FBC is already on, we just have to verify that we can
  399. * keep it that way...
  400. * Need to disable if:
  401. * - more than one pipe is active
  402. * - changing FBC params (stride, fence, mode)
  403. * - new fb is too large to fit in compressed buffer
  404. * - going to an unsupported config (interlace, pixel multiply, etc.)
  405. */
  406. list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
  407. if (intel_crtc_active(tmp_crtc) &&
  408. !to_intel_crtc(tmp_crtc)->primary_disabled) {
  409. if (crtc) {
  410. if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
  411. DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
  412. goto out_disable;
  413. }
  414. crtc = tmp_crtc;
  415. }
  416. }
  417. if (!crtc || crtc->fb == NULL) {
  418. if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
  419. DRM_DEBUG_KMS("no output, disabling\n");
  420. goto out_disable;
  421. }
  422. intel_crtc = to_intel_crtc(crtc);
  423. fb = crtc->fb;
  424. intel_fb = to_intel_framebuffer(fb);
  425. obj = intel_fb->obj;
  426. if (i915_enable_fbc < 0 &&
  427. INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev)) {
  428. if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
  429. DRM_DEBUG_KMS("disabled per chip default\n");
  430. goto out_disable;
  431. }
  432. if (!i915_enable_fbc) {
  433. if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
  434. DRM_DEBUG_KMS("fbc disabled per module param\n");
  435. goto out_disable;
  436. }
  437. if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
  438. (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
  439. if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
  440. DRM_DEBUG_KMS("mode incompatible with compression, "
  441. "disabling\n");
  442. goto out_disable;
  443. }
  444. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  445. max_hdisplay = 4096;
  446. max_vdisplay = 2048;
  447. } else {
  448. max_hdisplay = 2048;
  449. max_vdisplay = 1536;
  450. }
  451. if ((crtc->mode.hdisplay > max_hdisplay) ||
  452. (crtc->mode.vdisplay > max_vdisplay)) {
  453. if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
  454. DRM_DEBUG_KMS("mode too large for compression, disabling\n");
  455. goto out_disable;
  456. }
  457. if ((IS_I915GM(dev) || IS_I945GM(dev) || IS_HASWELL(dev)) &&
  458. intel_crtc->plane != 0) {
  459. if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
  460. DRM_DEBUG_KMS("plane not 0, disabling compression\n");
  461. goto out_disable;
  462. }
  463. /* The use of a CPU fence is mandatory in order to detect writes
  464. * by the CPU to the scanout and trigger updates to the FBC.
  465. */
  466. if (obj->tiling_mode != I915_TILING_X ||
  467. obj->fence_reg == I915_FENCE_REG_NONE) {
  468. if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
  469. DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
  470. goto out_disable;
  471. }
  472. /* If the kernel debugger is active, always disable compression */
  473. if (in_dbg_master())
  474. goto out_disable;
  475. if (i915_gem_stolen_setup_compression(dev, intel_fb->obj->base.size)) {
  476. if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
  477. DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
  478. goto out_disable;
  479. }
  480. /* If the scanout has not changed, don't modify the FBC settings.
  481. * Note that we make the fundamental assumption that the fb->obj
  482. * cannot be unpinned (and have its GTT offset and fence revoked)
  483. * without first being decoupled from the scanout and FBC disabled.
  484. */
  485. if (dev_priv->fbc.plane == intel_crtc->plane &&
  486. dev_priv->fbc.fb_id == fb->base.id &&
  487. dev_priv->fbc.y == crtc->y)
  488. return;
  489. if (intel_fbc_enabled(dev)) {
  490. /* We update FBC along two paths, after changing fb/crtc
  491. * configuration (modeswitching) and after page-flipping
  492. * finishes. For the latter, we know that not only did
  493. * we disable the FBC at the start of the page-flip
  494. * sequence, but also more than one vblank has passed.
  495. *
  496. * For the former case of modeswitching, it is possible
  497. * to switch between two FBC valid configurations
  498. * instantaneously so we do need to disable the FBC
  499. * before we can modify its control registers. We also
  500. * have to wait for the next vblank for that to take
  501. * effect. However, since we delay enabling FBC we can
  502. * assume that a vblank has passed since disabling and
  503. * that we can safely alter the registers in the deferred
  504. * callback.
  505. *
  506. * In the scenario that we go from a valid to invalid
  507. * and then back to valid FBC configuration we have
  508. * no strict enforcement that a vblank occurred since
  509. * disabling the FBC. However, along all current pipe
  510. * disabling paths we do need to wait for a vblank at
  511. * some point. And we wait before enabling FBC anyway.
  512. */
  513. DRM_DEBUG_KMS("disabling active FBC for update\n");
  514. intel_disable_fbc(dev);
  515. }
  516. intel_enable_fbc(crtc, 500);
  517. dev_priv->fbc.no_fbc_reason = FBC_OK;
  518. return;
  519. out_disable:
  520. /* Multiple disables should be harmless */
  521. if (intel_fbc_enabled(dev)) {
  522. DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
  523. intel_disable_fbc(dev);
  524. }
  525. i915_gem_stolen_cleanup_compression(dev);
  526. }
  527. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  528. {
  529. drm_i915_private_t *dev_priv = dev->dev_private;
  530. u32 tmp;
  531. tmp = I915_READ(CLKCFG);
  532. switch (tmp & CLKCFG_FSB_MASK) {
  533. case CLKCFG_FSB_533:
  534. dev_priv->fsb_freq = 533; /* 133*4 */
  535. break;
  536. case CLKCFG_FSB_800:
  537. dev_priv->fsb_freq = 800; /* 200*4 */
  538. break;
  539. case CLKCFG_FSB_667:
  540. dev_priv->fsb_freq = 667; /* 167*4 */
  541. break;
  542. case CLKCFG_FSB_400:
  543. dev_priv->fsb_freq = 400; /* 100*4 */
  544. break;
  545. }
  546. switch (tmp & CLKCFG_MEM_MASK) {
  547. case CLKCFG_MEM_533:
  548. dev_priv->mem_freq = 533;
  549. break;
  550. case CLKCFG_MEM_667:
  551. dev_priv->mem_freq = 667;
  552. break;
  553. case CLKCFG_MEM_800:
  554. dev_priv->mem_freq = 800;
  555. break;
  556. }
  557. /* detect pineview DDR3 setting */
  558. tmp = I915_READ(CSHRDDR3CTL);
  559. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  560. }
  561. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  562. {
  563. drm_i915_private_t *dev_priv = dev->dev_private;
  564. u16 ddrpll, csipll;
  565. ddrpll = I915_READ16(DDRMPLL1);
  566. csipll = I915_READ16(CSIPLL0);
  567. switch (ddrpll & 0xff) {
  568. case 0xc:
  569. dev_priv->mem_freq = 800;
  570. break;
  571. case 0x10:
  572. dev_priv->mem_freq = 1066;
  573. break;
  574. case 0x14:
  575. dev_priv->mem_freq = 1333;
  576. break;
  577. case 0x18:
  578. dev_priv->mem_freq = 1600;
  579. break;
  580. default:
  581. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  582. ddrpll & 0xff);
  583. dev_priv->mem_freq = 0;
  584. break;
  585. }
  586. dev_priv->ips.r_t = dev_priv->mem_freq;
  587. switch (csipll & 0x3ff) {
  588. case 0x00c:
  589. dev_priv->fsb_freq = 3200;
  590. break;
  591. case 0x00e:
  592. dev_priv->fsb_freq = 3733;
  593. break;
  594. case 0x010:
  595. dev_priv->fsb_freq = 4266;
  596. break;
  597. case 0x012:
  598. dev_priv->fsb_freq = 4800;
  599. break;
  600. case 0x014:
  601. dev_priv->fsb_freq = 5333;
  602. break;
  603. case 0x016:
  604. dev_priv->fsb_freq = 5866;
  605. break;
  606. case 0x018:
  607. dev_priv->fsb_freq = 6400;
  608. break;
  609. default:
  610. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  611. csipll & 0x3ff);
  612. dev_priv->fsb_freq = 0;
  613. break;
  614. }
  615. if (dev_priv->fsb_freq == 3200) {
  616. dev_priv->ips.c_m = 0;
  617. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  618. dev_priv->ips.c_m = 1;
  619. } else {
  620. dev_priv->ips.c_m = 2;
  621. }
  622. }
  623. static const struct cxsr_latency cxsr_latency_table[] = {
  624. {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
  625. {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
  626. {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
  627. {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
  628. {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
  629. {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
  630. {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
  631. {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
  632. {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
  633. {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
  634. {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
  635. {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
  636. {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
  637. {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
  638. {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
  639. {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
  640. {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
  641. {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
  642. {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
  643. {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
  644. {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
  645. {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
  646. {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
  647. {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
  648. {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
  649. {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
  650. {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
  651. {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
  652. {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
  653. {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
  654. };
  655. static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
  656. int is_ddr3,
  657. int fsb,
  658. int mem)
  659. {
  660. const struct cxsr_latency *latency;
  661. int i;
  662. if (fsb == 0 || mem == 0)
  663. return NULL;
  664. for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
  665. latency = &cxsr_latency_table[i];
  666. if (is_desktop == latency->is_desktop &&
  667. is_ddr3 == latency->is_ddr3 &&
  668. fsb == latency->fsb_freq && mem == latency->mem_freq)
  669. return latency;
  670. }
  671. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  672. return NULL;
  673. }
  674. static void pineview_disable_cxsr(struct drm_device *dev)
  675. {
  676. struct drm_i915_private *dev_priv = dev->dev_private;
  677. /* deactivate cxsr */
  678. I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
  679. }
  680. /*
  681. * Latency for FIFO fetches is dependent on several factors:
  682. * - memory configuration (speed, channels)
  683. * - chipset
  684. * - current MCH state
  685. * It can be fairly high in some situations, so here we assume a fairly
  686. * pessimal value. It's a tradeoff between extra memory fetches (if we
  687. * set this value too high, the FIFO will fetch frequently to stay full)
  688. * and power consumption (set it too low to save power and we might see
  689. * FIFO underruns and display "flicker").
  690. *
  691. * A value of 5us seems to be a good balance; safe for very low end
  692. * platforms but not overly aggressive on lower latency configs.
  693. */
  694. static const int latency_ns = 5000;
  695. static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
  696. {
  697. struct drm_i915_private *dev_priv = dev->dev_private;
  698. uint32_t dsparb = I915_READ(DSPARB);
  699. int size;
  700. size = dsparb & 0x7f;
  701. if (plane)
  702. size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
  703. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  704. plane ? "B" : "A", size);
  705. return size;
  706. }
  707. static int i85x_get_fifo_size(struct drm_device *dev, int plane)
  708. {
  709. struct drm_i915_private *dev_priv = dev->dev_private;
  710. uint32_t dsparb = I915_READ(DSPARB);
  711. int size;
  712. size = dsparb & 0x1ff;
  713. if (plane)
  714. size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
  715. size >>= 1; /* Convert to cachelines */
  716. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  717. plane ? "B" : "A", size);
  718. return size;
  719. }
  720. static int i845_get_fifo_size(struct drm_device *dev, int plane)
  721. {
  722. struct drm_i915_private *dev_priv = dev->dev_private;
  723. uint32_t dsparb = I915_READ(DSPARB);
  724. int size;
  725. size = dsparb & 0x7f;
  726. size >>= 2; /* Convert to cachelines */
  727. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  728. plane ? "B" : "A",
  729. size);
  730. return size;
  731. }
  732. static int i830_get_fifo_size(struct drm_device *dev, int plane)
  733. {
  734. struct drm_i915_private *dev_priv = dev->dev_private;
  735. uint32_t dsparb = I915_READ(DSPARB);
  736. int size;
  737. size = dsparb & 0x7f;
  738. size >>= 1; /* Convert to cachelines */
  739. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  740. plane ? "B" : "A", size);
  741. return size;
  742. }
  743. /* Pineview has different values for various configs */
  744. static const struct intel_watermark_params pineview_display_wm = {
  745. PINEVIEW_DISPLAY_FIFO,
  746. PINEVIEW_MAX_WM,
  747. PINEVIEW_DFT_WM,
  748. PINEVIEW_GUARD_WM,
  749. PINEVIEW_FIFO_LINE_SIZE
  750. };
  751. static const struct intel_watermark_params pineview_display_hplloff_wm = {
  752. PINEVIEW_DISPLAY_FIFO,
  753. PINEVIEW_MAX_WM,
  754. PINEVIEW_DFT_HPLLOFF_WM,
  755. PINEVIEW_GUARD_WM,
  756. PINEVIEW_FIFO_LINE_SIZE
  757. };
  758. static const struct intel_watermark_params pineview_cursor_wm = {
  759. PINEVIEW_CURSOR_FIFO,
  760. PINEVIEW_CURSOR_MAX_WM,
  761. PINEVIEW_CURSOR_DFT_WM,
  762. PINEVIEW_CURSOR_GUARD_WM,
  763. PINEVIEW_FIFO_LINE_SIZE,
  764. };
  765. static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
  766. PINEVIEW_CURSOR_FIFO,
  767. PINEVIEW_CURSOR_MAX_WM,
  768. PINEVIEW_CURSOR_DFT_WM,
  769. PINEVIEW_CURSOR_GUARD_WM,
  770. PINEVIEW_FIFO_LINE_SIZE
  771. };
  772. static const struct intel_watermark_params g4x_wm_info = {
  773. G4X_FIFO_SIZE,
  774. G4X_MAX_WM,
  775. G4X_MAX_WM,
  776. 2,
  777. G4X_FIFO_LINE_SIZE,
  778. };
  779. static const struct intel_watermark_params g4x_cursor_wm_info = {
  780. I965_CURSOR_FIFO,
  781. I965_CURSOR_MAX_WM,
  782. I965_CURSOR_DFT_WM,
  783. 2,
  784. G4X_FIFO_LINE_SIZE,
  785. };
  786. static const struct intel_watermark_params valleyview_wm_info = {
  787. VALLEYVIEW_FIFO_SIZE,
  788. VALLEYVIEW_MAX_WM,
  789. VALLEYVIEW_MAX_WM,
  790. 2,
  791. G4X_FIFO_LINE_SIZE,
  792. };
  793. static const struct intel_watermark_params valleyview_cursor_wm_info = {
  794. I965_CURSOR_FIFO,
  795. VALLEYVIEW_CURSOR_MAX_WM,
  796. I965_CURSOR_DFT_WM,
  797. 2,
  798. G4X_FIFO_LINE_SIZE,
  799. };
  800. static const struct intel_watermark_params i965_cursor_wm_info = {
  801. I965_CURSOR_FIFO,
  802. I965_CURSOR_MAX_WM,
  803. I965_CURSOR_DFT_WM,
  804. 2,
  805. I915_FIFO_LINE_SIZE,
  806. };
  807. static const struct intel_watermark_params i945_wm_info = {
  808. I945_FIFO_SIZE,
  809. I915_MAX_WM,
  810. 1,
  811. 2,
  812. I915_FIFO_LINE_SIZE
  813. };
  814. static const struct intel_watermark_params i915_wm_info = {
  815. I915_FIFO_SIZE,
  816. I915_MAX_WM,
  817. 1,
  818. 2,
  819. I915_FIFO_LINE_SIZE
  820. };
  821. static const struct intel_watermark_params i855_wm_info = {
  822. I855GM_FIFO_SIZE,
  823. I915_MAX_WM,
  824. 1,
  825. 2,
  826. I830_FIFO_LINE_SIZE
  827. };
  828. static const struct intel_watermark_params i830_wm_info = {
  829. I830_FIFO_SIZE,
  830. I915_MAX_WM,
  831. 1,
  832. 2,
  833. I830_FIFO_LINE_SIZE
  834. };
  835. static const struct intel_watermark_params ironlake_display_wm_info = {
  836. ILK_DISPLAY_FIFO,
  837. ILK_DISPLAY_MAXWM,
  838. ILK_DISPLAY_DFTWM,
  839. 2,
  840. ILK_FIFO_LINE_SIZE
  841. };
  842. static const struct intel_watermark_params ironlake_cursor_wm_info = {
  843. ILK_CURSOR_FIFO,
  844. ILK_CURSOR_MAXWM,
  845. ILK_CURSOR_DFTWM,
  846. 2,
  847. ILK_FIFO_LINE_SIZE
  848. };
  849. static const struct intel_watermark_params ironlake_display_srwm_info = {
  850. ILK_DISPLAY_SR_FIFO,
  851. ILK_DISPLAY_MAX_SRWM,
  852. ILK_DISPLAY_DFT_SRWM,
  853. 2,
  854. ILK_FIFO_LINE_SIZE
  855. };
  856. static const struct intel_watermark_params ironlake_cursor_srwm_info = {
  857. ILK_CURSOR_SR_FIFO,
  858. ILK_CURSOR_MAX_SRWM,
  859. ILK_CURSOR_DFT_SRWM,
  860. 2,
  861. ILK_FIFO_LINE_SIZE
  862. };
  863. static const struct intel_watermark_params sandybridge_display_wm_info = {
  864. SNB_DISPLAY_FIFO,
  865. SNB_DISPLAY_MAXWM,
  866. SNB_DISPLAY_DFTWM,
  867. 2,
  868. SNB_FIFO_LINE_SIZE
  869. };
  870. static const struct intel_watermark_params sandybridge_cursor_wm_info = {
  871. SNB_CURSOR_FIFO,
  872. SNB_CURSOR_MAXWM,
  873. SNB_CURSOR_DFTWM,
  874. 2,
  875. SNB_FIFO_LINE_SIZE
  876. };
  877. static const struct intel_watermark_params sandybridge_display_srwm_info = {
  878. SNB_DISPLAY_SR_FIFO,
  879. SNB_DISPLAY_MAX_SRWM,
  880. SNB_DISPLAY_DFT_SRWM,
  881. 2,
  882. SNB_FIFO_LINE_SIZE
  883. };
  884. static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
  885. SNB_CURSOR_SR_FIFO,
  886. SNB_CURSOR_MAX_SRWM,
  887. SNB_CURSOR_DFT_SRWM,
  888. 2,
  889. SNB_FIFO_LINE_SIZE
  890. };
  891. /**
  892. * intel_calculate_wm - calculate watermark level
  893. * @clock_in_khz: pixel clock
  894. * @wm: chip FIFO params
  895. * @pixel_size: display pixel size
  896. * @latency_ns: memory latency for the platform
  897. *
  898. * Calculate the watermark level (the level at which the display plane will
  899. * start fetching from memory again). Each chip has a different display
  900. * FIFO size and allocation, so the caller needs to figure that out and pass
  901. * in the correct intel_watermark_params structure.
  902. *
  903. * As the pixel clock runs, the FIFO will be drained at a rate that depends
  904. * on the pixel size. When it reaches the watermark level, it'll start
  905. * fetching FIFO line sized based chunks from memory until the FIFO fills
  906. * past the watermark point. If the FIFO drains completely, a FIFO underrun
  907. * will occur, and a display engine hang could result.
  908. */
  909. static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
  910. const struct intel_watermark_params *wm,
  911. int fifo_size,
  912. int pixel_size,
  913. unsigned long latency_ns)
  914. {
  915. long entries_required, wm_size;
  916. /*
  917. * Note: we need to make sure we don't overflow for various clock &
  918. * latency values.
  919. * clocks go from a few thousand to several hundred thousand.
  920. * latency is usually a few thousand
  921. */
  922. entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
  923. 1000;
  924. entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
  925. DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
  926. wm_size = fifo_size - (entries_required + wm->guard_size);
  927. DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
  928. /* Don't promote wm_size to unsigned... */
  929. if (wm_size > (long)wm->max_wm)
  930. wm_size = wm->max_wm;
  931. if (wm_size <= 0)
  932. wm_size = wm->default_wm;
  933. return wm_size;
  934. }
  935. static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
  936. {
  937. struct drm_crtc *crtc, *enabled = NULL;
  938. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  939. if (intel_crtc_active(crtc)) {
  940. if (enabled)
  941. return NULL;
  942. enabled = crtc;
  943. }
  944. }
  945. return enabled;
  946. }
  947. static void pineview_update_wm(struct drm_device *dev)
  948. {
  949. struct drm_i915_private *dev_priv = dev->dev_private;
  950. struct drm_crtc *crtc;
  951. const struct cxsr_latency *latency;
  952. u32 reg;
  953. unsigned long wm;
  954. latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
  955. dev_priv->fsb_freq, dev_priv->mem_freq);
  956. if (!latency) {
  957. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  958. pineview_disable_cxsr(dev);
  959. return;
  960. }
  961. crtc = single_enabled_crtc(dev);
  962. if (crtc) {
  963. int clock = crtc->mode.clock;
  964. int pixel_size = crtc->fb->bits_per_pixel / 8;
  965. /* Display SR */
  966. wm = intel_calculate_wm(clock, &pineview_display_wm,
  967. pineview_display_wm.fifo_size,
  968. pixel_size, latency->display_sr);
  969. reg = I915_READ(DSPFW1);
  970. reg &= ~DSPFW_SR_MASK;
  971. reg |= wm << DSPFW_SR_SHIFT;
  972. I915_WRITE(DSPFW1, reg);
  973. DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
  974. /* cursor SR */
  975. wm = intel_calculate_wm(clock, &pineview_cursor_wm,
  976. pineview_display_wm.fifo_size,
  977. pixel_size, latency->cursor_sr);
  978. reg = I915_READ(DSPFW3);
  979. reg &= ~DSPFW_CURSOR_SR_MASK;
  980. reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
  981. I915_WRITE(DSPFW3, reg);
  982. /* Display HPLL off SR */
  983. wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
  984. pineview_display_hplloff_wm.fifo_size,
  985. pixel_size, latency->display_hpll_disable);
  986. reg = I915_READ(DSPFW3);
  987. reg &= ~DSPFW_HPLL_SR_MASK;
  988. reg |= wm & DSPFW_HPLL_SR_MASK;
  989. I915_WRITE(DSPFW3, reg);
  990. /* cursor HPLL off SR */
  991. wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
  992. pineview_display_hplloff_wm.fifo_size,
  993. pixel_size, latency->cursor_hpll_disable);
  994. reg = I915_READ(DSPFW3);
  995. reg &= ~DSPFW_HPLL_CURSOR_MASK;
  996. reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
  997. I915_WRITE(DSPFW3, reg);
  998. DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
  999. /* activate cxsr */
  1000. I915_WRITE(DSPFW3,
  1001. I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
  1002. DRM_DEBUG_KMS("Self-refresh is enabled\n");
  1003. } else {
  1004. pineview_disable_cxsr(dev);
  1005. DRM_DEBUG_KMS("Self-refresh is disabled\n");
  1006. }
  1007. }
  1008. static bool g4x_compute_wm0(struct drm_device *dev,
  1009. int plane,
  1010. const struct intel_watermark_params *display,
  1011. int display_latency_ns,
  1012. const struct intel_watermark_params *cursor,
  1013. int cursor_latency_ns,
  1014. int *plane_wm,
  1015. int *cursor_wm)
  1016. {
  1017. struct drm_crtc *crtc;
  1018. int htotal, hdisplay, clock, pixel_size;
  1019. int line_time_us, line_count;
  1020. int entries, tlb_miss;
  1021. crtc = intel_get_crtc_for_plane(dev, plane);
  1022. if (!intel_crtc_active(crtc)) {
  1023. *cursor_wm = cursor->guard_size;
  1024. *plane_wm = display->guard_size;
  1025. return false;
  1026. }
  1027. htotal = crtc->mode.htotal;
  1028. hdisplay = crtc->mode.hdisplay;
  1029. clock = crtc->mode.clock;
  1030. pixel_size = crtc->fb->bits_per_pixel / 8;
  1031. /* Use the small buffer method to calculate plane watermark */
  1032. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  1033. tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
  1034. if (tlb_miss > 0)
  1035. entries += tlb_miss;
  1036. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  1037. *plane_wm = entries + display->guard_size;
  1038. if (*plane_wm > (int)display->max_wm)
  1039. *plane_wm = display->max_wm;
  1040. /* Use the large buffer method to calculate cursor watermark */
  1041. line_time_us = ((htotal * 1000) / clock);
  1042. line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
  1043. entries = line_count * 64 * pixel_size;
  1044. tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
  1045. if (tlb_miss > 0)
  1046. entries += tlb_miss;
  1047. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1048. *cursor_wm = entries + cursor->guard_size;
  1049. if (*cursor_wm > (int)cursor->max_wm)
  1050. *cursor_wm = (int)cursor->max_wm;
  1051. return true;
  1052. }
  1053. /*
  1054. * Check the wm result.
  1055. *
  1056. * If any calculated watermark values is larger than the maximum value that
  1057. * can be programmed into the associated watermark register, that watermark
  1058. * must be disabled.
  1059. */
  1060. static bool g4x_check_srwm(struct drm_device *dev,
  1061. int display_wm, int cursor_wm,
  1062. const struct intel_watermark_params *display,
  1063. const struct intel_watermark_params *cursor)
  1064. {
  1065. DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
  1066. display_wm, cursor_wm);
  1067. if (display_wm > display->max_wm) {
  1068. DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
  1069. display_wm, display->max_wm);
  1070. return false;
  1071. }
  1072. if (cursor_wm > cursor->max_wm) {
  1073. DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
  1074. cursor_wm, cursor->max_wm);
  1075. return false;
  1076. }
  1077. if (!(display_wm || cursor_wm)) {
  1078. DRM_DEBUG_KMS("SR latency is 0, disabling\n");
  1079. return false;
  1080. }
  1081. return true;
  1082. }
  1083. static bool g4x_compute_srwm(struct drm_device *dev,
  1084. int plane,
  1085. int latency_ns,
  1086. const struct intel_watermark_params *display,
  1087. const struct intel_watermark_params *cursor,
  1088. int *display_wm, int *cursor_wm)
  1089. {
  1090. struct drm_crtc *crtc;
  1091. int hdisplay, htotal, pixel_size, clock;
  1092. unsigned long line_time_us;
  1093. int line_count, line_size;
  1094. int small, large;
  1095. int entries;
  1096. if (!latency_ns) {
  1097. *display_wm = *cursor_wm = 0;
  1098. return false;
  1099. }
  1100. crtc = intel_get_crtc_for_plane(dev, plane);
  1101. hdisplay = crtc->mode.hdisplay;
  1102. htotal = crtc->mode.htotal;
  1103. clock = crtc->mode.clock;
  1104. pixel_size = crtc->fb->bits_per_pixel / 8;
  1105. line_time_us = (htotal * 1000) / clock;
  1106. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1107. line_size = hdisplay * pixel_size;
  1108. /* Use the minimum of the small and large buffer method for primary */
  1109. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1110. large = line_count * line_size;
  1111. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1112. *display_wm = entries + display->guard_size;
  1113. /* calculate the self-refresh watermark for display cursor */
  1114. entries = line_count * pixel_size * 64;
  1115. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1116. *cursor_wm = entries + cursor->guard_size;
  1117. return g4x_check_srwm(dev,
  1118. *display_wm, *cursor_wm,
  1119. display, cursor);
  1120. }
  1121. static bool vlv_compute_drain_latency(struct drm_device *dev,
  1122. int plane,
  1123. int *plane_prec_mult,
  1124. int *plane_dl,
  1125. int *cursor_prec_mult,
  1126. int *cursor_dl)
  1127. {
  1128. struct drm_crtc *crtc;
  1129. int clock, pixel_size;
  1130. int entries;
  1131. crtc = intel_get_crtc_for_plane(dev, plane);
  1132. if (!intel_crtc_active(crtc))
  1133. return false;
  1134. clock = crtc->mode.clock; /* VESA DOT Clock */
  1135. pixel_size = crtc->fb->bits_per_pixel / 8; /* BPP */
  1136. entries = (clock / 1000) * pixel_size;
  1137. *plane_prec_mult = (entries > 256) ?
  1138. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1139. *plane_dl = (64 * (*plane_prec_mult) * 4) / ((clock / 1000) *
  1140. pixel_size);
  1141. entries = (clock / 1000) * 4; /* BPP is always 4 for cursor */
  1142. *cursor_prec_mult = (entries > 256) ?
  1143. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1144. *cursor_dl = (64 * (*cursor_prec_mult) * 4) / ((clock / 1000) * 4);
  1145. return true;
  1146. }
  1147. /*
  1148. * Update drain latency registers of memory arbiter
  1149. *
  1150. * Valleyview SoC has a new memory arbiter and needs drain latency registers
  1151. * to be programmed. Each plane has a drain latency multiplier and a drain
  1152. * latency value.
  1153. */
  1154. static void vlv_update_drain_latency(struct drm_device *dev)
  1155. {
  1156. struct drm_i915_private *dev_priv = dev->dev_private;
  1157. int planea_prec, planea_dl, planeb_prec, planeb_dl;
  1158. int cursora_prec, cursora_dl, cursorb_prec, cursorb_dl;
  1159. int plane_prec_mult, cursor_prec_mult; /* Precision multiplier is
  1160. either 16 or 32 */
  1161. /* For plane A, Cursor A */
  1162. if (vlv_compute_drain_latency(dev, 0, &plane_prec_mult, &planea_dl,
  1163. &cursor_prec_mult, &cursora_dl)) {
  1164. cursora_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1165. DDL_CURSORA_PRECISION_32 : DDL_CURSORA_PRECISION_16;
  1166. planea_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1167. DDL_PLANEA_PRECISION_32 : DDL_PLANEA_PRECISION_16;
  1168. I915_WRITE(VLV_DDL1, cursora_prec |
  1169. (cursora_dl << DDL_CURSORA_SHIFT) |
  1170. planea_prec | planea_dl);
  1171. }
  1172. /* For plane B, Cursor B */
  1173. if (vlv_compute_drain_latency(dev, 1, &plane_prec_mult, &planeb_dl,
  1174. &cursor_prec_mult, &cursorb_dl)) {
  1175. cursorb_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1176. DDL_CURSORB_PRECISION_32 : DDL_CURSORB_PRECISION_16;
  1177. planeb_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1178. DDL_PLANEB_PRECISION_32 : DDL_PLANEB_PRECISION_16;
  1179. I915_WRITE(VLV_DDL2, cursorb_prec |
  1180. (cursorb_dl << DDL_CURSORB_SHIFT) |
  1181. planeb_prec | planeb_dl);
  1182. }
  1183. }
  1184. #define single_plane_enabled(mask) is_power_of_2(mask)
  1185. static void valleyview_update_wm(struct drm_device *dev)
  1186. {
  1187. static const int sr_latency_ns = 12000;
  1188. struct drm_i915_private *dev_priv = dev->dev_private;
  1189. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1190. int plane_sr, cursor_sr;
  1191. int ignore_plane_sr, ignore_cursor_sr;
  1192. unsigned int enabled = 0;
  1193. vlv_update_drain_latency(dev);
  1194. if (g4x_compute_wm0(dev, PIPE_A,
  1195. &valleyview_wm_info, latency_ns,
  1196. &valleyview_cursor_wm_info, latency_ns,
  1197. &planea_wm, &cursora_wm))
  1198. enabled |= 1 << PIPE_A;
  1199. if (g4x_compute_wm0(dev, PIPE_B,
  1200. &valleyview_wm_info, latency_ns,
  1201. &valleyview_cursor_wm_info, latency_ns,
  1202. &planeb_wm, &cursorb_wm))
  1203. enabled |= 1 << PIPE_B;
  1204. if (single_plane_enabled(enabled) &&
  1205. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1206. sr_latency_ns,
  1207. &valleyview_wm_info,
  1208. &valleyview_cursor_wm_info,
  1209. &plane_sr, &ignore_cursor_sr) &&
  1210. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1211. 2*sr_latency_ns,
  1212. &valleyview_wm_info,
  1213. &valleyview_cursor_wm_info,
  1214. &ignore_plane_sr, &cursor_sr)) {
  1215. I915_WRITE(FW_BLC_SELF_VLV, FW_CSPWRDWNEN);
  1216. } else {
  1217. I915_WRITE(FW_BLC_SELF_VLV,
  1218. I915_READ(FW_BLC_SELF_VLV) & ~FW_CSPWRDWNEN);
  1219. plane_sr = cursor_sr = 0;
  1220. }
  1221. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1222. planea_wm, cursora_wm,
  1223. planeb_wm, cursorb_wm,
  1224. plane_sr, cursor_sr);
  1225. I915_WRITE(DSPFW1,
  1226. (plane_sr << DSPFW_SR_SHIFT) |
  1227. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1228. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1229. planea_wm);
  1230. I915_WRITE(DSPFW2,
  1231. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1232. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1233. I915_WRITE(DSPFW3,
  1234. (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
  1235. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1236. }
  1237. static void g4x_update_wm(struct drm_device *dev)
  1238. {
  1239. static const int sr_latency_ns = 12000;
  1240. struct drm_i915_private *dev_priv = dev->dev_private;
  1241. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1242. int plane_sr, cursor_sr;
  1243. unsigned int enabled = 0;
  1244. if (g4x_compute_wm0(dev, PIPE_A,
  1245. &g4x_wm_info, latency_ns,
  1246. &g4x_cursor_wm_info, latency_ns,
  1247. &planea_wm, &cursora_wm))
  1248. enabled |= 1 << PIPE_A;
  1249. if (g4x_compute_wm0(dev, PIPE_B,
  1250. &g4x_wm_info, latency_ns,
  1251. &g4x_cursor_wm_info, latency_ns,
  1252. &planeb_wm, &cursorb_wm))
  1253. enabled |= 1 << PIPE_B;
  1254. if (single_plane_enabled(enabled) &&
  1255. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1256. sr_latency_ns,
  1257. &g4x_wm_info,
  1258. &g4x_cursor_wm_info,
  1259. &plane_sr, &cursor_sr)) {
  1260. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  1261. } else {
  1262. I915_WRITE(FW_BLC_SELF,
  1263. I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
  1264. plane_sr = cursor_sr = 0;
  1265. }
  1266. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1267. planea_wm, cursora_wm,
  1268. planeb_wm, cursorb_wm,
  1269. plane_sr, cursor_sr);
  1270. I915_WRITE(DSPFW1,
  1271. (plane_sr << DSPFW_SR_SHIFT) |
  1272. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1273. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1274. planea_wm);
  1275. I915_WRITE(DSPFW2,
  1276. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1277. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1278. /* HPLL off in SR has some issues on G4x... disable it */
  1279. I915_WRITE(DSPFW3,
  1280. (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
  1281. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1282. }
  1283. static void i965_update_wm(struct drm_device *dev)
  1284. {
  1285. struct drm_i915_private *dev_priv = dev->dev_private;
  1286. struct drm_crtc *crtc;
  1287. int srwm = 1;
  1288. int cursor_sr = 16;
  1289. /* Calc sr entries for one plane configs */
  1290. crtc = single_enabled_crtc(dev);
  1291. if (crtc) {
  1292. /* self-refresh has much higher latency */
  1293. static const int sr_latency_ns = 12000;
  1294. int clock = crtc->mode.clock;
  1295. int htotal = crtc->mode.htotal;
  1296. int hdisplay = crtc->mode.hdisplay;
  1297. int pixel_size = crtc->fb->bits_per_pixel / 8;
  1298. unsigned long line_time_us;
  1299. int entries;
  1300. line_time_us = ((htotal * 1000) / clock);
  1301. /* Use ns/us then divide to preserve precision */
  1302. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1303. pixel_size * hdisplay;
  1304. entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
  1305. srwm = I965_FIFO_SIZE - entries;
  1306. if (srwm < 0)
  1307. srwm = 1;
  1308. srwm &= 0x1ff;
  1309. DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
  1310. entries, srwm);
  1311. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1312. pixel_size * 64;
  1313. entries = DIV_ROUND_UP(entries,
  1314. i965_cursor_wm_info.cacheline_size);
  1315. cursor_sr = i965_cursor_wm_info.fifo_size -
  1316. (entries + i965_cursor_wm_info.guard_size);
  1317. if (cursor_sr > i965_cursor_wm_info.max_wm)
  1318. cursor_sr = i965_cursor_wm_info.max_wm;
  1319. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  1320. "cursor %d\n", srwm, cursor_sr);
  1321. if (IS_CRESTLINE(dev))
  1322. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  1323. } else {
  1324. /* Turn off self refresh if both pipes are enabled */
  1325. if (IS_CRESTLINE(dev))
  1326. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  1327. & ~FW_BLC_SELF_EN);
  1328. }
  1329. DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
  1330. srwm);
  1331. /* 965 has limitations... */
  1332. I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
  1333. (8 << 16) | (8 << 8) | (8 << 0));
  1334. I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
  1335. /* update cursor SR watermark */
  1336. I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1337. }
  1338. static void i9xx_update_wm(struct drm_device *dev)
  1339. {
  1340. struct drm_i915_private *dev_priv = dev->dev_private;
  1341. const struct intel_watermark_params *wm_info;
  1342. uint32_t fwater_lo;
  1343. uint32_t fwater_hi;
  1344. int cwm, srwm = 1;
  1345. int fifo_size;
  1346. int planea_wm, planeb_wm;
  1347. struct drm_crtc *crtc, *enabled = NULL;
  1348. if (IS_I945GM(dev))
  1349. wm_info = &i945_wm_info;
  1350. else if (!IS_GEN2(dev))
  1351. wm_info = &i915_wm_info;
  1352. else
  1353. wm_info = &i855_wm_info;
  1354. fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  1355. crtc = intel_get_crtc_for_plane(dev, 0);
  1356. if (intel_crtc_active(crtc)) {
  1357. int cpp = crtc->fb->bits_per_pixel / 8;
  1358. if (IS_GEN2(dev))
  1359. cpp = 4;
  1360. planea_wm = intel_calculate_wm(crtc->mode.clock,
  1361. wm_info, fifo_size, cpp,
  1362. latency_ns);
  1363. enabled = crtc;
  1364. } else
  1365. planea_wm = fifo_size - wm_info->guard_size;
  1366. fifo_size = dev_priv->display.get_fifo_size(dev, 1);
  1367. crtc = intel_get_crtc_for_plane(dev, 1);
  1368. if (intel_crtc_active(crtc)) {
  1369. int cpp = crtc->fb->bits_per_pixel / 8;
  1370. if (IS_GEN2(dev))
  1371. cpp = 4;
  1372. planeb_wm = intel_calculate_wm(crtc->mode.clock,
  1373. wm_info, fifo_size, cpp,
  1374. latency_ns);
  1375. if (enabled == NULL)
  1376. enabled = crtc;
  1377. else
  1378. enabled = NULL;
  1379. } else
  1380. planeb_wm = fifo_size - wm_info->guard_size;
  1381. DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  1382. /*
  1383. * Overlay gets an aggressive default since video jitter is bad.
  1384. */
  1385. cwm = 2;
  1386. /* Play safe and disable self-refresh before adjusting watermarks. */
  1387. if (IS_I945G(dev) || IS_I945GM(dev))
  1388. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
  1389. else if (IS_I915GM(dev))
  1390. I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
  1391. /* Calc sr entries for one plane configs */
  1392. if (HAS_FW_BLC(dev) && enabled) {
  1393. /* self-refresh has much higher latency */
  1394. static const int sr_latency_ns = 6000;
  1395. int clock = enabled->mode.clock;
  1396. int htotal = enabled->mode.htotal;
  1397. int hdisplay = enabled->mode.hdisplay;
  1398. int pixel_size = enabled->fb->bits_per_pixel / 8;
  1399. unsigned long line_time_us;
  1400. int entries;
  1401. line_time_us = (htotal * 1000) / clock;
  1402. /* Use ns/us then divide to preserve precision */
  1403. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1404. pixel_size * hdisplay;
  1405. entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
  1406. DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
  1407. srwm = wm_info->fifo_size - entries;
  1408. if (srwm < 0)
  1409. srwm = 1;
  1410. if (IS_I945G(dev) || IS_I945GM(dev))
  1411. I915_WRITE(FW_BLC_SELF,
  1412. FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
  1413. else if (IS_I915GM(dev))
  1414. I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
  1415. }
  1416. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
  1417. planea_wm, planeb_wm, cwm, srwm);
  1418. fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
  1419. fwater_hi = (cwm & 0x1f);
  1420. /* Set request length to 8 cachelines per fetch */
  1421. fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
  1422. fwater_hi = fwater_hi | (1 << 8);
  1423. I915_WRITE(FW_BLC, fwater_lo);
  1424. I915_WRITE(FW_BLC2, fwater_hi);
  1425. if (HAS_FW_BLC(dev)) {
  1426. if (enabled) {
  1427. if (IS_I945G(dev) || IS_I945GM(dev))
  1428. I915_WRITE(FW_BLC_SELF,
  1429. FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
  1430. else if (IS_I915GM(dev))
  1431. I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
  1432. DRM_DEBUG_KMS("memory self refresh enabled\n");
  1433. } else
  1434. DRM_DEBUG_KMS("memory self refresh disabled\n");
  1435. }
  1436. }
  1437. static void i830_update_wm(struct drm_device *dev)
  1438. {
  1439. struct drm_i915_private *dev_priv = dev->dev_private;
  1440. struct drm_crtc *crtc;
  1441. uint32_t fwater_lo;
  1442. int planea_wm;
  1443. crtc = single_enabled_crtc(dev);
  1444. if (crtc == NULL)
  1445. return;
  1446. planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
  1447. dev_priv->display.get_fifo_size(dev, 0),
  1448. 4, latency_ns);
  1449. fwater_lo = I915_READ(FW_BLC) & ~0xfff;
  1450. fwater_lo |= (3<<8) | planea_wm;
  1451. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
  1452. I915_WRITE(FW_BLC, fwater_lo);
  1453. }
  1454. #define ILK_LP0_PLANE_LATENCY 700
  1455. #define ILK_LP0_CURSOR_LATENCY 1300
  1456. /*
  1457. * Check the wm result.
  1458. *
  1459. * If any calculated watermark values is larger than the maximum value that
  1460. * can be programmed into the associated watermark register, that watermark
  1461. * must be disabled.
  1462. */
  1463. static bool ironlake_check_srwm(struct drm_device *dev, int level,
  1464. int fbc_wm, int display_wm, int cursor_wm,
  1465. const struct intel_watermark_params *display,
  1466. const struct intel_watermark_params *cursor)
  1467. {
  1468. struct drm_i915_private *dev_priv = dev->dev_private;
  1469. DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
  1470. " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
  1471. if (fbc_wm > SNB_FBC_MAX_SRWM) {
  1472. DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
  1473. fbc_wm, SNB_FBC_MAX_SRWM, level);
  1474. /* fbc has it's own way to disable FBC WM */
  1475. I915_WRITE(DISP_ARB_CTL,
  1476. I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
  1477. return false;
  1478. } else if (INTEL_INFO(dev)->gen >= 6) {
  1479. /* enable FBC WM (except on ILK, where it must remain off) */
  1480. I915_WRITE(DISP_ARB_CTL,
  1481. I915_READ(DISP_ARB_CTL) & ~DISP_FBC_WM_DIS);
  1482. }
  1483. if (display_wm > display->max_wm) {
  1484. DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
  1485. display_wm, SNB_DISPLAY_MAX_SRWM, level);
  1486. return false;
  1487. }
  1488. if (cursor_wm > cursor->max_wm) {
  1489. DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
  1490. cursor_wm, SNB_CURSOR_MAX_SRWM, level);
  1491. return false;
  1492. }
  1493. if (!(fbc_wm || display_wm || cursor_wm)) {
  1494. DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
  1495. return false;
  1496. }
  1497. return true;
  1498. }
  1499. /*
  1500. * Compute watermark values of WM[1-3],
  1501. */
  1502. static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
  1503. int latency_ns,
  1504. const struct intel_watermark_params *display,
  1505. const struct intel_watermark_params *cursor,
  1506. int *fbc_wm, int *display_wm, int *cursor_wm)
  1507. {
  1508. struct drm_crtc *crtc;
  1509. unsigned long line_time_us;
  1510. int hdisplay, htotal, pixel_size, clock;
  1511. int line_count, line_size;
  1512. int small, large;
  1513. int entries;
  1514. if (!latency_ns) {
  1515. *fbc_wm = *display_wm = *cursor_wm = 0;
  1516. return false;
  1517. }
  1518. crtc = intel_get_crtc_for_plane(dev, plane);
  1519. hdisplay = crtc->mode.hdisplay;
  1520. htotal = crtc->mode.htotal;
  1521. clock = crtc->mode.clock;
  1522. pixel_size = crtc->fb->bits_per_pixel / 8;
  1523. line_time_us = (htotal * 1000) / clock;
  1524. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1525. line_size = hdisplay * pixel_size;
  1526. /* Use the minimum of the small and large buffer method for primary */
  1527. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1528. large = line_count * line_size;
  1529. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1530. *display_wm = entries + display->guard_size;
  1531. /*
  1532. * Spec says:
  1533. * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
  1534. */
  1535. *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
  1536. /* calculate the self-refresh watermark for display cursor */
  1537. entries = line_count * pixel_size * 64;
  1538. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1539. *cursor_wm = entries + cursor->guard_size;
  1540. return ironlake_check_srwm(dev, level,
  1541. *fbc_wm, *display_wm, *cursor_wm,
  1542. display, cursor);
  1543. }
  1544. static void ironlake_update_wm(struct drm_device *dev)
  1545. {
  1546. struct drm_i915_private *dev_priv = dev->dev_private;
  1547. int fbc_wm, plane_wm, cursor_wm;
  1548. unsigned int enabled;
  1549. enabled = 0;
  1550. if (g4x_compute_wm0(dev, PIPE_A,
  1551. &ironlake_display_wm_info,
  1552. ILK_LP0_PLANE_LATENCY,
  1553. &ironlake_cursor_wm_info,
  1554. ILK_LP0_CURSOR_LATENCY,
  1555. &plane_wm, &cursor_wm)) {
  1556. I915_WRITE(WM0_PIPEA_ILK,
  1557. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  1558. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  1559. " plane %d, " "cursor: %d\n",
  1560. plane_wm, cursor_wm);
  1561. enabled |= 1 << PIPE_A;
  1562. }
  1563. if (g4x_compute_wm0(dev, PIPE_B,
  1564. &ironlake_display_wm_info,
  1565. ILK_LP0_PLANE_LATENCY,
  1566. &ironlake_cursor_wm_info,
  1567. ILK_LP0_CURSOR_LATENCY,
  1568. &plane_wm, &cursor_wm)) {
  1569. I915_WRITE(WM0_PIPEB_ILK,
  1570. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  1571. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  1572. " plane %d, cursor: %d\n",
  1573. plane_wm, cursor_wm);
  1574. enabled |= 1 << PIPE_B;
  1575. }
  1576. /*
  1577. * Calculate and update the self-refresh watermark only when one
  1578. * display plane is used.
  1579. */
  1580. I915_WRITE(WM3_LP_ILK, 0);
  1581. I915_WRITE(WM2_LP_ILK, 0);
  1582. I915_WRITE(WM1_LP_ILK, 0);
  1583. if (!single_plane_enabled(enabled))
  1584. return;
  1585. enabled = ffs(enabled) - 1;
  1586. /* WM1 */
  1587. if (!ironlake_compute_srwm(dev, 1, enabled,
  1588. ILK_READ_WM1_LATENCY() * 500,
  1589. &ironlake_display_srwm_info,
  1590. &ironlake_cursor_srwm_info,
  1591. &fbc_wm, &plane_wm, &cursor_wm))
  1592. return;
  1593. I915_WRITE(WM1_LP_ILK,
  1594. WM1_LP_SR_EN |
  1595. (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1596. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1597. (plane_wm << WM1_LP_SR_SHIFT) |
  1598. cursor_wm);
  1599. /* WM2 */
  1600. if (!ironlake_compute_srwm(dev, 2, enabled,
  1601. ILK_READ_WM2_LATENCY() * 500,
  1602. &ironlake_display_srwm_info,
  1603. &ironlake_cursor_srwm_info,
  1604. &fbc_wm, &plane_wm, &cursor_wm))
  1605. return;
  1606. I915_WRITE(WM2_LP_ILK,
  1607. WM2_LP_EN |
  1608. (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1609. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1610. (plane_wm << WM1_LP_SR_SHIFT) |
  1611. cursor_wm);
  1612. /*
  1613. * WM3 is unsupported on ILK, probably because we don't have latency
  1614. * data for that power state
  1615. */
  1616. }
  1617. static void sandybridge_update_wm(struct drm_device *dev)
  1618. {
  1619. struct drm_i915_private *dev_priv = dev->dev_private;
  1620. int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
  1621. u32 val;
  1622. int fbc_wm, plane_wm, cursor_wm;
  1623. unsigned int enabled;
  1624. enabled = 0;
  1625. if (g4x_compute_wm0(dev, PIPE_A,
  1626. &sandybridge_display_wm_info, latency,
  1627. &sandybridge_cursor_wm_info, latency,
  1628. &plane_wm, &cursor_wm)) {
  1629. val = I915_READ(WM0_PIPEA_ILK);
  1630. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1631. I915_WRITE(WM0_PIPEA_ILK, val |
  1632. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1633. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  1634. " plane %d, " "cursor: %d\n",
  1635. plane_wm, cursor_wm);
  1636. enabled |= 1 << PIPE_A;
  1637. }
  1638. if (g4x_compute_wm0(dev, PIPE_B,
  1639. &sandybridge_display_wm_info, latency,
  1640. &sandybridge_cursor_wm_info, latency,
  1641. &plane_wm, &cursor_wm)) {
  1642. val = I915_READ(WM0_PIPEB_ILK);
  1643. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1644. I915_WRITE(WM0_PIPEB_ILK, val |
  1645. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1646. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  1647. " plane %d, cursor: %d\n",
  1648. plane_wm, cursor_wm);
  1649. enabled |= 1 << PIPE_B;
  1650. }
  1651. /*
  1652. * Calculate and update the self-refresh watermark only when one
  1653. * display plane is used.
  1654. *
  1655. * SNB support 3 levels of watermark.
  1656. *
  1657. * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
  1658. * and disabled in the descending order
  1659. *
  1660. */
  1661. I915_WRITE(WM3_LP_ILK, 0);
  1662. I915_WRITE(WM2_LP_ILK, 0);
  1663. I915_WRITE(WM1_LP_ILK, 0);
  1664. if (!single_plane_enabled(enabled) ||
  1665. dev_priv->sprite_scaling_enabled)
  1666. return;
  1667. enabled = ffs(enabled) - 1;
  1668. /* WM1 */
  1669. if (!ironlake_compute_srwm(dev, 1, enabled,
  1670. SNB_READ_WM1_LATENCY() * 500,
  1671. &sandybridge_display_srwm_info,
  1672. &sandybridge_cursor_srwm_info,
  1673. &fbc_wm, &plane_wm, &cursor_wm))
  1674. return;
  1675. I915_WRITE(WM1_LP_ILK,
  1676. WM1_LP_SR_EN |
  1677. (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1678. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1679. (plane_wm << WM1_LP_SR_SHIFT) |
  1680. cursor_wm);
  1681. /* WM2 */
  1682. if (!ironlake_compute_srwm(dev, 2, enabled,
  1683. SNB_READ_WM2_LATENCY() * 500,
  1684. &sandybridge_display_srwm_info,
  1685. &sandybridge_cursor_srwm_info,
  1686. &fbc_wm, &plane_wm, &cursor_wm))
  1687. return;
  1688. I915_WRITE(WM2_LP_ILK,
  1689. WM2_LP_EN |
  1690. (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1691. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1692. (plane_wm << WM1_LP_SR_SHIFT) |
  1693. cursor_wm);
  1694. /* WM3 */
  1695. if (!ironlake_compute_srwm(dev, 3, enabled,
  1696. SNB_READ_WM3_LATENCY() * 500,
  1697. &sandybridge_display_srwm_info,
  1698. &sandybridge_cursor_srwm_info,
  1699. &fbc_wm, &plane_wm, &cursor_wm))
  1700. return;
  1701. I915_WRITE(WM3_LP_ILK,
  1702. WM3_LP_EN |
  1703. (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1704. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1705. (plane_wm << WM1_LP_SR_SHIFT) |
  1706. cursor_wm);
  1707. }
  1708. static void ivybridge_update_wm(struct drm_device *dev)
  1709. {
  1710. struct drm_i915_private *dev_priv = dev->dev_private;
  1711. int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
  1712. u32 val;
  1713. int fbc_wm, plane_wm, cursor_wm;
  1714. int ignore_fbc_wm, ignore_plane_wm, ignore_cursor_wm;
  1715. unsigned int enabled;
  1716. enabled = 0;
  1717. if (g4x_compute_wm0(dev, PIPE_A,
  1718. &sandybridge_display_wm_info, latency,
  1719. &sandybridge_cursor_wm_info, latency,
  1720. &plane_wm, &cursor_wm)) {
  1721. val = I915_READ(WM0_PIPEA_ILK);
  1722. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1723. I915_WRITE(WM0_PIPEA_ILK, val |
  1724. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1725. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  1726. " plane %d, " "cursor: %d\n",
  1727. plane_wm, cursor_wm);
  1728. enabled |= 1 << PIPE_A;
  1729. }
  1730. if (g4x_compute_wm0(dev, PIPE_B,
  1731. &sandybridge_display_wm_info, latency,
  1732. &sandybridge_cursor_wm_info, latency,
  1733. &plane_wm, &cursor_wm)) {
  1734. val = I915_READ(WM0_PIPEB_ILK);
  1735. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1736. I915_WRITE(WM0_PIPEB_ILK, val |
  1737. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1738. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  1739. " plane %d, cursor: %d\n",
  1740. plane_wm, cursor_wm);
  1741. enabled |= 1 << PIPE_B;
  1742. }
  1743. if (g4x_compute_wm0(dev, PIPE_C,
  1744. &sandybridge_display_wm_info, latency,
  1745. &sandybridge_cursor_wm_info, latency,
  1746. &plane_wm, &cursor_wm)) {
  1747. val = I915_READ(WM0_PIPEC_IVB);
  1748. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1749. I915_WRITE(WM0_PIPEC_IVB, val |
  1750. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1751. DRM_DEBUG_KMS("FIFO watermarks For pipe C -"
  1752. " plane %d, cursor: %d\n",
  1753. plane_wm, cursor_wm);
  1754. enabled |= 1 << PIPE_C;
  1755. }
  1756. /*
  1757. * Calculate and update the self-refresh watermark only when one
  1758. * display plane is used.
  1759. *
  1760. * SNB support 3 levels of watermark.
  1761. *
  1762. * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
  1763. * and disabled in the descending order
  1764. *
  1765. */
  1766. I915_WRITE(WM3_LP_ILK, 0);
  1767. I915_WRITE(WM2_LP_ILK, 0);
  1768. I915_WRITE(WM1_LP_ILK, 0);
  1769. if (!single_plane_enabled(enabled) ||
  1770. dev_priv->sprite_scaling_enabled)
  1771. return;
  1772. enabled = ffs(enabled) - 1;
  1773. /* WM1 */
  1774. if (!ironlake_compute_srwm(dev, 1, enabled,
  1775. SNB_READ_WM1_LATENCY() * 500,
  1776. &sandybridge_display_srwm_info,
  1777. &sandybridge_cursor_srwm_info,
  1778. &fbc_wm, &plane_wm, &cursor_wm))
  1779. return;
  1780. I915_WRITE(WM1_LP_ILK,
  1781. WM1_LP_SR_EN |
  1782. (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1783. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1784. (plane_wm << WM1_LP_SR_SHIFT) |
  1785. cursor_wm);
  1786. /* WM2 */
  1787. if (!ironlake_compute_srwm(dev, 2, enabled,
  1788. SNB_READ_WM2_LATENCY() * 500,
  1789. &sandybridge_display_srwm_info,
  1790. &sandybridge_cursor_srwm_info,
  1791. &fbc_wm, &plane_wm, &cursor_wm))
  1792. return;
  1793. I915_WRITE(WM2_LP_ILK,
  1794. WM2_LP_EN |
  1795. (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1796. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1797. (plane_wm << WM1_LP_SR_SHIFT) |
  1798. cursor_wm);
  1799. /* WM3, note we have to correct the cursor latency */
  1800. if (!ironlake_compute_srwm(dev, 3, enabled,
  1801. SNB_READ_WM3_LATENCY() * 500,
  1802. &sandybridge_display_srwm_info,
  1803. &sandybridge_cursor_srwm_info,
  1804. &fbc_wm, &plane_wm, &ignore_cursor_wm) ||
  1805. !ironlake_compute_srwm(dev, 3, enabled,
  1806. 2 * SNB_READ_WM3_LATENCY() * 500,
  1807. &sandybridge_display_srwm_info,
  1808. &sandybridge_cursor_srwm_info,
  1809. &ignore_fbc_wm, &ignore_plane_wm, &cursor_wm))
  1810. return;
  1811. I915_WRITE(WM3_LP_ILK,
  1812. WM3_LP_EN |
  1813. (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1814. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1815. (plane_wm << WM1_LP_SR_SHIFT) |
  1816. cursor_wm);
  1817. }
  1818. static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
  1819. struct drm_crtc *crtc)
  1820. {
  1821. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1822. uint32_t pixel_rate, pfit_size;
  1823. pixel_rate = intel_crtc->config.adjusted_mode.clock;
  1824. /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
  1825. * adjust the pixel_rate here. */
  1826. pfit_size = intel_crtc->config.pch_pfit.size;
  1827. if (pfit_size) {
  1828. uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
  1829. pipe_w = intel_crtc->config.requested_mode.hdisplay;
  1830. pipe_h = intel_crtc->config.requested_mode.vdisplay;
  1831. pfit_w = (pfit_size >> 16) & 0xFFFF;
  1832. pfit_h = pfit_size & 0xFFFF;
  1833. if (pipe_w < pfit_w)
  1834. pipe_w = pfit_w;
  1835. if (pipe_h < pfit_h)
  1836. pipe_h = pfit_h;
  1837. pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
  1838. pfit_w * pfit_h);
  1839. }
  1840. return pixel_rate;
  1841. }
  1842. static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
  1843. uint32_t latency)
  1844. {
  1845. uint64_t ret;
  1846. ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
  1847. ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
  1848. return ret;
  1849. }
  1850. static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
  1851. uint32_t horiz_pixels, uint8_t bytes_per_pixel,
  1852. uint32_t latency)
  1853. {
  1854. uint32_t ret;
  1855. ret = (latency * pixel_rate) / (pipe_htotal * 10000);
  1856. ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
  1857. ret = DIV_ROUND_UP(ret, 64) + 2;
  1858. return ret;
  1859. }
  1860. static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
  1861. uint8_t bytes_per_pixel)
  1862. {
  1863. return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
  1864. }
  1865. struct hsw_pipe_wm_parameters {
  1866. bool active;
  1867. bool sprite_enabled;
  1868. uint8_t pri_bytes_per_pixel;
  1869. uint8_t spr_bytes_per_pixel;
  1870. uint8_t cur_bytes_per_pixel;
  1871. uint32_t pri_horiz_pixels;
  1872. uint32_t spr_horiz_pixels;
  1873. uint32_t cur_horiz_pixels;
  1874. uint32_t pipe_htotal;
  1875. uint32_t pixel_rate;
  1876. };
  1877. struct hsw_wm_maximums {
  1878. uint16_t pri;
  1879. uint16_t spr;
  1880. uint16_t cur;
  1881. uint16_t fbc;
  1882. };
  1883. struct hsw_lp_wm_result {
  1884. bool enable;
  1885. bool fbc_enable;
  1886. uint32_t pri_val;
  1887. uint32_t spr_val;
  1888. uint32_t cur_val;
  1889. uint32_t fbc_val;
  1890. };
  1891. struct hsw_wm_values {
  1892. uint32_t wm_pipe[3];
  1893. uint32_t wm_lp[3];
  1894. uint32_t wm_lp_spr[3];
  1895. uint32_t wm_linetime[3];
  1896. bool enable_fbc_wm;
  1897. };
  1898. enum hsw_data_buf_partitioning {
  1899. HSW_DATA_BUF_PART_1_2,
  1900. HSW_DATA_BUF_PART_5_6,
  1901. };
  1902. /* For both WM_PIPE and WM_LP. */
  1903. static uint32_t ilk_compute_pri_wm(struct hsw_pipe_wm_parameters *params,
  1904. uint32_t mem_value,
  1905. bool is_lp)
  1906. {
  1907. uint32_t method1, method2;
  1908. /* TODO: for now, assume the primary plane is always enabled. */
  1909. if (!params->active)
  1910. return 0;
  1911. method1 = ilk_wm_method1(params->pixel_rate,
  1912. params->pri_bytes_per_pixel,
  1913. mem_value);
  1914. if (!is_lp)
  1915. return method1;
  1916. method2 = ilk_wm_method2(params->pixel_rate,
  1917. params->pipe_htotal,
  1918. params->pri_horiz_pixels,
  1919. params->pri_bytes_per_pixel,
  1920. mem_value);
  1921. return min(method1, method2);
  1922. }
  1923. /* For both WM_PIPE and WM_LP. */
  1924. static uint32_t ilk_compute_spr_wm(struct hsw_pipe_wm_parameters *params,
  1925. uint32_t mem_value)
  1926. {
  1927. uint32_t method1, method2;
  1928. if (!params->active || !params->sprite_enabled)
  1929. return 0;
  1930. method1 = ilk_wm_method1(params->pixel_rate,
  1931. params->spr_bytes_per_pixel,
  1932. mem_value);
  1933. method2 = ilk_wm_method2(params->pixel_rate,
  1934. params->pipe_htotal,
  1935. params->spr_horiz_pixels,
  1936. params->spr_bytes_per_pixel,
  1937. mem_value);
  1938. return min(method1, method2);
  1939. }
  1940. /* For both WM_PIPE and WM_LP. */
  1941. static uint32_t ilk_compute_cur_wm(struct hsw_pipe_wm_parameters *params,
  1942. uint32_t mem_value)
  1943. {
  1944. if (!params->active)
  1945. return 0;
  1946. return ilk_wm_method2(params->pixel_rate,
  1947. params->pipe_htotal,
  1948. params->cur_horiz_pixels,
  1949. params->cur_bytes_per_pixel,
  1950. mem_value);
  1951. }
  1952. /* Only for WM_LP. */
  1953. static uint32_t ilk_compute_fbc_wm(struct hsw_pipe_wm_parameters *params,
  1954. uint32_t pri_val)
  1955. {
  1956. if (!params->active)
  1957. return 0;
  1958. return ilk_wm_fbc(pri_val,
  1959. params->pri_horiz_pixels,
  1960. params->pri_bytes_per_pixel);
  1961. }
  1962. static bool hsw_compute_lp_wm(uint32_t mem_value, struct hsw_wm_maximums *max,
  1963. struct hsw_pipe_wm_parameters *params,
  1964. struct hsw_lp_wm_result *result)
  1965. {
  1966. enum pipe pipe;
  1967. uint32_t pri_val[3], spr_val[3], cur_val[3], fbc_val[3];
  1968. for (pipe = PIPE_A; pipe <= PIPE_C; pipe++) {
  1969. struct hsw_pipe_wm_parameters *p = &params[pipe];
  1970. pri_val[pipe] = ilk_compute_pri_wm(p, mem_value, true);
  1971. spr_val[pipe] = ilk_compute_spr_wm(p, mem_value);
  1972. cur_val[pipe] = ilk_compute_cur_wm(p, mem_value);
  1973. fbc_val[pipe] = ilk_compute_fbc_wm(p, pri_val[pipe]);
  1974. }
  1975. result->pri_val = max3(pri_val[0], pri_val[1], pri_val[2]);
  1976. result->spr_val = max3(spr_val[0], spr_val[1], spr_val[2]);
  1977. result->cur_val = max3(cur_val[0], cur_val[1], cur_val[2]);
  1978. result->fbc_val = max3(fbc_val[0], fbc_val[1], fbc_val[2]);
  1979. if (result->fbc_val > max->fbc) {
  1980. result->fbc_enable = false;
  1981. result->fbc_val = 0;
  1982. } else {
  1983. result->fbc_enable = true;
  1984. }
  1985. result->enable = result->pri_val <= max->pri &&
  1986. result->spr_val <= max->spr &&
  1987. result->cur_val <= max->cur;
  1988. return result->enable;
  1989. }
  1990. static uint32_t hsw_compute_wm_pipe(struct drm_i915_private *dev_priv,
  1991. uint32_t mem_value, enum pipe pipe,
  1992. struct hsw_pipe_wm_parameters *params)
  1993. {
  1994. uint32_t pri_val, cur_val, spr_val;
  1995. pri_val = ilk_compute_pri_wm(params, mem_value, false);
  1996. spr_val = ilk_compute_spr_wm(params, mem_value);
  1997. cur_val = ilk_compute_cur_wm(params, mem_value);
  1998. WARN(pri_val > 127,
  1999. "Primary WM error, mode not supported for pipe %c\n",
  2000. pipe_name(pipe));
  2001. WARN(spr_val > 127,
  2002. "Sprite WM error, mode not supported for pipe %c\n",
  2003. pipe_name(pipe));
  2004. WARN(cur_val > 63,
  2005. "Cursor WM error, mode not supported for pipe %c\n",
  2006. pipe_name(pipe));
  2007. return (pri_val << WM0_PIPE_PLANE_SHIFT) |
  2008. (spr_val << WM0_PIPE_SPRITE_SHIFT) |
  2009. cur_val;
  2010. }
  2011. static uint32_t
  2012. hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
  2013. {
  2014. struct drm_i915_private *dev_priv = dev->dev_private;
  2015. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2016. struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
  2017. u32 linetime, ips_linetime;
  2018. if (!intel_crtc_active(crtc))
  2019. return 0;
  2020. /* The WM are computed with base on how long it takes to fill a single
  2021. * row at the given clock rate, multiplied by 8.
  2022. * */
  2023. linetime = DIV_ROUND_CLOSEST(mode->htotal * 1000 * 8, mode->clock);
  2024. ips_linetime = DIV_ROUND_CLOSEST(mode->htotal * 1000 * 8,
  2025. intel_ddi_get_cdclk_freq(dev_priv));
  2026. return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
  2027. PIPE_WM_LINETIME_TIME(linetime);
  2028. }
  2029. static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
  2030. {
  2031. struct drm_i915_private *dev_priv = dev->dev_private;
  2032. if (IS_HASWELL(dev)) {
  2033. uint64_t sskpd = I915_READ64(MCH_SSKPD);
  2034. wm[0] = (sskpd >> 56) & 0xFF;
  2035. if (wm[0] == 0)
  2036. wm[0] = sskpd & 0xF;
  2037. wm[1] = (sskpd >> 4) & 0xFF;
  2038. wm[2] = (sskpd >> 12) & 0xFF;
  2039. wm[3] = (sskpd >> 20) & 0x1FF;
  2040. wm[4] = (sskpd >> 32) & 0x1FF;
  2041. } else if (INTEL_INFO(dev)->gen >= 6) {
  2042. uint32_t sskpd = I915_READ(MCH_SSKPD);
  2043. wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
  2044. wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
  2045. wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
  2046. wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
  2047. }
  2048. }
  2049. static void hsw_compute_wm_parameters(struct drm_device *dev,
  2050. struct hsw_pipe_wm_parameters *params,
  2051. struct hsw_wm_maximums *lp_max_1_2,
  2052. struct hsw_wm_maximums *lp_max_5_6)
  2053. {
  2054. struct drm_crtc *crtc;
  2055. struct drm_plane *plane;
  2056. enum pipe pipe;
  2057. int pipes_active = 0, sprites_enabled = 0;
  2058. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2059. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2060. struct hsw_pipe_wm_parameters *p;
  2061. pipe = intel_crtc->pipe;
  2062. p = &params[pipe];
  2063. p->active = intel_crtc_active(crtc);
  2064. if (!p->active)
  2065. continue;
  2066. pipes_active++;
  2067. p->pipe_htotal = intel_crtc->config.adjusted_mode.htotal;
  2068. p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
  2069. p->pri_bytes_per_pixel = crtc->fb->bits_per_pixel / 8;
  2070. p->cur_bytes_per_pixel = 4;
  2071. p->pri_horiz_pixels =
  2072. intel_crtc->config.requested_mode.hdisplay;
  2073. p->cur_horiz_pixels = 64;
  2074. }
  2075. list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
  2076. struct intel_plane *intel_plane = to_intel_plane(plane);
  2077. struct hsw_pipe_wm_parameters *p;
  2078. pipe = intel_plane->pipe;
  2079. p = &params[pipe];
  2080. p->sprite_enabled = intel_plane->wm.enabled;
  2081. p->spr_bytes_per_pixel = intel_plane->wm.bytes_per_pixel;
  2082. p->spr_horiz_pixels = intel_plane->wm.horiz_pixels;
  2083. if (p->sprite_enabled)
  2084. sprites_enabled++;
  2085. }
  2086. if (pipes_active > 1) {
  2087. lp_max_1_2->pri = lp_max_5_6->pri = sprites_enabled ? 128 : 256;
  2088. lp_max_1_2->spr = lp_max_5_6->spr = 128;
  2089. lp_max_1_2->cur = lp_max_5_6->cur = 64;
  2090. } else {
  2091. lp_max_1_2->pri = sprites_enabled ? 384 : 768;
  2092. lp_max_5_6->pri = sprites_enabled ? 128 : 768;
  2093. lp_max_1_2->spr = 384;
  2094. lp_max_5_6->spr = 640;
  2095. lp_max_1_2->cur = lp_max_5_6->cur = 255;
  2096. }
  2097. lp_max_1_2->fbc = lp_max_5_6->fbc = 15;
  2098. }
  2099. static void hsw_compute_wm_results(struct drm_device *dev,
  2100. struct hsw_pipe_wm_parameters *params,
  2101. uint16_t *wm,
  2102. struct hsw_wm_maximums *lp_maximums,
  2103. struct hsw_wm_values *results)
  2104. {
  2105. struct drm_i915_private *dev_priv = dev->dev_private;
  2106. struct drm_crtc *crtc;
  2107. struct hsw_lp_wm_result lp_results[4] = {};
  2108. enum pipe pipe;
  2109. int level, max_level, wm_lp;
  2110. for (level = 1; level <= 4; level++)
  2111. if (!hsw_compute_lp_wm(wm[level] * 5, lp_maximums, params,
  2112. &lp_results[level - 1]))
  2113. break;
  2114. max_level = level - 1;
  2115. /* The spec says it is preferred to disable FBC WMs instead of disabling
  2116. * a WM level. */
  2117. results->enable_fbc_wm = true;
  2118. for (level = 1; level <= max_level; level++) {
  2119. if (!lp_results[level - 1].fbc_enable) {
  2120. results->enable_fbc_wm = false;
  2121. break;
  2122. }
  2123. }
  2124. memset(results, 0, sizeof(*results));
  2125. for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
  2126. const struct hsw_lp_wm_result *r;
  2127. level = (max_level == 4 && wm_lp > 1) ? wm_lp + 1 : wm_lp;
  2128. if (level > max_level)
  2129. break;
  2130. r = &lp_results[level - 1];
  2131. results->wm_lp[wm_lp - 1] = HSW_WM_LP_VAL(level * 2,
  2132. r->fbc_val,
  2133. r->pri_val,
  2134. r->cur_val);
  2135. results->wm_lp_spr[wm_lp - 1] = r->spr_val;
  2136. }
  2137. for_each_pipe(pipe)
  2138. results->wm_pipe[pipe] = hsw_compute_wm_pipe(dev_priv, wm[0],
  2139. pipe,
  2140. &params[pipe]);
  2141. for_each_pipe(pipe) {
  2142. crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  2143. results->wm_linetime[pipe] = hsw_compute_linetime_wm(dev, crtc);
  2144. }
  2145. }
  2146. /* Find the result with the highest level enabled. Check for enable_fbc_wm in
  2147. * case both are at the same level. Prefer r1 in case they're the same. */
  2148. static struct hsw_wm_values *hsw_find_best_result(struct hsw_wm_values *r1,
  2149. struct hsw_wm_values *r2)
  2150. {
  2151. int i, val_r1 = 0, val_r2 = 0;
  2152. for (i = 0; i < 3; i++) {
  2153. if (r1->wm_lp[i] & WM3_LP_EN)
  2154. val_r1 = r1->wm_lp[i] & WM1_LP_LATENCY_MASK;
  2155. if (r2->wm_lp[i] & WM3_LP_EN)
  2156. val_r2 = r2->wm_lp[i] & WM1_LP_LATENCY_MASK;
  2157. }
  2158. if (val_r1 == val_r2) {
  2159. if (r2->enable_fbc_wm && !r1->enable_fbc_wm)
  2160. return r2;
  2161. else
  2162. return r1;
  2163. } else if (val_r1 > val_r2) {
  2164. return r1;
  2165. } else {
  2166. return r2;
  2167. }
  2168. }
  2169. /*
  2170. * The spec says we shouldn't write when we don't need, because every write
  2171. * causes WMs to be re-evaluated, expending some power.
  2172. */
  2173. static void hsw_write_wm_values(struct drm_i915_private *dev_priv,
  2174. struct hsw_wm_values *results,
  2175. enum hsw_data_buf_partitioning partitioning)
  2176. {
  2177. struct hsw_wm_values previous;
  2178. uint32_t val;
  2179. enum hsw_data_buf_partitioning prev_partitioning;
  2180. bool prev_enable_fbc_wm;
  2181. previous.wm_pipe[0] = I915_READ(WM0_PIPEA_ILK);
  2182. previous.wm_pipe[1] = I915_READ(WM0_PIPEB_ILK);
  2183. previous.wm_pipe[2] = I915_READ(WM0_PIPEC_IVB);
  2184. previous.wm_lp[0] = I915_READ(WM1_LP_ILK);
  2185. previous.wm_lp[1] = I915_READ(WM2_LP_ILK);
  2186. previous.wm_lp[2] = I915_READ(WM3_LP_ILK);
  2187. previous.wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
  2188. previous.wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
  2189. previous.wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
  2190. previous.wm_linetime[0] = I915_READ(PIPE_WM_LINETIME(PIPE_A));
  2191. previous.wm_linetime[1] = I915_READ(PIPE_WM_LINETIME(PIPE_B));
  2192. previous.wm_linetime[2] = I915_READ(PIPE_WM_LINETIME(PIPE_C));
  2193. prev_partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
  2194. HSW_DATA_BUF_PART_5_6 : HSW_DATA_BUF_PART_1_2;
  2195. prev_enable_fbc_wm = !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
  2196. if (memcmp(results->wm_pipe, previous.wm_pipe,
  2197. sizeof(results->wm_pipe)) == 0 &&
  2198. memcmp(results->wm_lp, previous.wm_lp,
  2199. sizeof(results->wm_lp)) == 0 &&
  2200. memcmp(results->wm_lp_spr, previous.wm_lp_spr,
  2201. sizeof(results->wm_lp_spr)) == 0 &&
  2202. memcmp(results->wm_linetime, previous.wm_linetime,
  2203. sizeof(results->wm_linetime)) == 0 &&
  2204. partitioning == prev_partitioning &&
  2205. results->enable_fbc_wm == prev_enable_fbc_wm)
  2206. return;
  2207. if (previous.wm_lp[2] != 0)
  2208. I915_WRITE(WM3_LP_ILK, 0);
  2209. if (previous.wm_lp[1] != 0)
  2210. I915_WRITE(WM2_LP_ILK, 0);
  2211. if (previous.wm_lp[0] != 0)
  2212. I915_WRITE(WM1_LP_ILK, 0);
  2213. if (previous.wm_pipe[0] != results->wm_pipe[0])
  2214. I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
  2215. if (previous.wm_pipe[1] != results->wm_pipe[1])
  2216. I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
  2217. if (previous.wm_pipe[2] != results->wm_pipe[2])
  2218. I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
  2219. if (previous.wm_linetime[0] != results->wm_linetime[0])
  2220. I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
  2221. if (previous.wm_linetime[1] != results->wm_linetime[1])
  2222. I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
  2223. if (previous.wm_linetime[2] != results->wm_linetime[2])
  2224. I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
  2225. if (prev_partitioning != partitioning) {
  2226. val = I915_READ(WM_MISC);
  2227. if (partitioning == HSW_DATA_BUF_PART_1_2)
  2228. val &= ~WM_MISC_DATA_PARTITION_5_6;
  2229. else
  2230. val |= WM_MISC_DATA_PARTITION_5_6;
  2231. I915_WRITE(WM_MISC, val);
  2232. }
  2233. if (prev_enable_fbc_wm != results->enable_fbc_wm) {
  2234. val = I915_READ(DISP_ARB_CTL);
  2235. if (results->enable_fbc_wm)
  2236. val &= ~DISP_FBC_WM_DIS;
  2237. else
  2238. val |= DISP_FBC_WM_DIS;
  2239. I915_WRITE(DISP_ARB_CTL, val);
  2240. }
  2241. if (previous.wm_lp_spr[0] != results->wm_lp_spr[0])
  2242. I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
  2243. if (previous.wm_lp_spr[1] != results->wm_lp_spr[1])
  2244. I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
  2245. if (previous.wm_lp_spr[2] != results->wm_lp_spr[2])
  2246. I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
  2247. if (results->wm_lp[0] != 0)
  2248. I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
  2249. if (results->wm_lp[1] != 0)
  2250. I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
  2251. if (results->wm_lp[2] != 0)
  2252. I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
  2253. }
  2254. static void haswell_update_wm(struct drm_device *dev)
  2255. {
  2256. struct drm_i915_private *dev_priv = dev->dev_private;
  2257. struct hsw_wm_maximums lp_max_1_2, lp_max_5_6;
  2258. struct hsw_pipe_wm_parameters params[3];
  2259. struct hsw_wm_values results_1_2, results_5_6, *best_results;
  2260. uint16_t wm[5] = {};
  2261. enum hsw_data_buf_partitioning partitioning;
  2262. intel_read_wm_latency(dev, wm);
  2263. hsw_compute_wm_parameters(dev, params, &lp_max_1_2, &lp_max_5_6);
  2264. hsw_compute_wm_results(dev, params, wm, &lp_max_1_2, &results_1_2);
  2265. if (lp_max_1_2.pri != lp_max_5_6.pri) {
  2266. hsw_compute_wm_results(dev, params, wm, &lp_max_5_6,
  2267. &results_5_6);
  2268. best_results = hsw_find_best_result(&results_1_2, &results_5_6);
  2269. } else {
  2270. best_results = &results_1_2;
  2271. }
  2272. partitioning = (best_results == &results_1_2) ?
  2273. HSW_DATA_BUF_PART_1_2 : HSW_DATA_BUF_PART_5_6;
  2274. hsw_write_wm_values(dev_priv, best_results, partitioning);
  2275. }
  2276. static void haswell_update_sprite_wm(struct drm_device *dev, int pipe,
  2277. uint32_t sprite_width, int pixel_size,
  2278. bool enabled, bool scaled)
  2279. {
  2280. struct drm_plane *plane;
  2281. list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
  2282. struct intel_plane *intel_plane = to_intel_plane(plane);
  2283. if (intel_plane->pipe == pipe) {
  2284. intel_plane->wm.enabled = enabled;
  2285. intel_plane->wm.scaled = scaled;
  2286. intel_plane->wm.horiz_pixels = sprite_width;
  2287. intel_plane->wm.bytes_per_pixel = pixel_size;
  2288. break;
  2289. }
  2290. }
  2291. haswell_update_wm(dev);
  2292. }
  2293. static bool
  2294. sandybridge_compute_sprite_wm(struct drm_device *dev, int plane,
  2295. uint32_t sprite_width, int pixel_size,
  2296. const struct intel_watermark_params *display,
  2297. int display_latency_ns, int *sprite_wm)
  2298. {
  2299. struct drm_crtc *crtc;
  2300. int clock;
  2301. int entries, tlb_miss;
  2302. crtc = intel_get_crtc_for_plane(dev, plane);
  2303. if (!intel_crtc_active(crtc)) {
  2304. *sprite_wm = display->guard_size;
  2305. return false;
  2306. }
  2307. clock = crtc->mode.clock;
  2308. /* Use the small buffer method to calculate the sprite watermark */
  2309. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  2310. tlb_miss = display->fifo_size*display->cacheline_size -
  2311. sprite_width * 8;
  2312. if (tlb_miss > 0)
  2313. entries += tlb_miss;
  2314. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  2315. *sprite_wm = entries + display->guard_size;
  2316. if (*sprite_wm > (int)display->max_wm)
  2317. *sprite_wm = display->max_wm;
  2318. return true;
  2319. }
  2320. static bool
  2321. sandybridge_compute_sprite_srwm(struct drm_device *dev, int plane,
  2322. uint32_t sprite_width, int pixel_size,
  2323. const struct intel_watermark_params *display,
  2324. int latency_ns, int *sprite_wm)
  2325. {
  2326. struct drm_crtc *crtc;
  2327. unsigned long line_time_us;
  2328. int clock;
  2329. int line_count, line_size;
  2330. int small, large;
  2331. int entries;
  2332. if (!latency_ns) {
  2333. *sprite_wm = 0;
  2334. return false;
  2335. }
  2336. crtc = intel_get_crtc_for_plane(dev, plane);
  2337. clock = crtc->mode.clock;
  2338. if (!clock) {
  2339. *sprite_wm = 0;
  2340. return false;
  2341. }
  2342. line_time_us = (sprite_width * 1000) / clock;
  2343. if (!line_time_us) {
  2344. *sprite_wm = 0;
  2345. return false;
  2346. }
  2347. line_count = (latency_ns / line_time_us + 1000) / 1000;
  2348. line_size = sprite_width * pixel_size;
  2349. /* Use the minimum of the small and large buffer method for primary */
  2350. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  2351. large = line_count * line_size;
  2352. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  2353. *sprite_wm = entries + display->guard_size;
  2354. return *sprite_wm > 0x3ff ? false : true;
  2355. }
  2356. static void sandybridge_update_sprite_wm(struct drm_device *dev, int pipe,
  2357. uint32_t sprite_width, int pixel_size,
  2358. bool enable, bool scaled)
  2359. {
  2360. struct drm_i915_private *dev_priv = dev->dev_private;
  2361. int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
  2362. u32 val;
  2363. int sprite_wm, reg;
  2364. int ret;
  2365. if (!enable)
  2366. return;
  2367. switch (pipe) {
  2368. case 0:
  2369. reg = WM0_PIPEA_ILK;
  2370. break;
  2371. case 1:
  2372. reg = WM0_PIPEB_ILK;
  2373. break;
  2374. case 2:
  2375. reg = WM0_PIPEC_IVB;
  2376. break;
  2377. default:
  2378. return; /* bad pipe */
  2379. }
  2380. ret = sandybridge_compute_sprite_wm(dev, pipe, sprite_width, pixel_size,
  2381. &sandybridge_display_wm_info,
  2382. latency, &sprite_wm);
  2383. if (!ret) {
  2384. DRM_DEBUG_KMS("failed to compute sprite wm for pipe %c\n",
  2385. pipe_name(pipe));
  2386. return;
  2387. }
  2388. val = I915_READ(reg);
  2389. val &= ~WM0_PIPE_SPRITE_MASK;
  2390. I915_WRITE(reg, val | (sprite_wm << WM0_PIPE_SPRITE_SHIFT));
  2391. DRM_DEBUG_KMS("sprite watermarks For pipe %c - %d\n", pipe_name(pipe), sprite_wm);
  2392. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  2393. pixel_size,
  2394. &sandybridge_display_srwm_info,
  2395. SNB_READ_WM1_LATENCY() * 500,
  2396. &sprite_wm);
  2397. if (!ret) {
  2398. DRM_DEBUG_KMS("failed to compute sprite lp1 wm on pipe %c\n",
  2399. pipe_name(pipe));
  2400. return;
  2401. }
  2402. I915_WRITE(WM1S_LP_ILK, sprite_wm);
  2403. /* Only IVB has two more LP watermarks for sprite */
  2404. if (!IS_IVYBRIDGE(dev))
  2405. return;
  2406. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  2407. pixel_size,
  2408. &sandybridge_display_srwm_info,
  2409. SNB_READ_WM2_LATENCY() * 500,
  2410. &sprite_wm);
  2411. if (!ret) {
  2412. DRM_DEBUG_KMS("failed to compute sprite lp2 wm on pipe %c\n",
  2413. pipe_name(pipe));
  2414. return;
  2415. }
  2416. I915_WRITE(WM2S_LP_IVB, sprite_wm);
  2417. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  2418. pixel_size,
  2419. &sandybridge_display_srwm_info,
  2420. SNB_READ_WM3_LATENCY() * 500,
  2421. &sprite_wm);
  2422. if (!ret) {
  2423. DRM_DEBUG_KMS("failed to compute sprite lp3 wm on pipe %c\n",
  2424. pipe_name(pipe));
  2425. return;
  2426. }
  2427. I915_WRITE(WM3S_LP_IVB, sprite_wm);
  2428. }
  2429. /**
  2430. * intel_update_watermarks - update FIFO watermark values based on current modes
  2431. *
  2432. * Calculate watermark values for the various WM regs based on current mode
  2433. * and plane configuration.
  2434. *
  2435. * There are several cases to deal with here:
  2436. * - normal (i.e. non-self-refresh)
  2437. * - self-refresh (SR) mode
  2438. * - lines are large relative to FIFO size (buffer can hold up to 2)
  2439. * - lines are small relative to FIFO size (buffer can hold more than 2
  2440. * lines), so need to account for TLB latency
  2441. *
  2442. * The normal calculation is:
  2443. * watermark = dotclock * bytes per pixel * latency
  2444. * where latency is platform & configuration dependent (we assume pessimal
  2445. * values here).
  2446. *
  2447. * The SR calculation is:
  2448. * watermark = (trunc(latency/line time)+1) * surface width *
  2449. * bytes per pixel
  2450. * where
  2451. * line time = htotal / dotclock
  2452. * surface width = hdisplay for normal plane and 64 for cursor
  2453. * and latency is assumed to be high, as above.
  2454. *
  2455. * The final value programmed to the register should always be rounded up,
  2456. * and include an extra 2 entries to account for clock crossings.
  2457. *
  2458. * We don't use the sprite, so we can ignore that. And on Crestline we have
  2459. * to set the non-SR watermarks to 8.
  2460. */
  2461. void intel_update_watermarks(struct drm_device *dev)
  2462. {
  2463. struct drm_i915_private *dev_priv = dev->dev_private;
  2464. if (dev_priv->display.update_wm)
  2465. dev_priv->display.update_wm(dev);
  2466. }
  2467. void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
  2468. uint32_t sprite_width, int pixel_size,
  2469. bool enable, bool scaled)
  2470. {
  2471. struct drm_i915_private *dev_priv = dev->dev_private;
  2472. if (dev_priv->display.update_sprite_wm)
  2473. dev_priv->display.update_sprite_wm(dev, pipe, sprite_width,
  2474. pixel_size, enable, scaled);
  2475. }
  2476. static struct drm_i915_gem_object *
  2477. intel_alloc_context_page(struct drm_device *dev)
  2478. {
  2479. struct drm_i915_gem_object *ctx;
  2480. int ret;
  2481. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  2482. ctx = i915_gem_alloc_object(dev, 4096);
  2483. if (!ctx) {
  2484. DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
  2485. return NULL;
  2486. }
  2487. ret = i915_gem_obj_ggtt_pin(ctx, 4096, true, false);
  2488. if (ret) {
  2489. DRM_ERROR("failed to pin power context: %d\n", ret);
  2490. goto err_unref;
  2491. }
  2492. ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
  2493. if (ret) {
  2494. DRM_ERROR("failed to set-domain on power context: %d\n", ret);
  2495. goto err_unpin;
  2496. }
  2497. return ctx;
  2498. err_unpin:
  2499. i915_gem_object_unpin(ctx);
  2500. err_unref:
  2501. drm_gem_object_unreference(&ctx->base);
  2502. return NULL;
  2503. }
  2504. /**
  2505. * Lock protecting IPS related data structures
  2506. */
  2507. DEFINE_SPINLOCK(mchdev_lock);
  2508. /* Global for IPS driver to get at the current i915 device. Protected by
  2509. * mchdev_lock. */
  2510. static struct drm_i915_private *i915_mch_dev;
  2511. bool ironlake_set_drps(struct drm_device *dev, u8 val)
  2512. {
  2513. struct drm_i915_private *dev_priv = dev->dev_private;
  2514. u16 rgvswctl;
  2515. assert_spin_locked(&mchdev_lock);
  2516. rgvswctl = I915_READ16(MEMSWCTL);
  2517. if (rgvswctl & MEMCTL_CMD_STS) {
  2518. DRM_DEBUG("gpu busy, RCS change rejected\n");
  2519. return false; /* still busy with another command */
  2520. }
  2521. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  2522. (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  2523. I915_WRITE16(MEMSWCTL, rgvswctl);
  2524. POSTING_READ16(MEMSWCTL);
  2525. rgvswctl |= MEMCTL_CMD_STS;
  2526. I915_WRITE16(MEMSWCTL, rgvswctl);
  2527. return true;
  2528. }
  2529. static void ironlake_enable_drps(struct drm_device *dev)
  2530. {
  2531. struct drm_i915_private *dev_priv = dev->dev_private;
  2532. u32 rgvmodectl = I915_READ(MEMMODECTL);
  2533. u8 fmax, fmin, fstart, vstart;
  2534. spin_lock_irq(&mchdev_lock);
  2535. /* Enable temp reporting */
  2536. I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
  2537. I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
  2538. /* 100ms RC evaluation intervals */
  2539. I915_WRITE(RCUPEI, 100000);
  2540. I915_WRITE(RCDNEI, 100000);
  2541. /* Set max/min thresholds to 90ms and 80ms respectively */
  2542. I915_WRITE(RCBMAXAVG, 90000);
  2543. I915_WRITE(RCBMINAVG, 80000);
  2544. I915_WRITE(MEMIHYST, 1);
  2545. /* Set up min, max, and cur for interrupt handling */
  2546. fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
  2547. fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
  2548. fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
  2549. MEMMODE_FSTART_SHIFT;
  2550. vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
  2551. PXVFREQ_PX_SHIFT;
  2552. dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
  2553. dev_priv->ips.fstart = fstart;
  2554. dev_priv->ips.max_delay = fstart;
  2555. dev_priv->ips.min_delay = fmin;
  2556. dev_priv->ips.cur_delay = fstart;
  2557. DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
  2558. fmax, fmin, fstart);
  2559. I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
  2560. /*
  2561. * Interrupts will be enabled in ironlake_irq_postinstall
  2562. */
  2563. I915_WRITE(VIDSTART, vstart);
  2564. POSTING_READ(VIDSTART);
  2565. rgvmodectl |= MEMMODE_SWMODE_EN;
  2566. I915_WRITE(MEMMODECTL, rgvmodectl);
  2567. if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
  2568. DRM_ERROR("stuck trying to change perf mode\n");
  2569. mdelay(1);
  2570. ironlake_set_drps(dev, fstart);
  2571. dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
  2572. I915_READ(0x112e0);
  2573. dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
  2574. dev_priv->ips.last_count2 = I915_READ(0x112f4);
  2575. getrawmonotonic(&dev_priv->ips.last_time2);
  2576. spin_unlock_irq(&mchdev_lock);
  2577. }
  2578. static void ironlake_disable_drps(struct drm_device *dev)
  2579. {
  2580. struct drm_i915_private *dev_priv = dev->dev_private;
  2581. u16 rgvswctl;
  2582. spin_lock_irq(&mchdev_lock);
  2583. rgvswctl = I915_READ16(MEMSWCTL);
  2584. /* Ack interrupts, disable EFC interrupt */
  2585. I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
  2586. I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
  2587. I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
  2588. I915_WRITE(DEIIR, DE_PCU_EVENT);
  2589. I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
  2590. /* Go back to the starting frequency */
  2591. ironlake_set_drps(dev, dev_priv->ips.fstart);
  2592. mdelay(1);
  2593. rgvswctl |= MEMCTL_CMD_STS;
  2594. I915_WRITE(MEMSWCTL, rgvswctl);
  2595. mdelay(1);
  2596. spin_unlock_irq(&mchdev_lock);
  2597. }
  2598. /* There's a funny hw issue where the hw returns all 0 when reading from
  2599. * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
  2600. * ourselves, instead of doing a rmw cycle (which might result in us clearing
  2601. * all limits and the gpu stuck at whatever frequency it is at atm).
  2602. */
  2603. static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 *val)
  2604. {
  2605. u32 limits;
  2606. limits = 0;
  2607. if (*val >= dev_priv->rps.max_delay)
  2608. *val = dev_priv->rps.max_delay;
  2609. limits |= dev_priv->rps.max_delay << 24;
  2610. /* Only set the down limit when we've reached the lowest level to avoid
  2611. * getting more interrupts, otherwise leave this clear. This prevents a
  2612. * race in the hw when coming out of rc6: There's a tiny window where
  2613. * the hw runs at the minimal clock before selecting the desired
  2614. * frequency, if the down threshold expires in that window we will not
  2615. * receive a down interrupt. */
  2616. if (*val <= dev_priv->rps.min_delay) {
  2617. *val = dev_priv->rps.min_delay;
  2618. limits |= dev_priv->rps.min_delay << 16;
  2619. }
  2620. return limits;
  2621. }
  2622. void gen6_set_rps(struct drm_device *dev, u8 val)
  2623. {
  2624. struct drm_i915_private *dev_priv = dev->dev_private;
  2625. u32 limits = gen6_rps_limits(dev_priv, &val);
  2626. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2627. WARN_ON(val > dev_priv->rps.max_delay);
  2628. WARN_ON(val < dev_priv->rps.min_delay);
  2629. if (val == dev_priv->rps.cur_delay)
  2630. return;
  2631. if (IS_HASWELL(dev))
  2632. I915_WRITE(GEN6_RPNSWREQ,
  2633. HSW_FREQUENCY(val));
  2634. else
  2635. I915_WRITE(GEN6_RPNSWREQ,
  2636. GEN6_FREQUENCY(val) |
  2637. GEN6_OFFSET(0) |
  2638. GEN6_AGGRESSIVE_TURBO);
  2639. /* Make sure we continue to get interrupts
  2640. * until we hit the minimum or maximum frequencies.
  2641. */
  2642. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, limits);
  2643. POSTING_READ(GEN6_RPNSWREQ);
  2644. dev_priv->rps.cur_delay = val;
  2645. trace_intel_gpu_freq_change(val * 50);
  2646. }
  2647. /*
  2648. * Wait until the previous freq change has completed,
  2649. * or the timeout elapsed, and then update our notion
  2650. * of the current GPU frequency.
  2651. */
  2652. static void vlv_update_rps_cur_delay(struct drm_i915_private *dev_priv)
  2653. {
  2654. u32 pval;
  2655. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2656. if (wait_for(((pval = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS)) & GENFREQSTATUS) == 0, 10))
  2657. DRM_DEBUG_DRIVER("timed out waiting for Punit\n");
  2658. pval >>= 8;
  2659. if (pval != dev_priv->rps.cur_delay)
  2660. DRM_DEBUG_DRIVER("Punit overrode GPU freq: %d MHz (%u) requested, but got %d Mhz (%u)\n",
  2661. vlv_gpu_freq(dev_priv->mem_freq, dev_priv->rps.cur_delay),
  2662. dev_priv->rps.cur_delay,
  2663. vlv_gpu_freq(dev_priv->mem_freq, pval), pval);
  2664. dev_priv->rps.cur_delay = pval;
  2665. }
  2666. void valleyview_set_rps(struct drm_device *dev, u8 val)
  2667. {
  2668. struct drm_i915_private *dev_priv = dev->dev_private;
  2669. gen6_rps_limits(dev_priv, &val);
  2670. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2671. WARN_ON(val > dev_priv->rps.max_delay);
  2672. WARN_ON(val < dev_priv->rps.min_delay);
  2673. vlv_update_rps_cur_delay(dev_priv);
  2674. DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
  2675. vlv_gpu_freq(dev_priv->mem_freq,
  2676. dev_priv->rps.cur_delay),
  2677. dev_priv->rps.cur_delay,
  2678. vlv_gpu_freq(dev_priv->mem_freq, val), val);
  2679. if (val == dev_priv->rps.cur_delay)
  2680. return;
  2681. vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
  2682. dev_priv->rps.cur_delay = val;
  2683. trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv->mem_freq, val));
  2684. }
  2685. static void gen6_disable_rps_interrupts(struct drm_device *dev)
  2686. {
  2687. struct drm_i915_private *dev_priv = dev->dev_private;
  2688. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  2689. I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) & ~GEN6_PM_RPS_EVENTS);
  2690. /* Complete PM interrupt masking here doesn't race with the rps work
  2691. * item again unmasking PM interrupts because that is using a different
  2692. * register (PMIMR) to mask PM interrupts. The only risk is in leaving
  2693. * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
  2694. spin_lock_irq(&dev_priv->irq_lock);
  2695. dev_priv->rps.pm_iir = 0;
  2696. spin_unlock_irq(&dev_priv->irq_lock);
  2697. I915_WRITE(GEN6_PMIIR, GEN6_PM_RPS_EVENTS);
  2698. }
  2699. static void gen6_disable_rps(struct drm_device *dev)
  2700. {
  2701. struct drm_i915_private *dev_priv = dev->dev_private;
  2702. I915_WRITE(GEN6_RC_CONTROL, 0);
  2703. I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
  2704. gen6_disable_rps_interrupts(dev);
  2705. }
  2706. static void valleyview_disable_rps(struct drm_device *dev)
  2707. {
  2708. struct drm_i915_private *dev_priv = dev->dev_private;
  2709. I915_WRITE(GEN6_RC_CONTROL, 0);
  2710. gen6_disable_rps_interrupts(dev);
  2711. if (dev_priv->vlv_pctx) {
  2712. drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
  2713. dev_priv->vlv_pctx = NULL;
  2714. }
  2715. }
  2716. int intel_enable_rc6(const struct drm_device *dev)
  2717. {
  2718. /* No RC6 before Ironlake */
  2719. if (INTEL_INFO(dev)->gen < 5)
  2720. return 0;
  2721. /* Respect the kernel parameter if it is set */
  2722. if (i915_enable_rc6 >= 0)
  2723. return i915_enable_rc6;
  2724. /* Disable RC6 on Ironlake */
  2725. if (INTEL_INFO(dev)->gen == 5)
  2726. return 0;
  2727. if (IS_HASWELL(dev)) {
  2728. DRM_DEBUG_DRIVER("Haswell: only RC6 available\n");
  2729. return INTEL_RC6_ENABLE;
  2730. }
  2731. /* snb/ivb have more than one rc6 state. */
  2732. if (INTEL_INFO(dev)->gen == 6) {
  2733. DRM_DEBUG_DRIVER("Sandybridge: deep RC6 disabled\n");
  2734. return INTEL_RC6_ENABLE;
  2735. }
  2736. DRM_DEBUG_DRIVER("RC6 and deep RC6 enabled\n");
  2737. return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
  2738. }
  2739. static void gen6_enable_rps_interrupts(struct drm_device *dev)
  2740. {
  2741. struct drm_i915_private *dev_priv = dev->dev_private;
  2742. spin_lock_irq(&dev_priv->irq_lock);
  2743. WARN_ON(dev_priv->rps.pm_iir);
  2744. I915_WRITE(GEN6_PMIMR, I915_READ(GEN6_PMIMR) & ~GEN6_PM_RPS_EVENTS);
  2745. I915_WRITE(GEN6_PMIIR, GEN6_PM_RPS_EVENTS);
  2746. spin_unlock_irq(&dev_priv->irq_lock);
  2747. /* unmask all PM interrupts */
  2748. I915_WRITE(GEN6_PMINTRMSK, 0);
  2749. }
  2750. static void gen6_enable_rps(struct drm_device *dev)
  2751. {
  2752. struct drm_i915_private *dev_priv = dev->dev_private;
  2753. struct intel_ring_buffer *ring;
  2754. u32 rp_state_cap;
  2755. u32 gt_perf_status;
  2756. u32 rc6vids, pcu_mbox, rc6_mask = 0;
  2757. u32 gtfifodbg;
  2758. int rc6_mode;
  2759. int i, ret;
  2760. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2761. /* Here begins a magic sequence of register writes to enable
  2762. * auto-downclocking.
  2763. *
  2764. * Perhaps there might be some value in exposing these to
  2765. * userspace...
  2766. */
  2767. I915_WRITE(GEN6_RC_STATE, 0);
  2768. /* Clear the DBG now so we don't confuse earlier errors */
  2769. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  2770. DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
  2771. I915_WRITE(GTFIFODBG, gtfifodbg);
  2772. }
  2773. gen6_gt_force_wake_get(dev_priv);
  2774. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  2775. gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  2776. /* In units of 50MHz */
  2777. dev_priv->rps.hw_max = dev_priv->rps.max_delay = rp_state_cap & 0xff;
  2778. dev_priv->rps.min_delay = (rp_state_cap & 0xff0000) >> 16;
  2779. dev_priv->rps.cur_delay = 0;
  2780. /* disable the counters and set deterministic thresholds */
  2781. I915_WRITE(GEN6_RC_CONTROL, 0);
  2782. I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
  2783. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
  2784. I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
  2785. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  2786. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  2787. for_each_ring(ring, dev_priv, i)
  2788. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  2789. I915_WRITE(GEN6_RC_SLEEP, 0);
  2790. I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
  2791. I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
  2792. I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
  2793. I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
  2794. /* Check if we are enabling RC6 */
  2795. rc6_mode = intel_enable_rc6(dev_priv->dev);
  2796. if (rc6_mode & INTEL_RC6_ENABLE)
  2797. rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
  2798. /* We don't use those on Haswell */
  2799. if (!IS_HASWELL(dev)) {
  2800. if (rc6_mode & INTEL_RC6p_ENABLE)
  2801. rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
  2802. if (rc6_mode & INTEL_RC6pp_ENABLE)
  2803. rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
  2804. }
  2805. DRM_INFO("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
  2806. (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
  2807. (rc6_mask & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
  2808. (rc6_mask & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
  2809. I915_WRITE(GEN6_RC_CONTROL,
  2810. rc6_mask |
  2811. GEN6_RC_CTL_EI_MODE(1) |
  2812. GEN6_RC_CTL_HW_ENABLE);
  2813. if (IS_HASWELL(dev)) {
  2814. I915_WRITE(GEN6_RPNSWREQ,
  2815. HSW_FREQUENCY(10));
  2816. I915_WRITE(GEN6_RC_VIDEO_FREQ,
  2817. HSW_FREQUENCY(12));
  2818. } else {
  2819. I915_WRITE(GEN6_RPNSWREQ,
  2820. GEN6_FREQUENCY(10) |
  2821. GEN6_OFFSET(0) |
  2822. GEN6_AGGRESSIVE_TURBO);
  2823. I915_WRITE(GEN6_RC_VIDEO_FREQ,
  2824. GEN6_FREQUENCY(12));
  2825. }
  2826. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
  2827. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  2828. dev_priv->rps.max_delay << 24 |
  2829. dev_priv->rps.min_delay << 16);
  2830. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  2831. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  2832. I915_WRITE(GEN6_RP_UP_EI, 66000);
  2833. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  2834. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  2835. I915_WRITE(GEN6_RP_CONTROL,
  2836. GEN6_RP_MEDIA_TURBO |
  2837. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2838. GEN6_RP_MEDIA_IS_GFX |
  2839. GEN6_RP_ENABLE |
  2840. GEN6_RP_UP_BUSY_AVG |
  2841. (IS_HASWELL(dev) ? GEN7_RP_DOWN_IDLE_AVG : GEN6_RP_DOWN_IDLE_CONT));
  2842. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
  2843. if (!ret) {
  2844. pcu_mbox = 0;
  2845. ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
  2846. if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
  2847. DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
  2848. (dev_priv->rps.max_delay & 0xff) * 50,
  2849. (pcu_mbox & 0xff) * 50);
  2850. dev_priv->rps.hw_max = pcu_mbox & 0xff;
  2851. }
  2852. } else {
  2853. DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
  2854. }
  2855. gen6_set_rps(dev_priv->dev, (gt_perf_status & 0xff00) >> 8);
  2856. gen6_enable_rps_interrupts(dev);
  2857. rc6vids = 0;
  2858. ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  2859. if (IS_GEN6(dev) && ret) {
  2860. DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
  2861. } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
  2862. DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
  2863. GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
  2864. rc6vids &= 0xffff00;
  2865. rc6vids |= GEN6_ENCODE_RC6_VID(450);
  2866. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
  2867. if (ret)
  2868. DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
  2869. }
  2870. gen6_gt_force_wake_put(dev_priv);
  2871. }
  2872. static void gen6_update_ring_freq(struct drm_device *dev)
  2873. {
  2874. struct drm_i915_private *dev_priv = dev->dev_private;
  2875. int min_freq = 15;
  2876. unsigned int gpu_freq;
  2877. unsigned int max_ia_freq, min_ring_freq;
  2878. int scaling_factor = 180;
  2879. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2880. max_ia_freq = cpufreq_quick_get_max(0);
  2881. /*
  2882. * Default to measured freq if none found, PCU will ensure we don't go
  2883. * over
  2884. */
  2885. if (!max_ia_freq)
  2886. max_ia_freq = tsc_khz;
  2887. /* Convert from kHz to MHz */
  2888. max_ia_freq /= 1000;
  2889. min_ring_freq = I915_READ(MCHBAR_MIRROR_BASE_SNB + DCLK);
  2890. /* convert DDR frequency from units of 133.3MHz to bandwidth */
  2891. min_ring_freq = (2 * 4 * min_ring_freq + 2) / 3;
  2892. /*
  2893. * For each potential GPU frequency, load a ring frequency we'd like
  2894. * to use for memory access. We do this by specifying the IA frequency
  2895. * the PCU should use as a reference to determine the ring frequency.
  2896. */
  2897. for (gpu_freq = dev_priv->rps.max_delay; gpu_freq >= dev_priv->rps.min_delay;
  2898. gpu_freq--) {
  2899. int diff = dev_priv->rps.max_delay - gpu_freq;
  2900. unsigned int ia_freq = 0, ring_freq = 0;
  2901. if (IS_HASWELL(dev)) {
  2902. ring_freq = (gpu_freq * 5 + 3) / 4;
  2903. ring_freq = max(min_ring_freq, ring_freq);
  2904. /* leave ia_freq as the default, chosen by cpufreq */
  2905. } else {
  2906. /* On older processors, there is no separate ring
  2907. * clock domain, so in order to boost the bandwidth
  2908. * of the ring, we need to upclock the CPU (ia_freq).
  2909. *
  2910. * For GPU frequencies less than 750MHz,
  2911. * just use the lowest ring freq.
  2912. */
  2913. if (gpu_freq < min_freq)
  2914. ia_freq = 800;
  2915. else
  2916. ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
  2917. ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
  2918. }
  2919. sandybridge_pcode_write(dev_priv,
  2920. GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
  2921. ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
  2922. ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
  2923. gpu_freq);
  2924. }
  2925. }
  2926. int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
  2927. {
  2928. u32 val, rp0;
  2929. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
  2930. rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
  2931. /* Clamp to max */
  2932. rp0 = min_t(u32, rp0, 0xea);
  2933. return rp0;
  2934. }
  2935. static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
  2936. {
  2937. u32 val, rpe;
  2938. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
  2939. rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
  2940. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
  2941. rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
  2942. return rpe;
  2943. }
  2944. int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
  2945. {
  2946. return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
  2947. }
  2948. static void vlv_rps_timer_work(struct work_struct *work)
  2949. {
  2950. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  2951. rps.vlv_work.work);
  2952. /*
  2953. * Timer fired, we must be idle. Drop to min voltage state.
  2954. * Note: we use RPe here since it should match the
  2955. * Vmin we were shooting for. That should give us better
  2956. * perf when we come back out of RC6 than if we used the
  2957. * min freq available.
  2958. */
  2959. mutex_lock(&dev_priv->rps.hw_lock);
  2960. if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay)
  2961. valleyview_set_rps(dev_priv->dev, dev_priv->rps.rpe_delay);
  2962. mutex_unlock(&dev_priv->rps.hw_lock);
  2963. }
  2964. static void valleyview_setup_pctx(struct drm_device *dev)
  2965. {
  2966. struct drm_i915_private *dev_priv = dev->dev_private;
  2967. struct drm_i915_gem_object *pctx;
  2968. unsigned long pctx_paddr;
  2969. u32 pcbr;
  2970. int pctx_size = 24*1024;
  2971. pcbr = I915_READ(VLV_PCBR);
  2972. if (pcbr) {
  2973. /* BIOS set it up already, grab the pre-alloc'd space */
  2974. int pcbr_offset;
  2975. pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
  2976. pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
  2977. pcbr_offset,
  2978. I915_GTT_OFFSET_NONE,
  2979. pctx_size);
  2980. goto out;
  2981. }
  2982. /*
  2983. * From the Gunit register HAS:
  2984. * The Gfx driver is expected to program this register and ensure
  2985. * proper allocation within Gfx stolen memory. For example, this
  2986. * register should be programmed such than the PCBR range does not
  2987. * overlap with other ranges, such as the frame buffer, protected
  2988. * memory, or any other relevant ranges.
  2989. */
  2990. pctx = i915_gem_object_create_stolen(dev, pctx_size);
  2991. if (!pctx) {
  2992. DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
  2993. return;
  2994. }
  2995. pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
  2996. I915_WRITE(VLV_PCBR, pctx_paddr);
  2997. out:
  2998. dev_priv->vlv_pctx = pctx;
  2999. }
  3000. static void valleyview_enable_rps(struct drm_device *dev)
  3001. {
  3002. struct drm_i915_private *dev_priv = dev->dev_private;
  3003. struct intel_ring_buffer *ring;
  3004. u32 gtfifodbg, val;
  3005. int i;
  3006. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3007. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  3008. DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
  3009. I915_WRITE(GTFIFODBG, gtfifodbg);
  3010. }
  3011. valleyview_setup_pctx(dev);
  3012. gen6_gt_force_wake_get(dev_priv);
  3013. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  3014. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  3015. I915_WRITE(GEN6_RP_UP_EI, 66000);
  3016. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  3017. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  3018. I915_WRITE(GEN6_RP_CONTROL,
  3019. GEN6_RP_MEDIA_TURBO |
  3020. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  3021. GEN6_RP_MEDIA_IS_GFX |
  3022. GEN6_RP_ENABLE |
  3023. GEN6_RP_UP_BUSY_AVG |
  3024. GEN6_RP_DOWN_IDLE_CONT);
  3025. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
  3026. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  3027. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  3028. for_each_ring(ring, dev_priv, i)
  3029. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  3030. I915_WRITE(GEN6_RC6_THRESHOLD, 0xc350);
  3031. /* allows RC6 residency counter to work */
  3032. I915_WRITE(0x138104, _MASKED_BIT_ENABLE(0x3));
  3033. I915_WRITE(GEN6_RC_CONTROL,
  3034. GEN7_RC_CTL_TO_MODE);
  3035. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  3036. switch ((val >> 6) & 3) {
  3037. case 0:
  3038. case 1:
  3039. dev_priv->mem_freq = 800;
  3040. break;
  3041. case 2:
  3042. dev_priv->mem_freq = 1066;
  3043. break;
  3044. case 3:
  3045. dev_priv->mem_freq = 1333;
  3046. break;
  3047. }
  3048. DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
  3049. DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
  3050. DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
  3051. dev_priv->rps.cur_delay = (val >> 8) & 0xff;
  3052. DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
  3053. vlv_gpu_freq(dev_priv->mem_freq,
  3054. dev_priv->rps.cur_delay),
  3055. dev_priv->rps.cur_delay);
  3056. dev_priv->rps.max_delay = valleyview_rps_max_freq(dev_priv);
  3057. dev_priv->rps.hw_max = dev_priv->rps.max_delay;
  3058. DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
  3059. vlv_gpu_freq(dev_priv->mem_freq,
  3060. dev_priv->rps.max_delay),
  3061. dev_priv->rps.max_delay);
  3062. dev_priv->rps.rpe_delay = valleyview_rps_rpe_freq(dev_priv);
  3063. DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
  3064. vlv_gpu_freq(dev_priv->mem_freq,
  3065. dev_priv->rps.rpe_delay),
  3066. dev_priv->rps.rpe_delay);
  3067. dev_priv->rps.min_delay = valleyview_rps_min_freq(dev_priv);
  3068. DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
  3069. vlv_gpu_freq(dev_priv->mem_freq,
  3070. dev_priv->rps.min_delay),
  3071. dev_priv->rps.min_delay);
  3072. DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
  3073. vlv_gpu_freq(dev_priv->mem_freq,
  3074. dev_priv->rps.rpe_delay),
  3075. dev_priv->rps.rpe_delay);
  3076. INIT_DELAYED_WORK(&dev_priv->rps.vlv_work, vlv_rps_timer_work);
  3077. valleyview_set_rps(dev_priv->dev, dev_priv->rps.rpe_delay);
  3078. gen6_enable_rps_interrupts(dev);
  3079. gen6_gt_force_wake_put(dev_priv);
  3080. }
  3081. void ironlake_teardown_rc6(struct drm_device *dev)
  3082. {
  3083. struct drm_i915_private *dev_priv = dev->dev_private;
  3084. if (dev_priv->ips.renderctx) {
  3085. i915_gem_object_unpin(dev_priv->ips.renderctx);
  3086. drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
  3087. dev_priv->ips.renderctx = NULL;
  3088. }
  3089. if (dev_priv->ips.pwrctx) {
  3090. i915_gem_object_unpin(dev_priv->ips.pwrctx);
  3091. drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
  3092. dev_priv->ips.pwrctx = NULL;
  3093. }
  3094. }
  3095. static void ironlake_disable_rc6(struct drm_device *dev)
  3096. {
  3097. struct drm_i915_private *dev_priv = dev->dev_private;
  3098. if (I915_READ(PWRCTXA)) {
  3099. /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
  3100. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
  3101. wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
  3102. 50);
  3103. I915_WRITE(PWRCTXA, 0);
  3104. POSTING_READ(PWRCTXA);
  3105. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  3106. POSTING_READ(RSTDBYCTL);
  3107. }
  3108. }
  3109. static int ironlake_setup_rc6(struct drm_device *dev)
  3110. {
  3111. struct drm_i915_private *dev_priv = dev->dev_private;
  3112. if (dev_priv->ips.renderctx == NULL)
  3113. dev_priv->ips.renderctx = intel_alloc_context_page(dev);
  3114. if (!dev_priv->ips.renderctx)
  3115. return -ENOMEM;
  3116. if (dev_priv->ips.pwrctx == NULL)
  3117. dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
  3118. if (!dev_priv->ips.pwrctx) {
  3119. ironlake_teardown_rc6(dev);
  3120. return -ENOMEM;
  3121. }
  3122. return 0;
  3123. }
  3124. static void ironlake_enable_rc6(struct drm_device *dev)
  3125. {
  3126. struct drm_i915_private *dev_priv = dev->dev_private;
  3127. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  3128. bool was_interruptible;
  3129. int ret;
  3130. /* rc6 disabled by default due to repeated reports of hanging during
  3131. * boot and resume.
  3132. */
  3133. if (!intel_enable_rc6(dev))
  3134. return;
  3135. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  3136. ret = ironlake_setup_rc6(dev);
  3137. if (ret)
  3138. return;
  3139. was_interruptible = dev_priv->mm.interruptible;
  3140. dev_priv->mm.interruptible = false;
  3141. /*
  3142. * GPU can automatically power down the render unit if given a page
  3143. * to save state.
  3144. */
  3145. ret = intel_ring_begin(ring, 6);
  3146. if (ret) {
  3147. ironlake_teardown_rc6(dev);
  3148. dev_priv->mm.interruptible = was_interruptible;
  3149. return;
  3150. }
  3151. intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
  3152. intel_ring_emit(ring, MI_SET_CONTEXT);
  3153. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
  3154. MI_MM_SPACE_GTT |
  3155. MI_SAVE_EXT_STATE_EN |
  3156. MI_RESTORE_EXT_STATE_EN |
  3157. MI_RESTORE_INHIBIT);
  3158. intel_ring_emit(ring, MI_SUSPEND_FLUSH);
  3159. intel_ring_emit(ring, MI_NOOP);
  3160. intel_ring_emit(ring, MI_FLUSH);
  3161. intel_ring_advance(ring);
  3162. /*
  3163. * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
  3164. * does an implicit flush, combined with MI_FLUSH above, it should be
  3165. * safe to assume that renderctx is valid
  3166. */
  3167. ret = intel_ring_idle(ring);
  3168. dev_priv->mm.interruptible = was_interruptible;
  3169. if (ret) {
  3170. DRM_ERROR("failed to enable ironlake power savings\n");
  3171. ironlake_teardown_rc6(dev);
  3172. return;
  3173. }
  3174. I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
  3175. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  3176. }
  3177. static unsigned long intel_pxfreq(u32 vidfreq)
  3178. {
  3179. unsigned long freq;
  3180. int div = (vidfreq & 0x3f0000) >> 16;
  3181. int post = (vidfreq & 0x3000) >> 12;
  3182. int pre = (vidfreq & 0x7);
  3183. if (!pre)
  3184. return 0;
  3185. freq = ((div * 133333) / ((1<<post) * pre));
  3186. return freq;
  3187. }
  3188. static const struct cparams {
  3189. u16 i;
  3190. u16 t;
  3191. u16 m;
  3192. u16 c;
  3193. } cparams[] = {
  3194. { 1, 1333, 301, 28664 },
  3195. { 1, 1066, 294, 24460 },
  3196. { 1, 800, 294, 25192 },
  3197. { 0, 1333, 276, 27605 },
  3198. { 0, 1066, 276, 27605 },
  3199. { 0, 800, 231, 23784 },
  3200. };
  3201. static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
  3202. {
  3203. u64 total_count, diff, ret;
  3204. u32 count1, count2, count3, m = 0, c = 0;
  3205. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  3206. int i;
  3207. assert_spin_locked(&mchdev_lock);
  3208. diff1 = now - dev_priv->ips.last_time1;
  3209. /* Prevent division-by-zero if we are asking too fast.
  3210. * Also, we don't get interesting results if we are polling
  3211. * faster than once in 10ms, so just return the saved value
  3212. * in such cases.
  3213. */
  3214. if (diff1 <= 10)
  3215. return dev_priv->ips.chipset_power;
  3216. count1 = I915_READ(DMIEC);
  3217. count2 = I915_READ(DDREC);
  3218. count3 = I915_READ(CSIEC);
  3219. total_count = count1 + count2 + count3;
  3220. /* FIXME: handle per-counter overflow */
  3221. if (total_count < dev_priv->ips.last_count1) {
  3222. diff = ~0UL - dev_priv->ips.last_count1;
  3223. diff += total_count;
  3224. } else {
  3225. diff = total_count - dev_priv->ips.last_count1;
  3226. }
  3227. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  3228. if (cparams[i].i == dev_priv->ips.c_m &&
  3229. cparams[i].t == dev_priv->ips.r_t) {
  3230. m = cparams[i].m;
  3231. c = cparams[i].c;
  3232. break;
  3233. }
  3234. }
  3235. diff = div_u64(diff, diff1);
  3236. ret = ((m * diff) + c);
  3237. ret = div_u64(ret, 10);
  3238. dev_priv->ips.last_count1 = total_count;
  3239. dev_priv->ips.last_time1 = now;
  3240. dev_priv->ips.chipset_power = ret;
  3241. return ret;
  3242. }
  3243. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  3244. {
  3245. unsigned long val;
  3246. if (dev_priv->info->gen != 5)
  3247. return 0;
  3248. spin_lock_irq(&mchdev_lock);
  3249. val = __i915_chipset_val(dev_priv);
  3250. spin_unlock_irq(&mchdev_lock);
  3251. return val;
  3252. }
  3253. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  3254. {
  3255. unsigned long m, x, b;
  3256. u32 tsfs;
  3257. tsfs = I915_READ(TSFS);
  3258. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  3259. x = I915_READ8(TR1);
  3260. b = tsfs & TSFS_INTR_MASK;
  3261. return ((m * x) / 127) - b;
  3262. }
  3263. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  3264. {
  3265. static const struct v_table {
  3266. u16 vd; /* in .1 mil */
  3267. u16 vm; /* in .1 mil */
  3268. } v_table[] = {
  3269. { 0, 0, },
  3270. { 375, 0, },
  3271. { 500, 0, },
  3272. { 625, 0, },
  3273. { 750, 0, },
  3274. { 875, 0, },
  3275. { 1000, 0, },
  3276. { 1125, 0, },
  3277. { 4125, 3000, },
  3278. { 4125, 3000, },
  3279. { 4125, 3000, },
  3280. { 4125, 3000, },
  3281. { 4125, 3000, },
  3282. { 4125, 3000, },
  3283. { 4125, 3000, },
  3284. { 4125, 3000, },
  3285. { 4125, 3000, },
  3286. { 4125, 3000, },
  3287. { 4125, 3000, },
  3288. { 4125, 3000, },
  3289. { 4125, 3000, },
  3290. { 4125, 3000, },
  3291. { 4125, 3000, },
  3292. { 4125, 3000, },
  3293. { 4125, 3000, },
  3294. { 4125, 3000, },
  3295. { 4125, 3000, },
  3296. { 4125, 3000, },
  3297. { 4125, 3000, },
  3298. { 4125, 3000, },
  3299. { 4125, 3000, },
  3300. { 4125, 3000, },
  3301. { 4250, 3125, },
  3302. { 4375, 3250, },
  3303. { 4500, 3375, },
  3304. { 4625, 3500, },
  3305. { 4750, 3625, },
  3306. { 4875, 3750, },
  3307. { 5000, 3875, },
  3308. { 5125, 4000, },
  3309. { 5250, 4125, },
  3310. { 5375, 4250, },
  3311. { 5500, 4375, },
  3312. { 5625, 4500, },
  3313. { 5750, 4625, },
  3314. { 5875, 4750, },
  3315. { 6000, 4875, },
  3316. { 6125, 5000, },
  3317. { 6250, 5125, },
  3318. { 6375, 5250, },
  3319. { 6500, 5375, },
  3320. { 6625, 5500, },
  3321. { 6750, 5625, },
  3322. { 6875, 5750, },
  3323. { 7000, 5875, },
  3324. { 7125, 6000, },
  3325. { 7250, 6125, },
  3326. { 7375, 6250, },
  3327. { 7500, 6375, },
  3328. { 7625, 6500, },
  3329. { 7750, 6625, },
  3330. { 7875, 6750, },
  3331. { 8000, 6875, },
  3332. { 8125, 7000, },
  3333. { 8250, 7125, },
  3334. { 8375, 7250, },
  3335. { 8500, 7375, },
  3336. { 8625, 7500, },
  3337. { 8750, 7625, },
  3338. { 8875, 7750, },
  3339. { 9000, 7875, },
  3340. { 9125, 8000, },
  3341. { 9250, 8125, },
  3342. { 9375, 8250, },
  3343. { 9500, 8375, },
  3344. { 9625, 8500, },
  3345. { 9750, 8625, },
  3346. { 9875, 8750, },
  3347. { 10000, 8875, },
  3348. { 10125, 9000, },
  3349. { 10250, 9125, },
  3350. { 10375, 9250, },
  3351. { 10500, 9375, },
  3352. { 10625, 9500, },
  3353. { 10750, 9625, },
  3354. { 10875, 9750, },
  3355. { 11000, 9875, },
  3356. { 11125, 10000, },
  3357. { 11250, 10125, },
  3358. { 11375, 10250, },
  3359. { 11500, 10375, },
  3360. { 11625, 10500, },
  3361. { 11750, 10625, },
  3362. { 11875, 10750, },
  3363. { 12000, 10875, },
  3364. { 12125, 11000, },
  3365. { 12250, 11125, },
  3366. { 12375, 11250, },
  3367. { 12500, 11375, },
  3368. { 12625, 11500, },
  3369. { 12750, 11625, },
  3370. { 12875, 11750, },
  3371. { 13000, 11875, },
  3372. { 13125, 12000, },
  3373. { 13250, 12125, },
  3374. { 13375, 12250, },
  3375. { 13500, 12375, },
  3376. { 13625, 12500, },
  3377. { 13750, 12625, },
  3378. { 13875, 12750, },
  3379. { 14000, 12875, },
  3380. { 14125, 13000, },
  3381. { 14250, 13125, },
  3382. { 14375, 13250, },
  3383. { 14500, 13375, },
  3384. { 14625, 13500, },
  3385. { 14750, 13625, },
  3386. { 14875, 13750, },
  3387. { 15000, 13875, },
  3388. { 15125, 14000, },
  3389. { 15250, 14125, },
  3390. { 15375, 14250, },
  3391. { 15500, 14375, },
  3392. { 15625, 14500, },
  3393. { 15750, 14625, },
  3394. { 15875, 14750, },
  3395. { 16000, 14875, },
  3396. { 16125, 15000, },
  3397. };
  3398. if (dev_priv->info->is_mobile)
  3399. return v_table[pxvid].vm;
  3400. else
  3401. return v_table[pxvid].vd;
  3402. }
  3403. static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
  3404. {
  3405. struct timespec now, diff1;
  3406. u64 diff;
  3407. unsigned long diffms;
  3408. u32 count;
  3409. assert_spin_locked(&mchdev_lock);
  3410. getrawmonotonic(&now);
  3411. diff1 = timespec_sub(now, dev_priv->ips.last_time2);
  3412. /* Don't divide by 0 */
  3413. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  3414. if (!diffms)
  3415. return;
  3416. count = I915_READ(GFXEC);
  3417. if (count < dev_priv->ips.last_count2) {
  3418. diff = ~0UL - dev_priv->ips.last_count2;
  3419. diff += count;
  3420. } else {
  3421. diff = count - dev_priv->ips.last_count2;
  3422. }
  3423. dev_priv->ips.last_count2 = count;
  3424. dev_priv->ips.last_time2 = now;
  3425. /* More magic constants... */
  3426. diff = diff * 1181;
  3427. diff = div_u64(diff, diffms * 10);
  3428. dev_priv->ips.gfx_power = diff;
  3429. }
  3430. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  3431. {
  3432. if (dev_priv->info->gen != 5)
  3433. return;
  3434. spin_lock_irq(&mchdev_lock);
  3435. __i915_update_gfx_val(dev_priv);
  3436. spin_unlock_irq(&mchdev_lock);
  3437. }
  3438. static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
  3439. {
  3440. unsigned long t, corr, state1, corr2, state2;
  3441. u32 pxvid, ext_v;
  3442. assert_spin_locked(&mchdev_lock);
  3443. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_delay * 4));
  3444. pxvid = (pxvid >> 24) & 0x7f;
  3445. ext_v = pvid_to_extvid(dev_priv, pxvid);
  3446. state1 = ext_v;
  3447. t = i915_mch_val(dev_priv);
  3448. /* Revel in the empirically derived constants */
  3449. /* Correction factor in 1/100000 units */
  3450. if (t > 80)
  3451. corr = ((t * 2349) + 135940);
  3452. else if (t >= 50)
  3453. corr = ((t * 964) + 29317);
  3454. else /* < 50 */
  3455. corr = ((t * 301) + 1004);
  3456. corr = corr * ((150142 * state1) / 10000 - 78642);
  3457. corr /= 100000;
  3458. corr2 = (corr * dev_priv->ips.corr);
  3459. state2 = (corr2 * state1) / 10000;
  3460. state2 /= 100; /* convert to mW */
  3461. __i915_update_gfx_val(dev_priv);
  3462. return dev_priv->ips.gfx_power + state2;
  3463. }
  3464. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  3465. {
  3466. unsigned long val;
  3467. if (dev_priv->info->gen != 5)
  3468. return 0;
  3469. spin_lock_irq(&mchdev_lock);
  3470. val = __i915_gfx_val(dev_priv);
  3471. spin_unlock_irq(&mchdev_lock);
  3472. return val;
  3473. }
  3474. /**
  3475. * i915_read_mch_val - return value for IPS use
  3476. *
  3477. * Calculate and return a value for the IPS driver to use when deciding whether
  3478. * we have thermal and power headroom to increase CPU or GPU power budget.
  3479. */
  3480. unsigned long i915_read_mch_val(void)
  3481. {
  3482. struct drm_i915_private *dev_priv;
  3483. unsigned long chipset_val, graphics_val, ret = 0;
  3484. spin_lock_irq(&mchdev_lock);
  3485. if (!i915_mch_dev)
  3486. goto out_unlock;
  3487. dev_priv = i915_mch_dev;
  3488. chipset_val = __i915_chipset_val(dev_priv);
  3489. graphics_val = __i915_gfx_val(dev_priv);
  3490. ret = chipset_val + graphics_val;
  3491. out_unlock:
  3492. spin_unlock_irq(&mchdev_lock);
  3493. return ret;
  3494. }
  3495. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  3496. /**
  3497. * i915_gpu_raise - raise GPU frequency limit
  3498. *
  3499. * Raise the limit; IPS indicates we have thermal headroom.
  3500. */
  3501. bool i915_gpu_raise(void)
  3502. {
  3503. struct drm_i915_private *dev_priv;
  3504. bool ret = true;
  3505. spin_lock_irq(&mchdev_lock);
  3506. if (!i915_mch_dev) {
  3507. ret = false;
  3508. goto out_unlock;
  3509. }
  3510. dev_priv = i915_mch_dev;
  3511. if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
  3512. dev_priv->ips.max_delay--;
  3513. out_unlock:
  3514. spin_unlock_irq(&mchdev_lock);
  3515. return ret;
  3516. }
  3517. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  3518. /**
  3519. * i915_gpu_lower - lower GPU frequency limit
  3520. *
  3521. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  3522. * frequency maximum.
  3523. */
  3524. bool i915_gpu_lower(void)
  3525. {
  3526. struct drm_i915_private *dev_priv;
  3527. bool ret = true;
  3528. spin_lock_irq(&mchdev_lock);
  3529. if (!i915_mch_dev) {
  3530. ret = false;
  3531. goto out_unlock;
  3532. }
  3533. dev_priv = i915_mch_dev;
  3534. if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
  3535. dev_priv->ips.max_delay++;
  3536. out_unlock:
  3537. spin_unlock_irq(&mchdev_lock);
  3538. return ret;
  3539. }
  3540. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  3541. /**
  3542. * i915_gpu_busy - indicate GPU business to IPS
  3543. *
  3544. * Tell the IPS driver whether or not the GPU is busy.
  3545. */
  3546. bool i915_gpu_busy(void)
  3547. {
  3548. struct drm_i915_private *dev_priv;
  3549. struct intel_ring_buffer *ring;
  3550. bool ret = false;
  3551. int i;
  3552. spin_lock_irq(&mchdev_lock);
  3553. if (!i915_mch_dev)
  3554. goto out_unlock;
  3555. dev_priv = i915_mch_dev;
  3556. for_each_ring(ring, dev_priv, i)
  3557. ret |= !list_empty(&ring->request_list);
  3558. out_unlock:
  3559. spin_unlock_irq(&mchdev_lock);
  3560. return ret;
  3561. }
  3562. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  3563. /**
  3564. * i915_gpu_turbo_disable - disable graphics turbo
  3565. *
  3566. * Disable graphics turbo by resetting the max frequency and setting the
  3567. * current frequency to the default.
  3568. */
  3569. bool i915_gpu_turbo_disable(void)
  3570. {
  3571. struct drm_i915_private *dev_priv;
  3572. bool ret = true;
  3573. spin_lock_irq(&mchdev_lock);
  3574. if (!i915_mch_dev) {
  3575. ret = false;
  3576. goto out_unlock;
  3577. }
  3578. dev_priv = i915_mch_dev;
  3579. dev_priv->ips.max_delay = dev_priv->ips.fstart;
  3580. if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
  3581. ret = false;
  3582. out_unlock:
  3583. spin_unlock_irq(&mchdev_lock);
  3584. return ret;
  3585. }
  3586. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  3587. /**
  3588. * Tells the intel_ips driver that the i915 driver is now loaded, if
  3589. * IPS got loaded first.
  3590. *
  3591. * This awkward dance is so that neither module has to depend on the
  3592. * other in order for IPS to do the appropriate communication of
  3593. * GPU turbo limits to i915.
  3594. */
  3595. static void
  3596. ips_ping_for_i915_load(void)
  3597. {
  3598. void (*link)(void);
  3599. link = symbol_get(ips_link_to_i915_driver);
  3600. if (link) {
  3601. link();
  3602. symbol_put(ips_link_to_i915_driver);
  3603. }
  3604. }
  3605. void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
  3606. {
  3607. /* We only register the i915 ips part with intel-ips once everything is
  3608. * set up, to avoid intel-ips sneaking in and reading bogus values. */
  3609. spin_lock_irq(&mchdev_lock);
  3610. i915_mch_dev = dev_priv;
  3611. spin_unlock_irq(&mchdev_lock);
  3612. ips_ping_for_i915_load();
  3613. }
  3614. void intel_gpu_ips_teardown(void)
  3615. {
  3616. spin_lock_irq(&mchdev_lock);
  3617. i915_mch_dev = NULL;
  3618. spin_unlock_irq(&mchdev_lock);
  3619. }
  3620. static void intel_init_emon(struct drm_device *dev)
  3621. {
  3622. struct drm_i915_private *dev_priv = dev->dev_private;
  3623. u32 lcfuse;
  3624. u8 pxw[16];
  3625. int i;
  3626. /* Disable to program */
  3627. I915_WRITE(ECR, 0);
  3628. POSTING_READ(ECR);
  3629. /* Program energy weights for various events */
  3630. I915_WRITE(SDEW, 0x15040d00);
  3631. I915_WRITE(CSIEW0, 0x007f0000);
  3632. I915_WRITE(CSIEW1, 0x1e220004);
  3633. I915_WRITE(CSIEW2, 0x04000004);
  3634. for (i = 0; i < 5; i++)
  3635. I915_WRITE(PEW + (i * 4), 0);
  3636. for (i = 0; i < 3; i++)
  3637. I915_WRITE(DEW + (i * 4), 0);
  3638. /* Program P-state weights to account for frequency power adjustment */
  3639. for (i = 0; i < 16; i++) {
  3640. u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
  3641. unsigned long freq = intel_pxfreq(pxvidfreq);
  3642. unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
  3643. PXVFREQ_PX_SHIFT;
  3644. unsigned long val;
  3645. val = vid * vid;
  3646. val *= (freq / 1000);
  3647. val *= 255;
  3648. val /= (127*127*900);
  3649. if (val > 0xff)
  3650. DRM_ERROR("bad pxval: %ld\n", val);
  3651. pxw[i] = val;
  3652. }
  3653. /* Render standby states get 0 weight */
  3654. pxw[14] = 0;
  3655. pxw[15] = 0;
  3656. for (i = 0; i < 4; i++) {
  3657. u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
  3658. (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
  3659. I915_WRITE(PXW + (i * 4), val);
  3660. }
  3661. /* Adjust magic regs to magic values (more experimental results) */
  3662. I915_WRITE(OGW0, 0);
  3663. I915_WRITE(OGW1, 0);
  3664. I915_WRITE(EG0, 0x00007f00);
  3665. I915_WRITE(EG1, 0x0000000e);
  3666. I915_WRITE(EG2, 0x000e0000);
  3667. I915_WRITE(EG3, 0x68000300);
  3668. I915_WRITE(EG4, 0x42000000);
  3669. I915_WRITE(EG5, 0x00140031);
  3670. I915_WRITE(EG6, 0);
  3671. I915_WRITE(EG7, 0);
  3672. for (i = 0; i < 8; i++)
  3673. I915_WRITE(PXWL + (i * 4), 0);
  3674. /* Enable PMON + select events */
  3675. I915_WRITE(ECR, 0x80000019);
  3676. lcfuse = I915_READ(LCFUSE02);
  3677. dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
  3678. }
  3679. void intel_disable_gt_powersave(struct drm_device *dev)
  3680. {
  3681. struct drm_i915_private *dev_priv = dev->dev_private;
  3682. /* Interrupts should be disabled already to avoid re-arming. */
  3683. WARN_ON(dev->irq_enabled);
  3684. if (IS_IRONLAKE_M(dev)) {
  3685. ironlake_disable_drps(dev);
  3686. ironlake_disable_rc6(dev);
  3687. } else if (INTEL_INFO(dev)->gen >= 6) {
  3688. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  3689. cancel_work_sync(&dev_priv->rps.work);
  3690. if (IS_VALLEYVIEW(dev))
  3691. cancel_delayed_work_sync(&dev_priv->rps.vlv_work);
  3692. mutex_lock(&dev_priv->rps.hw_lock);
  3693. if (IS_VALLEYVIEW(dev))
  3694. valleyview_disable_rps(dev);
  3695. else
  3696. gen6_disable_rps(dev);
  3697. mutex_unlock(&dev_priv->rps.hw_lock);
  3698. }
  3699. }
  3700. static void intel_gen6_powersave_work(struct work_struct *work)
  3701. {
  3702. struct drm_i915_private *dev_priv =
  3703. container_of(work, struct drm_i915_private,
  3704. rps.delayed_resume_work.work);
  3705. struct drm_device *dev = dev_priv->dev;
  3706. mutex_lock(&dev_priv->rps.hw_lock);
  3707. if (IS_VALLEYVIEW(dev)) {
  3708. valleyview_enable_rps(dev);
  3709. } else {
  3710. gen6_enable_rps(dev);
  3711. gen6_update_ring_freq(dev);
  3712. }
  3713. mutex_unlock(&dev_priv->rps.hw_lock);
  3714. }
  3715. void intel_enable_gt_powersave(struct drm_device *dev)
  3716. {
  3717. struct drm_i915_private *dev_priv = dev->dev_private;
  3718. if (IS_IRONLAKE_M(dev)) {
  3719. ironlake_enable_drps(dev);
  3720. ironlake_enable_rc6(dev);
  3721. intel_init_emon(dev);
  3722. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  3723. /*
  3724. * PCU communication is slow and this doesn't need to be
  3725. * done at any specific time, so do this out of our fast path
  3726. * to make resume and init faster.
  3727. */
  3728. schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
  3729. round_jiffies_up_relative(HZ));
  3730. }
  3731. }
  3732. static void ibx_init_clock_gating(struct drm_device *dev)
  3733. {
  3734. struct drm_i915_private *dev_priv = dev->dev_private;
  3735. /*
  3736. * On Ibex Peak and Cougar Point, we need to disable clock
  3737. * gating for the panel power sequencer or it will fail to
  3738. * start up when no ports are active.
  3739. */
  3740. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  3741. }
  3742. static void g4x_disable_trickle_feed(struct drm_device *dev)
  3743. {
  3744. struct drm_i915_private *dev_priv = dev->dev_private;
  3745. int pipe;
  3746. for_each_pipe(pipe) {
  3747. I915_WRITE(DSPCNTR(pipe),
  3748. I915_READ(DSPCNTR(pipe)) |
  3749. DISPPLANE_TRICKLE_FEED_DISABLE);
  3750. intel_flush_display_plane(dev_priv, pipe);
  3751. }
  3752. }
  3753. static void ironlake_init_clock_gating(struct drm_device *dev)
  3754. {
  3755. struct drm_i915_private *dev_priv = dev->dev_private;
  3756. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  3757. /*
  3758. * Required for FBC
  3759. * WaFbcDisableDpfcClockGating:ilk
  3760. */
  3761. dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
  3762. ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
  3763. ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
  3764. I915_WRITE(PCH_3DCGDIS0,
  3765. MARIUNIT_CLOCK_GATE_DISABLE |
  3766. SVSMUNIT_CLOCK_GATE_DISABLE);
  3767. I915_WRITE(PCH_3DCGDIS1,
  3768. VFMUNIT_CLOCK_GATE_DISABLE);
  3769. /*
  3770. * According to the spec the following bits should be set in
  3771. * order to enable memory self-refresh
  3772. * The bit 22/21 of 0x42004
  3773. * The bit 5 of 0x42020
  3774. * The bit 15 of 0x45000
  3775. */
  3776. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3777. (I915_READ(ILK_DISPLAY_CHICKEN2) |
  3778. ILK_DPARB_GATE | ILK_VSDPFD_FULL));
  3779. dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
  3780. I915_WRITE(DISP_ARB_CTL,
  3781. (I915_READ(DISP_ARB_CTL) |
  3782. DISP_FBC_WM_DIS));
  3783. I915_WRITE(WM3_LP_ILK, 0);
  3784. I915_WRITE(WM2_LP_ILK, 0);
  3785. I915_WRITE(WM1_LP_ILK, 0);
  3786. /*
  3787. * Based on the document from hardware guys the following bits
  3788. * should be set unconditionally in order to enable FBC.
  3789. * The bit 22 of 0x42000
  3790. * The bit 22 of 0x42004
  3791. * The bit 7,8,9 of 0x42020.
  3792. */
  3793. if (IS_IRONLAKE_M(dev)) {
  3794. /* WaFbcAsynchFlipDisableFbcQueue:ilk */
  3795. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  3796. I915_READ(ILK_DISPLAY_CHICKEN1) |
  3797. ILK_FBCQ_DIS);
  3798. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3799. I915_READ(ILK_DISPLAY_CHICKEN2) |
  3800. ILK_DPARB_GATE);
  3801. }
  3802. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  3803. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3804. I915_READ(ILK_DISPLAY_CHICKEN2) |
  3805. ILK_ELPIN_409_SELECT);
  3806. I915_WRITE(_3D_CHICKEN2,
  3807. _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
  3808. _3D_CHICKEN2_WM_READ_PIPELINED);
  3809. /* WaDisableRenderCachePipelinedFlush:ilk */
  3810. I915_WRITE(CACHE_MODE_0,
  3811. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  3812. g4x_disable_trickle_feed(dev);
  3813. ibx_init_clock_gating(dev);
  3814. }
  3815. static void cpt_init_clock_gating(struct drm_device *dev)
  3816. {
  3817. struct drm_i915_private *dev_priv = dev->dev_private;
  3818. int pipe;
  3819. uint32_t val;
  3820. /*
  3821. * On Ibex Peak and Cougar Point, we need to disable clock
  3822. * gating for the panel power sequencer or it will fail to
  3823. * start up when no ports are active.
  3824. */
  3825. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  3826. I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
  3827. DPLS_EDP_PPS_FIX_DIS);
  3828. /* The below fixes the weird display corruption, a few pixels shifted
  3829. * downward, on (only) LVDS of some HP laptops with IVY.
  3830. */
  3831. for_each_pipe(pipe) {
  3832. val = I915_READ(TRANS_CHICKEN2(pipe));
  3833. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  3834. val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  3835. if (dev_priv->vbt.fdi_rx_polarity_inverted)
  3836. val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  3837. val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
  3838. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
  3839. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
  3840. I915_WRITE(TRANS_CHICKEN2(pipe), val);
  3841. }
  3842. /* WADP0ClockGatingDisable */
  3843. for_each_pipe(pipe) {
  3844. I915_WRITE(TRANS_CHICKEN1(pipe),
  3845. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  3846. }
  3847. }
  3848. static void gen6_check_mch_setup(struct drm_device *dev)
  3849. {
  3850. struct drm_i915_private *dev_priv = dev->dev_private;
  3851. uint32_t tmp;
  3852. tmp = I915_READ(MCH_SSKPD);
  3853. if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL) {
  3854. DRM_INFO("Wrong MCH_SSKPD value: 0x%08x\n", tmp);
  3855. DRM_INFO("This can cause pipe underruns and display issues.\n");
  3856. DRM_INFO("Please upgrade your BIOS to fix this.\n");
  3857. }
  3858. }
  3859. static void gen6_init_clock_gating(struct drm_device *dev)
  3860. {
  3861. struct drm_i915_private *dev_priv = dev->dev_private;
  3862. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  3863. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  3864. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3865. I915_READ(ILK_DISPLAY_CHICKEN2) |
  3866. ILK_ELPIN_409_SELECT);
  3867. /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
  3868. I915_WRITE(_3D_CHICKEN,
  3869. _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
  3870. /* WaSetupGtModeTdRowDispatch:snb */
  3871. if (IS_SNB_GT1(dev))
  3872. I915_WRITE(GEN6_GT_MODE,
  3873. _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
  3874. I915_WRITE(WM3_LP_ILK, 0);
  3875. I915_WRITE(WM2_LP_ILK, 0);
  3876. I915_WRITE(WM1_LP_ILK, 0);
  3877. I915_WRITE(CACHE_MODE_0,
  3878. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  3879. I915_WRITE(GEN6_UCGCTL1,
  3880. I915_READ(GEN6_UCGCTL1) |
  3881. GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
  3882. GEN6_CSUNIT_CLOCK_GATE_DISABLE);
  3883. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  3884. * gating disable must be set. Failure to set it results in
  3885. * flickering pixels due to Z write ordering failures after
  3886. * some amount of runtime in the Mesa "fire" demo, and Unigine
  3887. * Sanctuary and Tropics, and apparently anything else with
  3888. * alpha test or pixel discard.
  3889. *
  3890. * According to the spec, bit 11 (RCCUNIT) must also be set,
  3891. * but we didn't debug actual testcases to find it out.
  3892. *
  3893. * Also apply WaDisableVDSUnitClockGating:snb and
  3894. * WaDisableRCPBUnitClockGating:snb.
  3895. */
  3896. I915_WRITE(GEN6_UCGCTL2,
  3897. GEN7_VDSUNIT_CLOCK_GATE_DISABLE |
  3898. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  3899. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  3900. /* Bspec says we need to always set all mask bits. */
  3901. I915_WRITE(_3D_CHICKEN3, (0xFFFF << 16) |
  3902. _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL);
  3903. /*
  3904. * According to the spec the following bits should be
  3905. * set in order to enable memory self-refresh and fbc:
  3906. * The bit21 and bit22 of 0x42000
  3907. * The bit21 and bit22 of 0x42004
  3908. * The bit5 and bit7 of 0x42020
  3909. * The bit14 of 0x70180
  3910. * The bit14 of 0x71180
  3911. *
  3912. * WaFbcAsynchFlipDisableFbcQueue:snb
  3913. */
  3914. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  3915. I915_READ(ILK_DISPLAY_CHICKEN1) |
  3916. ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
  3917. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3918. I915_READ(ILK_DISPLAY_CHICKEN2) |
  3919. ILK_DPARB_GATE | ILK_VSDPFD_FULL);
  3920. I915_WRITE(ILK_DSPCLK_GATE_D,
  3921. I915_READ(ILK_DSPCLK_GATE_D) |
  3922. ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
  3923. ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
  3924. /* WaMbcDriverBootEnable:snb */
  3925. I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
  3926. GEN6_MBCTL_ENABLE_BOOT_FETCH);
  3927. g4x_disable_trickle_feed(dev);
  3928. /* The default value should be 0x200 according to docs, but the two
  3929. * platforms I checked have a 0 for this. (Maybe BIOS overrides?) */
  3930. I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_DISABLE(0xffff));
  3931. I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_ENABLE(GEN6_GT_MODE_HI));
  3932. cpt_init_clock_gating(dev);
  3933. gen6_check_mch_setup(dev);
  3934. }
  3935. static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
  3936. {
  3937. uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
  3938. reg &= ~GEN7_FF_SCHED_MASK;
  3939. reg |= GEN7_FF_TS_SCHED_HW;
  3940. reg |= GEN7_FF_VS_SCHED_HW;
  3941. reg |= GEN7_FF_DS_SCHED_HW;
  3942. if (IS_HASWELL(dev_priv->dev))
  3943. reg &= ~GEN7_FF_VS_REF_CNT_FFME;
  3944. I915_WRITE(GEN7_FF_THREAD_MODE, reg);
  3945. }
  3946. static void lpt_init_clock_gating(struct drm_device *dev)
  3947. {
  3948. struct drm_i915_private *dev_priv = dev->dev_private;
  3949. /*
  3950. * TODO: this bit should only be enabled when really needed, then
  3951. * disabled when not needed anymore in order to save power.
  3952. */
  3953. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
  3954. I915_WRITE(SOUTH_DSPCLK_GATE_D,
  3955. I915_READ(SOUTH_DSPCLK_GATE_D) |
  3956. PCH_LP_PARTITION_LEVEL_DISABLE);
  3957. /* WADPOClockGatingDisable:hsw */
  3958. I915_WRITE(_TRANSA_CHICKEN1,
  3959. I915_READ(_TRANSA_CHICKEN1) |
  3960. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  3961. }
  3962. static void lpt_suspend_hw(struct drm_device *dev)
  3963. {
  3964. struct drm_i915_private *dev_priv = dev->dev_private;
  3965. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  3966. uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
  3967. val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
  3968. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  3969. }
  3970. }
  3971. static void haswell_init_clock_gating(struct drm_device *dev)
  3972. {
  3973. struct drm_i915_private *dev_priv = dev->dev_private;
  3974. I915_WRITE(WM3_LP_ILK, 0);
  3975. I915_WRITE(WM2_LP_ILK, 0);
  3976. I915_WRITE(WM1_LP_ILK, 0);
  3977. /* According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  3978. * This implements the WaDisableRCZUnitClockGating:hsw workaround.
  3979. */
  3980. I915_WRITE(GEN6_UCGCTL2, GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  3981. /* Apply the WaDisableRHWOOptimizationForRenderHang:hsw workaround. */
  3982. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  3983. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  3984. /* WaApplyL3ControlAndL3ChickenMode:hsw */
  3985. I915_WRITE(GEN7_L3CNTLREG1,
  3986. GEN7_WA_FOR_GEN7_L3_CONTROL);
  3987. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  3988. GEN7_WA_L3_CHICKEN_MODE);
  3989. /* This is required by WaCatErrorRejectionIssue:hsw */
  3990. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  3991. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  3992. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  3993. g4x_disable_trickle_feed(dev);
  3994. /* WaVSRefCountFullforceMissDisable:hsw */
  3995. gen7_setup_fixed_func_scheduler(dev_priv);
  3996. /* WaDisable4x2SubspanOptimization:hsw */
  3997. I915_WRITE(CACHE_MODE_1,
  3998. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  3999. /* WaMbcDriverBootEnable:hsw */
  4000. I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
  4001. GEN6_MBCTL_ENABLE_BOOT_FETCH);
  4002. /* WaSwitchSolVfFArbitrationPriority:hsw */
  4003. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
  4004. /* WaRsPkgCStateDisplayPMReq:hsw */
  4005. I915_WRITE(CHICKEN_PAR1_1,
  4006. I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
  4007. lpt_init_clock_gating(dev);
  4008. }
  4009. static void ivybridge_init_clock_gating(struct drm_device *dev)
  4010. {
  4011. struct drm_i915_private *dev_priv = dev->dev_private;
  4012. uint32_t snpcr;
  4013. I915_WRITE(WM3_LP_ILK, 0);
  4014. I915_WRITE(WM2_LP_ILK, 0);
  4015. I915_WRITE(WM1_LP_ILK, 0);
  4016. I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
  4017. /* WaDisableEarlyCull:ivb */
  4018. I915_WRITE(_3D_CHICKEN3,
  4019. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  4020. /* WaDisableBackToBackFlipFix:ivb */
  4021. I915_WRITE(IVB_CHICKEN3,
  4022. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  4023. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  4024. /* WaDisablePSDDualDispatchEnable:ivb */
  4025. if (IS_IVB_GT1(dev))
  4026. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4027. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4028. else
  4029. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1_GT2,
  4030. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4031. /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
  4032. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  4033. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  4034. /* WaApplyL3ControlAndL3ChickenMode:ivb */
  4035. I915_WRITE(GEN7_L3CNTLREG1,
  4036. GEN7_WA_FOR_GEN7_L3_CONTROL);
  4037. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  4038. GEN7_WA_L3_CHICKEN_MODE);
  4039. if (IS_IVB_GT1(dev))
  4040. I915_WRITE(GEN7_ROW_CHICKEN2,
  4041. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4042. else
  4043. I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
  4044. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4045. /* WaForceL3Serialization:ivb */
  4046. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  4047. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  4048. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  4049. * gating disable must be set. Failure to set it results in
  4050. * flickering pixels due to Z write ordering failures after
  4051. * some amount of runtime in the Mesa "fire" demo, and Unigine
  4052. * Sanctuary and Tropics, and apparently anything else with
  4053. * alpha test or pixel discard.
  4054. *
  4055. * According to the spec, bit 11 (RCCUNIT) must also be set,
  4056. * but we didn't debug actual testcases to find it out.
  4057. *
  4058. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  4059. * This implements the WaDisableRCZUnitClockGating:ivb workaround.
  4060. */
  4061. I915_WRITE(GEN6_UCGCTL2,
  4062. GEN6_RCZUNIT_CLOCK_GATE_DISABLE |
  4063. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  4064. /* This is required by WaCatErrorRejectionIssue:ivb */
  4065. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4066. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4067. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4068. g4x_disable_trickle_feed(dev);
  4069. /* WaMbcDriverBootEnable:ivb */
  4070. I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
  4071. GEN6_MBCTL_ENABLE_BOOT_FETCH);
  4072. /* WaVSRefCountFullforceMissDisable:ivb */
  4073. gen7_setup_fixed_func_scheduler(dev_priv);
  4074. /* WaDisable4x2SubspanOptimization:ivb */
  4075. I915_WRITE(CACHE_MODE_1,
  4076. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4077. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  4078. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  4079. snpcr |= GEN6_MBC_SNPCR_MED;
  4080. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  4081. if (!HAS_PCH_NOP(dev))
  4082. cpt_init_clock_gating(dev);
  4083. gen6_check_mch_setup(dev);
  4084. }
  4085. static void valleyview_init_clock_gating(struct drm_device *dev)
  4086. {
  4087. struct drm_i915_private *dev_priv = dev->dev_private;
  4088. I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
  4089. /* WaDisableEarlyCull:vlv */
  4090. I915_WRITE(_3D_CHICKEN3,
  4091. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  4092. /* WaDisableBackToBackFlipFix:vlv */
  4093. I915_WRITE(IVB_CHICKEN3,
  4094. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  4095. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  4096. /* WaDisablePSDDualDispatchEnable:vlv */
  4097. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4098. _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
  4099. GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4100. /* Apply the WaDisableRHWOOptimizationForRenderHang:vlv workaround. */
  4101. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  4102. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  4103. /* WaApplyL3ControlAndL3ChickenMode:vlv */
  4104. I915_WRITE(GEN7_L3CNTLREG1, I915_READ(GEN7_L3CNTLREG1) | GEN7_L3AGDIS);
  4105. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER, GEN7_WA_L3_CHICKEN_MODE);
  4106. /* WaForceL3Serialization:vlv */
  4107. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  4108. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  4109. /* WaDisableDopClockGating:vlv */
  4110. I915_WRITE(GEN7_ROW_CHICKEN2,
  4111. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4112. /* This is required by WaCatErrorRejectionIssue:vlv */
  4113. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4114. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4115. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4116. /* WaMbcDriverBootEnable:vlv */
  4117. I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
  4118. GEN6_MBCTL_ENABLE_BOOT_FETCH);
  4119. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  4120. * gating disable must be set. Failure to set it results in
  4121. * flickering pixels due to Z write ordering failures after
  4122. * some amount of runtime in the Mesa "fire" demo, and Unigine
  4123. * Sanctuary and Tropics, and apparently anything else with
  4124. * alpha test or pixel discard.
  4125. *
  4126. * According to the spec, bit 11 (RCCUNIT) must also be set,
  4127. * but we didn't debug actual testcases to find it out.
  4128. *
  4129. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  4130. * This implements the WaDisableRCZUnitClockGating:vlv workaround.
  4131. *
  4132. * Also apply WaDisableVDSUnitClockGating:vlv and
  4133. * WaDisableRCPBUnitClockGating:vlv.
  4134. */
  4135. I915_WRITE(GEN6_UCGCTL2,
  4136. GEN7_VDSUNIT_CLOCK_GATE_DISABLE |
  4137. GEN7_TDLUNIT_CLOCK_GATE_DISABLE |
  4138. GEN6_RCZUNIT_CLOCK_GATE_DISABLE |
  4139. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  4140. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  4141. I915_WRITE(GEN7_UCGCTL4, GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
  4142. I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
  4143. I915_WRITE(CACHE_MODE_1,
  4144. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4145. /*
  4146. * WaDisableVLVClockGating_VBIIssue:vlv
  4147. * Disable clock gating on th GCFG unit to prevent a delay
  4148. * in the reporting of vblank events.
  4149. */
  4150. I915_WRITE(VLV_GUNIT_CLOCK_GATE, 0xffffffff);
  4151. /* Conservative clock gating settings for now */
  4152. I915_WRITE(0x9400, 0xffffffff);
  4153. I915_WRITE(0x9404, 0xffffffff);
  4154. I915_WRITE(0x9408, 0xffffffff);
  4155. I915_WRITE(0x940c, 0xffffffff);
  4156. I915_WRITE(0x9410, 0xffffffff);
  4157. I915_WRITE(0x9414, 0xffffffff);
  4158. I915_WRITE(0x9418, 0xffffffff);
  4159. }
  4160. static void g4x_init_clock_gating(struct drm_device *dev)
  4161. {
  4162. struct drm_i915_private *dev_priv = dev->dev_private;
  4163. uint32_t dspclk_gate;
  4164. I915_WRITE(RENCLK_GATE_D1, 0);
  4165. I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
  4166. GS_UNIT_CLOCK_GATE_DISABLE |
  4167. CL_UNIT_CLOCK_GATE_DISABLE);
  4168. I915_WRITE(RAMCLK_GATE_D, 0);
  4169. dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
  4170. OVRUNIT_CLOCK_GATE_DISABLE |
  4171. OVCUNIT_CLOCK_GATE_DISABLE;
  4172. if (IS_GM45(dev))
  4173. dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
  4174. I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
  4175. /* WaDisableRenderCachePipelinedFlush */
  4176. I915_WRITE(CACHE_MODE_0,
  4177. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  4178. g4x_disable_trickle_feed(dev);
  4179. }
  4180. static void crestline_init_clock_gating(struct drm_device *dev)
  4181. {
  4182. struct drm_i915_private *dev_priv = dev->dev_private;
  4183. I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
  4184. I915_WRITE(RENCLK_GATE_D2, 0);
  4185. I915_WRITE(DSPCLK_GATE_D, 0);
  4186. I915_WRITE(RAMCLK_GATE_D, 0);
  4187. I915_WRITE16(DEUC, 0);
  4188. I915_WRITE(MI_ARB_STATE,
  4189. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  4190. }
  4191. static void broadwater_init_clock_gating(struct drm_device *dev)
  4192. {
  4193. struct drm_i915_private *dev_priv = dev->dev_private;
  4194. I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
  4195. I965_RCC_CLOCK_GATE_DISABLE |
  4196. I965_RCPB_CLOCK_GATE_DISABLE |
  4197. I965_ISC_CLOCK_GATE_DISABLE |
  4198. I965_FBC_CLOCK_GATE_DISABLE);
  4199. I915_WRITE(RENCLK_GATE_D2, 0);
  4200. I915_WRITE(MI_ARB_STATE,
  4201. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  4202. }
  4203. static void gen3_init_clock_gating(struct drm_device *dev)
  4204. {
  4205. struct drm_i915_private *dev_priv = dev->dev_private;
  4206. u32 dstate = I915_READ(D_STATE);
  4207. dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
  4208. DSTATE_DOT_CLOCK_GATING;
  4209. I915_WRITE(D_STATE, dstate);
  4210. if (IS_PINEVIEW(dev))
  4211. I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
  4212. /* IIR "flip pending" means done if this bit is set */
  4213. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  4214. }
  4215. static void i85x_init_clock_gating(struct drm_device *dev)
  4216. {
  4217. struct drm_i915_private *dev_priv = dev->dev_private;
  4218. I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
  4219. }
  4220. static void i830_init_clock_gating(struct drm_device *dev)
  4221. {
  4222. struct drm_i915_private *dev_priv = dev->dev_private;
  4223. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  4224. }
  4225. void intel_init_clock_gating(struct drm_device *dev)
  4226. {
  4227. struct drm_i915_private *dev_priv = dev->dev_private;
  4228. dev_priv->display.init_clock_gating(dev);
  4229. }
  4230. void intel_suspend_hw(struct drm_device *dev)
  4231. {
  4232. if (HAS_PCH_LPT(dev))
  4233. lpt_suspend_hw(dev);
  4234. }
  4235. /**
  4236. * We should only use the power well if we explicitly asked the hardware to
  4237. * enable it, so check if it's enabled and also check if we've requested it to
  4238. * be enabled.
  4239. */
  4240. bool intel_display_power_enabled(struct drm_device *dev,
  4241. enum intel_display_power_domain domain)
  4242. {
  4243. struct drm_i915_private *dev_priv = dev->dev_private;
  4244. if (!HAS_POWER_WELL(dev))
  4245. return true;
  4246. switch (domain) {
  4247. case POWER_DOMAIN_PIPE_A:
  4248. case POWER_DOMAIN_TRANSCODER_EDP:
  4249. return true;
  4250. case POWER_DOMAIN_PIPE_B:
  4251. case POWER_DOMAIN_PIPE_C:
  4252. case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
  4253. case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
  4254. case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
  4255. case POWER_DOMAIN_TRANSCODER_A:
  4256. case POWER_DOMAIN_TRANSCODER_B:
  4257. case POWER_DOMAIN_TRANSCODER_C:
  4258. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  4259. (HSW_PWR_WELL_ENABLE | HSW_PWR_WELL_STATE);
  4260. default:
  4261. BUG();
  4262. }
  4263. }
  4264. static void __intel_set_power_well(struct drm_device *dev, bool enable)
  4265. {
  4266. struct drm_i915_private *dev_priv = dev->dev_private;
  4267. bool is_enabled, enable_requested;
  4268. uint32_t tmp;
  4269. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  4270. is_enabled = tmp & HSW_PWR_WELL_STATE;
  4271. enable_requested = tmp & HSW_PWR_WELL_ENABLE;
  4272. if (enable) {
  4273. if (!enable_requested)
  4274. I915_WRITE(HSW_PWR_WELL_DRIVER, HSW_PWR_WELL_ENABLE);
  4275. if (!is_enabled) {
  4276. DRM_DEBUG_KMS("Enabling power well\n");
  4277. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  4278. HSW_PWR_WELL_STATE), 20))
  4279. DRM_ERROR("Timeout enabling power well\n");
  4280. }
  4281. } else {
  4282. if (enable_requested) {
  4283. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  4284. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  4285. }
  4286. }
  4287. }
  4288. static struct i915_power_well *hsw_pwr;
  4289. /* Display audio driver power well request */
  4290. void i915_request_power_well(void)
  4291. {
  4292. if (WARN_ON(!hsw_pwr))
  4293. return;
  4294. spin_lock_irq(&hsw_pwr->lock);
  4295. if (!hsw_pwr->count++ &&
  4296. !hsw_pwr->i915_request)
  4297. __intel_set_power_well(hsw_pwr->device, true);
  4298. spin_unlock_irq(&hsw_pwr->lock);
  4299. }
  4300. EXPORT_SYMBOL_GPL(i915_request_power_well);
  4301. /* Display audio driver power well release */
  4302. void i915_release_power_well(void)
  4303. {
  4304. if (WARN_ON(!hsw_pwr))
  4305. return;
  4306. spin_lock_irq(&hsw_pwr->lock);
  4307. WARN_ON(!hsw_pwr->count);
  4308. if (!--hsw_pwr->count &&
  4309. !hsw_pwr->i915_request)
  4310. __intel_set_power_well(hsw_pwr->device, false);
  4311. spin_unlock_irq(&hsw_pwr->lock);
  4312. }
  4313. EXPORT_SYMBOL_GPL(i915_release_power_well);
  4314. int i915_init_power_well(struct drm_device *dev)
  4315. {
  4316. struct drm_i915_private *dev_priv = dev->dev_private;
  4317. hsw_pwr = &dev_priv->power_well;
  4318. hsw_pwr->device = dev;
  4319. spin_lock_init(&hsw_pwr->lock);
  4320. hsw_pwr->count = 0;
  4321. return 0;
  4322. }
  4323. void i915_remove_power_well(struct drm_device *dev)
  4324. {
  4325. hsw_pwr = NULL;
  4326. }
  4327. void intel_set_power_well(struct drm_device *dev, bool enable)
  4328. {
  4329. struct drm_i915_private *dev_priv = dev->dev_private;
  4330. struct i915_power_well *power_well = &dev_priv->power_well;
  4331. if (!HAS_POWER_WELL(dev))
  4332. return;
  4333. if (!i915_disable_power_well && !enable)
  4334. return;
  4335. spin_lock_irq(&power_well->lock);
  4336. power_well->i915_request = enable;
  4337. /* only reject "disable" power well request */
  4338. if (power_well->count && !enable) {
  4339. spin_unlock_irq(&power_well->lock);
  4340. return;
  4341. }
  4342. __intel_set_power_well(dev, enable);
  4343. spin_unlock_irq(&power_well->lock);
  4344. }
  4345. /*
  4346. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  4347. * when not needed anymore. We have 4 registers that can request the power well
  4348. * to be enabled, and it will only be disabled if none of the registers is
  4349. * requesting it to be enabled.
  4350. */
  4351. void intel_init_power_well(struct drm_device *dev)
  4352. {
  4353. struct drm_i915_private *dev_priv = dev->dev_private;
  4354. if (!HAS_POWER_WELL(dev))
  4355. return;
  4356. /* For now, we need the power well to be always enabled. */
  4357. intel_set_power_well(dev, true);
  4358. /* We're taking over the BIOS, so clear any requests made by it since
  4359. * the driver is in charge now. */
  4360. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE)
  4361. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  4362. }
  4363. /* Set up chip specific power management-related functions */
  4364. void intel_init_pm(struct drm_device *dev)
  4365. {
  4366. struct drm_i915_private *dev_priv = dev->dev_private;
  4367. if (I915_HAS_FBC(dev)) {
  4368. if (HAS_PCH_SPLIT(dev)) {
  4369. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  4370. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  4371. dev_priv->display.enable_fbc =
  4372. gen7_enable_fbc;
  4373. else
  4374. dev_priv->display.enable_fbc =
  4375. ironlake_enable_fbc;
  4376. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  4377. } else if (IS_GM45(dev)) {
  4378. dev_priv->display.fbc_enabled = g4x_fbc_enabled;
  4379. dev_priv->display.enable_fbc = g4x_enable_fbc;
  4380. dev_priv->display.disable_fbc = g4x_disable_fbc;
  4381. } else if (IS_CRESTLINE(dev)) {
  4382. dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
  4383. dev_priv->display.enable_fbc = i8xx_enable_fbc;
  4384. dev_priv->display.disable_fbc = i8xx_disable_fbc;
  4385. }
  4386. /* 855GM needs testing */
  4387. }
  4388. /* For cxsr */
  4389. if (IS_PINEVIEW(dev))
  4390. i915_pineview_get_mem_freq(dev);
  4391. else if (IS_GEN5(dev))
  4392. i915_ironlake_get_mem_freq(dev);
  4393. /* For FIFO watermark updates */
  4394. if (HAS_PCH_SPLIT(dev)) {
  4395. if (IS_GEN5(dev)) {
  4396. if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
  4397. dev_priv->display.update_wm = ironlake_update_wm;
  4398. else {
  4399. DRM_DEBUG_KMS("Failed to get proper latency. "
  4400. "Disable CxSR\n");
  4401. dev_priv->display.update_wm = NULL;
  4402. }
  4403. dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
  4404. } else if (IS_GEN6(dev)) {
  4405. if (SNB_READ_WM0_LATENCY()) {
  4406. dev_priv->display.update_wm = sandybridge_update_wm;
  4407. dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
  4408. } else {
  4409. DRM_DEBUG_KMS("Failed to read display plane latency. "
  4410. "Disable CxSR\n");
  4411. dev_priv->display.update_wm = NULL;
  4412. }
  4413. dev_priv->display.init_clock_gating = gen6_init_clock_gating;
  4414. } else if (IS_IVYBRIDGE(dev)) {
  4415. if (SNB_READ_WM0_LATENCY()) {
  4416. dev_priv->display.update_wm = ivybridge_update_wm;
  4417. dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
  4418. } else {
  4419. DRM_DEBUG_KMS("Failed to read display plane latency. "
  4420. "Disable CxSR\n");
  4421. dev_priv->display.update_wm = NULL;
  4422. }
  4423. dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
  4424. } else if (IS_HASWELL(dev)) {
  4425. if (I915_READ64(MCH_SSKPD)) {
  4426. dev_priv->display.update_wm = haswell_update_wm;
  4427. dev_priv->display.update_sprite_wm =
  4428. haswell_update_sprite_wm;
  4429. } else {
  4430. DRM_DEBUG_KMS("Failed to read display plane latency. "
  4431. "Disable CxSR\n");
  4432. dev_priv->display.update_wm = NULL;
  4433. }
  4434. dev_priv->display.init_clock_gating = haswell_init_clock_gating;
  4435. } else
  4436. dev_priv->display.update_wm = NULL;
  4437. } else if (IS_VALLEYVIEW(dev)) {
  4438. dev_priv->display.update_wm = valleyview_update_wm;
  4439. dev_priv->display.init_clock_gating =
  4440. valleyview_init_clock_gating;
  4441. } else if (IS_PINEVIEW(dev)) {
  4442. if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
  4443. dev_priv->is_ddr3,
  4444. dev_priv->fsb_freq,
  4445. dev_priv->mem_freq)) {
  4446. DRM_INFO("failed to find known CxSR latency "
  4447. "(found ddr%s fsb freq %d, mem freq %d), "
  4448. "disabling CxSR\n",
  4449. (dev_priv->is_ddr3 == 1) ? "3" : "2",
  4450. dev_priv->fsb_freq, dev_priv->mem_freq);
  4451. /* Disable CxSR and never update its watermark again */
  4452. pineview_disable_cxsr(dev);
  4453. dev_priv->display.update_wm = NULL;
  4454. } else
  4455. dev_priv->display.update_wm = pineview_update_wm;
  4456. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  4457. } else if (IS_G4X(dev)) {
  4458. dev_priv->display.update_wm = g4x_update_wm;
  4459. dev_priv->display.init_clock_gating = g4x_init_clock_gating;
  4460. } else if (IS_GEN4(dev)) {
  4461. dev_priv->display.update_wm = i965_update_wm;
  4462. if (IS_CRESTLINE(dev))
  4463. dev_priv->display.init_clock_gating = crestline_init_clock_gating;
  4464. else if (IS_BROADWATER(dev))
  4465. dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
  4466. } else if (IS_GEN3(dev)) {
  4467. dev_priv->display.update_wm = i9xx_update_wm;
  4468. dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
  4469. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  4470. } else if (IS_I865G(dev)) {
  4471. dev_priv->display.update_wm = i830_update_wm;
  4472. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  4473. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  4474. } else if (IS_I85X(dev)) {
  4475. dev_priv->display.update_wm = i9xx_update_wm;
  4476. dev_priv->display.get_fifo_size = i85x_get_fifo_size;
  4477. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  4478. } else {
  4479. dev_priv->display.update_wm = i830_update_wm;
  4480. dev_priv->display.init_clock_gating = i830_init_clock_gating;
  4481. if (IS_845G(dev))
  4482. dev_priv->display.get_fifo_size = i845_get_fifo_size;
  4483. else
  4484. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  4485. }
  4486. }
  4487. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
  4488. {
  4489. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4490. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  4491. DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
  4492. return -EAGAIN;
  4493. }
  4494. I915_WRITE(GEN6_PCODE_DATA, *val);
  4495. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  4496. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  4497. 500)) {
  4498. DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
  4499. return -ETIMEDOUT;
  4500. }
  4501. *val = I915_READ(GEN6_PCODE_DATA);
  4502. I915_WRITE(GEN6_PCODE_DATA, 0);
  4503. return 0;
  4504. }
  4505. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
  4506. {
  4507. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4508. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  4509. DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
  4510. return -EAGAIN;
  4511. }
  4512. I915_WRITE(GEN6_PCODE_DATA, val);
  4513. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  4514. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  4515. 500)) {
  4516. DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
  4517. return -ETIMEDOUT;
  4518. }
  4519. I915_WRITE(GEN6_PCODE_DATA, 0);
  4520. return 0;
  4521. }
  4522. int vlv_gpu_freq(int ddr_freq, int val)
  4523. {
  4524. int mult, base;
  4525. switch (ddr_freq) {
  4526. case 800:
  4527. mult = 20;
  4528. base = 120;
  4529. break;
  4530. case 1066:
  4531. mult = 22;
  4532. base = 133;
  4533. break;
  4534. case 1333:
  4535. mult = 21;
  4536. base = 125;
  4537. break;
  4538. default:
  4539. return -1;
  4540. }
  4541. return ((val - 0xbd) * mult) + base;
  4542. }
  4543. int vlv_freq_opcode(int ddr_freq, int val)
  4544. {
  4545. int mult, base;
  4546. switch (ddr_freq) {
  4547. case 800:
  4548. mult = 20;
  4549. base = 120;
  4550. break;
  4551. case 1066:
  4552. mult = 22;
  4553. base = 133;
  4554. break;
  4555. case 1333:
  4556. mult = 21;
  4557. base = 125;
  4558. break;
  4559. default:
  4560. return -1;
  4561. }
  4562. val /= mult;
  4563. val -= base / mult;
  4564. val += 0xbd;
  4565. if (val > 0xea)
  4566. val = 0xea;
  4567. return val;
  4568. }
  4569. void intel_pm_init(struct drm_device *dev)
  4570. {
  4571. struct drm_i915_private *dev_priv = dev->dev_private;
  4572. INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
  4573. intel_gen6_powersave_work);
  4574. }