radeon_pm.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #define RADEON_IDLE_LOOP_MS 100
  27. #define RADEON_RECLOCK_DELAY_MS 200
  28. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  29. #define RADEON_WAIT_IDLE_TIMEOUT 200
  30. static void radeon_pm_idle_work_handler(struct work_struct *work);
  31. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  32. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  33. {
  34. struct radeon_bo *bo, *n;
  35. if (list_empty(&rdev->gem.objects))
  36. return;
  37. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  38. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  39. ttm_bo_unmap_virtual(&bo->tbo);
  40. }
  41. if (rdev->gart.table.vram.robj)
  42. ttm_bo_unmap_virtual(&rdev->gart.table.vram.robj->tbo);
  43. if (rdev->stollen_vga_memory)
  44. ttm_bo_unmap_virtual(&rdev->stollen_vga_memory->tbo);
  45. if (rdev->r600_blit.shader_obj)
  46. ttm_bo_unmap_virtual(&rdev->r600_blit.shader_obj->tbo);
  47. }
  48. static void radeon_pm_set_clocks(struct radeon_device *rdev, int static_switch)
  49. {
  50. int i;
  51. if (!static_switch)
  52. radeon_get_power_state(rdev, rdev->pm.planned_action);
  53. mutex_lock(&rdev->cp.mutex);
  54. /* wait for GPU idle */
  55. rdev->pm.gui_idle = false;
  56. rdev->irq.gui_idle = true;
  57. radeon_irq_set(rdev);
  58. wait_event_interruptible_timeout(
  59. rdev->irq.idle_queue, rdev->pm.gui_idle,
  60. msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
  61. rdev->irq.gui_idle = false;
  62. radeon_irq_set(rdev);
  63. mutex_lock(&rdev->vram_mutex);
  64. radeon_unmap_vram_bos(rdev);
  65. if (!static_switch) {
  66. for (i = 0; i < rdev->num_crtc; i++) {
  67. if (rdev->pm.active_crtcs & (1 << i)) {
  68. rdev->pm.req_vblank |= (1 << i);
  69. drm_vblank_get(rdev->ddev, i);
  70. }
  71. }
  72. }
  73. radeon_set_power_state(rdev, static_switch);
  74. if (!static_switch) {
  75. for (i = 0; i < rdev->num_crtc; i++) {
  76. if (rdev->pm.req_vblank & (1 << i)) {
  77. rdev->pm.req_vblank &= ~(1 << i);
  78. drm_vblank_put(rdev->ddev, i);
  79. }
  80. }
  81. }
  82. mutex_unlock(&rdev->vram_mutex);
  83. /* update display watermarks based on new power state */
  84. radeon_update_bandwidth_info(rdev);
  85. if (rdev->pm.active_crtc_count)
  86. radeon_bandwidth_update(rdev);
  87. rdev->pm.planned_action = PM_ACTION_NONE;
  88. mutex_unlock(&rdev->cp.mutex);
  89. }
  90. static ssize_t radeon_get_power_state_static(struct device *dev,
  91. struct device_attribute *attr,
  92. char *buf)
  93. {
  94. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  95. struct radeon_device *rdev = ddev->dev_private;
  96. return snprintf(buf, PAGE_SIZE, "%d.%d\n", rdev->pm.current_power_state_index,
  97. rdev->pm.current_clock_mode_index);
  98. }
  99. static ssize_t radeon_set_power_state_static(struct device *dev,
  100. struct device_attribute *attr,
  101. const char *buf,
  102. size_t count)
  103. {
  104. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  105. struct radeon_device *rdev = ddev->dev_private;
  106. int ps, cm;
  107. if (sscanf(buf, "%u.%u", &ps, &cm) != 2) {
  108. DRM_ERROR("Invalid power state!\n");
  109. return count;
  110. }
  111. mutex_lock(&rdev->ddev->struct_mutex);
  112. mutex_lock(&rdev->pm.mutex);
  113. if ((ps >= 0) && (ps < rdev->pm.num_power_states) &&
  114. (cm >= 0) && (cm < rdev->pm.power_state[ps].num_clock_modes)) {
  115. if ((rdev->pm.active_crtc_count > 1) &&
  116. (rdev->pm.power_state[ps].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)) {
  117. DRM_ERROR("Invalid power state for multi-head: %d.%d\n", ps, cm);
  118. } else {
  119. /* disable dynpm */
  120. rdev->pm.state = PM_STATE_DISABLED;
  121. rdev->pm.planned_action = PM_ACTION_NONE;
  122. rdev->pm.requested_power_state_index = ps;
  123. rdev->pm.requested_clock_mode_index = cm;
  124. radeon_pm_set_clocks(rdev, true);
  125. }
  126. } else
  127. DRM_ERROR("Invalid power state: %d.%d\n\n", ps, cm);
  128. mutex_unlock(&rdev->pm.mutex);
  129. mutex_unlock(&rdev->ddev->struct_mutex);
  130. return count;
  131. }
  132. static ssize_t radeon_get_dynpm(struct device *dev,
  133. struct device_attribute *attr,
  134. char *buf)
  135. {
  136. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  137. struct radeon_device *rdev = ddev->dev_private;
  138. return snprintf(buf, PAGE_SIZE, "%s\n",
  139. (rdev->pm.state == PM_STATE_DISABLED) ? "disabled" : "enabled");
  140. }
  141. static ssize_t radeon_set_dynpm(struct device *dev,
  142. struct device_attribute *attr,
  143. const char *buf,
  144. size_t count)
  145. {
  146. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  147. struct radeon_device *rdev = ddev->dev_private;
  148. int tmp = simple_strtoul(buf, NULL, 10);
  149. if (tmp == 0) {
  150. /* update power mode info */
  151. radeon_pm_compute_clocks(rdev);
  152. /* disable dynpm */
  153. mutex_lock(&rdev->pm.mutex);
  154. rdev->pm.state = PM_STATE_DISABLED;
  155. rdev->pm.planned_action = PM_ACTION_NONE;
  156. mutex_unlock(&rdev->pm.mutex);
  157. DRM_INFO("radeon: dynamic power management disabled\n");
  158. } else if (tmp == 1) {
  159. if (rdev->pm.num_power_states > 1) {
  160. /* enable dynpm */
  161. mutex_lock(&rdev->ddev->struct_mutex);
  162. mutex_lock(&rdev->pm.mutex);
  163. rdev->pm.state = PM_STATE_PAUSED;
  164. rdev->pm.planned_action = PM_ACTION_DEFAULT;
  165. radeon_get_power_state(rdev, rdev->pm.planned_action);
  166. mutex_unlock(&rdev->pm.mutex);
  167. mutex_unlock(&rdev->ddev->struct_mutex);
  168. /* update power mode info */
  169. radeon_pm_compute_clocks(rdev);
  170. DRM_INFO("radeon: dynamic power management enabled\n");
  171. } else
  172. DRM_ERROR("dynpm not valid on this system\n");
  173. } else
  174. DRM_ERROR("Invalid setting: %d\n", tmp);
  175. return count;
  176. }
  177. static DEVICE_ATTR(power_state, S_IRUGO | S_IWUSR, radeon_get_power_state_static, radeon_set_power_state_static);
  178. static DEVICE_ATTR(dynpm, S_IRUGO | S_IWUSR, radeon_get_dynpm, radeon_set_dynpm);
  179. static const char *pm_state_names[4] = {
  180. "PM_STATE_DISABLED",
  181. "PM_STATE_MINIMUM",
  182. "PM_STATE_PAUSED",
  183. "PM_STATE_ACTIVE"
  184. };
  185. static const char *pm_state_types[5] = {
  186. "",
  187. "Powersave",
  188. "Battery",
  189. "Balanced",
  190. "Performance",
  191. };
  192. static void radeon_print_power_mode_info(struct radeon_device *rdev)
  193. {
  194. int i, j;
  195. bool is_default;
  196. DRM_INFO("%d Power State(s)\n", rdev->pm.num_power_states);
  197. for (i = 0; i < rdev->pm.num_power_states; i++) {
  198. if (rdev->pm.default_power_state_index == i)
  199. is_default = true;
  200. else
  201. is_default = false;
  202. DRM_INFO("State %d %s %s\n", i,
  203. pm_state_types[rdev->pm.power_state[i].type],
  204. is_default ? "(default)" : "");
  205. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  206. DRM_INFO("\t%d PCIE Lanes\n", rdev->pm.power_state[i].pcie_lanes);
  207. if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
  208. DRM_INFO("\tSingle display only\n");
  209. DRM_INFO("\t%d Clock Mode(s)\n", rdev->pm.power_state[i].num_clock_modes);
  210. for (j = 0; j < rdev->pm.power_state[i].num_clock_modes; j++) {
  211. if (rdev->flags & RADEON_IS_IGP)
  212. DRM_INFO("\t\t%d engine: %d\n",
  213. j,
  214. rdev->pm.power_state[i].clock_info[j].sclk * 10);
  215. else
  216. DRM_INFO("\t\t%d engine/memory: %d/%d\n",
  217. j,
  218. rdev->pm.power_state[i].clock_info[j].sclk * 10,
  219. rdev->pm.power_state[i].clock_info[j].mclk * 10);
  220. }
  221. }
  222. }
  223. void radeon_sync_with_vblank(struct radeon_device *rdev)
  224. {
  225. if (rdev->pm.active_crtcs) {
  226. rdev->pm.vblank_sync = false;
  227. wait_event_timeout(
  228. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  229. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  230. }
  231. }
  232. int radeon_pm_init(struct radeon_device *rdev)
  233. {
  234. rdev->pm.state = PM_STATE_DISABLED;
  235. rdev->pm.planned_action = PM_ACTION_NONE;
  236. rdev->pm.can_upclock = true;
  237. rdev->pm.can_downclock = true;
  238. if (rdev->bios) {
  239. if (rdev->is_atom_bios)
  240. radeon_atombios_get_power_modes(rdev);
  241. else
  242. radeon_combios_get_power_modes(rdev);
  243. radeon_print_power_mode_info(rdev);
  244. }
  245. if (radeon_debugfs_pm_init(rdev)) {
  246. DRM_ERROR("Failed to register debugfs file for PM!\n");
  247. }
  248. /* where's the best place to put this? */
  249. device_create_file(rdev->dev, &dev_attr_power_state);
  250. device_create_file(rdev->dev, &dev_attr_dynpm);
  251. INIT_DELAYED_WORK(&rdev->pm.idle_work, radeon_pm_idle_work_handler);
  252. if ((radeon_dynpm != -1 && radeon_dynpm) && (rdev->pm.num_power_states > 1)) {
  253. rdev->pm.state = PM_STATE_PAUSED;
  254. DRM_INFO("radeon: dynamic power management enabled\n");
  255. }
  256. DRM_INFO("radeon: power management initialized\n");
  257. return 0;
  258. }
  259. void radeon_pm_fini(struct radeon_device *rdev)
  260. {
  261. if (rdev->pm.state != PM_STATE_DISABLED) {
  262. /* cancel work */
  263. cancel_delayed_work_sync(&rdev->pm.idle_work);
  264. /* reset default clocks */
  265. rdev->pm.state = PM_STATE_DISABLED;
  266. rdev->pm.planned_action = PM_ACTION_DEFAULT;
  267. radeon_pm_set_clocks(rdev, false);
  268. } else if ((rdev->pm.current_power_state_index !=
  269. rdev->pm.default_power_state_index) ||
  270. (rdev->pm.current_clock_mode_index != 0)) {
  271. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  272. rdev->pm.requested_clock_mode_index = 0;
  273. mutex_lock(&rdev->ddev->struct_mutex);
  274. mutex_lock(&rdev->pm.mutex);
  275. radeon_pm_set_clocks(rdev, true);
  276. mutex_unlock(&rdev->pm.mutex);
  277. mutex_unlock(&rdev->ddev->struct_mutex);
  278. }
  279. device_remove_file(rdev->dev, &dev_attr_power_state);
  280. device_remove_file(rdev->dev, &dev_attr_dynpm);
  281. if (rdev->pm.i2c_bus)
  282. radeon_i2c_destroy(rdev->pm.i2c_bus);
  283. }
  284. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  285. {
  286. struct drm_device *ddev = rdev->ddev;
  287. struct drm_crtc *crtc;
  288. struct radeon_crtc *radeon_crtc;
  289. if (rdev->pm.state == PM_STATE_DISABLED)
  290. return;
  291. mutex_lock(&rdev->ddev->struct_mutex);
  292. mutex_lock(&rdev->pm.mutex);
  293. rdev->pm.active_crtcs = 0;
  294. rdev->pm.active_crtc_count = 0;
  295. list_for_each_entry(crtc,
  296. &ddev->mode_config.crtc_list, head) {
  297. radeon_crtc = to_radeon_crtc(crtc);
  298. if (radeon_crtc->enabled) {
  299. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  300. rdev->pm.active_crtc_count++;
  301. }
  302. }
  303. if (rdev->pm.active_crtc_count > 1) {
  304. if (rdev->pm.state == PM_STATE_ACTIVE) {
  305. cancel_delayed_work(&rdev->pm.idle_work);
  306. rdev->pm.state = PM_STATE_PAUSED;
  307. rdev->pm.planned_action = PM_ACTION_UPCLOCK;
  308. radeon_pm_set_clocks(rdev, false);
  309. DRM_DEBUG("radeon: dynamic power management deactivated\n");
  310. }
  311. } else if (rdev->pm.active_crtc_count == 1) {
  312. /* TODO: Increase clocks if needed for current mode */
  313. if (rdev->pm.state == PM_STATE_MINIMUM) {
  314. rdev->pm.state = PM_STATE_ACTIVE;
  315. rdev->pm.planned_action = PM_ACTION_UPCLOCK;
  316. radeon_pm_set_clocks(rdev, false);
  317. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  318. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  319. } else if (rdev->pm.state == PM_STATE_PAUSED) {
  320. rdev->pm.state = PM_STATE_ACTIVE;
  321. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  322. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  323. DRM_DEBUG("radeon: dynamic power management activated\n");
  324. }
  325. } else { /* count == 0 */
  326. if (rdev->pm.state != PM_STATE_MINIMUM) {
  327. cancel_delayed_work(&rdev->pm.idle_work);
  328. rdev->pm.state = PM_STATE_MINIMUM;
  329. rdev->pm.planned_action = PM_ACTION_MINIMUM;
  330. radeon_pm_set_clocks(rdev, false);
  331. }
  332. }
  333. mutex_unlock(&rdev->pm.mutex);
  334. mutex_unlock(&rdev->ddev->struct_mutex);
  335. }
  336. bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  337. {
  338. u32 stat_crtc = 0;
  339. bool in_vbl = true;
  340. if (ASIC_IS_DCE4(rdev)) {
  341. if (rdev->pm.active_crtcs & (1 << 0)) {
  342. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  343. if (!(stat_crtc & 1))
  344. in_vbl = false;
  345. }
  346. if (rdev->pm.active_crtcs & (1 << 1)) {
  347. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  348. if (!(stat_crtc & 1))
  349. in_vbl = false;
  350. }
  351. if (rdev->pm.active_crtcs & (1 << 2)) {
  352. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  353. if (!(stat_crtc & 1))
  354. in_vbl = false;
  355. }
  356. if (rdev->pm.active_crtcs & (1 << 3)) {
  357. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  358. if (!(stat_crtc & 1))
  359. in_vbl = false;
  360. }
  361. if (rdev->pm.active_crtcs & (1 << 4)) {
  362. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  363. if (!(stat_crtc & 1))
  364. in_vbl = false;
  365. }
  366. if (rdev->pm.active_crtcs & (1 << 5)) {
  367. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  368. if (!(stat_crtc & 1))
  369. in_vbl = false;
  370. }
  371. } else if (ASIC_IS_AVIVO(rdev)) {
  372. if (rdev->pm.active_crtcs & (1 << 0)) {
  373. stat_crtc = RREG32(D1CRTC_STATUS);
  374. if (!(stat_crtc & 1))
  375. in_vbl = false;
  376. }
  377. if (rdev->pm.active_crtcs & (1 << 1)) {
  378. stat_crtc = RREG32(D2CRTC_STATUS);
  379. if (!(stat_crtc & 1))
  380. in_vbl = false;
  381. }
  382. } else {
  383. if (rdev->pm.active_crtcs & (1 << 0)) {
  384. stat_crtc = RREG32(RADEON_CRTC_STATUS);
  385. if (!(stat_crtc & 1))
  386. in_vbl = false;
  387. }
  388. if (rdev->pm.active_crtcs & (1 << 1)) {
  389. stat_crtc = RREG32(RADEON_CRTC2_STATUS);
  390. if (!(stat_crtc & 1))
  391. in_vbl = false;
  392. }
  393. }
  394. if (in_vbl == false)
  395. DRM_INFO("not in vbl for pm change %08x at %s\n", stat_crtc,
  396. finish ? "exit" : "entry");
  397. return in_vbl;
  398. }
  399. static void radeon_pm_idle_work_handler(struct work_struct *work)
  400. {
  401. struct radeon_device *rdev;
  402. int resched;
  403. rdev = container_of(work, struct radeon_device,
  404. pm.idle_work.work);
  405. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  406. mutex_lock(&rdev->ddev->struct_mutex);
  407. mutex_lock(&rdev->pm.mutex);
  408. if (rdev->pm.state == PM_STATE_ACTIVE) {
  409. unsigned long irq_flags;
  410. int not_processed = 0;
  411. read_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  412. if (!list_empty(&rdev->fence_drv.emited)) {
  413. struct list_head *ptr;
  414. list_for_each(ptr, &rdev->fence_drv.emited) {
  415. /* count up to 3, that's enought info */
  416. if (++not_processed >= 3)
  417. break;
  418. }
  419. }
  420. read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  421. if (not_processed >= 3) { /* should upclock */
  422. if (rdev->pm.planned_action == PM_ACTION_DOWNCLOCK) {
  423. rdev->pm.planned_action = PM_ACTION_NONE;
  424. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  425. rdev->pm.can_upclock) {
  426. rdev->pm.planned_action =
  427. PM_ACTION_UPCLOCK;
  428. rdev->pm.action_timeout = jiffies +
  429. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  430. }
  431. } else if (not_processed == 0) { /* should downclock */
  432. if (rdev->pm.planned_action == PM_ACTION_UPCLOCK) {
  433. rdev->pm.planned_action = PM_ACTION_NONE;
  434. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  435. rdev->pm.can_downclock) {
  436. rdev->pm.planned_action =
  437. PM_ACTION_DOWNCLOCK;
  438. rdev->pm.action_timeout = jiffies +
  439. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  440. }
  441. }
  442. if (rdev->pm.planned_action != PM_ACTION_NONE &&
  443. jiffies > rdev->pm.action_timeout) {
  444. radeon_pm_set_clocks(rdev, false);
  445. }
  446. }
  447. mutex_unlock(&rdev->pm.mutex);
  448. mutex_unlock(&rdev->ddev->struct_mutex);
  449. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  450. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  451. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  452. }
  453. /*
  454. * Debugfs info
  455. */
  456. #if defined(CONFIG_DEBUG_FS)
  457. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  458. {
  459. struct drm_info_node *node = (struct drm_info_node *) m->private;
  460. struct drm_device *dev = node->minor->dev;
  461. struct radeon_device *rdev = dev->dev_private;
  462. seq_printf(m, "state: %s\n", pm_state_names[rdev->pm.state]);
  463. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk);
  464. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  465. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk);
  466. if (rdev->asic->get_memory_clock)
  467. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  468. if (rdev->asic->get_pcie_lanes)
  469. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  470. return 0;
  471. }
  472. static struct drm_info_list radeon_pm_info_list[] = {
  473. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  474. };
  475. #endif
  476. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  477. {
  478. #if defined(CONFIG_DEBUG_FS)
  479. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  480. #else
  481. return 0;
  482. #endif
  483. }