sh_mobile_hdmi.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318
  1. /*
  2. * SH-Mobile High-Definition Multimedia Interface (HDMI) driver
  3. * for SLISHDMI13T and SLIPHDMIT IP cores
  4. *
  5. * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/console.h>
  13. #include <linux/delay.h>
  14. #include <linux/err.h>
  15. #include <linux/init.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/slab.h>
  22. #include <linux/types.h>
  23. #include <linux/workqueue.h>
  24. #include <sound/soc-dapm.h>
  25. #include <sound/initval.h>
  26. #include <video/sh_mobile_hdmi.h>
  27. #include <video/sh_mobile_lcdc.h>
  28. #include "sh_mobile_lcdcfb.h"
  29. #define HDMI_SYSTEM_CTRL 0x00 /* System control */
  30. #define HDMI_L_R_DATA_SWAP_CTRL_RPKT 0x01 /* L/R data swap control,
  31. bits 19..16 of 20-bit N for Audio Clock Regeneration packet */
  32. #define HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8 0x02 /* bits 15..8 of 20-bit N for Audio Clock Regeneration packet */
  33. #define HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0 0x03 /* bits 7..0 of 20-bit N for Audio Clock Regeneration packet */
  34. #define HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS 0x04 /* SPDIF audio sampling frequency,
  35. bits 19..16 of Internal CTS */
  36. #define HDMI_INTERNAL_CTS_15_8 0x05 /* bits 15..8 of Internal CTS */
  37. #define HDMI_INTERNAL_CTS_7_0 0x06 /* bits 7..0 of Internal CTS */
  38. #define HDMI_EXTERNAL_CTS_19_16 0x07 /* External CTS */
  39. #define HDMI_EXTERNAL_CTS_15_8 0x08 /* External CTS */
  40. #define HDMI_EXTERNAL_CTS_7_0 0x09 /* External CTS */
  41. #define HDMI_AUDIO_SETTING_1 0x0A /* Audio setting.1 */
  42. #define HDMI_AUDIO_SETTING_2 0x0B /* Audio setting.2 */
  43. #define HDMI_I2S_AUDIO_SET 0x0C /* I2S audio setting */
  44. #define HDMI_DSD_AUDIO_SET 0x0D /* DSD audio setting */
  45. #define HDMI_DEBUG_MONITOR_1 0x0E /* Debug monitor.1 */
  46. #define HDMI_DEBUG_MONITOR_2 0x0F /* Debug monitor.2 */
  47. #define HDMI_I2S_INPUT_PIN_SWAP 0x10 /* I2S input pin swap */
  48. #define HDMI_AUDIO_STATUS_BITS_SETTING_1 0x11 /* Audio status bits setting.1 */
  49. #define HDMI_AUDIO_STATUS_BITS_SETTING_2 0x12 /* Audio status bits setting.2 */
  50. #define HDMI_CATEGORY_CODE 0x13 /* Category code */
  51. #define HDMI_SOURCE_NUM_AUDIO_WORD_LEN 0x14 /* Source number/Audio word length */
  52. #define HDMI_AUDIO_VIDEO_SETTING_1 0x15 /* Audio/Video setting.1 */
  53. #define HDMI_VIDEO_SETTING_1 0x16 /* Video setting.1 */
  54. #define HDMI_DEEP_COLOR_MODES 0x17 /* Deep Color Modes */
  55. /* 12 16- and 10-bit Color space conversion parameters: 0x18..0x2f */
  56. #define HDMI_COLOR_SPACE_CONVERSION_PARAMETERS 0x18
  57. #define HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS 0x30 /* External video parameter settings */
  58. #define HDMI_EXTERNAL_H_TOTAL_7_0 0x31 /* External horizontal total (LSB) */
  59. #define HDMI_EXTERNAL_H_TOTAL_11_8 0x32 /* External horizontal total (MSB) */
  60. #define HDMI_EXTERNAL_H_BLANK_7_0 0x33 /* External horizontal blank (LSB) */
  61. #define HDMI_EXTERNAL_H_BLANK_9_8 0x34 /* External horizontal blank (MSB) */
  62. #define HDMI_EXTERNAL_H_DELAY_7_0 0x35 /* External horizontal delay (LSB) */
  63. #define HDMI_EXTERNAL_H_DELAY_9_8 0x36 /* External horizontal delay (MSB) */
  64. #define HDMI_EXTERNAL_H_DURATION_7_0 0x37 /* External horizontal duration (LSB) */
  65. #define HDMI_EXTERNAL_H_DURATION_9_8 0x38 /* External horizontal duration (MSB) */
  66. #define HDMI_EXTERNAL_V_TOTAL_7_0 0x39 /* External vertical total (LSB) */
  67. #define HDMI_EXTERNAL_V_TOTAL_9_8 0x3A /* External vertical total (MSB) */
  68. #define HDMI_AUDIO_VIDEO_SETTING_2 0x3B /* Audio/Video setting.2 */
  69. #define HDMI_EXTERNAL_V_BLANK 0x3D /* External vertical blank */
  70. #define HDMI_EXTERNAL_V_DELAY 0x3E /* External vertical delay */
  71. #define HDMI_EXTERNAL_V_DURATION 0x3F /* External vertical duration */
  72. #define HDMI_CTRL_PKT_MANUAL_SEND_CONTROL 0x40 /* Control packet manual send control */
  73. #define HDMI_CTRL_PKT_AUTO_SEND 0x41 /* Control packet auto send with VSYNC control */
  74. #define HDMI_AUTO_CHECKSUM_OPTION 0x42 /* Auto checksum option */
  75. #define HDMI_VIDEO_SETTING_2 0x45 /* Video setting.2 */
  76. #define HDMI_OUTPUT_OPTION 0x46 /* Output option */
  77. #define HDMI_SLIPHDMIT_PARAM_OPTION 0x51 /* SLIPHDMIT parameter option */
  78. #define HDMI_HSYNC_PMENT_AT_EMB_7_0 0x52 /* HSYNC placement at embedded sync (LSB) */
  79. #define HDMI_HSYNC_PMENT_AT_EMB_15_8 0x53 /* HSYNC placement at embedded sync (MSB) */
  80. #define HDMI_VSYNC_PMENT_AT_EMB_7_0 0x54 /* VSYNC placement at embedded sync (LSB) */
  81. #define HDMI_VSYNC_PMENT_AT_EMB_14_8 0x55 /* VSYNC placement at embedded sync (MSB) */
  82. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_1 0x56 /* SLIPHDMIT parameter settings.1 */
  83. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_2 0x57 /* SLIPHDMIT parameter settings.2 */
  84. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_3 0x58 /* SLIPHDMIT parameter settings.3 */
  85. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_5 0x59 /* SLIPHDMIT parameter settings.5 */
  86. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_6 0x5A /* SLIPHDMIT parameter settings.6 */
  87. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_7 0x5B /* SLIPHDMIT parameter settings.7 */
  88. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_8 0x5C /* SLIPHDMIT parameter settings.8 */
  89. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_9 0x5D /* SLIPHDMIT parameter settings.9 */
  90. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_10 0x5E /* SLIPHDMIT parameter settings.10 */
  91. #define HDMI_CTRL_PKT_BUF_INDEX 0x5F /* Control packet buffer index */
  92. #define HDMI_CTRL_PKT_BUF_ACCESS_HB0 0x60 /* Control packet data buffer access window - HB0 */
  93. #define HDMI_CTRL_PKT_BUF_ACCESS_HB1 0x61 /* Control packet data buffer access window - HB1 */
  94. #define HDMI_CTRL_PKT_BUF_ACCESS_HB2 0x62 /* Control packet data buffer access window - HB2 */
  95. #define HDMI_CTRL_PKT_BUF_ACCESS_PB0 0x63 /* Control packet data buffer access window - PB0 */
  96. #define HDMI_CTRL_PKT_BUF_ACCESS_PB1 0x64 /* Control packet data buffer access window - PB1 */
  97. #define HDMI_CTRL_PKT_BUF_ACCESS_PB2 0x65 /* Control packet data buffer access window - PB2 */
  98. #define HDMI_CTRL_PKT_BUF_ACCESS_PB3 0x66 /* Control packet data buffer access window - PB3 */
  99. #define HDMI_CTRL_PKT_BUF_ACCESS_PB4 0x67 /* Control packet data buffer access window - PB4 */
  100. #define HDMI_CTRL_PKT_BUF_ACCESS_PB5 0x68 /* Control packet data buffer access window - PB5 */
  101. #define HDMI_CTRL_PKT_BUF_ACCESS_PB6 0x69 /* Control packet data buffer access window - PB6 */
  102. #define HDMI_CTRL_PKT_BUF_ACCESS_PB7 0x6A /* Control packet data buffer access window - PB7 */
  103. #define HDMI_CTRL_PKT_BUF_ACCESS_PB8 0x6B /* Control packet data buffer access window - PB8 */
  104. #define HDMI_CTRL_PKT_BUF_ACCESS_PB9 0x6C /* Control packet data buffer access window - PB9 */
  105. #define HDMI_CTRL_PKT_BUF_ACCESS_PB10 0x6D /* Control packet data buffer access window - PB10 */
  106. #define HDMI_CTRL_PKT_BUF_ACCESS_PB11 0x6E /* Control packet data buffer access window - PB11 */
  107. #define HDMI_CTRL_PKT_BUF_ACCESS_PB12 0x6F /* Control packet data buffer access window - PB12 */
  108. #define HDMI_CTRL_PKT_BUF_ACCESS_PB13 0x70 /* Control packet data buffer access window - PB13 */
  109. #define HDMI_CTRL_PKT_BUF_ACCESS_PB14 0x71 /* Control packet data buffer access window - PB14 */
  110. #define HDMI_CTRL_PKT_BUF_ACCESS_PB15 0x72 /* Control packet data buffer access window - PB15 */
  111. #define HDMI_CTRL_PKT_BUF_ACCESS_PB16 0x73 /* Control packet data buffer access window - PB16 */
  112. #define HDMI_CTRL_PKT_BUF_ACCESS_PB17 0x74 /* Control packet data buffer access window - PB17 */
  113. #define HDMI_CTRL_PKT_BUF_ACCESS_PB18 0x75 /* Control packet data buffer access window - PB18 */
  114. #define HDMI_CTRL_PKT_BUF_ACCESS_PB19 0x76 /* Control packet data buffer access window - PB19 */
  115. #define HDMI_CTRL_PKT_BUF_ACCESS_PB20 0x77 /* Control packet data buffer access window - PB20 */
  116. #define HDMI_CTRL_PKT_BUF_ACCESS_PB21 0x78 /* Control packet data buffer access window - PB21 */
  117. #define HDMI_CTRL_PKT_BUF_ACCESS_PB22 0x79 /* Control packet data buffer access window - PB22 */
  118. #define HDMI_CTRL_PKT_BUF_ACCESS_PB23 0x7A /* Control packet data buffer access window - PB23 */
  119. #define HDMI_CTRL_PKT_BUF_ACCESS_PB24 0x7B /* Control packet data buffer access window - PB24 */
  120. #define HDMI_CTRL_PKT_BUF_ACCESS_PB25 0x7C /* Control packet data buffer access window - PB25 */
  121. #define HDMI_CTRL_PKT_BUF_ACCESS_PB26 0x7D /* Control packet data buffer access window - PB26 */
  122. #define HDMI_CTRL_PKT_BUF_ACCESS_PB27 0x7E /* Control packet data buffer access window - PB27 */
  123. #define HDMI_EDID_KSV_FIFO_ACCESS_WINDOW 0x80 /* EDID/KSV FIFO access window */
  124. #define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_7_0 0x81 /* DDC bus access frequency control (LSB) */
  125. #define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_15_8 0x82 /* DDC bus access frequency control (MSB) */
  126. #define HDMI_INTERRUPT_MASK_1 0x92 /* Interrupt mask.1 */
  127. #define HDMI_INTERRUPT_MASK_2 0x93 /* Interrupt mask.2 */
  128. #define HDMI_INTERRUPT_STATUS_1 0x94 /* Interrupt status.1 */
  129. #define HDMI_INTERRUPT_STATUS_2 0x95 /* Interrupt status.2 */
  130. #define HDMI_INTERRUPT_MASK_3 0x96 /* Interrupt mask.3 */
  131. #define HDMI_INTERRUPT_MASK_4 0x97 /* Interrupt mask.4 */
  132. #define HDMI_INTERRUPT_STATUS_3 0x98 /* Interrupt status.3 */
  133. #define HDMI_INTERRUPT_STATUS_4 0x99 /* Interrupt status.4 */
  134. #define HDMI_SOFTWARE_HDCP_CONTROL_1 0x9A /* Software HDCP control.1 */
  135. #define HDMI_FRAME_COUNTER 0x9C /* Frame counter */
  136. #define HDMI_FRAME_COUNTER_FOR_RI_CHECK 0x9D /* Frame counter for Ri check */
  137. #define HDMI_HDCP_CONTROL 0xAF /* HDCP control */
  138. #define HDMI_RI_FRAME_COUNT_REGISTER 0xB2 /* Ri frame count register */
  139. #define HDMI_DDC_BUS_CONTROL 0xB7 /* DDC bus control */
  140. #define HDMI_HDCP_STATUS 0xB8 /* HDCP status */
  141. #define HDMI_SHA0 0xB9 /* sha0 */
  142. #define HDMI_SHA1 0xBA /* sha1 */
  143. #define HDMI_SHA2 0xBB /* sha2 */
  144. #define HDMI_SHA3 0xBC /* sha3 */
  145. #define HDMI_SHA4 0xBD /* sha4 */
  146. #define HDMI_BCAPS_READ 0xBE /* BCAPS read / debug */
  147. #define HDMI_AKSV_BKSV_7_0_MONITOR 0xBF /* AKSV/BKSV[7:0] monitor */
  148. #define HDMI_AKSV_BKSV_15_8_MONITOR 0xC0 /* AKSV/BKSV[15:8] monitor */
  149. #define HDMI_AKSV_BKSV_23_16_MONITOR 0xC1 /* AKSV/BKSV[23:16] monitor */
  150. #define HDMI_AKSV_BKSV_31_24_MONITOR 0xC2 /* AKSV/BKSV[31:24] monitor */
  151. #define HDMI_AKSV_BKSV_39_32_MONITOR 0xC3 /* AKSV/BKSV[39:32] monitor */
  152. #define HDMI_EDID_SEGMENT_POINTER 0xC4 /* EDID segment pointer */
  153. #define HDMI_EDID_WORD_ADDRESS 0xC5 /* EDID word address */
  154. #define HDMI_EDID_DATA_FIFO_ADDRESS 0xC6 /* EDID data FIFO address */
  155. #define HDMI_NUM_OF_HDMI_DEVICES 0xC7 /* Number of HDMI devices */
  156. #define HDMI_HDCP_ERROR_CODE 0xC8 /* HDCP error code */
  157. #define HDMI_100MS_TIMER_SET 0xC9 /* 100ms timer setting */
  158. #define HDMI_5SEC_TIMER_SET 0xCA /* 5sec timer setting */
  159. #define HDMI_RI_READ_COUNT 0xCB /* Ri read count */
  160. #define HDMI_AN_SEED 0xCC /* An seed */
  161. #define HDMI_MAX_NUM_OF_RCIVRS_ALLOWED 0xCD /* Maximum number of receivers allowed */
  162. #define HDMI_HDCP_MEMORY_ACCESS_CONTROL_1 0xCE /* HDCP memory access control.1 */
  163. #define HDMI_HDCP_MEMORY_ACCESS_CONTROL_2 0xCF /* HDCP memory access control.2 */
  164. #define HDMI_HDCP_CONTROL_2 0xD0 /* HDCP Control 2 */
  165. #define HDMI_HDCP_KEY_MEMORY_CONTROL 0xD2 /* HDCP Key Memory Control */
  166. #define HDMI_COLOR_SPACE_CONV_CONFIG_1 0xD3 /* Color space conversion configuration.1 */
  167. #define HDMI_VIDEO_SETTING_3 0xD4 /* Video setting.3 */
  168. #define HDMI_RI_7_0 0xD5 /* Ri[7:0] */
  169. #define HDMI_RI_15_8 0xD6 /* Ri[15:8] */
  170. #define HDMI_PJ 0xD7 /* Pj */
  171. #define HDMI_SHA_RD 0xD8 /* sha_rd */
  172. #define HDMI_RI_7_0_SAVED 0xD9 /* Ri[7:0] saved */
  173. #define HDMI_RI_15_8_SAVED 0xDA /* Ri[15:8] saved */
  174. #define HDMI_PJ_SAVED 0xDB /* Pj saved */
  175. #define HDMI_NUM_OF_DEVICES 0xDC /* Number of devices */
  176. #define HDMI_HOT_PLUG_MSENS_STATUS 0xDF /* Hot plug/MSENS status */
  177. #define HDMI_BCAPS_WRITE 0xE0 /* bcaps */
  178. #define HDMI_BSTAT_7_0 0xE1 /* bstat[7:0] */
  179. #define HDMI_BSTAT_15_8 0xE2 /* bstat[15:8] */
  180. #define HDMI_BKSV_7_0 0xE3 /* bksv[7:0] */
  181. #define HDMI_BKSV_15_8 0xE4 /* bksv[15:8] */
  182. #define HDMI_BKSV_23_16 0xE5 /* bksv[23:16] */
  183. #define HDMI_BKSV_31_24 0xE6 /* bksv[31:24] */
  184. #define HDMI_BKSV_39_32 0xE7 /* bksv[39:32] */
  185. #define HDMI_AN_7_0 0xE8 /* An[7:0] */
  186. #define HDMI_AN_15_8 0xE9 /* An [15:8] */
  187. #define HDMI_AN_23_16 0xEA /* An [23:16] */
  188. #define HDMI_AN_31_24 0xEB /* An [31:24] */
  189. #define HDMI_AN_39_32 0xEC /* An [39:32] */
  190. #define HDMI_AN_47_40 0xED /* An [47:40] */
  191. #define HDMI_AN_55_48 0xEE /* An [55:48] */
  192. #define HDMI_AN_63_56 0xEF /* An [63:56] */
  193. #define HDMI_PRODUCT_ID 0xF0 /* Product ID */
  194. #define HDMI_REVISION_ID 0xF1 /* Revision ID */
  195. #define HDMI_TEST_MODE 0xFE /* Test mode */
  196. enum hotplug_state {
  197. HDMI_HOTPLUG_DISCONNECTED,
  198. HDMI_HOTPLUG_CONNECTED,
  199. HDMI_HOTPLUG_EDID_DONE,
  200. };
  201. struct sh_hdmi {
  202. void __iomem *base;
  203. enum hotplug_state hp_state; /* hot-plug status */
  204. bool preprogrammed_mode; /* use a pre-programmed VIC or the external mode */
  205. struct clk *hdmi_clk;
  206. struct device *dev;
  207. struct fb_info *info;
  208. struct mutex mutex; /* Protect the info pointer */
  209. struct delayed_work edid_work;
  210. struct fb_var_screeninfo var;
  211. struct fb_monspecs monspec;
  212. };
  213. static void hdmi_write(struct sh_hdmi *hdmi, u8 data, u8 reg)
  214. {
  215. iowrite8(data, hdmi->base + reg);
  216. }
  217. static u8 hdmi_read(struct sh_hdmi *hdmi, u8 reg)
  218. {
  219. return ioread8(hdmi->base + reg);
  220. }
  221. /*
  222. * HDMI sound
  223. */
  224. static unsigned int sh_hdmi_snd_read(struct snd_soc_codec *codec,
  225. unsigned int reg)
  226. {
  227. struct sh_hdmi *hdmi = snd_soc_codec_get_drvdata(codec);
  228. return hdmi_read(hdmi, reg);
  229. }
  230. static int sh_hdmi_snd_write(struct snd_soc_codec *codec,
  231. unsigned int reg,
  232. unsigned int value)
  233. {
  234. struct sh_hdmi *hdmi = snd_soc_codec_get_drvdata(codec);
  235. hdmi_write(hdmi, value, reg);
  236. return 0;
  237. }
  238. static struct snd_soc_dai_driver sh_hdmi_dai = {
  239. .name = "sh_mobile_hdmi-hifi",
  240. .playback = {
  241. .stream_name = "Playback",
  242. .channels_min = 2,
  243. .channels_max = 8,
  244. .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  245. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  246. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  247. SNDRV_PCM_RATE_192000,
  248. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
  249. },
  250. };
  251. static int sh_hdmi_snd_probe(struct snd_soc_codec *codec)
  252. {
  253. dev_info(codec->dev, "SH Mobile HDMI Audio Codec");
  254. return 0;
  255. }
  256. static struct snd_soc_codec_driver soc_codec_dev_sh_hdmi = {
  257. .probe = sh_hdmi_snd_probe,
  258. .read = sh_hdmi_snd_read,
  259. .write = sh_hdmi_snd_write,
  260. };
  261. /*
  262. * HDMI video
  263. */
  264. /* External video parameter settings */
  265. static void sh_hdmi_external_video_param(struct sh_hdmi *hdmi)
  266. {
  267. struct fb_var_screeninfo *var = &hdmi->var;
  268. u16 htotal, hblank, hdelay, vtotal, vblank, vdelay, voffset;
  269. u8 sync = 0;
  270. htotal = var->xres + var->right_margin + var->left_margin + var->hsync_len;
  271. hdelay = var->hsync_len + var->left_margin;
  272. hblank = var->right_margin + hdelay;
  273. /*
  274. * Vertical timing looks a bit different in Figure 18,
  275. * but let's try the same first by setting offset = 0
  276. */
  277. vtotal = var->yres + var->upper_margin + var->lower_margin + var->vsync_len;
  278. vdelay = var->vsync_len + var->upper_margin;
  279. vblank = var->lower_margin + vdelay;
  280. voffset = min(var->upper_margin / 2, 6U);
  281. /*
  282. * [3]: VSYNC polarity: Positive
  283. * [2]: HSYNC polarity: Positive
  284. * [1]: Interlace/Progressive: Progressive
  285. * [0]: External video settings enable: used.
  286. */
  287. if (var->sync & FB_SYNC_HOR_HIGH_ACT)
  288. sync |= 4;
  289. if (var->sync & FB_SYNC_VERT_HIGH_ACT)
  290. sync |= 8;
  291. dev_dbg(hdmi->dev, "H: %u, %u, %u, %u; V: %u, %u, %u, %u; sync 0x%x\n",
  292. htotal, hblank, hdelay, var->hsync_len,
  293. vtotal, vblank, vdelay, var->vsync_len, sync);
  294. hdmi_write(hdmi, sync | (voffset << 4), HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS);
  295. hdmi_write(hdmi, htotal, HDMI_EXTERNAL_H_TOTAL_7_0);
  296. hdmi_write(hdmi, htotal >> 8, HDMI_EXTERNAL_H_TOTAL_11_8);
  297. hdmi_write(hdmi, hblank, HDMI_EXTERNAL_H_BLANK_7_0);
  298. hdmi_write(hdmi, hblank >> 8, HDMI_EXTERNAL_H_BLANK_9_8);
  299. hdmi_write(hdmi, hdelay, HDMI_EXTERNAL_H_DELAY_7_0);
  300. hdmi_write(hdmi, hdelay >> 8, HDMI_EXTERNAL_H_DELAY_9_8);
  301. hdmi_write(hdmi, var->hsync_len, HDMI_EXTERNAL_H_DURATION_7_0);
  302. hdmi_write(hdmi, var->hsync_len >> 8, HDMI_EXTERNAL_H_DURATION_9_8);
  303. hdmi_write(hdmi, vtotal, HDMI_EXTERNAL_V_TOTAL_7_0);
  304. hdmi_write(hdmi, vtotal >> 8, HDMI_EXTERNAL_V_TOTAL_9_8);
  305. hdmi_write(hdmi, vblank, HDMI_EXTERNAL_V_BLANK);
  306. hdmi_write(hdmi, vdelay, HDMI_EXTERNAL_V_DELAY);
  307. hdmi_write(hdmi, var->vsync_len, HDMI_EXTERNAL_V_DURATION);
  308. /* Set bit 0 of HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS here for external mode */
  309. if (!hdmi->preprogrammed_mode)
  310. hdmi_write(hdmi, sync | 1 | (voffset << 4),
  311. HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS);
  312. }
  313. /**
  314. * sh_hdmi_video_config()
  315. */
  316. static void sh_hdmi_video_config(struct sh_hdmi *hdmi)
  317. {
  318. /*
  319. * [7:4]: Audio sampling frequency: 48kHz
  320. * [3:1]: Input video format: RGB and YCbCr 4:4:4 (Y on Green)
  321. * [0]: Internal/External DE select: internal
  322. */
  323. hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
  324. /*
  325. * [7:6]: Video output format: RGB 4:4:4
  326. * [5:4]: Input video data width: 8 bit
  327. * [3:1]: EAV/SAV location: channel 1
  328. * [0]: Video input color space: RGB
  329. */
  330. hdmi_write(hdmi, 0x34, HDMI_VIDEO_SETTING_1);
  331. /*
  332. * [7:6]: Together with bit [6] of HDMI_AUDIO_VIDEO_SETTING_2, which is
  333. * left at 0 by default, this configures 24bpp and sets the Color Depth
  334. * (CD) field in the General Control Packet
  335. */
  336. hdmi_write(hdmi, 0x20, HDMI_DEEP_COLOR_MODES);
  337. }
  338. /**
  339. * sh_hdmi_audio_config()
  340. */
  341. static void sh_hdmi_audio_config(struct sh_hdmi *hdmi)
  342. {
  343. u8 data;
  344. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  345. /*
  346. * [7:4] L/R data swap control
  347. * [3:0] appropriate N[19:16]
  348. */
  349. hdmi_write(hdmi, 0x00, HDMI_L_R_DATA_SWAP_CTRL_RPKT);
  350. /* appropriate N[15:8] */
  351. hdmi_write(hdmi, 0x18, HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8);
  352. /* appropriate N[7:0] */
  353. hdmi_write(hdmi, 0x00, HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0);
  354. /* [7:4] 48 kHz SPDIF not used */
  355. hdmi_write(hdmi, 0x20, HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS);
  356. /*
  357. * [6:5] set required down sampling rate if required
  358. * [4:3] set required audio source
  359. */
  360. switch (pdata->flags & HDMI_SND_SRC_MASK) {
  361. default:
  362. /* fall through */
  363. case HDMI_SND_SRC_I2S:
  364. data = 0x0 << 3;
  365. break;
  366. case HDMI_SND_SRC_SPDIF:
  367. data = 0x1 << 3;
  368. break;
  369. case HDMI_SND_SRC_DSD:
  370. data = 0x2 << 3;
  371. break;
  372. case HDMI_SND_SRC_HBR:
  373. data = 0x3 << 3;
  374. break;
  375. }
  376. hdmi_write(hdmi, data, HDMI_AUDIO_SETTING_1);
  377. /* [3:0] set sending channel number for channel status */
  378. hdmi_write(hdmi, 0x40, HDMI_AUDIO_SETTING_2);
  379. /*
  380. * [5:2] set valid I2S source input pin
  381. * [1:0] set input I2S source mode
  382. */
  383. hdmi_write(hdmi, 0x04, HDMI_I2S_AUDIO_SET);
  384. /* [7:4] set valid DSD source input pin */
  385. hdmi_write(hdmi, 0x00, HDMI_DSD_AUDIO_SET);
  386. /* [7:0] set appropriate I2S input pin swap settings if required */
  387. hdmi_write(hdmi, 0x00, HDMI_I2S_INPUT_PIN_SWAP);
  388. /*
  389. * [7] set validity bit for channel status
  390. * [3:0] set original sample frequency for channel status
  391. */
  392. hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_1);
  393. /*
  394. * [7] set value for channel status
  395. * [6] set value for channel status
  396. * [5] set copyright bit for channel status
  397. * [4:2] set additional information for channel status
  398. * [1:0] set clock accuracy for channel status
  399. */
  400. hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_2);
  401. /* [7:0] set category code for channel status */
  402. hdmi_write(hdmi, 0x00, HDMI_CATEGORY_CODE);
  403. /*
  404. * [7:4] set source number for channel status
  405. * [3:0] set word length for channel status
  406. */
  407. hdmi_write(hdmi, 0x00, HDMI_SOURCE_NUM_AUDIO_WORD_LEN);
  408. /* [7:4] set sample frequency for channel status */
  409. hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
  410. }
  411. /**
  412. * sh_hdmi_phy_config() - configure the HDMI PHY for the used video mode
  413. */
  414. static void sh_hdmi_phy_config(struct sh_hdmi *hdmi)
  415. {
  416. if (hdmi->var.yres > 480) {
  417. /* 720p, 8bit, 74.25MHz. Might need to be adjusted for other formats */
  418. /*
  419. * [1:0] Speed_A
  420. * [3:2] Speed_B
  421. * [4] PLLA_Bypass
  422. * [6] DRV_TEST_EN
  423. * [7] DRV_TEST_IN
  424. */
  425. hdmi_write(hdmi, 0x0f, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  426. /* PLLB_CONFIG[17], PLLA_CONFIG[17] - not in PHY datasheet */
  427. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  428. /*
  429. * [2:0] BGR_I_OFFSET
  430. * [6:4] BGR_V_OFFSET
  431. */
  432. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  433. /* PLLA_CONFIG[7:0]: VCO gain, VCO offset, LPF resistance[0] */
  434. hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  435. /*
  436. * PLLA_CONFIG[15:8]: regulator voltage[0], CP current,
  437. * LPF capacitance, LPF resistance[1]
  438. */
  439. hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  440. /* PLLB_CONFIG[7:0]: LPF resistance[0], VCO offset, VCO gain */
  441. hdmi_write(hdmi, 0x4A, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  442. /*
  443. * PLLB_CONFIG[15:8]: regulator voltage[0], CP current,
  444. * LPF capacitance, LPF resistance[1]
  445. */
  446. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  447. /* DRV_CONFIG, PE_CONFIG */
  448. hdmi_write(hdmi, 0x25, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  449. /*
  450. * [2:0] AMON_SEL (4 == LPF voltage)
  451. * [4] PLLA_CONFIG[16]
  452. * [5] PLLB_CONFIG[16]
  453. */
  454. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  455. } else {
  456. /* for 480p8bit 27MHz */
  457. hdmi_write(hdmi, 0x19, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  458. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  459. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  460. hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  461. hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  462. hdmi_write(hdmi, 0x48, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  463. hdmi_write(hdmi, 0x0F, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  464. hdmi_write(hdmi, 0x20, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  465. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  466. }
  467. }
  468. /**
  469. * sh_hdmi_avi_infoframe_setup() - Auxiliary Video Information InfoFrame CONTROL PACKET
  470. */
  471. static void sh_hdmi_avi_infoframe_setup(struct sh_hdmi *hdmi)
  472. {
  473. u8 vic;
  474. /* AVI InfoFrame */
  475. hdmi_write(hdmi, 0x06, HDMI_CTRL_PKT_BUF_INDEX);
  476. /* Packet Type = 0x82 */
  477. hdmi_write(hdmi, 0x82, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  478. /* Version = 0x02 */
  479. hdmi_write(hdmi, 0x02, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  480. /* Length = 13 (0x0D) */
  481. hdmi_write(hdmi, 0x0D, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  482. /* N. A. Checksum */
  483. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
  484. /*
  485. * Y = RGB
  486. * A0 = No Data
  487. * B = Bar Data not valid
  488. * S = No Data
  489. */
  490. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
  491. /*
  492. * [7:6] C = Colorimetry: no data
  493. * [5:4] M = 2: 16:9, 1: 4:3 Picture Aspect Ratio
  494. * [3:0] R = 8: Active Frame Aspect Ratio: same as picture aspect ratio
  495. */
  496. hdmi_write(hdmi, 0x28, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
  497. /*
  498. * ITC = No Data
  499. * EC = xvYCC601
  500. * Q = Default (depends on video format)
  501. * SC = No Known non_uniform Scaling
  502. */
  503. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
  504. /*
  505. * VIC = 1280 x 720p: ignored if external config is used
  506. * Send 2 for 720 x 480p, 16 for 1080p, ignored in external mode
  507. */
  508. if (hdmi->var.yres == 1080 && hdmi->var.xres == 1920)
  509. vic = 16;
  510. else if (hdmi->var.yres == 480 && hdmi->var.xres == 720)
  511. vic = 2;
  512. else
  513. vic = 4;
  514. hdmi_write(hdmi, vic, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
  515. /* PR = No Repetition */
  516. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
  517. /* Line Number of End of Top Bar (lower 8 bits) */
  518. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
  519. /* Line Number of End of Top Bar (upper 8 bits) */
  520. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
  521. /* Line Number of Start of Bottom Bar (lower 8 bits) */
  522. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
  523. /* Line Number of Start of Bottom Bar (upper 8 bits) */
  524. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
  525. /* Pixel Number of End of Left Bar (lower 8 bits) */
  526. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
  527. /* Pixel Number of End of Left Bar (upper 8 bits) */
  528. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB11);
  529. /* Pixel Number of Start of Right Bar (lower 8 bits) */
  530. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB12);
  531. /* Pixel Number of Start of Right Bar (upper 8 bits) */
  532. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB13);
  533. }
  534. /**
  535. * sh_hdmi_audio_infoframe_setup() - Audio InfoFrame of CONTROL PACKET
  536. */
  537. static void sh_hdmi_audio_infoframe_setup(struct sh_hdmi *hdmi)
  538. {
  539. /* Audio InfoFrame */
  540. hdmi_write(hdmi, 0x08, HDMI_CTRL_PKT_BUF_INDEX);
  541. /* Packet Type = 0x84 */
  542. hdmi_write(hdmi, 0x84, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  543. /* Version Number = 0x01 */
  544. hdmi_write(hdmi, 0x01, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  545. /* 0 Length = 10 (0x0A) */
  546. hdmi_write(hdmi, 0x0A, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  547. /* n. a. Checksum */
  548. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
  549. /* Audio Channel Count = Refer to Stream Header */
  550. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
  551. /* Refer to Stream Header */
  552. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
  553. /* Format depends on coding type (i.e. CT0...CT3) */
  554. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
  555. /* Speaker Channel Allocation = Front Right + Front Left */
  556. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
  557. /* Level Shift Value = 0 dB, Down - mix is permitted or no information */
  558. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
  559. /* Reserved (0) */
  560. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
  561. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
  562. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
  563. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
  564. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
  565. }
  566. /**
  567. * sh_hdmi_configure() - Initialise HDMI for output
  568. */
  569. static void sh_hdmi_configure(struct sh_hdmi *hdmi)
  570. {
  571. /* Configure video format */
  572. sh_hdmi_video_config(hdmi);
  573. /* Configure audio format */
  574. sh_hdmi_audio_config(hdmi);
  575. /* Configure PHY */
  576. sh_hdmi_phy_config(hdmi);
  577. /* Auxiliary Video Information (AVI) InfoFrame */
  578. sh_hdmi_avi_infoframe_setup(hdmi);
  579. /* Audio InfoFrame */
  580. sh_hdmi_audio_infoframe_setup(hdmi);
  581. /*
  582. * Control packet auto send with VSYNC control: auto send
  583. * General control, Gamut metadata, ISRC, and ACP packets
  584. */
  585. hdmi_write(hdmi, 0x8E, HDMI_CTRL_PKT_AUTO_SEND);
  586. /* FIXME */
  587. msleep(10);
  588. /* PS mode b->d, reset PLLA and PLLB */
  589. hdmi_write(hdmi, 0x4C, HDMI_SYSTEM_CTRL);
  590. udelay(10);
  591. hdmi_write(hdmi, 0x40, HDMI_SYSTEM_CTRL);
  592. }
  593. static unsigned long sh_hdmi_rate_error(struct sh_hdmi *hdmi,
  594. const struct fb_videomode *mode,
  595. unsigned long *hdmi_rate, unsigned long *parent_rate)
  596. {
  597. unsigned long target = PICOS2KHZ(mode->pixclock) * 1000, rate_error;
  598. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  599. *hdmi_rate = clk_round_rate(hdmi->hdmi_clk, target);
  600. if ((long)*hdmi_rate < 0)
  601. *hdmi_rate = clk_get_rate(hdmi->hdmi_clk);
  602. rate_error = (long)*hdmi_rate > 0 ? abs(*hdmi_rate - target) : ULONG_MAX;
  603. if (rate_error && pdata->clk_optimize_parent)
  604. rate_error = pdata->clk_optimize_parent(target, hdmi_rate, parent_rate);
  605. else if (clk_get_parent(hdmi->hdmi_clk))
  606. *parent_rate = clk_get_rate(clk_get_parent(hdmi->hdmi_clk));
  607. dev_dbg(hdmi->dev, "%u-%u-%u-%u x %u-%u-%u-%u\n",
  608. mode->left_margin, mode->xres,
  609. mode->right_margin, mode->hsync_len,
  610. mode->upper_margin, mode->yres,
  611. mode->lower_margin, mode->vsync_len);
  612. dev_dbg(hdmi->dev, "\t@%lu(+/-%lu)Hz, e=%lu / 1000, r=%uHz, p=%luHz\n", target,
  613. rate_error, rate_error ? 10000 / (10 * target / rate_error) : 0,
  614. mode->refresh, *parent_rate);
  615. return rate_error;
  616. }
  617. static int sh_hdmi_read_edid(struct sh_hdmi *hdmi, unsigned long *hdmi_rate,
  618. unsigned long *parent_rate)
  619. {
  620. struct fb_var_screeninfo tmpvar;
  621. struct fb_var_screeninfo *var = &tmpvar;
  622. const struct fb_videomode *mode, *found = NULL;
  623. struct fb_info *info = hdmi->info;
  624. struct fb_modelist *modelist = NULL;
  625. unsigned int f_width = 0, f_height = 0, f_refresh = 0;
  626. unsigned long found_rate_error = ULONG_MAX; /* silly compiler... */
  627. bool exact_match = false;
  628. u8 edid[128];
  629. char *forced;
  630. int i;
  631. /* Read EDID */
  632. dev_dbg(hdmi->dev, "Read back EDID code:");
  633. for (i = 0; i < 128; i++) {
  634. edid[i] = hdmi_read(hdmi, HDMI_EDID_KSV_FIFO_ACCESS_WINDOW);
  635. #ifdef DEBUG
  636. if ((i % 16) == 0) {
  637. printk(KERN_CONT "\n");
  638. printk(KERN_DEBUG "%02X | %02X", i, edid[i]);
  639. } else {
  640. printk(KERN_CONT " %02X", edid[i]);
  641. }
  642. #endif
  643. }
  644. #ifdef DEBUG
  645. printk(KERN_CONT "\n");
  646. #endif
  647. fb_edid_to_monspecs(edid, &hdmi->monspec);
  648. fb_get_options("sh_mobile_lcdc", &forced);
  649. if (forced && *forced) {
  650. /* Only primitive parsing so far */
  651. i = sscanf(forced, "%ux%u@%u",
  652. &f_width, &f_height, &f_refresh);
  653. if (i < 2) {
  654. f_width = 0;
  655. f_height = 0;
  656. }
  657. dev_dbg(hdmi->dev, "Forced mode %ux%u@%uHz\n",
  658. f_width, f_height, f_refresh);
  659. }
  660. /* Walk monitor modes to find the best or the exact match */
  661. for (i = 0, mode = hdmi->monspec.modedb;
  662. f_width && f_height && i < hdmi->monspec.modedb_len && !exact_match;
  663. i++, mode++) {
  664. unsigned long rate_error;
  665. /* No interest in unmatching modes */
  666. if (f_width != mode->xres || f_height != mode->yres)
  667. continue;
  668. rate_error = sh_hdmi_rate_error(hdmi, mode, hdmi_rate, parent_rate);
  669. if (f_refresh == mode->refresh || (!f_refresh && !rate_error))
  670. /*
  671. * Exact match if either the refresh rate matches or it
  672. * hasn't been specified and we've found a mode, for
  673. * which we can configure the clock precisely
  674. */
  675. exact_match = true;
  676. else if (found && found_rate_error <= rate_error)
  677. /*
  678. * We otherwise search for the closest matching clock
  679. * rate - either if no refresh rate has been specified
  680. * or we cannot find an exactly matching one
  681. */
  682. continue;
  683. /* Check if supported: sufficient fb memory, supported clock-rate */
  684. fb_videomode_to_var(var, mode);
  685. if (info && info->fbops->fb_check_var &&
  686. info->fbops->fb_check_var(var, info)) {
  687. exact_match = false;
  688. continue;
  689. }
  690. found = mode;
  691. found_rate_error = rate_error;
  692. }
  693. /*
  694. * TODO 1: if no ->info is present, postpone running the config until
  695. * after ->info first gets registered.
  696. * TODO 2: consider registering the HDMI platform device from the LCDC
  697. * driver, and passing ->info with HDMI platform data.
  698. */
  699. if (info && !found) {
  700. modelist = hdmi->info->modelist.next &&
  701. !list_empty(&hdmi->info->modelist) ?
  702. list_entry(hdmi->info->modelist.next,
  703. struct fb_modelist, list) :
  704. NULL;
  705. if (modelist) {
  706. found = &modelist->mode;
  707. found_rate_error = sh_hdmi_rate_error(hdmi, found, hdmi_rate, parent_rate);
  708. }
  709. }
  710. /* No cookie today */
  711. if (!found)
  712. return -ENXIO;
  713. if ((found->xres == 720 && found->yres == 480) ||
  714. (found->xres == 1280 && found->yres == 720) ||
  715. (found->xres == 1920 && found->yres == 1080))
  716. hdmi->preprogrammed_mode = true;
  717. else
  718. hdmi->preprogrammed_mode = false;
  719. dev_dbg(hdmi->dev, "Using %s %s mode %ux%u@%uHz (%luHz), clock error %luHz\n",
  720. modelist ? "default" : "EDID", hdmi->preprogrammed_mode ? "VIC" : "external",
  721. found->xres, found->yres, found->refresh,
  722. PICOS2KHZ(found->pixclock) * 1000, found_rate_error);
  723. fb_videomode_to_var(&hdmi->var, found);
  724. sh_hdmi_external_video_param(hdmi);
  725. return 0;
  726. }
  727. static irqreturn_t sh_hdmi_hotplug(int irq, void *dev_id)
  728. {
  729. struct sh_hdmi *hdmi = dev_id;
  730. u8 status1, status2, mask1, mask2;
  731. /* mode_b and PLLA and PLLB reset */
  732. hdmi_write(hdmi, 0x2C, HDMI_SYSTEM_CTRL);
  733. /* How long shall reset be held? */
  734. udelay(10);
  735. /* mode_b and PLLA and PLLB reset release */
  736. hdmi_write(hdmi, 0x20, HDMI_SYSTEM_CTRL);
  737. status1 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_1);
  738. status2 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_2);
  739. mask1 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_1);
  740. mask2 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_2);
  741. /* Correct would be to ack only set bits, but the datasheet requires 0xff */
  742. hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_1);
  743. hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_2);
  744. if (printk_ratelimit())
  745. dev_dbg(hdmi->dev, "IRQ #%d: Status #1: 0x%x & 0x%x, #2: 0x%x & 0x%x\n",
  746. irq, status1, mask1, status2, mask2);
  747. if (!((status1 & mask1) | (status2 & mask2))) {
  748. return IRQ_NONE;
  749. } else if (status1 & 0xc0) {
  750. u8 msens;
  751. /* Datasheet specifies 10ms... */
  752. udelay(500);
  753. msens = hdmi_read(hdmi, HDMI_HOT_PLUG_MSENS_STATUS);
  754. dev_dbg(hdmi->dev, "MSENS 0x%x\n", msens);
  755. /* Check, if hot plug & MSENS pin status are both high */
  756. if ((msens & 0xC0) == 0xC0) {
  757. /* Display plug in */
  758. hdmi->hp_state = HDMI_HOTPLUG_CONNECTED;
  759. /* Set EDID word address */
  760. hdmi_write(hdmi, 0x00, HDMI_EDID_WORD_ADDRESS);
  761. /* Set EDID segment pointer */
  762. hdmi_write(hdmi, 0x00, HDMI_EDID_SEGMENT_POINTER);
  763. /* Enable EDID interrupt */
  764. hdmi_write(hdmi, 0xC6, HDMI_INTERRUPT_MASK_1);
  765. } else if (!(status1 & 0x80)) {
  766. /* Display unplug, beware multiple interrupts */
  767. if (hdmi->hp_state != HDMI_HOTPLUG_DISCONNECTED)
  768. schedule_delayed_work(&hdmi->edid_work, 0);
  769. hdmi->hp_state = HDMI_HOTPLUG_DISCONNECTED;
  770. /* display_off will switch back to mode_a */
  771. }
  772. } else if (status1 & 2) {
  773. /* EDID error interrupt: retry */
  774. /* Set EDID word address */
  775. hdmi_write(hdmi, 0x00, HDMI_EDID_WORD_ADDRESS);
  776. /* Set EDID segment pointer */
  777. hdmi_write(hdmi, 0x00, HDMI_EDID_SEGMENT_POINTER);
  778. } else if (status1 & 4) {
  779. /* Disable EDID interrupt */
  780. hdmi_write(hdmi, 0xC0, HDMI_INTERRUPT_MASK_1);
  781. hdmi->hp_state = HDMI_HOTPLUG_EDID_DONE;
  782. schedule_delayed_work(&hdmi->edid_work, msecs_to_jiffies(10));
  783. }
  784. return IRQ_HANDLED;
  785. }
  786. /* locking: called with info->lock held, or before register_framebuffer() */
  787. static void sh_hdmi_display_on(void *arg, struct fb_info *info)
  788. {
  789. /*
  790. * info is guaranteed to be valid, when we are called, because our
  791. * FB_EVENT_FB_UNBIND notify is also called with info->lock held
  792. */
  793. struct sh_hdmi *hdmi = arg;
  794. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  795. struct sh_mobile_lcdc_chan *ch = info->par;
  796. dev_dbg(hdmi->dev, "%s(%p): state %x\n", __func__,
  797. pdata->lcd_dev, info->state);
  798. /* No need to lock */
  799. hdmi->info = info;
  800. /*
  801. * hp_state can be set to
  802. * HDMI_HOTPLUG_DISCONNECTED: on monitor unplug
  803. * HDMI_HOTPLUG_CONNECTED: on monitor plug-in
  804. * HDMI_HOTPLUG_EDID_DONE: on EDID read completion
  805. */
  806. switch (hdmi->hp_state) {
  807. case HDMI_HOTPLUG_EDID_DONE:
  808. /* PS mode d->e. All functions are active */
  809. hdmi_write(hdmi, 0x80, HDMI_SYSTEM_CTRL);
  810. dev_dbg(hdmi->dev, "HDMI running\n");
  811. break;
  812. case HDMI_HOTPLUG_DISCONNECTED:
  813. info->state = FBINFO_STATE_SUSPENDED;
  814. default:
  815. hdmi->var = ch->display_var;
  816. }
  817. }
  818. /* locking: called with info->lock held */
  819. static void sh_hdmi_display_off(void *arg)
  820. {
  821. struct sh_hdmi *hdmi = arg;
  822. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  823. dev_dbg(hdmi->dev, "%s(%p)\n", __func__, pdata->lcd_dev);
  824. /* PS mode e->a */
  825. hdmi_write(hdmi, 0x10, HDMI_SYSTEM_CTRL);
  826. }
  827. static bool sh_hdmi_must_reconfigure(struct sh_hdmi *hdmi)
  828. {
  829. struct fb_info *info = hdmi->info;
  830. struct sh_mobile_lcdc_chan *ch = info->par;
  831. struct fb_var_screeninfo *new_var = &hdmi->var, *old_var = &ch->display_var;
  832. struct fb_videomode mode1, mode2;
  833. fb_var_to_videomode(&mode1, old_var);
  834. fb_var_to_videomode(&mode2, new_var);
  835. dev_dbg(info->dev, "Old %ux%u, new %ux%u\n",
  836. mode1.xres, mode1.yres, mode2.xres, mode2.yres);
  837. if (fb_mode_is_equal(&mode1, &mode2))
  838. return false;
  839. dev_dbg(info->dev, "Switching %u -> %u lines\n",
  840. mode1.yres, mode2.yres);
  841. *old_var = *new_var;
  842. return true;
  843. }
  844. /**
  845. * sh_hdmi_clk_configure() - set HDMI clock frequency and enable the clock
  846. * @hdmi: driver context
  847. * @hdmi_rate: HDMI clock frequency in Hz
  848. * @parent_rate: if != 0 - set parent clock rate for optimal precision
  849. * return: configured positive rate if successful
  850. * 0 if couldn't set the rate, but managed to enable the
  851. * clock, negative error, if couldn't enable the clock
  852. */
  853. static long sh_hdmi_clk_configure(struct sh_hdmi *hdmi, unsigned long hdmi_rate,
  854. unsigned long parent_rate)
  855. {
  856. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  857. int ret;
  858. if (parent_rate && clk_get_parent(hdmi->hdmi_clk)) {
  859. ret = clk_set_rate(clk_get_parent(hdmi->hdmi_clk), parent_rate);
  860. if (ret < 0) {
  861. dev_warn(hdmi->dev, "Cannot set parent rate %ld: %d\n", parent_rate, ret);
  862. hdmi_rate = clk_round_rate(hdmi->hdmi_clk, hdmi_rate);
  863. } else {
  864. dev_dbg(hdmi->dev, "HDMI set parent frequency %lu\n", parent_rate);
  865. }
  866. }
  867. ret = clk_set_rate(hdmi->hdmi_clk, hdmi_rate);
  868. if (ret < 0) {
  869. dev_warn(hdmi->dev, "Cannot set rate %ld: %d\n", hdmi_rate, ret);
  870. hdmi_rate = 0;
  871. } else {
  872. dev_dbg(hdmi->dev, "HDMI set frequency %lu\n", hdmi_rate);
  873. }
  874. return hdmi_rate;
  875. }
  876. /* Hotplug interrupt occurred, read EDID */
  877. static void sh_hdmi_edid_work_fn(struct work_struct *work)
  878. {
  879. struct sh_hdmi *hdmi = container_of(work, struct sh_hdmi, edid_work.work);
  880. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  881. struct sh_mobile_lcdc_chan *ch;
  882. int ret;
  883. dev_dbg(hdmi->dev, "%s(%p): begin, hotplug status %d\n", __func__,
  884. pdata->lcd_dev, hdmi->hp_state);
  885. if (!pdata->lcd_dev)
  886. return;
  887. mutex_lock(&hdmi->mutex);
  888. if (hdmi->hp_state == HDMI_HOTPLUG_EDID_DONE) {
  889. unsigned long parent_rate = 0, hdmi_rate;
  890. /* A device has been plugged in */
  891. pm_runtime_get_sync(hdmi->dev);
  892. ret = sh_hdmi_read_edid(hdmi, &hdmi_rate, &parent_rate);
  893. if (ret < 0)
  894. goto out;
  895. /* Reconfigure the clock */
  896. ret = sh_hdmi_clk_configure(hdmi, hdmi_rate, parent_rate);
  897. if (ret < 0)
  898. goto out;
  899. msleep(10);
  900. sh_hdmi_configure(hdmi);
  901. /* Switched to another (d) power-save mode */
  902. msleep(10);
  903. if (!hdmi->info)
  904. goto out;
  905. ch = hdmi->info->par;
  906. acquire_console_sem();
  907. /* HDMI plug in */
  908. if (!sh_hdmi_must_reconfigure(hdmi) &&
  909. hdmi->info->state == FBINFO_STATE_RUNNING) {
  910. /*
  911. * First activation with the default monitor - just turn
  912. * on, if we run a resume here, the logo disappears
  913. */
  914. if (lock_fb_info(hdmi->info)) {
  915. sh_hdmi_display_on(hdmi, hdmi->info);
  916. unlock_fb_info(hdmi->info);
  917. }
  918. } else {
  919. /* New monitor or have to wake up */
  920. fb_set_suspend(hdmi->info, 0);
  921. }
  922. release_console_sem();
  923. } else {
  924. ret = 0;
  925. if (!hdmi->info)
  926. goto out;
  927. hdmi->monspec.modedb_len = 0;
  928. fb_destroy_modedb(hdmi->monspec.modedb);
  929. hdmi->monspec.modedb = NULL;
  930. acquire_console_sem();
  931. /* HDMI disconnect */
  932. fb_set_suspend(hdmi->info, 1);
  933. release_console_sem();
  934. pm_runtime_put(hdmi->dev);
  935. }
  936. out:
  937. if (ret < 0)
  938. hdmi->hp_state = HDMI_HOTPLUG_DISCONNECTED;
  939. mutex_unlock(&hdmi->mutex);
  940. dev_dbg(hdmi->dev, "%s(%p): end\n", __func__, pdata->lcd_dev);
  941. }
  942. static int sh_hdmi_notify(struct notifier_block *nb,
  943. unsigned long action, void *data);
  944. static struct notifier_block sh_hdmi_notifier = {
  945. .notifier_call = sh_hdmi_notify,
  946. };
  947. static int sh_hdmi_notify(struct notifier_block *nb,
  948. unsigned long action, void *data)
  949. {
  950. struct fb_event *event = data;
  951. struct fb_info *info = event->info;
  952. struct sh_mobile_lcdc_chan *ch = info->par;
  953. struct sh_mobile_lcdc_board_cfg *board_cfg = &ch->cfg.board_cfg;
  954. struct sh_hdmi *hdmi = board_cfg->board_data;
  955. if (nb != &sh_hdmi_notifier || !hdmi || hdmi->info != info)
  956. return NOTIFY_DONE;
  957. switch(action) {
  958. case FB_EVENT_FB_REGISTERED:
  959. /* Unneeded, activation taken care by sh_hdmi_display_on() */
  960. break;
  961. case FB_EVENT_FB_UNREGISTERED:
  962. /*
  963. * We are called from unregister_framebuffer() with the
  964. * info->lock held. This is bad for us, because we can race with
  965. * the scheduled work, which has to call fb_set_suspend(), which
  966. * takes info->lock internally, so, sh_hdmi_edid_work_fn()
  967. * cannot take and hold info->lock for the whole function
  968. * duration. Using an additional lock creates a classical AB-BA
  969. * lock up. Therefore, we have to release the info->lock
  970. * temporarily, synchronise with the work queue and re-acquire
  971. * the info->lock.
  972. */
  973. unlock_fb_info(hdmi->info);
  974. mutex_lock(&hdmi->mutex);
  975. hdmi->info = NULL;
  976. mutex_unlock(&hdmi->mutex);
  977. lock_fb_info(hdmi->info);
  978. return NOTIFY_OK;
  979. }
  980. return NOTIFY_DONE;
  981. }
  982. static int __init sh_hdmi_probe(struct platform_device *pdev)
  983. {
  984. struct sh_mobile_hdmi_info *pdata = pdev->dev.platform_data;
  985. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  986. struct sh_mobile_lcdc_board_cfg *board_cfg;
  987. int irq = platform_get_irq(pdev, 0), ret;
  988. struct sh_hdmi *hdmi;
  989. long rate;
  990. if (!res || !pdata || irq < 0)
  991. return -ENODEV;
  992. hdmi = kzalloc(sizeof(*hdmi), GFP_KERNEL);
  993. if (!hdmi) {
  994. dev_err(&pdev->dev, "Cannot allocate device data\n");
  995. return -ENOMEM;
  996. }
  997. mutex_init(&hdmi->mutex);
  998. hdmi->dev = &pdev->dev;
  999. hdmi->hdmi_clk = clk_get(&pdev->dev, "ick");
  1000. if (IS_ERR(hdmi->hdmi_clk)) {
  1001. ret = PTR_ERR(hdmi->hdmi_clk);
  1002. dev_err(&pdev->dev, "Unable to get clock: %d\n", ret);
  1003. goto egetclk;
  1004. }
  1005. /* An arbitrary relaxed pixclock just to get things started: from standard 480p */
  1006. rate = clk_round_rate(hdmi->hdmi_clk, PICOS2KHZ(37037));
  1007. if (rate > 0)
  1008. rate = sh_hdmi_clk_configure(hdmi, rate, 0);
  1009. if (rate < 0) {
  1010. ret = rate;
  1011. goto erate;
  1012. }
  1013. ret = clk_enable(hdmi->hdmi_clk);
  1014. if (ret < 0) {
  1015. dev_err(hdmi->dev, "Cannot enable clock: %d\n", ret);
  1016. goto erate;
  1017. }
  1018. dev_dbg(&pdev->dev, "Enabled HDMI clock at %luHz\n", rate);
  1019. if (!request_mem_region(res->start, resource_size(res), dev_name(&pdev->dev))) {
  1020. dev_err(&pdev->dev, "HDMI register region already claimed\n");
  1021. ret = -EBUSY;
  1022. goto ereqreg;
  1023. }
  1024. hdmi->base = ioremap(res->start, resource_size(res));
  1025. if (!hdmi->base) {
  1026. dev_err(&pdev->dev, "HDMI register region already claimed\n");
  1027. ret = -ENOMEM;
  1028. goto emap;
  1029. }
  1030. platform_set_drvdata(pdev, hdmi);
  1031. /* Set up LCDC callbacks */
  1032. board_cfg = &pdata->lcd_chan->board_cfg;
  1033. board_cfg->owner = THIS_MODULE;
  1034. board_cfg->board_data = hdmi;
  1035. board_cfg->display_on = sh_hdmi_display_on;
  1036. board_cfg->display_off = sh_hdmi_display_off;
  1037. INIT_DELAYED_WORK(&hdmi->edid_work, sh_hdmi_edid_work_fn);
  1038. pm_runtime_enable(&pdev->dev);
  1039. pm_runtime_resume(&pdev->dev);
  1040. /* Product and revision IDs are 0 in sh-mobile version */
  1041. dev_info(&pdev->dev, "Detected HDMI controller 0x%x:0x%x\n",
  1042. hdmi_read(hdmi, HDMI_PRODUCT_ID), hdmi_read(hdmi, HDMI_REVISION_ID));
  1043. ret = request_irq(irq, sh_hdmi_hotplug, 0,
  1044. dev_name(&pdev->dev), hdmi);
  1045. if (ret < 0) {
  1046. dev_err(&pdev->dev, "Unable to request irq: %d\n", ret);
  1047. goto ereqirq;
  1048. }
  1049. ret = snd_soc_register_codec(&pdev->dev,
  1050. &soc_codec_dev_sh_hdmi, &sh_hdmi_dai, 1);
  1051. if (ret < 0) {
  1052. dev_err(&pdev->dev, "codec registration failed\n");
  1053. goto ecodec;
  1054. }
  1055. return 0;
  1056. ecodec:
  1057. free_irq(irq, hdmi);
  1058. ereqirq:
  1059. pm_runtime_disable(&pdev->dev);
  1060. iounmap(hdmi->base);
  1061. emap:
  1062. release_mem_region(res->start, resource_size(res));
  1063. ereqreg:
  1064. clk_disable(hdmi->hdmi_clk);
  1065. erate:
  1066. clk_put(hdmi->hdmi_clk);
  1067. egetclk:
  1068. mutex_destroy(&hdmi->mutex);
  1069. kfree(hdmi);
  1070. return ret;
  1071. }
  1072. static int __exit sh_hdmi_remove(struct platform_device *pdev)
  1073. {
  1074. struct sh_mobile_hdmi_info *pdata = pdev->dev.platform_data;
  1075. struct sh_hdmi *hdmi = platform_get_drvdata(pdev);
  1076. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1077. struct sh_mobile_lcdc_board_cfg *board_cfg = &pdata->lcd_chan->board_cfg;
  1078. int irq = platform_get_irq(pdev, 0);
  1079. snd_soc_unregister_codec(&pdev->dev);
  1080. board_cfg->display_on = NULL;
  1081. board_cfg->display_off = NULL;
  1082. board_cfg->board_data = NULL;
  1083. board_cfg->owner = NULL;
  1084. /* No new work will be scheduled, wait for running ISR */
  1085. free_irq(irq, hdmi);
  1086. /* Wait for already scheduled work */
  1087. cancel_delayed_work_sync(&hdmi->edid_work);
  1088. pm_runtime_disable(&pdev->dev);
  1089. clk_disable(hdmi->hdmi_clk);
  1090. clk_put(hdmi->hdmi_clk);
  1091. iounmap(hdmi->base);
  1092. release_mem_region(res->start, resource_size(res));
  1093. mutex_destroy(&hdmi->mutex);
  1094. kfree(hdmi);
  1095. return 0;
  1096. }
  1097. static struct platform_driver sh_hdmi_driver = {
  1098. .remove = __exit_p(sh_hdmi_remove),
  1099. .driver = {
  1100. .name = "sh-mobile-hdmi",
  1101. },
  1102. };
  1103. static int __init sh_hdmi_init(void)
  1104. {
  1105. return platform_driver_probe(&sh_hdmi_driver, sh_hdmi_probe);
  1106. }
  1107. module_init(sh_hdmi_init);
  1108. static void __exit sh_hdmi_exit(void)
  1109. {
  1110. platform_driver_unregister(&sh_hdmi_driver);
  1111. }
  1112. module_exit(sh_hdmi_exit);
  1113. MODULE_AUTHOR("Guennadi Liakhovetski <g.liakhovetski@gmx.de>");
  1114. MODULE_DESCRIPTION("SuperH / ARM-shmobile HDMI driver");
  1115. MODULE_LICENSE("GPL v2");