dispc.c 92 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DISPC"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/export.h>
  27. #include <linux/clk.h>
  28. #include <linux/io.h>
  29. #include <linux/jiffies.h>
  30. #include <linux/seq_file.h>
  31. #include <linux/delay.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/hardirq.h>
  34. #include <linux/platform_device.h>
  35. #include <linux/pm_runtime.h>
  36. #include <linux/sizes.h>
  37. #include <video/omapdss.h>
  38. #include "dss.h"
  39. #include "dss_features.h"
  40. #include "dispc.h"
  41. /* DISPC */
  42. #define DISPC_SZ_REGS SZ_4K
  43. enum omap_burst_size {
  44. BURST_SIZE_X2 = 0,
  45. BURST_SIZE_X4 = 1,
  46. BURST_SIZE_X8 = 2,
  47. };
  48. #define REG_GET(idx, start, end) \
  49. FLD_GET(dispc_read_reg(idx), start, end)
  50. #define REG_FLD_MOD(idx, val, start, end) \
  51. dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
  52. struct dispc_features {
  53. u8 sw_start;
  54. u8 fp_start;
  55. u8 bp_start;
  56. u16 sw_max;
  57. u16 vp_max;
  58. u16 hp_max;
  59. u8 mgr_width_start;
  60. u8 mgr_height_start;
  61. u16 mgr_width_max;
  62. u16 mgr_height_max;
  63. unsigned long max_lcd_pclk;
  64. unsigned long max_tv_pclk;
  65. int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
  66. const struct omap_video_timings *mgr_timings,
  67. u16 width, u16 height, u16 out_width, u16 out_height,
  68. enum omap_color_mode color_mode, bool *five_taps,
  69. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  70. u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
  71. unsigned long (*calc_core_clk) (unsigned long pclk,
  72. u16 width, u16 height, u16 out_width, u16 out_height,
  73. bool mem_to_mem);
  74. u8 num_fifos;
  75. /* swap GFX & WB fifos */
  76. bool gfx_fifo_workaround:1;
  77. /* no DISPC_IRQ_FRAMEDONETV on this SoC */
  78. bool no_framedone_tv:1;
  79. };
  80. #define DISPC_MAX_NR_FIFOS 5
  81. static struct {
  82. struct platform_device *pdev;
  83. void __iomem *base;
  84. int ctx_loss_cnt;
  85. int irq;
  86. u32 fifo_size[DISPC_MAX_NR_FIFOS];
  87. /* maps which plane is using a fifo. fifo-id -> plane-id */
  88. int fifo_assignment[DISPC_MAX_NR_FIFOS];
  89. bool ctx_valid;
  90. u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
  91. const struct dispc_features *feat;
  92. } dispc;
  93. enum omap_color_component {
  94. /* used for all color formats for OMAP3 and earlier
  95. * and for RGB and Y color component on OMAP4
  96. */
  97. DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
  98. /* used for UV component for
  99. * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
  100. * color formats on OMAP4
  101. */
  102. DISPC_COLOR_COMPONENT_UV = 1 << 1,
  103. };
  104. enum mgr_reg_fields {
  105. DISPC_MGR_FLD_ENABLE,
  106. DISPC_MGR_FLD_STNTFT,
  107. DISPC_MGR_FLD_GO,
  108. DISPC_MGR_FLD_TFTDATALINES,
  109. DISPC_MGR_FLD_STALLMODE,
  110. DISPC_MGR_FLD_TCKENABLE,
  111. DISPC_MGR_FLD_TCKSELECTION,
  112. DISPC_MGR_FLD_CPR,
  113. DISPC_MGR_FLD_FIFOHANDCHECK,
  114. /* used to maintain a count of the above fields */
  115. DISPC_MGR_FLD_NUM,
  116. };
  117. static const struct {
  118. const char *name;
  119. u32 vsync_irq;
  120. u32 framedone_irq;
  121. u32 sync_lost_irq;
  122. struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
  123. } mgr_desc[] = {
  124. [OMAP_DSS_CHANNEL_LCD] = {
  125. .name = "LCD",
  126. .vsync_irq = DISPC_IRQ_VSYNC,
  127. .framedone_irq = DISPC_IRQ_FRAMEDONE,
  128. .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
  129. .reg_desc = {
  130. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
  131. [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
  132. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
  133. [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
  134. [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
  135. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
  136. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
  137. [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
  138. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
  139. },
  140. },
  141. [OMAP_DSS_CHANNEL_DIGIT] = {
  142. .name = "DIGIT",
  143. .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
  144. .framedone_irq = DISPC_IRQ_FRAMEDONETV,
  145. .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
  146. .reg_desc = {
  147. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
  148. [DISPC_MGR_FLD_STNTFT] = { },
  149. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
  150. [DISPC_MGR_FLD_TFTDATALINES] = { },
  151. [DISPC_MGR_FLD_STALLMODE] = { },
  152. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
  153. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
  154. [DISPC_MGR_FLD_CPR] = { },
  155. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
  156. },
  157. },
  158. [OMAP_DSS_CHANNEL_LCD2] = {
  159. .name = "LCD2",
  160. .vsync_irq = DISPC_IRQ_VSYNC2,
  161. .framedone_irq = DISPC_IRQ_FRAMEDONE2,
  162. .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
  163. .reg_desc = {
  164. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
  165. [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
  166. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
  167. [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
  168. [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
  169. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
  170. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
  171. [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
  172. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
  173. },
  174. },
  175. [OMAP_DSS_CHANNEL_LCD3] = {
  176. .name = "LCD3",
  177. .vsync_irq = DISPC_IRQ_VSYNC3,
  178. .framedone_irq = DISPC_IRQ_FRAMEDONE3,
  179. .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
  180. .reg_desc = {
  181. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
  182. [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
  183. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
  184. [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
  185. [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
  186. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
  187. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
  188. [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
  189. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
  190. },
  191. },
  192. };
  193. struct color_conv_coef {
  194. int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
  195. int full_range;
  196. };
  197. static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
  198. static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
  199. static inline void dispc_write_reg(const u16 idx, u32 val)
  200. {
  201. __raw_writel(val, dispc.base + idx);
  202. }
  203. static inline u32 dispc_read_reg(const u16 idx)
  204. {
  205. return __raw_readl(dispc.base + idx);
  206. }
  207. static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
  208. {
  209. const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
  210. return REG_GET(rfld.reg, rfld.high, rfld.low);
  211. }
  212. static void mgr_fld_write(enum omap_channel channel,
  213. enum mgr_reg_fields regfld, int val) {
  214. const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
  215. REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
  216. }
  217. #define SR(reg) \
  218. dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
  219. #define RR(reg) \
  220. dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
  221. static void dispc_save_context(void)
  222. {
  223. int i, j;
  224. DSSDBG("dispc_save_context\n");
  225. SR(IRQENABLE);
  226. SR(CONTROL);
  227. SR(CONFIG);
  228. SR(LINE_NUMBER);
  229. if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  230. dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  231. SR(GLOBAL_ALPHA);
  232. if (dss_has_feature(FEAT_MGR_LCD2)) {
  233. SR(CONTROL2);
  234. SR(CONFIG2);
  235. }
  236. if (dss_has_feature(FEAT_MGR_LCD3)) {
  237. SR(CONTROL3);
  238. SR(CONFIG3);
  239. }
  240. for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
  241. SR(DEFAULT_COLOR(i));
  242. SR(TRANS_COLOR(i));
  243. SR(SIZE_MGR(i));
  244. if (i == OMAP_DSS_CHANNEL_DIGIT)
  245. continue;
  246. SR(TIMING_H(i));
  247. SR(TIMING_V(i));
  248. SR(POL_FREQ(i));
  249. SR(DIVISORo(i));
  250. SR(DATA_CYCLE1(i));
  251. SR(DATA_CYCLE2(i));
  252. SR(DATA_CYCLE3(i));
  253. if (dss_has_feature(FEAT_CPR)) {
  254. SR(CPR_COEF_R(i));
  255. SR(CPR_COEF_G(i));
  256. SR(CPR_COEF_B(i));
  257. }
  258. }
  259. for (i = 0; i < dss_feat_get_num_ovls(); i++) {
  260. SR(OVL_BA0(i));
  261. SR(OVL_BA1(i));
  262. SR(OVL_POSITION(i));
  263. SR(OVL_SIZE(i));
  264. SR(OVL_ATTRIBUTES(i));
  265. SR(OVL_FIFO_THRESHOLD(i));
  266. SR(OVL_ROW_INC(i));
  267. SR(OVL_PIXEL_INC(i));
  268. if (dss_has_feature(FEAT_PRELOAD))
  269. SR(OVL_PRELOAD(i));
  270. if (i == OMAP_DSS_GFX) {
  271. SR(OVL_WINDOW_SKIP(i));
  272. SR(OVL_TABLE_BA(i));
  273. continue;
  274. }
  275. SR(OVL_FIR(i));
  276. SR(OVL_PICTURE_SIZE(i));
  277. SR(OVL_ACCU0(i));
  278. SR(OVL_ACCU1(i));
  279. for (j = 0; j < 8; j++)
  280. SR(OVL_FIR_COEF_H(i, j));
  281. for (j = 0; j < 8; j++)
  282. SR(OVL_FIR_COEF_HV(i, j));
  283. for (j = 0; j < 5; j++)
  284. SR(OVL_CONV_COEF(i, j));
  285. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  286. for (j = 0; j < 8; j++)
  287. SR(OVL_FIR_COEF_V(i, j));
  288. }
  289. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  290. SR(OVL_BA0_UV(i));
  291. SR(OVL_BA1_UV(i));
  292. SR(OVL_FIR2(i));
  293. SR(OVL_ACCU2_0(i));
  294. SR(OVL_ACCU2_1(i));
  295. for (j = 0; j < 8; j++)
  296. SR(OVL_FIR_COEF_H2(i, j));
  297. for (j = 0; j < 8; j++)
  298. SR(OVL_FIR_COEF_HV2(i, j));
  299. for (j = 0; j < 8; j++)
  300. SR(OVL_FIR_COEF_V2(i, j));
  301. }
  302. if (dss_has_feature(FEAT_ATTR2))
  303. SR(OVL_ATTRIBUTES2(i));
  304. }
  305. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  306. SR(DIVISOR);
  307. dispc.ctx_loss_cnt = dss_get_ctx_loss_count();
  308. dispc.ctx_valid = true;
  309. DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
  310. }
  311. static void dispc_restore_context(void)
  312. {
  313. int i, j, ctx;
  314. DSSDBG("dispc_restore_context\n");
  315. if (!dispc.ctx_valid)
  316. return;
  317. ctx = dss_get_ctx_loss_count();
  318. if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
  319. return;
  320. DSSDBG("ctx_loss_count: saved %d, current %d\n",
  321. dispc.ctx_loss_cnt, ctx);
  322. /*RR(IRQENABLE);*/
  323. /*RR(CONTROL);*/
  324. RR(CONFIG);
  325. RR(LINE_NUMBER);
  326. if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  327. dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  328. RR(GLOBAL_ALPHA);
  329. if (dss_has_feature(FEAT_MGR_LCD2))
  330. RR(CONFIG2);
  331. if (dss_has_feature(FEAT_MGR_LCD3))
  332. RR(CONFIG3);
  333. for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
  334. RR(DEFAULT_COLOR(i));
  335. RR(TRANS_COLOR(i));
  336. RR(SIZE_MGR(i));
  337. if (i == OMAP_DSS_CHANNEL_DIGIT)
  338. continue;
  339. RR(TIMING_H(i));
  340. RR(TIMING_V(i));
  341. RR(POL_FREQ(i));
  342. RR(DIVISORo(i));
  343. RR(DATA_CYCLE1(i));
  344. RR(DATA_CYCLE2(i));
  345. RR(DATA_CYCLE3(i));
  346. if (dss_has_feature(FEAT_CPR)) {
  347. RR(CPR_COEF_R(i));
  348. RR(CPR_COEF_G(i));
  349. RR(CPR_COEF_B(i));
  350. }
  351. }
  352. for (i = 0; i < dss_feat_get_num_ovls(); i++) {
  353. RR(OVL_BA0(i));
  354. RR(OVL_BA1(i));
  355. RR(OVL_POSITION(i));
  356. RR(OVL_SIZE(i));
  357. RR(OVL_ATTRIBUTES(i));
  358. RR(OVL_FIFO_THRESHOLD(i));
  359. RR(OVL_ROW_INC(i));
  360. RR(OVL_PIXEL_INC(i));
  361. if (dss_has_feature(FEAT_PRELOAD))
  362. RR(OVL_PRELOAD(i));
  363. if (i == OMAP_DSS_GFX) {
  364. RR(OVL_WINDOW_SKIP(i));
  365. RR(OVL_TABLE_BA(i));
  366. continue;
  367. }
  368. RR(OVL_FIR(i));
  369. RR(OVL_PICTURE_SIZE(i));
  370. RR(OVL_ACCU0(i));
  371. RR(OVL_ACCU1(i));
  372. for (j = 0; j < 8; j++)
  373. RR(OVL_FIR_COEF_H(i, j));
  374. for (j = 0; j < 8; j++)
  375. RR(OVL_FIR_COEF_HV(i, j));
  376. for (j = 0; j < 5; j++)
  377. RR(OVL_CONV_COEF(i, j));
  378. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  379. for (j = 0; j < 8; j++)
  380. RR(OVL_FIR_COEF_V(i, j));
  381. }
  382. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  383. RR(OVL_BA0_UV(i));
  384. RR(OVL_BA1_UV(i));
  385. RR(OVL_FIR2(i));
  386. RR(OVL_ACCU2_0(i));
  387. RR(OVL_ACCU2_1(i));
  388. for (j = 0; j < 8; j++)
  389. RR(OVL_FIR_COEF_H2(i, j));
  390. for (j = 0; j < 8; j++)
  391. RR(OVL_FIR_COEF_HV2(i, j));
  392. for (j = 0; j < 8; j++)
  393. RR(OVL_FIR_COEF_V2(i, j));
  394. }
  395. if (dss_has_feature(FEAT_ATTR2))
  396. RR(OVL_ATTRIBUTES2(i));
  397. }
  398. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  399. RR(DIVISOR);
  400. /* enable last, because LCD & DIGIT enable are here */
  401. RR(CONTROL);
  402. if (dss_has_feature(FEAT_MGR_LCD2))
  403. RR(CONTROL2);
  404. if (dss_has_feature(FEAT_MGR_LCD3))
  405. RR(CONTROL3);
  406. /* clear spurious SYNC_LOST_DIGIT interrupts */
  407. dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
  408. /*
  409. * enable last so IRQs won't trigger before
  410. * the context is fully restored
  411. */
  412. RR(IRQENABLE);
  413. DSSDBG("context restored\n");
  414. }
  415. #undef SR
  416. #undef RR
  417. int dispc_runtime_get(void)
  418. {
  419. int r;
  420. DSSDBG("dispc_runtime_get\n");
  421. r = pm_runtime_get_sync(&dispc.pdev->dev);
  422. WARN_ON(r < 0);
  423. return r < 0 ? r : 0;
  424. }
  425. EXPORT_SYMBOL(dispc_runtime_get);
  426. void dispc_runtime_put(void)
  427. {
  428. int r;
  429. DSSDBG("dispc_runtime_put\n");
  430. r = pm_runtime_put_sync(&dispc.pdev->dev);
  431. WARN_ON(r < 0 && r != -ENOSYS);
  432. }
  433. EXPORT_SYMBOL(dispc_runtime_put);
  434. u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
  435. {
  436. return mgr_desc[channel].vsync_irq;
  437. }
  438. EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
  439. u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
  440. {
  441. if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
  442. return 0;
  443. return mgr_desc[channel].framedone_irq;
  444. }
  445. EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
  446. u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
  447. {
  448. return mgr_desc[channel].sync_lost_irq;
  449. }
  450. EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
  451. u32 dispc_wb_get_framedone_irq(void)
  452. {
  453. return DISPC_IRQ_FRAMEDONEWB;
  454. }
  455. bool dispc_mgr_go_busy(enum omap_channel channel)
  456. {
  457. return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
  458. }
  459. EXPORT_SYMBOL(dispc_mgr_go_busy);
  460. void dispc_mgr_go(enum omap_channel channel)
  461. {
  462. WARN_ON(dispc_mgr_is_enabled(channel) == false);
  463. WARN_ON(dispc_mgr_go_busy(channel));
  464. DSSDBG("GO %s\n", mgr_desc[channel].name);
  465. mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
  466. }
  467. EXPORT_SYMBOL(dispc_mgr_go);
  468. bool dispc_wb_go_busy(void)
  469. {
  470. return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
  471. }
  472. void dispc_wb_go(void)
  473. {
  474. enum omap_plane plane = OMAP_DSS_WB;
  475. bool enable, go;
  476. enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
  477. if (!enable)
  478. return;
  479. go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
  480. if (go) {
  481. DSSERR("GO bit not down for WB\n");
  482. return;
  483. }
  484. REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
  485. }
  486. static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
  487. {
  488. dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
  489. }
  490. static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
  491. {
  492. dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
  493. }
  494. static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
  495. {
  496. dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
  497. }
  498. static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
  499. {
  500. BUG_ON(plane == OMAP_DSS_GFX);
  501. dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
  502. }
  503. static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
  504. u32 value)
  505. {
  506. BUG_ON(plane == OMAP_DSS_GFX);
  507. dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
  508. }
  509. static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
  510. {
  511. BUG_ON(plane == OMAP_DSS_GFX);
  512. dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
  513. }
  514. static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
  515. int fir_vinc, int five_taps,
  516. enum omap_color_component color_comp)
  517. {
  518. const struct dispc_coef *h_coef, *v_coef;
  519. int i;
  520. h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
  521. v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
  522. for (i = 0; i < 8; i++) {
  523. u32 h, hv;
  524. h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
  525. | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
  526. | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
  527. | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
  528. hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
  529. | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
  530. | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
  531. | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
  532. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
  533. dispc_ovl_write_firh_reg(plane, i, h);
  534. dispc_ovl_write_firhv_reg(plane, i, hv);
  535. } else {
  536. dispc_ovl_write_firh2_reg(plane, i, h);
  537. dispc_ovl_write_firhv2_reg(plane, i, hv);
  538. }
  539. }
  540. if (five_taps) {
  541. for (i = 0; i < 8; i++) {
  542. u32 v;
  543. v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
  544. | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
  545. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
  546. dispc_ovl_write_firv_reg(plane, i, v);
  547. else
  548. dispc_ovl_write_firv2_reg(plane, i, v);
  549. }
  550. }
  551. }
  552. static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
  553. const struct color_conv_coef *ct)
  554. {
  555. #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
  556. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
  557. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
  558. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
  559. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
  560. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
  561. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
  562. #undef CVAL
  563. }
  564. static void dispc_setup_color_conv_coef(void)
  565. {
  566. int i;
  567. int num_ovl = dss_feat_get_num_ovls();
  568. int num_wb = dss_feat_get_num_wbs();
  569. const struct color_conv_coef ctbl_bt601_5_ovl = {
  570. 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
  571. };
  572. const struct color_conv_coef ctbl_bt601_5_wb = {
  573. 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
  574. };
  575. for (i = 1; i < num_ovl; i++)
  576. dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
  577. for (; i < num_wb; i++)
  578. dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
  579. }
  580. static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
  581. {
  582. dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
  583. }
  584. static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
  585. {
  586. dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
  587. }
  588. static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
  589. {
  590. dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
  591. }
  592. static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
  593. {
  594. dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
  595. }
  596. static void dispc_ovl_set_pos(enum omap_plane plane,
  597. enum omap_overlay_caps caps, int x, int y)
  598. {
  599. u32 val;
  600. if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
  601. return;
  602. val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
  603. dispc_write_reg(DISPC_OVL_POSITION(plane), val);
  604. }
  605. static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
  606. int height)
  607. {
  608. u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  609. if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
  610. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  611. else
  612. dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
  613. }
  614. static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
  615. int height)
  616. {
  617. u32 val;
  618. BUG_ON(plane == OMAP_DSS_GFX);
  619. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  620. if (plane == OMAP_DSS_WB)
  621. dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
  622. else
  623. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  624. }
  625. static void dispc_ovl_set_zorder(enum omap_plane plane,
  626. enum omap_overlay_caps caps, u8 zorder)
  627. {
  628. if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
  629. return;
  630. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
  631. }
  632. static void dispc_ovl_enable_zorder_planes(void)
  633. {
  634. int i;
  635. if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  636. return;
  637. for (i = 0; i < dss_feat_get_num_ovls(); i++)
  638. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
  639. }
  640. static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
  641. enum omap_overlay_caps caps, bool enable)
  642. {
  643. if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
  644. return;
  645. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
  646. }
  647. static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
  648. enum omap_overlay_caps caps, u8 global_alpha)
  649. {
  650. static const unsigned shifts[] = { 0, 8, 16, 24, };
  651. int shift;
  652. if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
  653. return;
  654. shift = shifts[plane];
  655. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
  656. }
  657. static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
  658. {
  659. dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
  660. }
  661. static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
  662. {
  663. dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
  664. }
  665. static void dispc_ovl_set_color_mode(enum omap_plane plane,
  666. enum omap_color_mode color_mode)
  667. {
  668. u32 m = 0;
  669. if (plane != OMAP_DSS_GFX) {
  670. switch (color_mode) {
  671. case OMAP_DSS_COLOR_NV12:
  672. m = 0x0; break;
  673. case OMAP_DSS_COLOR_RGBX16:
  674. m = 0x1; break;
  675. case OMAP_DSS_COLOR_RGBA16:
  676. m = 0x2; break;
  677. case OMAP_DSS_COLOR_RGB12U:
  678. m = 0x4; break;
  679. case OMAP_DSS_COLOR_ARGB16:
  680. m = 0x5; break;
  681. case OMAP_DSS_COLOR_RGB16:
  682. m = 0x6; break;
  683. case OMAP_DSS_COLOR_ARGB16_1555:
  684. m = 0x7; break;
  685. case OMAP_DSS_COLOR_RGB24U:
  686. m = 0x8; break;
  687. case OMAP_DSS_COLOR_RGB24P:
  688. m = 0x9; break;
  689. case OMAP_DSS_COLOR_YUV2:
  690. m = 0xa; break;
  691. case OMAP_DSS_COLOR_UYVY:
  692. m = 0xb; break;
  693. case OMAP_DSS_COLOR_ARGB32:
  694. m = 0xc; break;
  695. case OMAP_DSS_COLOR_RGBA32:
  696. m = 0xd; break;
  697. case OMAP_DSS_COLOR_RGBX32:
  698. m = 0xe; break;
  699. case OMAP_DSS_COLOR_XRGB16_1555:
  700. m = 0xf; break;
  701. default:
  702. BUG(); return;
  703. }
  704. } else {
  705. switch (color_mode) {
  706. case OMAP_DSS_COLOR_CLUT1:
  707. m = 0x0; break;
  708. case OMAP_DSS_COLOR_CLUT2:
  709. m = 0x1; break;
  710. case OMAP_DSS_COLOR_CLUT4:
  711. m = 0x2; break;
  712. case OMAP_DSS_COLOR_CLUT8:
  713. m = 0x3; break;
  714. case OMAP_DSS_COLOR_RGB12U:
  715. m = 0x4; break;
  716. case OMAP_DSS_COLOR_ARGB16:
  717. m = 0x5; break;
  718. case OMAP_DSS_COLOR_RGB16:
  719. m = 0x6; break;
  720. case OMAP_DSS_COLOR_ARGB16_1555:
  721. m = 0x7; break;
  722. case OMAP_DSS_COLOR_RGB24U:
  723. m = 0x8; break;
  724. case OMAP_DSS_COLOR_RGB24P:
  725. m = 0x9; break;
  726. case OMAP_DSS_COLOR_RGBX16:
  727. m = 0xa; break;
  728. case OMAP_DSS_COLOR_RGBA16:
  729. m = 0xb; break;
  730. case OMAP_DSS_COLOR_ARGB32:
  731. m = 0xc; break;
  732. case OMAP_DSS_COLOR_RGBA32:
  733. m = 0xd; break;
  734. case OMAP_DSS_COLOR_RGBX32:
  735. m = 0xe; break;
  736. case OMAP_DSS_COLOR_XRGB16_1555:
  737. m = 0xf; break;
  738. default:
  739. BUG(); return;
  740. }
  741. }
  742. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
  743. }
  744. static void dispc_ovl_configure_burst_type(enum omap_plane plane,
  745. enum omap_dss_rotation_type rotation_type)
  746. {
  747. if (dss_has_feature(FEAT_BURST_2D) == 0)
  748. return;
  749. if (rotation_type == OMAP_DSS_ROT_TILER)
  750. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
  751. else
  752. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
  753. }
  754. void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
  755. {
  756. int shift;
  757. u32 val;
  758. int chan = 0, chan2 = 0;
  759. switch (plane) {
  760. case OMAP_DSS_GFX:
  761. shift = 8;
  762. break;
  763. case OMAP_DSS_VIDEO1:
  764. case OMAP_DSS_VIDEO2:
  765. case OMAP_DSS_VIDEO3:
  766. shift = 16;
  767. break;
  768. default:
  769. BUG();
  770. return;
  771. }
  772. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  773. if (dss_has_feature(FEAT_MGR_LCD2)) {
  774. switch (channel) {
  775. case OMAP_DSS_CHANNEL_LCD:
  776. chan = 0;
  777. chan2 = 0;
  778. break;
  779. case OMAP_DSS_CHANNEL_DIGIT:
  780. chan = 1;
  781. chan2 = 0;
  782. break;
  783. case OMAP_DSS_CHANNEL_LCD2:
  784. chan = 0;
  785. chan2 = 1;
  786. break;
  787. case OMAP_DSS_CHANNEL_LCD3:
  788. if (dss_has_feature(FEAT_MGR_LCD3)) {
  789. chan = 0;
  790. chan2 = 2;
  791. } else {
  792. BUG();
  793. return;
  794. }
  795. break;
  796. default:
  797. BUG();
  798. return;
  799. }
  800. val = FLD_MOD(val, chan, shift, shift);
  801. val = FLD_MOD(val, chan2, 31, 30);
  802. } else {
  803. val = FLD_MOD(val, channel, shift, shift);
  804. }
  805. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  806. }
  807. EXPORT_SYMBOL(dispc_ovl_set_channel_out);
  808. static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
  809. {
  810. int shift;
  811. u32 val;
  812. enum omap_channel channel;
  813. switch (plane) {
  814. case OMAP_DSS_GFX:
  815. shift = 8;
  816. break;
  817. case OMAP_DSS_VIDEO1:
  818. case OMAP_DSS_VIDEO2:
  819. case OMAP_DSS_VIDEO3:
  820. shift = 16;
  821. break;
  822. default:
  823. BUG();
  824. return 0;
  825. }
  826. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  827. if (dss_has_feature(FEAT_MGR_LCD3)) {
  828. if (FLD_GET(val, 31, 30) == 0)
  829. channel = FLD_GET(val, shift, shift);
  830. else if (FLD_GET(val, 31, 30) == 1)
  831. channel = OMAP_DSS_CHANNEL_LCD2;
  832. else
  833. channel = OMAP_DSS_CHANNEL_LCD3;
  834. } else if (dss_has_feature(FEAT_MGR_LCD2)) {
  835. if (FLD_GET(val, 31, 30) == 0)
  836. channel = FLD_GET(val, shift, shift);
  837. else
  838. channel = OMAP_DSS_CHANNEL_LCD2;
  839. } else {
  840. channel = FLD_GET(val, shift, shift);
  841. }
  842. return channel;
  843. }
  844. void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
  845. {
  846. enum omap_plane plane = OMAP_DSS_WB;
  847. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
  848. }
  849. static void dispc_ovl_set_burst_size(enum omap_plane plane,
  850. enum omap_burst_size burst_size)
  851. {
  852. static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
  853. int shift;
  854. shift = shifts[plane];
  855. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
  856. }
  857. static void dispc_configure_burst_sizes(void)
  858. {
  859. int i;
  860. const int burst_size = BURST_SIZE_X8;
  861. /* Configure burst size always to maximum size */
  862. for (i = 0; i < dss_feat_get_num_ovls(); ++i)
  863. dispc_ovl_set_burst_size(i, burst_size);
  864. }
  865. static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
  866. {
  867. unsigned unit = dss_feat_get_burst_size_unit();
  868. /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
  869. return unit * 8;
  870. }
  871. void dispc_enable_gamma_table(bool enable)
  872. {
  873. /*
  874. * This is partially implemented to support only disabling of
  875. * the gamma table.
  876. */
  877. if (enable) {
  878. DSSWARN("Gamma table enabling for TV not yet supported");
  879. return;
  880. }
  881. REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
  882. }
  883. static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
  884. {
  885. if (channel == OMAP_DSS_CHANNEL_DIGIT)
  886. return;
  887. mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
  888. }
  889. static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
  890. const struct omap_dss_cpr_coefs *coefs)
  891. {
  892. u32 coef_r, coef_g, coef_b;
  893. if (!dss_mgr_is_lcd(channel))
  894. return;
  895. coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
  896. FLD_VAL(coefs->rb, 9, 0);
  897. coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
  898. FLD_VAL(coefs->gb, 9, 0);
  899. coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
  900. FLD_VAL(coefs->bb, 9, 0);
  901. dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
  902. dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
  903. dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
  904. }
  905. static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
  906. {
  907. u32 val;
  908. BUG_ON(plane == OMAP_DSS_GFX);
  909. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  910. val = FLD_MOD(val, enable, 9, 9);
  911. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  912. }
  913. static void dispc_ovl_enable_replication(enum omap_plane plane,
  914. enum omap_overlay_caps caps, bool enable)
  915. {
  916. static const unsigned shifts[] = { 5, 10, 10, 10 };
  917. int shift;
  918. if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
  919. return;
  920. shift = shifts[plane];
  921. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
  922. }
  923. static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
  924. u16 height)
  925. {
  926. u32 val;
  927. val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
  928. FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
  929. dispc_write_reg(DISPC_SIZE_MGR(channel), val);
  930. }
  931. static void dispc_init_fifos(void)
  932. {
  933. u32 size;
  934. int fifo;
  935. u8 start, end;
  936. u32 unit;
  937. unit = dss_feat_get_buffer_size_unit();
  938. dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
  939. for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
  940. size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
  941. size *= unit;
  942. dispc.fifo_size[fifo] = size;
  943. /*
  944. * By default fifos are mapped directly to overlays, fifo 0 to
  945. * ovl 0, fifo 1 to ovl 1, etc.
  946. */
  947. dispc.fifo_assignment[fifo] = fifo;
  948. }
  949. /*
  950. * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
  951. * causes problems with certain use cases, like using the tiler in 2D
  952. * mode. The below hack swaps the fifos of GFX and WB planes, thus
  953. * giving GFX plane a larger fifo. WB but should work fine with a
  954. * smaller fifo.
  955. */
  956. if (dispc.feat->gfx_fifo_workaround) {
  957. u32 v;
  958. v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
  959. v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
  960. v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
  961. v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
  962. v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
  963. dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
  964. dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
  965. dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
  966. }
  967. }
  968. static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
  969. {
  970. int fifo;
  971. u32 size = 0;
  972. for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
  973. if (dispc.fifo_assignment[fifo] == plane)
  974. size += dispc.fifo_size[fifo];
  975. }
  976. return size;
  977. }
  978. void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
  979. {
  980. u8 hi_start, hi_end, lo_start, lo_end;
  981. u32 unit;
  982. unit = dss_feat_get_buffer_size_unit();
  983. WARN_ON(low % unit != 0);
  984. WARN_ON(high % unit != 0);
  985. low /= unit;
  986. high /= unit;
  987. dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
  988. dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
  989. DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
  990. plane,
  991. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  992. lo_start, lo_end) * unit,
  993. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  994. hi_start, hi_end) * unit,
  995. low * unit, high * unit);
  996. dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
  997. FLD_VAL(high, hi_start, hi_end) |
  998. FLD_VAL(low, lo_start, lo_end));
  999. }
  1000. void dispc_enable_fifomerge(bool enable)
  1001. {
  1002. if (!dss_has_feature(FEAT_FIFO_MERGE)) {
  1003. WARN_ON(enable);
  1004. return;
  1005. }
  1006. DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
  1007. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
  1008. }
  1009. void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
  1010. u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
  1011. bool manual_update)
  1012. {
  1013. /*
  1014. * All sizes are in bytes. Both the buffer and burst are made of
  1015. * buffer_units, and the fifo thresholds must be buffer_unit aligned.
  1016. */
  1017. unsigned buf_unit = dss_feat_get_buffer_size_unit();
  1018. unsigned ovl_fifo_size, total_fifo_size, burst_size;
  1019. int i;
  1020. burst_size = dispc_ovl_get_burst_size(plane);
  1021. ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
  1022. if (use_fifomerge) {
  1023. total_fifo_size = 0;
  1024. for (i = 0; i < dss_feat_get_num_ovls(); ++i)
  1025. total_fifo_size += dispc_ovl_get_fifo_size(i);
  1026. } else {
  1027. total_fifo_size = ovl_fifo_size;
  1028. }
  1029. /*
  1030. * We use the same low threshold for both fifomerge and non-fifomerge
  1031. * cases, but for fifomerge we calculate the high threshold using the
  1032. * combined fifo size
  1033. */
  1034. if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
  1035. *fifo_low = ovl_fifo_size - burst_size * 2;
  1036. *fifo_high = total_fifo_size - burst_size;
  1037. } else if (plane == OMAP_DSS_WB) {
  1038. /*
  1039. * Most optimal configuration for writeback is to push out data
  1040. * to the interconnect the moment writeback pushes enough pixels
  1041. * in the FIFO to form a burst
  1042. */
  1043. *fifo_low = 0;
  1044. *fifo_high = burst_size;
  1045. } else {
  1046. *fifo_low = ovl_fifo_size - burst_size;
  1047. *fifo_high = total_fifo_size - buf_unit;
  1048. }
  1049. }
  1050. static void dispc_ovl_set_fir(enum omap_plane plane,
  1051. int hinc, int vinc,
  1052. enum omap_color_component color_comp)
  1053. {
  1054. u32 val;
  1055. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
  1056. u8 hinc_start, hinc_end, vinc_start, vinc_end;
  1057. dss_feat_get_reg_field(FEAT_REG_FIRHINC,
  1058. &hinc_start, &hinc_end);
  1059. dss_feat_get_reg_field(FEAT_REG_FIRVINC,
  1060. &vinc_start, &vinc_end);
  1061. val = FLD_VAL(vinc, vinc_start, vinc_end) |
  1062. FLD_VAL(hinc, hinc_start, hinc_end);
  1063. dispc_write_reg(DISPC_OVL_FIR(plane), val);
  1064. } else {
  1065. val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
  1066. dispc_write_reg(DISPC_OVL_FIR2(plane), val);
  1067. }
  1068. }
  1069. static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
  1070. {
  1071. u32 val;
  1072. u8 hor_start, hor_end, vert_start, vert_end;
  1073. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  1074. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  1075. val = FLD_VAL(vaccu, vert_start, vert_end) |
  1076. FLD_VAL(haccu, hor_start, hor_end);
  1077. dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
  1078. }
  1079. static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
  1080. {
  1081. u32 val;
  1082. u8 hor_start, hor_end, vert_start, vert_end;
  1083. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  1084. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  1085. val = FLD_VAL(vaccu, vert_start, vert_end) |
  1086. FLD_VAL(haccu, hor_start, hor_end);
  1087. dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
  1088. }
  1089. static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
  1090. int vaccu)
  1091. {
  1092. u32 val;
  1093. val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
  1094. dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
  1095. }
  1096. static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
  1097. int vaccu)
  1098. {
  1099. u32 val;
  1100. val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
  1101. dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
  1102. }
  1103. static void dispc_ovl_set_scale_param(enum omap_plane plane,
  1104. u16 orig_width, u16 orig_height,
  1105. u16 out_width, u16 out_height,
  1106. bool five_taps, u8 rotation,
  1107. enum omap_color_component color_comp)
  1108. {
  1109. int fir_hinc, fir_vinc;
  1110. fir_hinc = 1024 * orig_width / out_width;
  1111. fir_vinc = 1024 * orig_height / out_height;
  1112. dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
  1113. color_comp);
  1114. dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
  1115. }
  1116. static void dispc_ovl_set_accu_uv(enum omap_plane plane,
  1117. u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
  1118. bool ilace, enum omap_color_mode color_mode, u8 rotation)
  1119. {
  1120. int h_accu2_0, h_accu2_1;
  1121. int v_accu2_0, v_accu2_1;
  1122. int chroma_hinc, chroma_vinc;
  1123. int idx;
  1124. struct accu {
  1125. s8 h0_m, h0_n;
  1126. s8 h1_m, h1_n;
  1127. s8 v0_m, v0_n;
  1128. s8 v1_m, v1_n;
  1129. };
  1130. const struct accu *accu_table;
  1131. const struct accu *accu_val;
  1132. static const struct accu accu_nv12[4] = {
  1133. { 0, 1, 0, 1 , -1, 2, 0, 1 },
  1134. { 1, 2, -3, 4 , 0, 1, 0, 1 },
  1135. { -1, 1, 0, 1 , -1, 2, 0, 1 },
  1136. { -1, 2, -1, 2 , -1, 1, 0, 1 },
  1137. };
  1138. static const struct accu accu_nv12_ilace[4] = {
  1139. { 0, 1, 0, 1 , -3, 4, -1, 4 },
  1140. { -1, 4, -3, 4 , 0, 1, 0, 1 },
  1141. { -1, 1, 0, 1 , -1, 4, -3, 4 },
  1142. { -3, 4, -3, 4 , -1, 1, 0, 1 },
  1143. };
  1144. static const struct accu accu_yuv[4] = {
  1145. { 0, 1, 0, 1, 0, 1, 0, 1 },
  1146. { 0, 1, 0, 1, 0, 1, 0, 1 },
  1147. { -1, 1, 0, 1, 0, 1, 0, 1 },
  1148. { 0, 1, 0, 1, -1, 1, 0, 1 },
  1149. };
  1150. switch (rotation) {
  1151. case OMAP_DSS_ROT_0:
  1152. idx = 0;
  1153. break;
  1154. case OMAP_DSS_ROT_90:
  1155. idx = 1;
  1156. break;
  1157. case OMAP_DSS_ROT_180:
  1158. idx = 2;
  1159. break;
  1160. case OMAP_DSS_ROT_270:
  1161. idx = 3;
  1162. break;
  1163. default:
  1164. BUG();
  1165. return;
  1166. }
  1167. switch (color_mode) {
  1168. case OMAP_DSS_COLOR_NV12:
  1169. if (ilace)
  1170. accu_table = accu_nv12_ilace;
  1171. else
  1172. accu_table = accu_nv12;
  1173. break;
  1174. case OMAP_DSS_COLOR_YUV2:
  1175. case OMAP_DSS_COLOR_UYVY:
  1176. accu_table = accu_yuv;
  1177. break;
  1178. default:
  1179. BUG();
  1180. return;
  1181. }
  1182. accu_val = &accu_table[idx];
  1183. chroma_hinc = 1024 * orig_width / out_width;
  1184. chroma_vinc = 1024 * orig_height / out_height;
  1185. h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
  1186. h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
  1187. v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
  1188. v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
  1189. dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
  1190. dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
  1191. }
  1192. static void dispc_ovl_set_scaling_common(enum omap_plane plane,
  1193. u16 orig_width, u16 orig_height,
  1194. u16 out_width, u16 out_height,
  1195. bool ilace, bool five_taps,
  1196. bool fieldmode, enum omap_color_mode color_mode,
  1197. u8 rotation)
  1198. {
  1199. int accu0 = 0;
  1200. int accu1 = 0;
  1201. u32 l;
  1202. dispc_ovl_set_scale_param(plane, orig_width, orig_height,
  1203. out_width, out_height, five_taps,
  1204. rotation, DISPC_COLOR_COMPONENT_RGB_Y);
  1205. l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  1206. /* RESIZEENABLE and VERTICALTAPS */
  1207. l &= ~((0x3 << 5) | (0x1 << 21));
  1208. l |= (orig_width != out_width) ? (1 << 5) : 0;
  1209. l |= (orig_height != out_height) ? (1 << 6) : 0;
  1210. l |= five_taps ? (1 << 21) : 0;
  1211. /* VRESIZECONF and HRESIZECONF */
  1212. if (dss_has_feature(FEAT_RESIZECONF)) {
  1213. l &= ~(0x3 << 7);
  1214. l |= (orig_width <= out_width) ? 0 : (1 << 7);
  1215. l |= (orig_height <= out_height) ? 0 : (1 << 8);
  1216. }
  1217. /* LINEBUFFERSPLIT */
  1218. if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
  1219. l &= ~(0x1 << 22);
  1220. l |= five_taps ? (1 << 22) : 0;
  1221. }
  1222. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
  1223. /*
  1224. * field 0 = even field = bottom field
  1225. * field 1 = odd field = top field
  1226. */
  1227. if (ilace && !fieldmode) {
  1228. accu1 = 0;
  1229. accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
  1230. if (accu0 >= 1024/2) {
  1231. accu1 = 1024/2;
  1232. accu0 -= accu1;
  1233. }
  1234. }
  1235. dispc_ovl_set_vid_accu0(plane, 0, accu0);
  1236. dispc_ovl_set_vid_accu1(plane, 0, accu1);
  1237. }
  1238. static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
  1239. u16 orig_width, u16 orig_height,
  1240. u16 out_width, u16 out_height,
  1241. bool ilace, bool five_taps,
  1242. bool fieldmode, enum omap_color_mode color_mode,
  1243. u8 rotation)
  1244. {
  1245. int scale_x = out_width != orig_width;
  1246. int scale_y = out_height != orig_height;
  1247. bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
  1248. if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
  1249. return;
  1250. if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
  1251. color_mode != OMAP_DSS_COLOR_UYVY &&
  1252. color_mode != OMAP_DSS_COLOR_NV12)) {
  1253. /* reset chroma resampling for RGB formats */
  1254. if (plane != OMAP_DSS_WB)
  1255. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
  1256. return;
  1257. }
  1258. dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
  1259. out_height, ilace, color_mode, rotation);
  1260. switch (color_mode) {
  1261. case OMAP_DSS_COLOR_NV12:
  1262. if (chroma_upscale) {
  1263. /* UV is subsampled by 2 horizontally and vertically */
  1264. orig_height >>= 1;
  1265. orig_width >>= 1;
  1266. } else {
  1267. /* UV is downsampled by 2 horizontally and vertically */
  1268. orig_height <<= 1;
  1269. orig_width <<= 1;
  1270. }
  1271. break;
  1272. case OMAP_DSS_COLOR_YUV2:
  1273. case OMAP_DSS_COLOR_UYVY:
  1274. /* For YUV422 with 90/270 rotation, we don't upsample chroma */
  1275. if (rotation == OMAP_DSS_ROT_0 ||
  1276. rotation == OMAP_DSS_ROT_180) {
  1277. if (chroma_upscale)
  1278. /* UV is subsampled by 2 horizontally */
  1279. orig_width >>= 1;
  1280. else
  1281. /* UV is downsampled by 2 horizontally */
  1282. orig_width <<= 1;
  1283. }
  1284. /* must use FIR for YUV422 if rotated */
  1285. if (rotation != OMAP_DSS_ROT_0)
  1286. scale_x = scale_y = true;
  1287. break;
  1288. default:
  1289. BUG();
  1290. return;
  1291. }
  1292. if (out_width != orig_width)
  1293. scale_x = true;
  1294. if (out_height != orig_height)
  1295. scale_y = true;
  1296. dispc_ovl_set_scale_param(plane, orig_width, orig_height,
  1297. out_width, out_height, five_taps,
  1298. rotation, DISPC_COLOR_COMPONENT_UV);
  1299. if (plane != OMAP_DSS_WB)
  1300. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
  1301. (scale_x || scale_y) ? 1 : 0, 8, 8);
  1302. /* set H scaling */
  1303. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
  1304. /* set V scaling */
  1305. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
  1306. }
  1307. static void dispc_ovl_set_scaling(enum omap_plane plane,
  1308. u16 orig_width, u16 orig_height,
  1309. u16 out_width, u16 out_height,
  1310. bool ilace, bool five_taps,
  1311. bool fieldmode, enum omap_color_mode color_mode,
  1312. u8 rotation)
  1313. {
  1314. BUG_ON(plane == OMAP_DSS_GFX);
  1315. dispc_ovl_set_scaling_common(plane,
  1316. orig_width, orig_height,
  1317. out_width, out_height,
  1318. ilace, five_taps,
  1319. fieldmode, color_mode,
  1320. rotation);
  1321. dispc_ovl_set_scaling_uv(plane,
  1322. orig_width, orig_height,
  1323. out_width, out_height,
  1324. ilace, five_taps,
  1325. fieldmode, color_mode,
  1326. rotation);
  1327. }
  1328. static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
  1329. enum omap_dss_rotation_type rotation_type,
  1330. bool mirroring, enum omap_color_mode color_mode)
  1331. {
  1332. bool row_repeat = false;
  1333. int vidrot = 0;
  1334. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1335. color_mode == OMAP_DSS_COLOR_UYVY) {
  1336. if (mirroring) {
  1337. switch (rotation) {
  1338. case OMAP_DSS_ROT_0:
  1339. vidrot = 2;
  1340. break;
  1341. case OMAP_DSS_ROT_90:
  1342. vidrot = 1;
  1343. break;
  1344. case OMAP_DSS_ROT_180:
  1345. vidrot = 0;
  1346. break;
  1347. case OMAP_DSS_ROT_270:
  1348. vidrot = 3;
  1349. break;
  1350. }
  1351. } else {
  1352. switch (rotation) {
  1353. case OMAP_DSS_ROT_0:
  1354. vidrot = 0;
  1355. break;
  1356. case OMAP_DSS_ROT_90:
  1357. vidrot = 1;
  1358. break;
  1359. case OMAP_DSS_ROT_180:
  1360. vidrot = 2;
  1361. break;
  1362. case OMAP_DSS_ROT_270:
  1363. vidrot = 3;
  1364. break;
  1365. }
  1366. }
  1367. if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
  1368. row_repeat = true;
  1369. else
  1370. row_repeat = false;
  1371. }
  1372. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
  1373. if (dss_has_feature(FEAT_ROWREPEATENABLE))
  1374. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
  1375. row_repeat ? 1 : 0, 18, 18);
  1376. if (color_mode == OMAP_DSS_COLOR_NV12) {
  1377. bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
  1378. (rotation == OMAP_DSS_ROT_0 ||
  1379. rotation == OMAP_DSS_ROT_180);
  1380. /* DOUBLESTRIDE */
  1381. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
  1382. }
  1383. }
  1384. static int color_mode_to_bpp(enum omap_color_mode color_mode)
  1385. {
  1386. switch (color_mode) {
  1387. case OMAP_DSS_COLOR_CLUT1:
  1388. return 1;
  1389. case OMAP_DSS_COLOR_CLUT2:
  1390. return 2;
  1391. case OMAP_DSS_COLOR_CLUT4:
  1392. return 4;
  1393. case OMAP_DSS_COLOR_CLUT8:
  1394. case OMAP_DSS_COLOR_NV12:
  1395. return 8;
  1396. case OMAP_DSS_COLOR_RGB12U:
  1397. case OMAP_DSS_COLOR_RGB16:
  1398. case OMAP_DSS_COLOR_ARGB16:
  1399. case OMAP_DSS_COLOR_YUV2:
  1400. case OMAP_DSS_COLOR_UYVY:
  1401. case OMAP_DSS_COLOR_RGBA16:
  1402. case OMAP_DSS_COLOR_RGBX16:
  1403. case OMAP_DSS_COLOR_ARGB16_1555:
  1404. case OMAP_DSS_COLOR_XRGB16_1555:
  1405. return 16;
  1406. case OMAP_DSS_COLOR_RGB24P:
  1407. return 24;
  1408. case OMAP_DSS_COLOR_RGB24U:
  1409. case OMAP_DSS_COLOR_ARGB32:
  1410. case OMAP_DSS_COLOR_RGBA32:
  1411. case OMAP_DSS_COLOR_RGBX32:
  1412. return 32;
  1413. default:
  1414. BUG();
  1415. return 0;
  1416. }
  1417. }
  1418. static s32 pixinc(int pixels, u8 ps)
  1419. {
  1420. if (pixels == 1)
  1421. return 1;
  1422. else if (pixels > 1)
  1423. return 1 + (pixels - 1) * ps;
  1424. else if (pixels < 0)
  1425. return 1 - (-pixels + 1) * ps;
  1426. else
  1427. BUG();
  1428. return 0;
  1429. }
  1430. static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
  1431. u16 screen_width,
  1432. u16 width, u16 height,
  1433. enum omap_color_mode color_mode, bool fieldmode,
  1434. unsigned int field_offset,
  1435. unsigned *offset0, unsigned *offset1,
  1436. s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
  1437. {
  1438. u8 ps;
  1439. /* FIXME CLUT formats */
  1440. switch (color_mode) {
  1441. case OMAP_DSS_COLOR_CLUT1:
  1442. case OMAP_DSS_COLOR_CLUT2:
  1443. case OMAP_DSS_COLOR_CLUT4:
  1444. case OMAP_DSS_COLOR_CLUT8:
  1445. BUG();
  1446. return;
  1447. case OMAP_DSS_COLOR_YUV2:
  1448. case OMAP_DSS_COLOR_UYVY:
  1449. ps = 4;
  1450. break;
  1451. default:
  1452. ps = color_mode_to_bpp(color_mode) / 8;
  1453. break;
  1454. }
  1455. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1456. width, height);
  1457. /*
  1458. * field 0 = even field = bottom field
  1459. * field 1 = odd field = top field
  1460. */
  1461. switch (rotation + mirror * 4) {
  1462. case OMAP_DSS_ROT_0:
  1463. case OMAP_DSS_ROT_180:
  1464. /*
  1465. * If the pixel format is YUV or UYVY divide the width
  1466. * of the image by 2 for 0 and 180 degree rotation.
  1467. */
  1468. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1469. color_mode == OMAP_DSS_COLOR_UYVY)
  1470. width = width >> 1;
  1471. case OMAP_DSS_ROT_90:
  1472. case OMAP_DSS_ROT_270:
  1473. *offset1 = 0;
  1474. if (field_offset)
  1475. *offset0 = field_offset * screen_width * ps;
  1476. else
  1477. *offset0 = 0;
  1478. *row_inc = pixinc(1 +
  1479. (y_predecim * screen_width - x_predecim * width) +
  1480. (fieldmode ? screen_width : 0), ps);
  1481. *pix_inc = pixinc(x_predecim, ps);
  1482. break;
  1483. case OMAP_DSS_ROT_0 + 4:
  1484. case OMAP_DSS_ROT_180 + 4:
  1485. /* If the pixel format is YUV or UYVY divide the width
  1486. * of the image by 2 for 0 degree and 180 degree
  1487. */
  1488. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1489. color_mode == OMAP_DSS_COLOR_UYVY)
  1490. width = width >> 1;
  1491. case OMAP_DSS_ROT_90 + 4:
  1492. case OMAP_DSS_ROT_270 + 4:
  1493. *offset1 = 0;
  1494. if (field_offset)
  1495. *offset0 = field_offset * screen_width * ps;
  1496. else
  1497. *offset0 = 0;
  1498. *row_inc = pixinc(1 -
  1499. (y_predecim * screen_width + x_predecim * width) -
  1500. (fieldmode ? screen_width : 0), ps);
  1501. *pix_inc = pixinc(x_predecim, ps);
  1502. break;
  1503. default:
  1504. BUG();
  1505. return;
  1506. }
  1507. }
  1508. static void calc_dma_rotation_offset(u8 rotation, bool mirror,
  1509. u16 screen_width,
  1510. u16 width, u16 height,
  1511. enum omap_color_mode color_mode, bool fieldmode,
  1512. unsigned int field_offset,
  1513. unsigned *offset0, unsigned *offset1,
  1514. s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
  1515. {
  1516. u8 ps;
  1517. u16 fbw, fbh;
  1518. /* FIXME CLUT formats */
  1519. switch (color_mode) {
  1520. case OMAP_DSS_COLOR_CLUT1:
  1521. case OMAP_DSS_COLOR_CLUT2:
  1522. case OMAP_DSS_COLOR_CLUT4:
  1523. case OMAP_DSS_COLOR_CLUT8:
  1524. BUG();
  1525. return;
  1526. default:
  1527. ps = color_mode_to_bpp(color_mode) / 8;
  1528. break;
  1529. }
  1530. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1531. width, height);
  1532. /* width & height are overlay sizes, convert to fb sizes */
  1533. if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
  1534. fbw = width;
  1535. fbh = height;
  1536. } else {
  1537. fbw = height;
  1538. fbh = width;
  1539. }
  1540. /*
  1541. * field 0 = even field = bottom field
  1542. * field 1 = odd field = top field
  1543. */
  1544. switch (rotation + mirror * 4) {
  1545. case OMAP_DSS_ROT_0:
  1546. *offset1 = 0;
  1547. if (field_offset)
  1548. *offset0 = *offset1 + field_offset * screen_width * ps;
  1549. else
  1550. *offset0 = *offset1;
  1551. *row_inc = pixinc(1 +
  1552. (y_predecim * screen_width - fbw * x_predecim) +
  1553. (fieldmode ? screen_width : 0), ps);
  1554. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1555. color_mode == OMAP_DSS_COLOR_UYVY)
  1556. *pix_inc = pixinc(x_predecim, 2 * ps);
  1557. else
  1558. *pix_inc = pixinc(x_predecim, ps);
  1559. break;
  1560. case OMAP_DSS_ROT_90:
  1561. *offset1 = screen_width * (fbh - 1) * ps;
  1562. if (field_offset)
  1563. *offset0 = *offset1 + field_offset * ps;
  1564. else
  1565. *offset0 = *offset1;
  1566. *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
  1567. y_predecim + (fieldmode ? 1 : 0), ps);
  1568. *pix_inc = pixinc(-x_predecim * screen_width, ps);
  1569. break;
  1570. case OMAP_DSS_ROT_180:
  1571. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1572. if (field_offset)
  1573. *offset0 = *offset1 - field_offset * screen_width * ps;
  1574. else
  1575. *offset0 = *offset1;
  1576. *row_inc = pixinc(-1 -
  1577. (y_predecim * screen_width - fbw * x_predecim) -
  1578. (fieldmode ? screen_width : 0), ps);
  1579. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1580. color_mode == OMAP_DSS_COLOR_UYVY)
  1581. *pix_inc = pixinc(-x_predecim, 2 * ps);
  1582. else
  1583. *pix_inc = pixinc(-x_predecim, ps);
  1584. break;
  1585. case OMAP_DSS_ROT_270:
  1586. *offset1 = (fbw - 1) * ps;
  1587. if (field_offset)
  1588. *offset0 = *offset1 - field_offset * ps;
  1589. else
  1590. *offset0 = *offset1;
  1591. *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
  1592. y_predecim - (fieldmode ? 1 : 0), ps);
  1593. *pix_inc = pixinc(x_predecim * screen_width, ps);
  1594. break;
  1595. /* mirroring */
  1596. case OMAP_DSS_ROT_0 + 4:
  1597. *offset1 = (fbw - 1) * ps;
  1598. if (field_offset)
  1599. *offset0 = *offset1 + field_offset * screen_width * ps;
  1600. else
  1601. *offset0 = *offset1;
  1602. *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
  1603. (fieldmode ? screen_width : 0),
  1604. ps);
  1605. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1606. color_mode == OMAP_DSS_COLOR_UYVY)
  1607. *pix_inc = pixinc(-x_predecim, 2 * ps);
  1608. else
  1609. *pix_inc = pixinc(-x_predecim, ps);
  1610. break;
  1611. case OMAP_DSS_ROT_90 + 4:
  1612. *offset1 = 0;
  1613. if (field_offset)
  1614. *offset0 = *offset1 + field_offset * ps;
  1615. else
  1616. *offset0 = *offset1;
  1617. *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
  1618. y_predecim + (fieldmode ? 1 : 0),
  1619. ps);
  1620. *pix_inc = pixinc(x_predecim * screen_width, ps);
  1621. break;
  1622. case OMAP_DSS_ROT_180 + 4:
  1623. *offset1 = screen_width * (fbh - 1) * ps;
  1624. if (field_offset)
  1625. *offset0 = *offset1 - field_offset * screen_width * ps;
  1626. else
  1627. *offset0 = *offset1;
  1628. *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
  1629. (fieldmode ? screen_width : 0),
  1630. ps);
  1631. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1632. color_mode == OMAP_DSS_COLOR_UYVY)
  1633. *pix_inc = pixinc(x_predecim, 2 * ps);
  1634. else
  1635. *pix_inc = pixinc(x_predecim, ps);
  1636. break;
  1637. case OMAP_DSS_ROT_270 + 4:
  1638. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1639. if (field_offset)
  1640. *offset0 = *offset1 - field_offset * ps;
  1641. else
  1642. *offset0 = *offset1;
  1643. *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
  1644. y_predecim - (fieldmode ? 1 : 0),
  1645. ps);
  1646. *pix_inc = pixinc(-x_predecim * screen_width, ps);
  1647. break;
  1648. default:
  1649. BUG();
  1650. return;
  1651. }
  1652. }
  1653. static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
  1654. enum omap_color_mode color_mode, bool fieldmode,
  1655. unsigned int field_offset, unsigned *offset0, unsigned *offset1,
  1656. s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
  1657. {
  1658. u8 ps;
  1659. switch (color_mode) {
  1660. case OMAP_DSS_COLOR_CLUT1:
  1661. case OMAP_DSS_COLOR_CLUT2:
  1662. case OMAP_DSS_COLOR_CLUT4:
  1663. case OMAP_DSS_COLOR_CLUT8:
  1664. BUG();
  1665. return;
  1666. default:
  1667. ps = color_mode_to_bpp(color_mode) / 8;
  1668. break;
  1669. }
  1670. DSSDBG("scrw %d, width %d\n", screen_width, width);
  1671. /*
  1672. * field 0 = even field = bottom field
  1673. * field 1 = odd field = top field
  1674. */
  1675. *offset1 = 0;
  1676. if (field_offset)
  1677. *offset0 = *offset1 + field_offset * screen_width * ps;
  1678. else
  1679. *offset0 = *offset1;
  1680. *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
  1681. (fieldmode ? screen_width : 0), ps);
  1682. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1683. color_mode == OMAP_DSS_COLOR_UYVY)
  1684. *pix_inc = pixinc(x_predecim, 2 * ps);
  1685. else
  1686. *pix_inc = pixinc(x_predecim, ps);
  1687. }
  1688. /*
  1689. * This function is used to avoid synclosts in OMAP3, because of some
  1690. * undocumented horizontal position and timing related limitations.
  1691. */
  1692. static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
  1693. const struct omap_video_timings *t, u16 pos_x,
  1694. u16 width, u16 height, u16 out_width, u16 out_height)
  1695. {
  1696. const int ds = DIV_ROUND_UP(height, out_height);
  1697. unsigned long nonactive;
  1698. static const u8 limits[3] = { 8, 10, 20 };
  1699. u64 val, blank;
  1700. int i;
  1701. nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
  1702. i = 0;
  1703. if (out_height < height)
  1704. i++;
  1705. if (out_width < width)
  1706. i++;
  1707. blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
  1708. DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
  1709. if (blank <= limits[i])
  1710. return -EINVAL;
  1711. /*
  1712. * Pixel data should be prepared before visible display point starts.
  1713. * So, atleast DS-2 lines must have already been fetched by DISPC
  1714. * during nonactive - pos_x period.
  1715. */
  1716. val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
  1717. DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
  1718. val, max(0, ds - 2) * width);
  1719. if (val < max(0, ds - 2) * width)
  1720. return -EINVAL;
  1721. /*
  1722. * All lines need to be refilled during the nonactive period of which
  1723. * only one line can be loaded during the active period. So, atleast
  1724. * DS - 1 lines should be loaded during nonactive period.
  1725. */
  1726. val = div_u64((u64)nonactive * lclk, pclk);
  1727. DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
  1728. val, max(0, ds - 1) * width);
  1729. if (val < max(0, ds - 1) * width)
  1730. return -EINVAL;
  1731. return 0;
  1732. }
  1733. static unsigned long calc_core_clk_five_taps(unsigned long pclk,
  1734. const struct omap_video_timings *mgr_timings, u16 width,
  1735. u16 height, u16 out_width, u16 out_height,
  1736. enum omap_color_mode color_mode)
  1737. {
  1738. u32 core_clk = 0;
  1739. u64 tmp;
  1740. if (height <= out_height && width <= out_width)
  1741. return (unsigned long) pclk;
  1742. if (height > out_height) {
  1743. unsigned int ppl = mgr_timings->x_res;
  1744. tmp = pclk * height * out_width;
  1745. do_div(tmp, 2 * out_height * ppl);
  1746. core_clk = tmp;
  1747. if (height > 2 * out_height) {
  1748. if (ppl == out_width)
  1749. return 0;
  1750. tmp = pclk * (height - 2 * out_height) * out_width;
  1751. do_div(tmp, 2 * out_height * (ppl - out_width));
  1752. core_clk = max_t(u32, core_clk, tmp);
  1753. }
  1754. }
  1755. if (width > out_width) {
  1756. tmp = pclk * width;
  1757. do_div(tmp, out_width);
  1758. core_clk = max_t(u32, core_clk, tmp);
  1759. if (color_mode == OMAP_DSS_COLOR_RGB24U)
  1760. core_clk <<= 1;
  1761. }
  1762. return core_clk;
  1763. }
  1764. static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
  1765. u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
  1766. {
  1767. if (height > out_height && width > out_width)
  1768. return pclk * 4;
  1769. else
  1770. return pclk * 2;
  1771. }
  1772. static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
  1773. u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
  1774. {
  1775. unsigned int hf, vf;
  1776. /*
  1777. * FIXME how to determine the 'A' factor
  1778. * for the no downscaling case ?
  1779. */
  1780. if (width > 3 * out_width)
  1781. hf = 4;
  1782. else if (width > 2 * out_width)
  1783. hf = 3;
  1784. else if (width > out_width)
  1785. hf = 2;
  1786. else
  1787. hf = 1;
  1788. if (height > out_height)
  1789. vf = 2;
  1790. else
  1791. vf = 1;
  1792. return pclk * vf * hf;
  1793. }
  1794. static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
  1795. u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
  1796. {
  1797. /*
  1798. * If the overlay/writeback is in mem to mem mode, there are no
  1799. * downscaling limitations with respect to pixel clock, return 1 as
  1800. * required core clock to represent that we have sufficient enough
  1801. * core clock to do maximum downscaling
  1802. */
  1803. if (mem_to_mem)
  1804. return 1;
  1805. if (width > out_width)
  1806. return DIV_ROUND_UP(pclk, out_width) * width;
  1807. else
  1808. return pclk;
  1809. }
  1810. static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
  1811. const struct omap_video_timings *mgr_timings,
  1812. u16 width, u16 height, u16 out_width, u16 out_height,
  1813. enum omap_color_mode color_mode, bool *five_taps,
  1814. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  1815. u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
  1816. {
  1817. int error;
  1818. u16 in_width, in_height;
  1819. int min_factor = min(*decim_x, *decim_y);
  1820. const int maxsinglelinewidth =
  1821. dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
  1822. *five_taps = false;
  1823. do {
  1824. in_height = DIV_ROUND_UP(height, *decim_y);
  1825. in_width = DIV_ROUND_UP(width, *decim_x);
  1826. *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
  1827. in_height, out_width, out_height, mem_to_mem);
  1828. error = (in_width > maxsinglelinewidth || !*core_clk ||
  1829. *core_clk > dispc_core_clk_rate());
  1830. if (error) {
  1831. if (*decim_x == *decim_y) {
  1832. *decim_x = min_factor;
  1833. ++*decim_y;
  1834. } else {
  1835. swap(*decim_x, *decim_y);
  1836. if (*decim_x < *decim_y)
  1837. ++*decim_x;
  1838. }
  1839. }
  1840. } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
  1841. if (in_width > maxsinglelinewidth) {
  1842. DSSERR("Cannot scale max input width exceeded");
  1843. return -EINVAL;
  1844. }
  1845. return 0;
  1846. }
  1847. static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
  1848. const struct omap_video_timings *mgr_timings,
  1849. u16 width, u16 height, u16 out_width, u16 out_height,
  1850. enum omap_color_mode color_mode, bool *five_taps,
  1851. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  1852. u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
  1853. {
  1854. int error;
  1855. u16 in_width, in_height;
  1856. int min_factor = min(*decim_x, *decim_y);
  1857. const int maxsinglelinewidth =
  1858. dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
  1859. do {
  1860. in_height = DIV_ROUND_UP(height, *decim_y);
  1861. in_width = DIV_ROUND_UP(width, *decim_x);
  1862. *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
  1863. in_width, in_height, out_width, out_height, color_mode);
  1864. error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
  1865. pos_x, in_width, in_height, out_width,
  1866. out_height);
  1867. if (in_width > maxsinglelinewidth)
  1868. if (in_height > out_height &&
  1869. in_height < out_height * 2)
  1870. *five_taps = false;
  1871. if (!*five_taps)
  1872. *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
  1873. in_height, out_width, out_height,
  1874. mem_to_mem);
  1875. error = (error || in_width > maxsinglelinewidth * 2 ||
  1876. (in_width > maxsinglelinewidth && *five_taps) ||
  1877. !*core_clk || *core_clk > dispc_core_clk_rate());
  1878. if (error) {
  1879. if (*decim_x == *decim_y) {
  1880. *decim_x = min_factor;
  1881. ++*decim_y;
  1882. } else {
  1883. swap(*decim_x, *decim_y);
  1884. if (*decim_x < *decim_y)
  1885. ++*decim_x;
  1886. }
  1887. }
  1888. } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
  1889. if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, width,
  1890. height, out_width, out_height)){
  1891. DSSERR("horizontal timing too tight\n");
  1892. return -EINVAL;
  1893. }
  1894. if (in_width > (maxsinglelinewidth * 2)) {
  1895. DSSERR("Cannot setup scaling");
  1896. DSSERR("width exceeds maximum width possible");
  1897. return -EINVAL;
  1898. }
  1899. if (in_width > maxsinglelinewidth && *five_taps) {
  1900. DSSERR("cannot setup scaling with five taps");
  1901. return -EINVAL;
  1902. }
  1903. return 0;
  1904. }
  1905. static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
  1906. const struct omap_video_timings *mgr_timings,
  1907. u16 width, u16 height, u16 out_width, u16 out_height,
  1908. enum omap_color_mode color_mode, bool *five_taps,
  1909. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  1910. u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
  1911. {
  1912. u16 in_width, in_width_max;
  1913. int decim_x_min = *decim_x;
  1914. u16 in_height = DIV_ROUND_UP(height, *decim_y);
  1915. const int maxsinglelinewidth =
  1916. dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
  1917. const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
  1918. if (mem_to_mem) {
  1919. in_width_max = out_width * maxdownscale;
  1920. } else {
  1921. in_width_max = dispc_core_clk_rate() /
  1922. DIV_ROUND_UP(pclk, out_width);
  1923. }
  1924. *decim_x = DIV_ROUND_UP(width, in_width_max);
  1925. *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
  1926. if (*decim_x > *x_predecim)
  1927. return -EINVAL;
  1928. do {
  1929. in_width = DIV_ROUND_UP(width, *decim_x);
  1930. } while (*decim_x <= *x_predecim &&
  1931. in_width > maxsinglelinewidth && ++*decim_x);
  1932. if (in_width > maxsinglelinewidth) {
  1933. DSSERR("Cannot scale width exceeds max line width");
  1934. return -EINVAL;
  1935. }
  1936. *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
  1937. out_width, out_height, mem_to_mem);
  1938. return 0;
  1939. }
  1940. static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
  1941. enum omap_overlay_caps caps,
  1942. const struct omap_video_timings *mgr_timings,
  1943. u16 width, u16 height, u16 out_width, u16 out_height,
  1944. enum omap_color_mode color_mode, bool *five_taps,
  1945. int *x_predecim, int *y_predecim, u16 pos_x,
  1946. enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
  1947. {
  1948. const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
  1949. const int max_decim_limit = 16;
  1950. unsigned long core_clk = 0;
  1951. int decim_x, decim_y, ret;
  1952. if (width == out_width && height == out_height)
  1953. return 0;
  1954. if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
  1955. return -EINVAL;
  1956. if (mem_to_mem) {
  1957. *x_predecim = *y_predecim = 1;
  1958. } else {
  1959. *x_predecim = max_decim_limit;
  1960. *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
  1961. dss_has_feature(FEAT_BURST_2D)) ?
  1962. 2 : max_decim_limit;
  1963. }
  1964. if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
  1965. color_mode == OMAP_DSS_COLOR_CLUT2 ||
  1966. color_mode == OMAP_DSS_COLOR_CLUT4 ||
  1967. color_mode == OMAP_DSS_COLOR_CLUT8) {
  1968. *x_predecim = 1;
  1969. *y_predecim = 1;
  1970. *five_taps = false;
  1971. return 0;
  1972. }
  1973. decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
  1974. decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
  1975. if (decim_x > *x_predecim || out_width > width * 8)
  1976. return -EINVAL;
  1977. if (decim_y > *y_predecim || out_height > height * 8)
  1978. return -EINVAL;
  1979. ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
  1980. out_width, out_height, color_mode, five_taps,
  1981. x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
  1982. mem_to_mem);
  1983. if (ret)
  1984. return ret;
  1985. DSSDBG("required core clk rate = %lu Hz\n", core_clk);
  1986. DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
  1987. if (!core_clk || core_clk > dispc_core_clk_rate()) {
  1988. DSSERR("failed to set up scaling, "
  1989. "required core clk rate = %lu Hz, "
  1990. "current core clk rate = %lu Hz\n",
  1991. core_clk, dispc_core_clk_rate());
  1992. return -EINVAL;
  1993. }
  1994. *x_predecim = decim_x;
  1995. *y_predecim = decim_y;
  1996. return 0;
  1997. }
  1998. int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
  1999. const struct omap_overlay_info *oi,
  2000. const struct omap_video_timings *timings,
  2001. int *x_predecim, int *y_predecim)
  2002. {
  2003. enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
  2004. bool five_taps = true;
  2005. bool fieldmode = 0;
  2006. u16 in_height = oi->height;
  2007. u16 in_width = oi->width;
  2008. bool ilace = timings->interlace;
  2009. u16 out_width, out_height;
  2010. int pos_x = oi->pos_x;
  2011. unsigned long pclk = dispc_mgr_pclk_rate(channel);
  2012. unsigned long lclk = dispc_mgr_lclk_rate(channel);
  2013. out_width = oi->out_width == 0 ? oi->width : oi->out_width;
  2014. out_height = oi->out_height == 0 ? oi->height : oi->out_height;
  2015. if (ilace && oi->height == out_height)
  2016. fieldmode = 1;
  2017. if (ilace) {
  2018. if (fieldmode)
  2019. in_height /= 2;
  2020. out_height /= 2;
  2021. DSSDBG("adjusting for ilace: height %d, out_height %d\n",
  2022. in_height, out_height);
  2023. }
  2024. if (!dss_feat_color_mode_supported(plane, oi->color_mode))
  2025. return -EINVAL;
  2026. return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
  2027. in_height, out_width, out_height, oi->color_mode,
  2028. &five_taps, x_predecim, y_predecim, pos_x,
  2029. oi->rotation_type, false);
  2030. }
  2031. EXPORT_SYMBOL(dispc_ovl_check);
  2032. static int dispc_ovl_setup_common(enum omap_plane plane,
  2033. enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
  2034. u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
  2035. u16 out_width, u16 out_height, enum omap_color_mode color_mode,
  2036. u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
  2037. u8 global_alpha, enum omap_dss_rotation_type rotation_type,
  2038. bool replication, const struct omap_video_timings *mgr_timings,
  2039. bool mem_to_mem)
  2040. {
  2041. bool five_taps = true;
  2042. bool fieldmode = 0;
  2043. int r, cconv = 0;
  2044. unsigned offset0, offset1;
  2045. s32 row_inc;
  2046. s32 pix_inc;
  2047. u16 frame_width, frame_height;
  2048. unsigned int field_offset = 0;
  2049. u16 in_height = height;
  2050. u16 in_width = width;
  2051. int x_predecim = 1, y_predecim = 1;
  2052. bool ilace = mgr_timings->interlace;
  2053. unsigned long pclk = dispc_plane_pclk_rate(plane);
  2054. unsigned long lclk = dispc_plane_lclk_rate(plane);
  2055. if (paddr == 0)
  2056. return -EINVAL;
  2057. out_width = out_width == 0 ? width : out_width;
  2058. out_height = out_height == 0 ? height : out_height;
  2059. if (ilace && height == out_height)
  2060. fieldmode = 1;
  2061. if (ilace) {
  2062. if (fieldmode)
  2063. in_height /= 2;
  2064. pos_y /= 2;
  2065. out_height /= 2;
  2066. DSSDBG("adjusting for ilace: height %d, pos_y %d, "
  2067. "out_height %d\n", in_height, pos_y,
  2068. out_height);
  2069. }
  2070. if (!dss_feat_color_mode_supported(plane, color_mode))
  2071. return -EINVAL;
  2072. r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
  2073. in_height, out_width, out_height, color_mode,
  2074. &five_taps, &x_predecim, &y_predecim, pos_x,
  2075. rotation_type, mem_to_mem);
  2076. if (r)
  2077. return r;
  2078. in_width = DIV_ROUND_UP(in_width, x_predecim);
  2079. in_height = DIV_ROUND_UP(in_height, y_predecim);
  2080. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  2081. color_mode == OMAP_DSS_COLOR_UYVY ||
  2082. color_mode == OMAP_DSS_COLOR_NV12)
  2083. cconv = 1;
  2084. if (ilace && !fieldmode) {
  2085. /*
  2086. * when downscaling the bottom field may have to start several
  2087. * source lines below the top field. Unfortunately ACCUI
  2088. * registers will only hold the fractional part of the offset
  2089. * so the integer part must be added to the base address of the
  2090. * bottom field.
  2091. */
  2092. if (!in_height || in_height == out_height)
  2093. field_offset = 0;
  2094. else
  2095. field_offset = in_height / out_height / 2;
  2096. }
  2097. /* Fields are independent but interleaved in memory. */
  2098. if (fieldmode)
  2099. field_offset = 1;
  2100. offset0 = 0;
  2101. offset1 = 0;
  2102. row_inc = 0;
  2103. pix_inc = 0;
  2104. if (plane == OMAP_DSS_WB) {
  2105. frame_width = out_width;
  2106. frame_height = out_height;
  2107. } else {
  2108. frame_width = in_width;
  2109. frame_height = height;
  2110. }
  2111. if (rotation_type == OMAP_DSS_ROT_TILER)
  2112. calc_tiler_rotation_offset(screen_width, frame_width,
  2113. color_mode, fieldmode, field_offset,
  2114. &offset0, &offset1, &row_inc, &pix_inc,
  2115. x_predecim, y_predecim);
  2116. else if (rotation_type == OMAP_DSS_ROT_DMA)
  2117. calc_dma_rotation_offset(rotation, mirror, screen_width,
  2118. frame_width, frame_height,
  2119. color_mode, fieldmode, field_offset,
  2120. &offset0, &offset1, &row_inc, &pix_inc,
  2121. x_predecim, y_predecim);
  2122. else
  2123. calc_vrfb_rotation_offset(rotation, mirror,
  2124. screen_width, frame_width, frame_height,
  2125. color_mode, fieldmode, field_offset,
  2126. &offset0, &offset1, &row_inc, &pix_inc,
  2127. x_predecim, y_predecim);
  2128. DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
  2129. offset0, offset1, row_inc, pix_inc);
  2130. dispc_ovl_set_color_mode(plane, color_mode);
  2131. dispc_ovl_configure_burst_type(plane, rotation_type);
  2132. dispc_ovl_set_ba0(plane, paddr + offset0);
  2133. dispc_ovl_set_ba1(plane, paddr + offset1);
  2134. if (OMAP_DSS_COLOR_NV12 == color_mode) {
  2135. dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
  2136. dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
  2137. }
  2138. dispc_ovl_set_row_inc(plane, row_inc);
  2139. dispc_ovl_set_pix_inc(plane, pix_inc);
  2140. DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
  2141. in_height, out_width, out_height);
  2142. dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
  2143. dispc_ovl_set_input_size(plane, in_width, in_height);
  2144. if (caps & OMAP_DSS_OVL_CAP_SCALE) {
  2145. dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
  2146. out_height, ilace, five_taps, fieldmode,
  2147. color_mode, rotation);
  2148. dispc_ovl_set_output_size(plane, out_width, out_height);
  2149. dispc_ovl_set_vid_color_conv(plane, cconv);
  2150. }
  2151. dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
  2152. color_mode);
  2153. dispc_ovl_set_zorder(plane, caps, zorder);
  2154. dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
  2155. dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
  2156. dispc_ovl_enable_replication(plane, caps, replication);
  2157. return 0;
  2158. }
  2159. int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
  2160. bool replication, const struct omap_video_timings *mgr_timings,
  2161. bool mem_to_mem)
  2162. {
  2163. int r;
  2164. enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
  2165. enum omap_channel channel;
  2166. channel = dispc_ovl_get_channel_out(plane);
  2167. DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
  2168. "%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
  2169. plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
  2170. oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
  2171. oi->color_mode, oi->rotation, oi->mirror, channel, replication);
  2172. r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
  2173. oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
  2174. oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
  2175. oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
  2176. oi->rotation_type, replication, mgr_timings, mem_to_mem);
  2177. return r;
  2178. }
  2179. EXPORT_SYMBOL(dispc_ovl_setup);
  2180. int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
  2181. bool mem_to_mem, const struct omap_video_timings *mgr_timings)
  2182. {
  2183. int r;
  2184. u32 l;
  2185. enum omap_plane plane = OMAP_DSS_WB;
  2186. const int pos_x = 0, pos_y = 0;
  2187. const u8 zorder = 0, global_alpha = 0;
  2188. const bool replication = false;
  2189. bool truncation;
  2190. int in_width = mgr_timings->x_res;
  2191. int in_height = mgr_timings->y_res;
  2192. enum omap_overlay_caps caps =
  2193. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
  2194. DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
  2195. "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
  2196. in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
  2197. wi->mirror);
  2198. r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
  2199. wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
  2200. wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
  2201. wi->pre_mult_alpha, global_alpha, wi->rotation_type,
  2202. replication, mgr_timings, mem_to_mem);
  2203. switch (wi->color_mode) {
  2204. case OMAP_DSS_COLOR_RGB16:
  2205. case OMAP_DSS_COLOR_RGB24P:
  2206. case OMAP_DSS_COLOR_ARGB16:
  2207. case OMAP_DSS_COLOR_RGBA16:
  2208. case OMAP_DSS_COLOR_RGB12U:
  2209. case OMAP_DSS_COLOR_ARGB16_1555:
  2210. case OMAP_DSS_COLOR_XRGB16_1555:
  2211. case OMAP_DSS_COLOR_RGBX16:
  2212. truncation = true;
  2213. break;
  2214. default:
  2215. truncation = false;
  2216. break;
  2217. }
  2218. /* setup extra DISPC_WB_ATTRIBUTES */
  2219. l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  2220. l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
  2221. l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
  2222. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
  2223. return r;
  2224. }
  2225. int dispc_ovl_enable(enum omap_plane plane, bool enable)
  2226. {
  2227. DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
  2228. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
  2229. return 0;
  2230. }
  2231. EXPORT_SYMBOL(dispc_ovl_enable);
  2232. bool dispc_ovl_enabled(enum omap_plane plane)
  2233. {
  2234. return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
  2235. }
  2236. EXPORT_SYMBOL(dispc_ovl_enabled);
  2237. void dispc_mgr_enable(enum omap_channel channel, bool enable)
  2238. {
  2239. mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
  2240. /* flush posted write */
  2241. mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
  2242. }
  2243. EXPORT_SYMBOL(dispc_mgr_enable);
  2244. bool dispc_mgr_is_enabled(enum omap_channel channel)
  2245. {
  2246. return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
  2247. }
  2248. EXPORT_SYMBOL(dispc_mgr_is_enabled);
  2249. void dispc_wb_enable(bool enable)
  2250. {
  2251. dispc_ovl_enable(OMAP_DSS_WB, enable);
  2252. }
  2253. bool dispc_wb_is_enabled(void)
  2254. {
  2255. return dispc_ovl_enabled(OMAP_DSS_WB);
  2256. }
  2257. static void dispc_lcd_enable_signal_polarity(bool act_high)
  2258. {
  2259. if (!dss_has_feature(FEAT_LCDENABLEPOL))
  2260. return;
  2261. REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
  2262. }
  2263. void dispc_lcd_enable_signal(bool enable)
  2264. {
  2265. if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
  2266. return;
  2267. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
  2268. }
  2269. void dispc_pck_free_enable(bool enable)
  2270. {
  2271. if (!dss_has_feature(FEAT_PCKFREEENABLE))
  2272. return;
  2273. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
  2274. }
  2275. static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
  2276. {
  2277. mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
  2278. }
  2279. static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
  2280. {
  2281. mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
  2282. }
  2283. void dispc_set_loadmode(enum omap_dss_load_mode mode)
  2284. {
  2285. REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
  2286. }
  2287. static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
  2288. {
  2289. dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
  2290. }
  2291. static void dispc_mgr_set_trans_key(enum omap_channel ch,
  2292. enum omap_dss_trans_key_type type,
  2293. u32 trans_key)
  2294. {
  2295. mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
  2296. dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
  2297. }
  2298. static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
  2299. {
  2300. mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
  2301. }
  2302. static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
  2303. bool enable)
  2304. {
  2305. if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
  2306. return;
  2307. if (ch == OMAP_DSS_CHANNEL_LCD)
  2308. REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
  2309. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  2310. REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
  2311. }
  2312. void dispc_mgr_setup(enum omap_channel channel,
  2313. const struct omap_overlay_manager_info *info)
  2314. {
  2315. dispc_mgr_set_default_color(channel, info->default_color);
  2316. dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
  2317. dispc_mgr_enable_trans_key(channel, info->trans_enabled);
  2318. dispc_mgr_enable_alpha_fixed_zorder(channel,
  2319. info->partial_alpha_enabled);
  2320. if (dss_has_feature(FEAT_CPR)) {
  2321. dispc_mgr_enable_cpr(channel, info->cpr_enable);
  2322. dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
  2323. }
  2324. }
  2325. EXPORT_SYMBOL(dispc_mgr_setup);
  2326. static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
  2327. {
  2328. int code;
  2329. switch (data_lines) {
  2330. case 12:
  2331. code = 0;
  2332. break;
  2333. case 16:
  2334. code = 1;
  2335. break;
  2336. case 18:
  2337. code = 2;
  2338. break;
  2339. case 24:
  2340. code = 3;
  2341. break;
  2342. default:
  2343. BUG();
  2344. return;
  2345. }
  2346. mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
  2347. }
  2348. static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
  2349. {
  2350. u32 l;
  2351. int gpout0, gpout1;
  2352. switch (mode) {
  2353. case DSS_IO_PAD_MODE_RESET:
  2354. gpout0 = 0;
  2355. gpout1 = 0;
  2356. break;
  2357. case DSS_IO_PAD_MODE_RFBI:
  2358. gpout0 = 1;
  2359. gpout1 = 0;
  2360. break;
  2361. case DSS_IO_PAD_MODE_BYPASS:
  2362. gpout0 = 1;
  2363. gpout1 = 1;
  2364. break;
  2365. default:
  2366. BUG();
  2367. return;
  2368. }
  2369. l = dispc_read_reg(DISPC_CONTROL);
  2370. l = FLD_MOD(l, gpout0, 15, 15);
  2371. l = FLD_MOD(l, gpout1, 16, 16);
  2372. dispc_write_reg(DISPC_CONTROL, l);
  2373. }
  2374. static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
  2375. {
  2376. mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
  2377. }
  2378. void dispc_mgr_set_lcd_config(enum omap_channel channel,
  2379. const struct dss_lcd_mgr_config *config)
  2380. {
  2381. dispc_mgr_set_io_pad_mode(config->io_pad_mode);
  2382. dispc_mgr_enable_stallmode(channel, config->stallmode);
  2383. dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
  2384. dispc_mgr_set_clock_div(channel, &config->clock_info);
  2385. dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
  2386. dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
  2387. dispc_mgr_set_lcd_type_tft(channel);
  2388. }
  2389. EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
  2390. static bool _dispc_mgr_size_ok(u16 width, u16 height)
  2391. {
  2392. return width <= dispc.feat->mgr_width_max &&
  2393. height <= dispc.feat->mgr_height_max;
  2394. }
  2395. static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
  2396. int vsw, int vfp, int vbp)
  2397. {
  2398. if (hsw < 1 || hsw > dispc.feat->sw_max ||
  2399. hfp < 1 || hfp > dispc.feat->hp_max ||
  2400. hbp < 1 || hbp > dispc.feat->hp_max ||
  2401. vsw < 1 || vsw > dispc.feat->sw_max ||
  2402. vfp < 0 || vfp > dispc.feat->vp_max ||
  2403. vbp < 0 || vbp > dispc.feat->vp_max)
  2404. return false;
  2405. return true;
  2406. }
  2407. static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
  2408. unsigned long pclk)
  2409. {
  2410. if (dss_mgr_is_lcd(channel))
  2411. return pclk <= dispc.feat->max_lcd_pclk ? true : false;
  2412. else
  2413. return pclk <= dispc.feat->max_tv_pclk ? true : false;
  2414. }
  2415. bool dispc_mgr_timings_ok(enum omap_channel channel,
  2416. const struct omap_video_timings *timings)
  2417. {
  2418. bool timings_ok;
  2419. timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
  2420. timings_ok &= _dispc_mgr_pclk_ok(channel, timings->pixel_clock * 1000);
  2421. if (dss_mgr_is_lcd(channel)) {
  2422. timings_ok &= _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
  2423. timings->hbp, timings->vsw, timings->vfp,
  2424. timings->vbp);
  2425. }
  2426. return timings_ok;
  2427. }
  2428. static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
  2429. int hfp, int hbp, int vsw, int vfp, int vbp,
  2430. enum omap_dss_signal_level vsync_level,
  2431. enum omap_dss_signal_level hsync_level,
  2432. enum omap_dss_signal_edge data_pclk_edge,
  2433. enum omap_dss_signal_level de_level,
  2434. enum omap_dss_signal_edge sync_pclk_edge)
  2435. {
  2436. u32 timing_h, timing_v, l;
  2437. bool onoff, rf, ipc;
  2438. timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
  2439. FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
  2440. FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
  2441. timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
  2442. FLD_VAL(vfp, dispc.feat->fp_start, 8) |
  2443. FLD_VAL(vbp, dispc.feat->bp_start, 20);
  2444. dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
  2445. dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
  2446. switch (data_pclk_edge) {
  2447. case OMAPDSS_DRIVE_SIG_RISING_EDGE:
  2448. ipc = false;
  2449. break;
  2450. case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
  2451. ipc = true;
  2452. break;
  2453. case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
  2454. default:
  2455. BUG();
  2456. }
  2457. switch (sync_pclk_edge) {
  2458. case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
  2459. onoff = false;
  2460. rf = false;
  2461. break;
  2462. case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
  2463. onoff = true;
  2464. rf = false;
  2465. break;
  2466. case OMAPDSS_DRIVE_SIG_RISING_EDGE:
  2467. onoff = true;
  2468. rf = true;
  2469. break;
  2470. default:
  2471. BUG();
  2472. };
  2473. l = dispc_read_reg(DISPC_POL_FREQ(channel));
  2474. l |= FLD_VAL(onoff, 17, 17);
  2475. l |= FLD_VAL(rf, 16, 16);
  2476. l |= FLD_VAL(de_level, 15, 15);
  2477. l |= FLD_VAL(ipc, 14, 14);
  2478. l |= FLD_VAL(hsync_level, 13, 13);
  2479. l |= FLD_VAL(vsync_level, 12, 12);
  2480. dispc_write_reg(DISPC_POL_FREQ(channel), l);
  2481. }
  2482. /* change name to mode? */
  2483. void dispc_mgr_set_timings(enum omap_channel channel,
  2484. const struct omap_video_timings *timings)
  2485. {
  2486. unsigned xtot, ytot;
  2487. unsigned long ht, vt;
  2488. struct omap_video_timings t = *timings;
  2489. DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
  2490. if (!dispc_mgr_timings_ok(channel, &t)) {
  2491. BUG();
  2492. return;
  2493. }
  2494. if (dss_mgr_is_lcd(channel)) {
  2495. _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
  2496. t.vfp, t.vbp, t.vsync_level, t.hsync_level,
  2497. t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
  2498. xtot = t.x_res + t.hfp + t.hsw + t.hbp;
  2499. ytot = t.y_res + t.vfp + t.vsw + t.vbp;
  2500. ht = (timings->pixel_clock * 1000) / xtot;
  2501. vt = (timings->pixel_clock * 1000) / xtot / ytot;
  2502. DSSDBG("pck %u\n", timings->pixel_clock);
  2503. DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
  2504. t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
  2505. DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
  2506. t.vsync_level, t.hsync_level, t.data_pclk_edge,
  2507. t.de_level, t.sync_pclk_edge);
  2508. DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
  2509. } else {
  2510. if (t.interlace == true)
  2511. t.y_res /= 2;
  2512. }
  2513. dispc_mgr_set_size(channel, t.x_res, t.y_res);
  2514. }
  2515. EXPORT_SYMBOL(dispc_mgr_set_timings);
  2516. static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
  2517. u16 pck_div)
  2518. {
  2519. BUG_ON(lck_div < 1);
  2520. BUG_ON(pck_div < 1);
  2521. dispc_write_reg(DISPC_DIVISORo(channel),
  2522. FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
  2523. }
  2524. static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
  2525. int *pck_div)
  2526. {
  2527. u32 l;
  2528. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2529. *lck_div = FLD_GET(l, 23, 16);
  2530. *pck_div = FLD_GET(l, 7, 0);
  2531. }
  2532. unsigned long dispc_fclk_rate(void)
  2533. {
  2534. struct platform_device *dsidev;
  2535. unsigned long r = 0;
  2536. switch (dss_get_dispc_clk_source()) {
  2537. case OMAP_DSS_CLK_SRC_FCK:
  2538. r = dss_get_dispc_clk_rate();
  2539. break;
  2540. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  2541. dsidev = dsi_get_dsidev_from_id(0);
  2542. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2543. break;
  2544. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  2545. dsidev = dsi_get_dsidev_from_id(1);
  2546. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2547. break;
  2548. default:
  2549. BUG();
  2550. return 0;
  2551. }
  2552. return r;
  2553. }
  2554. unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
  2555. {
  2556. struct platform_device *dsidev;
  2557. int lcd;
  2558. unsigned long r;
  2559. u32 l;
  2560. if (dss_mgr_is_lcd(channel)) {
  2561. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2562. lcd = FLD_GET(l, 23, 16);
  2563. switch (dss_get_lcd_clk_source(channel)) {
  2564. case OMAP_DSS_CLK_SRC_FCK:
  2565. r = dss_get_dispc_clk_rate();
  2566. break;
  2567. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  2568. dsidev = dsi_get_dsidev_from_id(0);
  2569. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2570. break;
  2571. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  2572. dsidev = dsi_get_dsidev_from_id(1);
  2573. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2574. break;
  2575. default:
  2576. BUG();
  2577. return 0;
  2578. }
  2579. return r / lcd;
  2580. } else {
  2581. return dispc_fclk_rate();
  2582. }
  2583. }
  2584. unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
  2585. {
  2586. unsigned long r;
  2587. if (dss_mgr_is_lcd(channel)) {
  2588. int pcd;
  2589. u32 l;
  2590. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2591. pcd = FLD_GET(l, 7, 0);
  2592. r = dispc_mgr_lclk_rate(channel);
  2593. return r / pcd;
  2594. } else {
  2595. enum dss_hdmi_venc_clk_source_select source;
  2596. source = dss_get_hdmi_venc_clk_source();
  2597. switch (source) {
  2598. case DSS_VENC_TV_CLK:
  2599. return venc_get_pixel_clock();
  2600. case DSS_HDMI_M_PCLK:
  2601. return hdmi_get_pixel_clock();
  2602. default:
  2603. BUG();
  2604. return 0;
  2605. }
  2606. }
  2607. }
  2608. unsigned long dispc_core_clk_rate(void)
  2609. {
  2610. int lcd;
  2611. unsigned long fclk = dispc_fclk_rate();
  2612. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  2613. lcd = REG_GET(DISPC_DIVISOR, 23, 16);
  2614. else
  2615. lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);
  2616. return fclk / lcd;
  2617. }
  2618. static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
  2619. {
  2620. enum omap_channel channel;
  2621. if (plane == OMAP_DSS_WB)
  2622. return 0;
  2623. channel = dispc_ovl_get_channel_out(plane);
  2624. return dispc_mgr_pclk_rate(channel);
  2625. }
  2626. static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
  2627. {
  2628. enum omap_channel channel;
  2629. if (plane == OMAP_DSS_WB)
  2630. return 0;
  2631. channel = dispc_ovl_get_channel_out(plane);
  2632. return dispc_mgr_lclk_rate(channel);
  2633. }
  2634. static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
  2635. {
  2636. int lcd, pcd;
  2637. enum omap_dss_clk_source lcd_clk_src;
  2638. seq_printf(s, "- %s -\n", mgr_desc[channel].name);
  2639. lcd_clk_src = dss_get_lcd_clk_source(channel);
  2640. seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
  2641. dss_get_generic_clk_source_name(lcd_clk_src),
  2642. dss_feat_get_clk_source_name(lcd_clk_src));
  2643. dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
  2644. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2645. dispc_mgr_lclk_rate(channel), lcd);
  2646. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  2647. dispc_mgr_pclk_rate(channel), pcd);
  2648. }
  2649. void dispc_dump_clocks(struct seq_file *s)
  2650. {
  2651. int lcd;
  2652. u32 l;
  2653. enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
  2654. if (dispc_runtime_get())
  2655. return;
  2656. seq_printf(s, "- DISPC -\n");
  2657. seq_printf(s, "dispc fclk source = %s (%s)\n",
  2658. dss_get_generic_clk_source_name(dispc_clk_src),
  2659. dss_feat_get_clk_source_name(dispc_clk_src));
  2660. seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
  2661. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  2662. seq_printf(s, "- DISPC-CORE-CLK -\n");
  2663. l = dispc_read_reg(DISPC_DIVISOR);
  2664. lcd = FLD_GET(l, 23, 16);
  2665. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2666. (dispc_fclk_rate()/lcd), lcd);
  2667. }
  2668. dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
  2669. if (dss_has_feature(FEAT_MGR_LCD2))
  2670. dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
  2671. if (dss_has_feature(FEAT_MGR_LCD3))
  2672. dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
  2673. dispc_runtime_put();
  2674. }
  2675. static void dispc_dump_regs(struct seq_file *s)
  2676. {
  2677. int i, j;
  2678. const char *mgr_names[] = {
  2679. [OMAP_DSS_CHANNEL_LCD] = "LCD",
  2680. [OMAP_DSS_CHANNEL_DIGIT] = "TV",
  2681. [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
  2682. [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
  2683. };
  2684. const char *ovl_names[] = {
  2685. [OMAP_DSS_GFX] = "GFX",
  2686. [OMAP_DSS_VIDEO1] = "VID1",
  2687. [OMAP_DSS_VIDEO2] = "VID2",
  2688. [OMAP_DSS_VIDEO3] = "VID3",
  2689. };
  2690. const char **p_names;
  2691. #define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
  2692. if (dispc_runtime_get())
  2693. return;
  2694. /* DISPC common registers */
  2695. DUMPREG(DISPC_REVISION);
  2696. DUMPREG(DISPC_SYSCONFIG);
  2697. DUMPREG(DISPC_SYSSTATUS);
  2698. DUMPREG(DISPC_IRQSTATUS);
  2699. DUMPREG(DISPC_IRQENABLE);
  2700. DUMPREG(DISPC_CONTROL);
  2701. DUMPREG(DISPC_CONFIG);
  2702. DUMPREG(DISPC_CAPABLE);
  2703. DUMPREG(DISPC_LINE_STATUS);
  2704. DUMPREG(DISPC_LINE_NUMBER);
  2705. if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  2706. dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  2707. DUMPREG(DISPC_GLOBAL_ALPHA);
  2708. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2709. DUMPREG(DISPC_CONTROL2);
  2710. DUMPREG(DISPC_CONFIG2);
  2711. }
  2712. if (dss_has_feature(FEAT_MGR_LCD3)) {
  2713. DUMPREG(DISPC_CONTROL3);
  2714. DUMPREG(DISPC_CONFIG3);
  2715. }
  2716. #undef DUMPREG
  2717. #define DISPC_REG(i, name) name(i)
  2718. #define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
  2719. (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
  2720. dispc_read_reg(DISPC_REG(i, r)))
  2721. p_names = mgr_names;
  2722. /* DISPC channel specific registers */
  2723. for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
  2724. DUMPREG(i, DISPC_DEFAULT_COLOR);
  2725. DUMPREG(i, DISPC_TRANS_COLOR);
  2726. DUMPREG(i, DISPC_SIZE_MGR);
  2727. if (i == OMAP_DSS_CHANNEL_DIGIT)
  2728. continue;
  2729. DUMPREG(i, DISPC_DEFAULT_COLOR);
  2730. DUMPREG(i, DISPC_TRANS_COLOR);
  2731. DUMPREG(i, DISPC_TIMING_H);
  2732. DUMPREG(i, DISPC_TIMING_V);
  2733. DUMPREG(i, DISPC_POL_FREQ);
  2734. DUMPREG(i, DISPC_DIVISORo);
  2735. DUMPREG(i, DISPC_SIZE_MGR);
  2736. DUMPREG(i, DISPC_DATA_CYCLE1);
  2737. DUMPREG(i, DISPC_DATA_CYCLE2);
  2738. DUMPREG(i, DISPC_DATA_CYCLE3);
  2739. if (dss_has_feature(FEAT_CPR)) {
  2740. DUMPREG(i, DISPC_CPR_COEF_R);
  2741. DUMPREG(i, DISPC_CPR_COEF_G);
  2742. DUMPREG(i, DISPC_CPR_COEF_B);
  2743. }
  2744. }
  2745. p_names = ovl_names;
  2746. for (i = 0; i < dss_feat_get_num_ovls(); i++) {
  2747. DUMPREG(i, DISPC_OVL_BA0);
  2748. DUMPREG(i, DISPC_OVL_BA1);
  2749. DUMPREG(i, DISPC_OVL_POSITION);
  2750. DUMPREG(i, DISPC_OVL_SIZE);
  2751. DUMPREG(i, DISPC_OVL_ATTRIBUTES);
  2752. DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
  2753. DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
  2754. DUMPREG(i, DISPC_OVL_ROW_INC);
  2755. DUMPREG(i, DISPC_OVL_PIXEL_INC);
  2756. if (dss_has_feature(FEAT_PRELOAD))
  2757. DUMPREG(i, DISPC_OVL_PRELOAD);
  2758. if (i == OMAP_DSS_GFX) {
  2759. DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
  2760. DUMPREG(i, DISPC_OVL_TABLE_BA);
  2761. continue;
  2762. }
  2763. DUMPREG(i, DISPC_OVL_FIR);
  2764. DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
  2765. DUMPREG(i, DISPC_OVL_ACCU0);
  2766. DUMPREG(i, DISPC_OVL_ACCU1);
  2767. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2768. DUMPREG(i, DISPC_OVL_BA0_UV);
  2769. DUMPREG(i, DISPC_OVL_BA1_UV);
  2770. DUMPREG(i, DISPC_OVL_FIR2);
  2771. DUMPREG(i, DISPC_OVL_ACCU2_0);
  2772. DUMPREG(i, DISPC_OVL_ACCU2_1);
  2773. }
  2774. if (dss_has_feature(FEAT_ATTR2))
  2775. DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
  2776. if (dss_has_feature(FEAT_PRELOAD))
  2777. DUMPREG(i, DISPC_OVL_PRELOAD);
  2778. }
  2779. #undef DISPC_REG
  2780. #undef DUMPREG
  2781. #define DISPC_REG(plane, name, i) name(plane, i)
  2782. #define DUMPREG(plane, name, i) \
  2783. seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
  2784. (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
  2785. dispc_read_reg(DISPC_REG(plane, name, i)))
  2786. /* Video pipeline coefficient registers */
  2787. /* start from OMAP_DSS_VIDEO1 */
  2788. for (i = 1; i < dss_feat_get_num_ovls(); i++) {
  2789. for (j = 0; j < 8; j++)
  2790. DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
  2791. for (j = 0; j < 8; j++)
  2792. DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
  2793. for (j = 0; j < 5; j++)
  2794. DUMPREG(i, DISPC_OVL_CONV_COEF, j);
  2795. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  2796. for (j = 0; j < 8; j++)
  2797. DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
  2798. }
  2799. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2800. for (j = 0; j < 8; j++)
  2801. DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
  2802. for (j = 0; j < 8; j++)
  2803. DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
  2804. for (j = 0; j < 8; j++)
  2805. DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
  2806. }
  2807. }
  2808. dispc_runtime_put();
  2809. #undef DISPC_REG
  2810. #undef DUMPREG
  2811. }
  2812. /* with fck as input clock rate, find dispc dividers that produce req_pck */
  2813. void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
  2814. struct dispc_clock_info *cinfo)
  2815. {
  2816. u16 pcd_min, pcd_max;
  2817. unsigned long best_pck;
  2818. u16 best_ld, cur_ld;
  2819. u16 best_pd, cur_pd;
  2820. pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
  2821. pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
  2822. best_pck = 0;
  2823. best_ld = 0;
  2824. best_pd = 0;
  2825. for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
  2826. unsigned long lck = fck / cur_ld;
  2827. for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
  2828. unsigned long pck = lck / cur_pd;
  2829. long old_delta = abs(best_pck - req_pck);
  2830. long new_delta = abs(pck - req_pck);
  2831. if (best_pck == 0 || new_delta < old_delta) {
  2832. best_pck = pck;
  2833. best_ld = cur_ld;
  2834. best_pd = cur_pd;
  2835. if (pck == req_pck)
  2836. goto found;
  2837. }
  2838. if (pck < req_pck)
  2839. break;
  2840. }
  2841. if (lck / pcd_min < req_pck)
  2842. break;
  2843. }
  2844. found:
  2845. cinfo->lck_div = best_ld;
  2846. cinfo->pck_div = best_pd;
  2847. cinfo->lck = fck / cinfo->lck_div;
  2848. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2849. }
  2850. /* calculate clock rates using dividers in cinfo */
  2851. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  2852. struct dispc_clock_info *cinfo)
  2853. {
  2854. if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
  2855. return -EINVAL;
  2856. if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
  2857. return -EINVAL;
  2858. cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
  2859. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2860. return 0;
  2861. }
  2862. void dispc_mgr_set_clock_div(enum omap_channel channel,
  2863. const struct dispc_clock_info *cinfo)
  2864. {
  2865. DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
  2866. DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
  2867. dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
  2868. }
  2869. int dispc_mgr_get_clock_div(enum omap_channel channel,
  2870. struct dispc_clock_info *cinfo)
  2871. {
  2872. unsigned long fck;
  2873. fck = dispc_fclk_rate();
  2874. cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
  2875. cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
  2876. cinfo->lck = fck / cinfo->lck_div;
  2877. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2878. return 0;
  2879. }
  2880. u32 dispc_read_irqstatus(void)
  2881. {
  2882. return dispc_read_reg(DISPC_IRQSTATUS);
  2883. }
  2884. EXPORT_SYMBOL(dispc_read_irqstatus);
  2885. void dispc_clear_irqstatus(u32 mask)
  2886. {
  2887. dispc_write_reg(DISPC_IRQSTATUS, mask);
  2888. }
  2889. EXPORT_SYMBOL(dispc_clear_irqstatus);
  2890. u32 dispc_read_irqenable(void)
  2891. {
  2892. return dispc_read_reg(DISPC_IRQENABLE);
  2893. }
  2894. EXPORT_SYMBOL(dispc_read_irqenable);
  2895. void dispc_write_irqenable(u32 mask)
  2896. {
  2897. u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
  2898. /* clear the irqstatus for newly enabled irqs */
  2899. dispc_clear_irqstatus((mask ^ old_mask) & mask);
  2900. dispc_write_reg(DISPC_IRQENABLE, mask);
  2901. }
  2902. EXPORT_SYMBOL(dispc_write_irqenable);
  2903. void dispc_enable_sidle(void)
  2904. {
  2905. REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
  2906. }
  2907. void dispc_disable_sidle(void)
  2908. {
  2909. REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
  2910. }
  2911. static void _omap_dispc_initial_config(void)
  2912. {
  2913. u32 l;
  2914. /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
  2915. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  2916. l = dispc_read_reg(DISPC_DIVISOR);
  2917. /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
  2918. l = FLD_MOD(l, 1, 0, 0);
  2919. l = FLD_MOD(l, 1, 23, 16);
  2920. dispc_write_reg(DISPC_DIVISOR, l);
  2921. }
  2922. /* FUNCGATED */
  2923. if (dss_has_feature(FEAT_FUNCGATED))
  2924. REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
  2925. dispc_setup_color_conv_coef();
  2926. dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
  2927. dispc_init_fifos();
  2928. dispc_configure_burst_sizes();
  2929. dispc_ovl_enable_zorder_planes();
  2930. }
  2931. static const struct dispc_features omap24xx_dispc_feats __initconst = {
  2932. .sw_start = 5,
  2933. .fp_start = 15,
  2934. .bp_start = 27,
  2935. .sw_max = 64,
  2936. .vp_max = 255,
  2937. .hp_max = 256,
  2938. .mgr_width_start = 10,
  2939. .mgr_height_start = 26,
  2940. .mgr_width_max = 2048,
  2941. .mgr_height_max = 2048,
  2942. .max_lcd_pclk = 66500000,
  2943. .calc_scaling = dispc_ovl_calc_scaling_24xx,
  2944. .calc_core_clk = calc_core_clk_24xx,
  2945. .num_fifos = 3,
  2946. .no_framedone_tv = true,
  2947. };
  2948. static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
  2949. .sw_start = 5,
  2950. .fp_start = 15,
  2951. .bp_start = 27,
  2952. .sw_max = 64,
  2953. .vp_max = 255,
  2954. .hp_max = 256,
  2955. .mgr_width_start = 10,
  2956. .mgr_height_start = 26,
  2957. .mgr_width_max = 2048,
  2958. .mgr_height_max = 2048,
  2959. .max_lcd_pclk = 173000000,
  2960. .max_tv_pclk = 59000000,
  2961. .calc_scaling = dispc_ovl_calc_scaling_34xx,
  2962. .calc_core_clk = calc_core_clk_34xx,
  2963. .num_fifos = 3,
  2964. .no_framedone_tv = true,
  2965. };
  2966. static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
  2967. .sw_start = 7,
  2968. .fp_start = 19,
  2969. .bp_start = 31,
  2970. .sw_max = 256,
  2971. .vp_max = 4095,
  2972. .hp_max = 4096,
  2973. .mgr_width_start = 10,
  2974. .mgr_height_start = 26,
  2975. .mgr_width_max = 2048,
  2976. .mgr_height_max = 2048,
  2977. .max_lcd_pclk = 173000000,
  2978. .max_tv_pclk = 59000000,
  2979. .calc_scaling = dispc_ovl_calc_scaling_34xx,
  2980. .calc_core_clk = calc_core_clk_34xx,
  2981. .num_fifos = 3,
  2982. .no_framedone_tv = true,
  2983. };
  2984. static const struct dispc_features omap44xx_dispc_feats __initconst = {
  2985. .sw_start = 7,
  2986. .fp_start = 19,
  2987. .bp_start = 31,
  2988. .sw_max = 256,
  2989. .vp_max = 4095,
  2990. .hp_max = 4096,
  2991. .mgr_width_start = 10,
  2992. .mgr_height_start = 26,
  2993. .mgr_width_max = 2048,
  2994. .mgr_height_max = 2048,
  2995. .max_lcd_pclk = 170000000,
  2996. .max_tv_pclk = 185625000,
  2997. .calc_scaling = dispc_ovl_calc_scaling_44xx,
  2998. .calc_core_clk = calc_core_clk_44xx,
  2999. .num_fifos = 5,
  3000. .gfx_fifo_workaround = true,
  3001. };
  3002. static const struct dispc_features omap54xx_dispc_feats __initconst = {
  3003. .sw_start = 7,
  3004. .fp_start = 19,
  3005. .bp_start = 31,
  3006. .sw_max = 256,
  3007. .vp_max = 4095,
  3008. .hp_max = 4096,
  3009. .mgr_width_start = 11,
  3010. .mgr_height_start = 27,
  3011. .mgr_width_max = 4096,
  3012. .mgr_height_max = 4096,
  3013. .max_lcd_pclk = 170000000,
  3014. .max_tv_pclk = 186000000,
  3015. .calc_scaling = dispc_ovl_calc_scaling_44xx,
  3016. .calc_core_clk = calc_core_clk_44xx,
  3017. .num_fifos = 5,
  3018. .gfx_fifo_workaround = true,
  3019. };
  3020. static int __init dispc_init_features(struct platform_device *pdev)
  3021. {
  3022. const struct dispc_features *src;
  3023. struct dispc_features *dst;
  3024. dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
  3025. if (!dst) {
  3026. dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
  3027. return -ENOMEM;
  3028. }
  3029. switch (omapdss_get_version()) {
  3030. case OMAPDSS_VER_OMAP24xx:
  3031. src = &omap24xx_dispc_feats;
  3032. break;
  3033. case OMAPDSS_VER_OMAP34xx_ES1:
  3034. src = &omap34xx_rev1_0_dispc_feats;
  3035. break;
  3036. case OMAPDSS_VER_OMAP34xx_ES3:
  3037. case OMAPDSS_VER_OMAP3630:
  3038. case OMAPDSS_VER_AM35xx:
  3039. src = &omap34xx_rev3_0_dispc_feats;
  3040. break;
  3041. case OMAPDSS_VER_OMAP4430_ES1:
  3042. case OMAPDSS_VER_OMAP4430_ES2:
  3043. case OMAPDSS_VER_OMAP4:
  3044. src = &omap44xx_dispc_feats;
  3045. break;
  3046. case OMAPDSS_VER_OMAP5:
  3047. src = &omap54xx_dispc_feats;
  3048. break;
  3049. default:
  3050. return -ENODEV;
  3051. }
  3052. memcpy(dst, src, sizeof(*dst));
  3053. dispc.feat = dst;
  3054. return 0;
  3055. }
  3056. int dispc_request_irq(irq_handler_t handler, void *dev_id)
  3057. {
  3058. return devm_request_irq(&dispc.pdev->dev, dispc.irq, handler,
  3059. IRQF_SHARED, "OMAP DISPC", dev_id);
  3060. }
  3061. EXPORT_SYMBOL(dispc_request_irq);
  3062. void dispc_free_irq(void *dev_id)
  3063. {
  3064. devm_free_irq(&dispc.pdev->dev, dispc.irq, dev_id);
  3065. }
  3066. EXPORT_SYMBOL(dispc_free_irq);
  3067. /* DISPC HW IP initialisation */
  3068. static int __init omap_dispchw_probe(struct platform_device *pdev)
  3069. {
  3070. u32 rev;
  3071. int r = 0;
  3072. struct resource *dispc_mem;
  3073. dispc.pdev = pdev;
  3074. r = dispc_init_features(dispc.pdev);
  3075. if (r)
  3076. return r;
  3077. dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
  3078. if (!dispc_mem) {
  3079. DSSERR("can't get IORESOURCE_MEM DISPC\n");
  3080. return -EINVAL;
  3081. }
  3082. dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
  3083. resource_size(dispc_mem));
  3084. if (!dispc.base) {
  3085. DSSERR("can't ioremap DISPC\n");
  3086. return -ENOMEM;
  3087. }
  3088. dispc.irq = platform_get_irq(dispc.pdev, 0);
  3089. if (dispc.irq < 0) {
  3090. DSSERR("platform_get_irq failed\n");
  3091. return -ENODEV;
  3092. }
  3093. pm_runtime_enable(&pdev->dev);
  3094. r = dispc_runtime_get();
  3095. if (r)
  3096. goto err_runtime_get;
  3097. _omap_dispc_initial_config();
  3098. rev = dispc_read_reg(DISPC_REVISION);
  3099. dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
  3100. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  3101. dispc_runtime_put();
  3102. dss_debugfs_create_file("dispc", dispc_dump_regs);
  3103. return 0;
  3104. err_runtime_get:
  3105. pm_runtime_disable(&pdev->dev);
  3106. return r;
  3107. }
  3108. static int __exit omap_dispchw_remove(struct platform_device *pdev)
  3109. {
  3110. pm_runtime_disable(&pdev->dev);
  3111. return 0;
  3112. }
  3113. static int dispc_runtime_suspend(struct device *dev)
  3114. {
  3115. dispc_save_context();
  3116. return 0;
  3117. }
  3118. static int dispc_runtime_resume(struct device *dev)
  3119. {
  3120. dispc_restore_context();
  3121. return 0;
  3122. }
  3123. static const struct dev_pm_ops dispc_pm_ops = {
  3124. .runtime_suspend = dispc_runtime_suspend,
  3125. .runtime_resume = dispc_runtime_resume,
  3126. };
  3127. static struct platform_driver omap_dispchw_driver = {
  3128. .remove = __exit_p(omap_dispchw_remove),
  3129. .driver = {
  3130. .name = "omapdss_dispc",
  3131. .owner = THIS_MODULE,
  3132. .pm = &dispc_pm_ops,
  3133. },
  3134. };
  3135. int __init dispc_init_platform_driver(void)
  3136. {
  3137. return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
  3138. }
  3139. void __exit dispc_uninit_platform_driver(void)
  3140. {
  3141. platform_driver_unregister(&omap_dispchw_driver);
  3142. }