intel_drv.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright (c) 2007-2008 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  23. * IN THE SOFTWARE.
  24. */
  25. #ifndef __INTEL_DRV_H__
  26. #define __INTEL_DRV_H__
  27. #include <linux/i2c.h>
  28. #include "i915_drm.h"
  29. #include "i915_drv.h"
  30. #include "drm_crtc.h"
  31. #include "drm_crtc_helper.h"
  32. #include "drm_fb_helper.h"
  33. #define _wait_for(COND, MS, W) ({ \
  34. unsigned long timeout__ = jiffies + msecs_to_jiffies(MS); \
  35. int ret__ = 0; \
  36. while (!(COND)) { \
  37. if (time_after(jiffies, timeout__)) { \
  38. ret__ = -ETIMEDOUT; \
  39. break; \
  40. } \
  41. if (W && drm_can_sleep()) msleep(W); \
  42. } \
  43. ret__; \
  44. })
  45. #define wait_for_atomic_us(COND, US) ({ \
  46. unsigned long timeout__ = jiffies + usecs_to_jiffies(US); \
  47. int ret__ = 0; \
  48. while (!(COND)) { \
  49. if (time_after(jiffies, timeout__)) { \
  50. ret__ = -ETIMEDOUT; \
  51. break; \
  52. } \
  53. cpu_relax(); \
  54. } \
  55. ret__; \
  56. })
  57. #define wait_for(COND, MS) _wait_for(COND, MS, 1)
  58. #define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
  59. #define KHz(x) (1000*x)
  60. #define MHz(x) KHz(1000*x)
  61. /*
  62. * Display related stuff
  63. */
  64. /* store information about an Ixxx DVO */
  65. /* The i830->i865 use multiple DVOs with multiple i2cs */
  66. /* the i915, i945 have a single sDVO i2c bus - which is different */
  67. #define MAX_OUTPUTS 6
  68. /* maximum connectors per crtcs in the mode set */
  69. #define INTELFB_CONN_LIMIT 4
  70. #define INTEL_I2C_BUS_DVO 1
  71. #define INTEL_I2C_BUS_SDVO 2
  72. /* these are outputs from the chip - integrated only
  73. external chips are via DVO or SDVO output */
  74. #define INTEL_OUTPUT_UNUSED 0
  75. #define INTEL_OUTPUT_ANALOG 1
  76. #define INTEL_OUTPUT_DVO 2
  77. #define INTEL_OUTPUT_SDVO 3
  78. #define INTEL_OUTPUT_LVDS 4
  79. #define INTEL_OUTPUT_TVOUT 5
  80. #define INTEL_OUTPUT_HDMI 6
  81. #define INTEL_OUTPUT_DISPLAYPORT 7
  82. #define INTEL_OUTPUT_EDP 8
  83. /* Intel Pipe Clone Bit */
  84. #define INTEL_HDMIB_CLONE_BIT 1
  85. #define INTEL_HDMIC_CLONE_BIT 2
  86. #define INTEL_HDMID_CLONE_BIT 3
  87. #define INTEL_HDMIE_CLONE_BIT 4
  88. #define INTEL_HDMIF_CLONE_BIT 5
  89. #define INTEL_SDVO_NON_TV_CLONE_BIT 6
  90. #define INTEL_SDVO_TV_CLONE_BIT 7
  91. #define INTEL_SDVO_LVDS_CLONE_BIT 8
  92. #define INTEL_ANALOG_CLONE_BIT 9
  93. #define INTEL_TV_CLONE_BIT 10
  94. #define INTEL_DP_B_CLONE_BIT 11
  95. #define INTEL_DP_C_CLONE_BIT 12
  96. #define INTEL_DP_D_CLONE_BIT 13
  97. #define INTEL_LVDS_CLONE_BIT 14
  98. #define INTEL_DVO_TMDS_CLONE_BIT 15
  99. #define INTEL_DVO_LVDS_CLONE_BIT 16
  100. #define INTEL_EDP_CLONE_BIT 17
  101. #define INTEL_DVO_CHIP_NONE 0
  102. #define INTEL_DVO_CHIP_LVDS 1
  103. #define INTEL_DVO_CHIP_TMDS 2
  104. #define INTEL_DVO_CHIP_TVOUT 4
  105. /* drm_display_mode->private_flags */
  106. #define INTEL_MODE_PIXEL_MULTIPLIER_SHIFT (0x0)
  107. #define INTEL_MODE_PIXEL_MULTIPLIER_MASK (0xf << INTEL_MODE_PIXEL_MULTIPLIER_SHIFT)
  108. #define INTEL_MODE_DP_FORCE_6BPC (0x10)
  109. /* This flag must be set by the encoder's mode_fixup if it changes the crtc
  110. * timings in the mode to prevent the crtc fixup from overwriting them.
  111. * Currently only lvds needs that. */
  112. #define INTEL_MODE_CRTC_TIMINGS_SET (0x20)
  113. static inline void
  114. intel_mode_set_pixel_multiplier(struct drm_display_mode *mode,
  115. int multiplier)
  116. {
  117. mode->clock *= multiplier;
  118. mode->private_flags |= multiplier;
  119. }
  120. static inline int
  121. intel_mode_get_pixel_multiplier(const struct drm_display_mode *mode)
  122. {
  123. return (mode->private_flags & INTEL_MODE_PIXEL_MULTIPLIER_MASK) >> INTEL_MODE_PIXEL_MULTIPLIER_SHIFT;
  124. }
  125. struct intel_framebuffer {
  126. struct drm_framebuffer base;
  127. struct drm_i915_gem_object *obj;
  128. };
  129. struct intel_fbdev {
  130. struct drm_fb_helper helper;
  131. struct intel_framebuffer ifb;
  132. struct list_head fbdev_list;
  133. struct drm_display_mode *our_mode;
  134. };
  135. struct intel_encoder {
  136. struct drm_encoder base;
  137. int type;
  138. bool needs_tv_clock;
  139. void (*hot_plug)(struct intel_encoder *);
  140. int crtc_mask;
  141. int clone_mask;
  142. };
  143. struct intel_connector {
  144. struct drm_connector base;
  145. struct intel_encoder *encoder;
  146. };
  147. struct intel_crtc {
  148. struct drm_crtc base;
  149. enum pipe pipe;
  150. enum plane plane;
  151. u8 lut_r[256], lut_g[256], lut_b[256];
  152. int dpms_mode;
  153. bool active; /* is the crtc on? independent of the dpms mode */
  154. bool primary_disabled; /* is the crtc obscured by a plane? */
  155. bool busy; /* is scanout buffer being updated frequently? */
  156. struct timer_list idle_timer;
  157. bool lowfreq_avail;
  158. struct intel_overlay *overlay;
  159. struct intel_unpin_work *unpin_work;
  160. int fdi_lanes;
  161. /* Display surface base address adjustement for pageflips. Note that on
  162. * gen4+ this only adjusts up to a tile, offsets within a tile are
  163. * handled in the hw itself (with the TILEOFF register). */
  164. unsigned long dspaddr_offset;
  165. struct drm_i915_gem_object *cursor_bo;
  166. uint32_t cursor_addr;
  167. int16_t cursor_x, cursor_y;
  168. int16_t cursor_width, cursor_height;
  169. bool cursor_visible;
  170. unsigned int bpp;
  171. /* We can share PLLs across outputs if the timings match */
  172. struct intel_pch_pll *pch_pll;
  173. };
  174. struct intel_plane {
  175. struct drm_plane base;
  176. enum pipe pipe;
  177. struct drm_i915_gem_object *obj;
  178. int max_downscale;
  179. u32 lut_r[1024], lut_g[1024], lut_b[1024];
  180. void (*update_plane)(struct drm_plane *plane,
  181. struct drm_framebuffer *fb,
  182. struct drm_i915_gem_object *obj,
  183. int crtc_x, int crtc_y,
  184. unsigned int crtc_w, unsigned int crtc_h,
  185. uint32_t x, uint32_t y,
  186. uint32_t src_w, uint32_t src_h);
  187. void (*disable_plane)(struct drm_plane *plane);
  188. int (*update_colorkey)(struct drm_plane *plane,
  189. struct drm_intel_sprite_colorkey *key);
  190. void (*get_colorkey)(struct drm_plane *plane,
  191. struct drm_intel_sprite_colorkey *key);
  192. };
  193. struct intel_watermark_params {
  194. unsigned long fifo_size;
  195. unsigned long max_wm;
  196. unsigned long default_wm;
  197. unsigned long guard_size;
  198. unsigned long cacheline_size;
  199. };
  200. struct cxsr_latency {
  201. int is_desktop;
  202. int is_ddr3;
  203. unsigned long fsb_freq;
  204. unsigned long mem_freq;
  205. unsigned long display_sr;
  206. unsigned long display_hpll_disable;
  207. unsigned long cursor_sr;
  208. unsigned long cursor_hpll_disable;
  209. };
  210. #define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
  211. #define to_intel_connector(x) container_of(x, struct intel_connector, base)
  212. #define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
  213. #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
  214. #define to_intel_plane(x) container_of(x, struct intel_plane, base)
  215. #define DIP_HEADER_SIZE 5
  216. #define DIP_TYPE_AVI 0x82
  217. #define DIP_VERSION_AVI 0x2
  218. #define DIP_LEN_AVI 13
  219. #define DIP_AVI_PR_1 0
  220. #define DIP_AVI_PR_2 1
  221. #define DIP_TYPE_SPD 0x83
  222. #define DIP_VERSION_SPD 0x1
  223. #define DIP_LEN_SPD 25
  224. #define DIP_SPD_UNKNOWN 0
  225. #define DIP_SPD_DSTB 0x1
  226. #define DIP_SPD_DVDP 0x2
  227. #define DIP_SPD_DVHS 0x3
  228. #define DIP_SPD_HDDVR 0x4
  229. #define DIP_SPD_DVC 0x5
  230. #define DIP_SPD_DSC 0x6
  231. #define DIP_SPD_VCD 0x7
  232. #define DIP_SPD_GAME 0x8
  233. #define DIP_SPD_PC 0x9
  234. #define DIP_SPD_BD 0xa
  235. #define DIP_SPD_SCD 0xb
  236. struct dip_infoframe {
  237. uint8_t type; /* HB0 */
  238. uint8_t ver; /* HB1 */
  239. uint8_t len; /* HB2 - body len, not including checksum */
  240. uint8_t ecc; /* Header ECC */
  241. uint8_t checksum; /* PB0 */
  242. union {
  243. struct {
  244. /* PB1 - Y 6:5, A 4:4, B 3:2, S 1:0 */
  245. uint8_t Y_A_B_S;
  246. /* PB2 - C 7:6, M 5:4, R 3:0 */
  247. uint8_t C_M_R;
  248. /* PB3 - ITC 7:7, EC 6:4, Q 3:2, SC 1:0 */
  249. uint8_t ITC_EC_Q_SC;
  250. /* PB4 - VIC 6:0 */
  251. uint8_t VIC;
  252. /* PB5 - YQ 7:6, CN 5:4, PR 3:0 */
  253. uint8_t YQ_CN_PR;
  254. /* PB6 to PB13 */
  255. uint16_t top_bar_end;
  256. uint16_t bottom_bar_start;
  257. uint16_t left_bar_end;
  258. uint16_t right_bar_start;
  259. } __attribute__ ((packed)) avi;
  260. struct {
  261. uint8_t vn[8];
  262. uint8_t pd[16];
  263. uint8_t sdi;
  264. } __attribute__ ((packed)) spd;
  265. uint8_t payload[27];
  266. } __attribute__ ((packed)) body;
  267. } __attribute__((packed));
  268. struct intel_hdmi {
  269. struct intel_encoder base;
  270. u32 sdvox_reg;
  271. int ddc_bus;
  272. int ddi_port;
  273. uint32_t color_range;
  274. bool has_hdmi_sink;
  275. bool has_audio;
  276. enum hdmi_force_audio force_audio;
  277. void (*write_infoframe)(struct drm_encoder *encoder,
  278. struct dip_infoframe *frame);
  279. void (*set_infoframes)(struct drm_encoder *encoder,
  280. struct drm_display_mode *adjusted_mode);
  281. };
  282. static inline struct drm_crtc *
  283. intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
  284. {
  285. struct drm_i915_private *dev_priv = dev->dev_private;
  286. return dev_priv->pipe_to_crtc_mapping[pipe];
  287. }
  288. static inline struct drm_crtc *
  289. intel_get_crtc_for_plane(struct drm_device *dev, int plane)
  290. {
  291. struct drm_i915_private *dev_priv = dev->dev_private;
  292. return dev_priv->plane_to_crtc_mapping[plane];
  293. }
  294. struct intel_unpin_work {
  295. struct work_struct work;
  296. struct drm_device *dev;
  297. struct drm_i915_gem_object *old_fb_obj;
  298. struct drm_i915_gem_object *pending_flip_obj;
  299. struct drm_pending_vblank_event *event;
  300. int pending;
  301. bool enable_stall_check;
  302. };
  303. struct intel_fbc_work {
  304. struct delayed_work work;
  305. struct drm_crtc *crtc;
  306. struct drm_framebuffer *fb;
  307. int interval;
  308. };
  309. int intel_connector_update_modes(struct drm_connector *connector,
  310. struct edid *edid);
  311. int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
  312. extern void intel_attach_force_audio_property(struct drm_connector *connector);
  313. extern void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
  314. extern void intel_crt_init(struct drm_device *dev);
  315. extern void intel_hdmi_init(struct drm_device *dev, int sdvox_reg);
  316. extern struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
  317. extern void intel_dip_infoframe_csum(struct dip_infoframe *avi_if);
  318. extern bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg,
  319. bool is_sdvob);
  320. extern void intel_dvo_init(struct drm_device *dev);
  321. extern void intel_tv_init(struct drm_device *dev);
  322. extern void intel_mark_busy(struct drm_device *dev,
  323. struct drm_i915_gem_object *obj);
  324. extern bool intel_lvds_init(struct drm_device *dev);
  325. extern void intel_dp_init(struct drm_device *dev, int dp_reg);
  326. void
  327. intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
  328. struct drm_display_mode *adjusted_mode);
  329. extern bool intel_dpd_is_edp(struct drm_device *dev);
  330. extern void intel_edp_link_config(struct intel_encoder *, int *, int *);
  331. extern int intel_edp_target_clock(struct intel_encoder *,
  332. struct drm_display_mode *mode);
  333. extern bool intel_encoder_is_pch_edp(struct drm_encoder *encoder);
  334. extern int intel_plane_init(struct drm_device *dev, enum pipe pipe);
  335. extern void intel_flush_display_plane(struct drm_i915_private *dev_priv,
  336. enum plane plane);
  337. void intel_sanitize_pm(struct drm_device *dev);
  338. /* intel_panel.c */
  339. extern void intel_fixed_panel_mode(struct drm_display_mode *fixed_mode,
  340. struct drm_display_mode *adjusted_mode);
  341. extern void intel_pch_panel_fitting(struct drm_device *dev,
  342. int fitting_mode,
  343. const struct drm_display_mode *mode,
  344. struct drm_display_mode *adjusted_mode);
  345. extern u32 intel_panel_get_max_backlight(struct drm_device *dev);
  346. extern void intel_panel_set_backlight(struct drm_device *dev, u32 level);
  347. extern int intel_panel_setup_backlight(struct drm_device *dev);
  348. extern void intel_panel_enable_backlight(struct drm_device *dev,
  349. enum pipe pipe);
  350. extern void intel_panel_disable_backlight(struct drm_device *dev);
  351. extern void intel_panel_destroy_backlight(struct drm_device *dev);
  352. extern enum drm_connector_status intel_panel_detect(struct drm_device *dev);
  353. extern void intel_crtc_load_lut(struct drm_crtc *crtc);
  354. extern void intel_encoder_prepare(struct drm_encoder *encoder);
  355. extern void intel_encoder_commit(struct drm_encoder *encoder);
  356. extern void intel_encoder_destroy(struct drm_encoder *encoder);
  357. static inline struct intel_encoder *intel_attached_encoder(struct drm_connector *connector)
  358. {
  359. return to_intel_connector(connector)->encoder;
  360. }
  361. extern void intel_connector_attach_encoder(struct intel_connector *connector,
  362. struct intel_encoder *encoder);
  363. extern struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
  364. extern struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  365. struct drm_crtc *crtc);
  366. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  367. struct drm_file *file_priv);
  368. extern void intel_wait_for_vblank(struct drm_device *dev, int pipe);
  369. extern void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
  370. struct intel_load_detect_pipe {
  371. struct drm_framebuffer *release_fb;
  372. bool load_detect_temp;
  373. int dpms_mode;
  374. };
  375. extern bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
  376. struct drm_connector *connector,
  377. struct drm_display_mode *mode,
  378. struct intel_load_detect_pipe *old);
  379. extern void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
  380. struct drm_connector *connector,
  381. struct intel_load_detect_pipe *old);
  382. extern void intelfb_restore(void);
  383. extern void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  384. u16 blue, int regno);
  385. extern void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  386. u16 *blue, int regno);
  387. extern void intel_enable_clock_gating(struct drm_device *dev);
  388. extern int intel_pin_and_fence_fb_obj(struct drm_device *dev,
  389. struct drm_i915_gem_object *obj,
  390. struct intel_ring_buffer *pipelined);
  391. extern void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
  392. extern int intel_framebuffer_init(struct drm_device *dev,
  393. struct intel_framebuffer *ifb,
  394. struct drm_mode_fb_cmd2 *mode_cmd,
  395. struct drm_i915_gem_object *obj);
  396. extern int intel_fbdev_init(struct drm_device *dev);
  397. extern void intel_fbdev_fini(struct drm_device *dev);
  398. extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
  399. extern void intel_prepare_page_flip(struct drm_device *dev, int plane);
  400. extern void intel_finish_page_flip(struct drm_device *dev, int pipe);
  401. extern void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
  402. extern void intel_setup_overlay(struct drm_device *dev);
  403. extern void intel_cleanup_overlay(struct drm_device *dev);
  404. extern int intel_overlay_switch_off(struct intel_overlay *overlay);
  405. extern int intel_overlay_put_image(struct drm_device *dev, void *data,
  406. struct drm_file *file_priv);
  407. extern int intel_overlay_attrs(struct drm_device *dev, void *data,
  408. struct drm_file *file_priv);
  409. extern void intel_fb_output_poll_changed(struct drm_device *dev);
  410. extern void intel_fb_restore_mode(struct drm_device *dev);
  411. extern void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
  412. bool state);
  413. #define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
  414. #define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
  415. extern void intel_init_clock_gating(struct drm_device *dev);
  416. extern void intel_write_eld(struct drm_encoder *encoder,
  417. struct drm_display_mode *mode);
  418. extern void intel_cpt_verify_modeset(struct drm_device *dev, int pipe);
  419. extern void intel_prepare_ddi(struct drm_device *dev);
  420. extern void hsw_fdi_link_train(struct drm_crtc *crtc);
  421. extern void intel_ddi_init(struct drm_device *dev, enum port port);
  422. /* For use by IVB LP watermark workaround in intel_sprite.c */
  423. extern void intel_update_watermarks(struct drm_device *dev);
  424. extern void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
  425. uint32_t sprite_width,
  426. int pixel_size);
  427. extern void intel_update_linetime_watermarks(struct drm_device *dev, int pipe,
  428. struct drm_display_mode *mode);
  429. extern int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  430. struct drm_file *file_priv);
  431. extern int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
  432. struct drm_file *file_priv);
  433. extern u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg);
  434. /* Power-related functions, located in intel_pm.c */
  435. extern void intel_init_pm(struct drm_device *dev);
  436. /* FBC */
  437. extern bool intel_fbc_enabled(struct drm_device *dev);
  438. extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
  439. extern void intel_update_fbc(struct drm_device *dev);
  440. /* IPS */
  441. extern void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
  442. extern void intel_gpu_ips_teardown(void);
  443. extern void intel_init_power_wells(struct drm_device *dev);
  444. extern void intel_enable_gt_powersave(struct drm_device *dev);
  445. extern void intel_disable_gt_powersave(struct drm_device *dev);
  446. extern void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv);
  447. extern void ironlake_teardown_rc6(struct drm_device *dev);
  448. extern void intel_ddi_dpms(struct drm_encoder *encoder, int mode);
  449. extern void intel_ddi_mode_set(struct drm_encoder *encoder,
  450. struct drm_display_mode *mode,
  451. struct drm_display_mode *adjusted_mode);
  452. #endif /* __INTEL_DRV_H__ */