exynos_dp_reg.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250
  1. /*
  2. * Samsung DP (Display port) register interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/device.h>
  13. #include <linux/io.h>
  14. #include <linux/delay.h>
  15. #include <video/exynos_dp.h>
  16. #include "exynos_dp_core.h"
  17. #include "exynos_dp_reg.h"
  18. #define COMMON_INT_MASK_1 0
  19. #define COMMON_INT_MASK_2 0
  20. #define COMMON_INT_MASK_3 0
  21. #define COMMON_INT_MASK_4 (HOTPLUG_CHG | HPD_LOST | PLUG)
  22. #define INT_STA_MASK INT_HPD
  23. void exynos_dp_enable_video_mute(struct exynos_dp_device *dp, bool enable)
  24. {
  25. u32 reg;
  26. if (enable) {
  27. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  28. reg |= HDCP_VIDEO_MUTE;
  29. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  30. } else {
  31. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  32. reg &= ~HDCP_VIDEO_MUTE;
  33. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  34. }
  35. }
  36. void exynos_dp_stop_video(struct exynos_dp_device *dp)
  37. {
  38. u32 reg;
  39. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  40. reg &= ~VIDEO_EN;
  41. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  42. }
  43. void exynos_dp_lane_swap(struct exynos_dp_device *dp, bool enable)
  44. {
  45. u32 reg;
  46. if (enable)
  47. reg = LANE3_MAP_LOGIC_LANE_0 | LANE2_MAP_LOGIC_LANE_1 |
  48. LANE1_MAP_LOGIC_LANE_2 | LANE0_MAP_LOGIC_LANE_3;
  49. else
  50. reg = LANE3_MAP_LOGIC_LANE_3 | LANE2_MAP_LOGIC_LANE_2 |
  51. LANE1_MAP_LOGIC_LANE_1 | LANE0_MAP_LOGIC_LANE_0;
  52. writel(reg, dp->reg_base + EXYNOS_DP_LANE_MAP);
  53. }
  54. void exynos_dp_init_analog_param(struct exynos_dp_device *dp)
  55. {
  56. u32 reg;
  57. reg = TX_TERMINAL_CTRL_50_OHM;
  58. writel(reg, dp->reg_base + EXYNOS_DP_ANALOG_CTL_1);
  59. reg = SEL_24M | TX_DVDD_BIT_1_0625V;
  60. writel(reg, dp->reg_base + EXYNOS_DP_ANALOG_CTL_2);
  61. reg = DRIVE_DVDD_BIT_1_0625V | VCO_BIT_600_MICRO;
  62. writel(reg, dp->reg_base + EXYNOS_DP_ANALOG_CTL_3);
  63. reg = PD_RING_OSC | AUX_TERMINAL_CTRL_50_OHM |
  64. TX_CUR1_2X | TX_CUR_16_MA;
  65. writel(reg, dp->reg_base + EXYNOS_DP_PLL_FILTER_CTL_1);
  66. reg = CH3_AMP_400_MV | CH2_AMP_400_MV |
  67. CH1_AMP_400_MV | CH0_AMP_400_MV;
  68. writel(reg, dp->reg_base + EXYNOS_DP_TX_AMP_TUNING_CTL);
  69. }
  70. void exynos_dp_init_interrupt(struct exynos_dp_device *dp)
  71. {
  72. /* Set interrupt pin assertion polarity as high */
  73. writel(INT_POL, dp->reg_base + EXYNOS_DP_INT_CTL);
  74. /* Clear pending regisers */
  75. writel(0xff, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  76. writel(0x4f, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_2);
  77. writel(0xe0, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_3);
  78. writel(0xe7, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_4);
  79. writel(0x63, dp->reg_base + EXYNOS_DP_INT_STA);
  80. /* 0:mask,1: unmask */
  81. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_1);
  82. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_2);
  83. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_3);
  84. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_4);
  85. writel(0x00, dp->reg_base + EXYNOS_DP_INT_STA_MASK);
  86. }
  87. void exynos_dp_reset(struct exynos_dp_device *dp)
  88. {
  89. u32 reg;
  90. exynos_dp_stop_video(dp);
  91. exynos_dp_enable_video_mute(dp, 0);
  92. reg = MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N |
  93. AUD_FIFO_FUNC_EN_N | AUD_FUNC_EN_N |
  94. HDCP_FUNC_EN_N | SW_FUNC_EN_N;
  95. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  96. reg = SSC_FUNC_EN_N | AUX_FUNC_EN_N |
  97. SERDES_FIFO_FUNC_EN_N |
  98. LS_CLK_DOMAIN_FUNC_EN_N;
  99. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  100. usleep_range(20, 30);
  101. exynos_dp_lane_swap(dp, 0);
  102. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  103. writel(0x40, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  104. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  105. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  106. writel(0x0, dp->reg_base + EXYNOS_DP_PKT_SEND_CTL);
  107. writel(0x0, dp->reg_base + EXYNOS_DP_HDCP_CTL);
  108. writel(0x5e, dp->reg_base + EXYNOS_DP_HPD_DEGLITCH_L);
  109. writel(0x1a, dp->reg_base + EXYNOS_DP_HPD_DEGLITCH_H);
  110. writel(0x10, dp->reg_base + EXYNOS_DP_LINK_DEBUG_CTL);
  111. writel(0x0, dp->reg_base + EXYNOS_DP_PHY_TEST);
  112. writel(0x0, dp->reg_base + EXYNOS_DP_VIDEO_FIFO_THRD);
  113. writel(0x20, dp->reg_base + EXYNOS_DP_AUDIO_MARGIN);
  114. writel(0x4, dp->reg_base + EXYNOS_DP_M_VID_GEN_FILTER_TH);
  115. writel(0x2, dp->reg_base + EXYNOS_DP_M_AUD_GEN_FILTER_TH);
  116. writel(0x00000101, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  117. }
  118. void exynos_dp_swreset(struct exynos_dp_device *dp)
  119. {
  120. writel(RESET_DP_TX, dp->reg_base + EXYNOS_DP_TX_SW_RESET);
  121. }
  122. void exynos_dp_config_interrupt(struct exynos_dp_device *dp)
  123. {
  124. u32 reg;
  125. /* 0: mask, 1: unmask */
  126. reg = COMMON_INT_MASK_1;
  127. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_1);
  128. reg = COMMON_INT_MASK_2;
  129. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_2);
  130. reg = COMMON_INT_MASK_3;
  131. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_3);
  132. reg = COMMON_INT_MASK_4;
  133. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_4);
  134. reg = INT_STA_MASK;
  135. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA_MASK);
  136. }
  137. enum pll_status exynos_dp_get_pll_lock_status(struct exynos_dp_device *dp)
  138. {
  139. u32 reg;
  140. reg = readl(dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  141. if (reg & PLL_LOCK)
  142. return PLL_LOCKED;
  143. else
  144. return PLL_UNLOCKED;
  145. }
  146. void exynos_dp_set_pll_power_down(struct exynos_dp_device *dp, bool enable)
  147. {
  148. u32 reg;
  149. if (enable) {
  150. reg = readl(dp->reg_base + EXYNOS_DP_PLL_CTL);
  151. reg |= DP_PLL_PD;
  152. writel(reg, dp->reg_base + EXYNOS_DP_PLL_CTL);
  153. } else {
  154. reg = readl(dp->reg_base + EXYNOS_DP_PLL_CTL);
  155. reg &= ~DP_PLL_PD;
  156. writel(reg, dp->reg_base + EXYNOS_DP_PLL_CTL);
  157. }
  158. }
  159. void exynos_dp_set_analog_power_down(struct exynos_dp_device *dp,
  160. enum analog_power_block block,
  161. bool enable)
  162. {
  163. u32 reg;
  164. switch (block) {
  165. case AUX_BLOCK:
  166. if (enable) {
  167. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  168. reg |= AUX_PD;
  169. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  170. } else {
  171. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  172. reg &= ~AUX_PD;
  173. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  174. }
  175. break;
  176. case CH0_BLOCK:
  177. if (enable) {
  178. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  179. reg |= CH0_PD;
  180. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  181. } else {
  182. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  183. reg &= ~CH0_PD;
  184. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  185. }
  186. break;
  187. case CH1_BLOCK:
  188. if (enable) {
  189. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  190. reg |= CH1_PD;
  191. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  192. } else {
  193. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  194. reg &= ~CH1_PD;
  195. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  196. }
  197. break;
  198. case CH2_BLOCK:
  199. if (enable) {
  200. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  201. reg |= CH2_PD;
  202. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  203. } else {
  204. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  205. reg &= ~CH2_PD;
  206. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  207. }
  208. break;
  209. case CH3_BLOCK:
  210. if (enable) {
  211. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  212. reg |= CH3_PD;
  213. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  214. } else {
  215. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  216. reg &= ~CH3_PD;
  217. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  218. }
  219. break;
  220. case ANALOG_TOTAL:
  221. if (enable) {
  222. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  223. reg |= DP_PHY_PD;
  224. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  225. } else {
  226. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  227. reg &= ~DP_PHY_PD;
  228. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  229. }
  230. break;
  231. case POWER_ALL:
  232. if (enable) {
  233. reg = DP_PHY_PD | AUX_PD | CH3_PD | CH2_PD |
  234. CH1_PD | CH0_PD;
  235. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  236. } else {
  237. writel(0x00, dp->reg_base + EXYNOS_DP_PHY_PD);
  238. }
  239. break;
  240. default:
  241. break;
  242. }
  243. }
  244. void exynos_dp_init_analog_func(struct exynos_dp_device *dp)
  245. {
  246. u32 reg;
  247. int timeout_loop = 0;
  248. exynos_dp_set_analog_power_down(dp, POWER_ALL, 0);
  249. reg = PLL_LOCK_CHG;
  250. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  251. reg = readl(dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  252. reg &= ~(F_PLL_LOCK | PLL_LOCK_CTRL);
  253. writel(reg, dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  254. /* Power up PLL */
  255. if (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  256. exynos_dp_set_pll_power_down(dp, 0);
  257. while (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  258. timeout_loop++;
  259. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  260. dev_err(dp->dev, "failed to get pll lock status\n");
  261. return;
  262. }
  263. usleep_range(10, 20);
  264. }
  265. }
  266. /* Enable Serdes FIFO function and Link symbol clock domain module */
  267. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  268. reg &= ~(SERDES_FIFO_FUNC_EN_N | LS_CLK_DOMAIN_FUNC_EN_N
  269. | AUX_FUNC_EN_N);
  270. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  271. }
  272. void exynos_dp_clear_hotplug_interrupts(struct exynos_dp_device *dp)
  273. {
  274. u32 reg;
  275. reg = HOTPLUG_CHG | HPD_LOST | PLUG;
  276. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_4);
  277. reg = INT_HPD;
  278. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA);
  279. }
  280. void exynos_dp_init_hpd(struct exynos_dp_device *dp)
  281. {
  282. u32 reg;
  283. exynos_dp_clear_hotplug_interrupts(dp);
  284. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  285. reg &= ~(F_HPD | HPD_CTRL);
  286. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  287. }
  288. enum dp_irq_type exynos_dp_get_irq_type(struct exynos_dp_device *dp)
  289. {
  290. u32 reg;
  291. /* Parse hotplug interrupt status register */
  292. reg = readl(dp->reg_base + EXYNOS_DP_COMMON_INT_STA_4);
  293. if (reg & PLUG)
  294. return DP_IRQ_TYPE_HP_CABLE_IN;
  295. if (reg & HPD_LOST)
  296. return DP_IRQ_TYPE_HP_CABLE_OUT;
  297. if (reg & HOTPLUG_CHG)
  298. return DP_IRQ_TYPE_HP_CHANGE;
  299. return DP_IRQ_TYPE_UNKNOWN;
  300. }
  301. void exynos_dp_reset_aux(struct exynos_dp_device *dp)
  302. {
  303. u32 reg;
  304. /* Disable AUX channel module */
  305. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  306. reg |= AUX_FUNC_EN_N;
  307. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  308. }
  309. void exynos_dp_init_aux(struct exynos_dp_device *dp)
  310. {
  311. u32 reg;
  312. /* Clear inerrupts related to AUX channel */
  313. reg = RPLY_RECEIV | AUX_ERR;
  314. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA);
  315. exynos_dp_reset_aux(dp);
  316. /* Disable AUX transaction H/W retry */
  317. reg = AUX_BIT_PERIOD_EXPECTED_DELAY(3) | AUX_HW_RETRY_COUNT_SEL(0)|
  318. AUX_HW_RETRY_INTERVAL_600_MICROSECONDS;
  319. writel(reg, dp->reg_base + EXYNOS_DP_AUX_HW_RETRY_CTL) ;
  320. /* Receive AUX Channel DEFER commands equal to DEFFER_COUNT*64 */
  321. reg = DEFER_CTRL_EN | DEFER_COUNT(1);
  322. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_DEFER_CTL);
  323. /* Enable AUX channel module */
  324. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  325. reg &= ~AUX_FUNC_EN_N;
  326. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  327. }
  328. int exynos_dp_get_plug_in_status(struct exynos_dp_device *dp)
  329. {
  330. u32 reg;
  331. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  332. if (reg & HPD_STATUS)
  333. return 0;
  334. return -EINVAL;
  335. }
  336. void exynos_dp_enable_sw_function(struct exynos_dp_device *dp)
  337. {
  338. u32 reg;
  339. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  340. reg &= ~SW_FUNC_EN_N;
  341. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  342. }
  343. int exynos_dp_start_aux_transaction(struct exynos_dp_device *dp)
  344. {
  345. int reg;
  346. int retval = 0;
  347. int timeout_loop = 0;
  348. /* Enable AUX CH operation */
  349. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  350. reg |= AUX_EN;
  351. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  352. /* Is AUX CH command reply received? */
  353. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  354. while (!(reg & RPLY_RECEIV)) {
  355. timeout_loop++;
  356. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  357. dev_err(dp->dev, "AUX CH command reply failed!\n");
  358. return -ETIMEDOUT;
  359. }
  360. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  361. usleep_range(10, 11);
  362. }
  363. /* Clear interrupt source for AUX CH command reply */
  364. writel(RPLY_RECEIV, dp->reg_base + EXYNOS_DP_INT_STA);
  365. /* Clear interrupt source for AUX CH access error */
  366. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  367. if (reg & AUX_ERR) {
  368. writel(AUX_ERR, dp->reg_base + EXYNOS_DP_INT_STA);
  369. return -EREMOTEIO;
  370. }
  371. /* Check AUX CH error access status */
  372. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_STA);
  373. if ((reg & AUX_STATUS_MASK) != 0) {
  374. dev_err(dp->dev, "AUX CH error happens: %d\n\n",
  375. reg & AUX_STATUS_MASK);
  376. return -EREMOTEIO;
  377. }
  378. return retval;
  379. }
  380. int exynos_dp_write_byte_to_dpcd(struct exynos_dp_device *dp,
  381. unsigned int reg_addr,
  382. unsigned char data)
  383. {
  384. u32 reg;
  385. int i;
  386. int retval;
  387. for (i = 0; i < 3; i++) {
  388. /* Clear AUX CH data buffer */
  389. reg = BUF_CLR;
  390. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  391. /* Select DPCD device address */
  392. reg = AUX_ADDR_7_0(reg_addr);
  393. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  394. reg = AUX_ADDR_15_8(reg_addr);
  395. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  396. reg = AUX_ADDR_19_16(reg_addr);
  397. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  398. /* Write data buffer */
  399. reg = (unsigned int)data;
  400. writel(reg, dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  401. /*
  402. * Set DisplayPort transaction and write 1 byte
  403. * If bit 3 is 1, DisplayPort transaction.
  404. * If Bit 3 is 0, I2C transaction.
  405. */
  406. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  407. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  408. /* Start AUX transaction */
  409. retval = exynos_dp_start_aux_transaction(dp);
  410. if (retval == 0)
  411. break;
  412. else
  413. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  414. __func__);
  415. }
  416. return retval;
  417. }
  418. int exynos_dp_read_byte_from_dpcd(struct exynos_dp_device *dp,
  419. unsigned int reg_addr,
  420. unsigned char *data)
  421. {
  422. u32 reg;
  423. int i;
  424. int retval;
  425. for (i = 0; i < 3; i++) {
  426. /* Clear AUX CH data buffer */
  427. reg = BUF_CLR;
  428. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  429. /* Select DPCD device address */
  430. reg = AUX_ADDR_7_0(reg_addr);
  431. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  432. reg = AUX_ADDR_15_8(reg_addr);
  433. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  434. reg = AUX_ADDR_19_16(reg_addr);
  435. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  436. /*
  437. * Set DisplayPort transaction and read 1 byte
  438. * If bit 3 is 1, DisplayPort transaction.
  439. * If Bit 3 is 0, I2C transaction.
  440. */
  441. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  442. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  443. /* Start AUX transaction */
  444. retval = exynos_dp_start_aux_transaction(dp);
  445. if (retval == 0)
  446. break;
  447. else
  448. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  449. __func__);
  450. }
  451. /* Read data buffer */
  452. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  453. *data = (unsigned char)(reg & 0xff);
  454. return retval;
  455. }
  456. int exynos_dp_write_bytes_to_dpcd(struct exynos_dp_device *dp,
  457. unsigned int reg_addr,
  458. unsigned int count,
  459. unsigned char data[])
  460. {
  461. u32 reg;
  462. unsigned int start_offset;
  463. unsigned int cur_data_count;
  464. unsigned int cur_data_idx;
  465. int i;
  466. int retval = 0;
  467. /* Clear AUX CH data buffer */
  468. reg = BUF_CLR;
  469. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  470. start_offset = 0;
  471. while (start_offset < count) {
  472. /* Buffer size of AUX CH is 16 * 4bytes */
  473. if ((count - start_offset) > 16)
  474. cur_data_count = 16;
  475. else
  476. cur_data_count = count - start_offset;
  477. for (i = 0; i < 3; i++) {
  478. /* Select DPCD device address */
  479. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  480. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  481. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  482. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  483. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  484. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  485. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  486. cur_data_idx++) {
  487. reg = data[start_offset + cur_data_idx];
  488. writel(reg, dp->reg_base + EXYNOS_DP_BUF_DATA_0
  489. + 4 * cur_data_idx);
  490. }
  491. /*
  492. * Set DisplayPort transaction and write
  493. * If bit 3 is 1, DisplayPort transaction.
  494. * If Bit 3 is 0, I2C transaction.
  495. */
  496. reg = AUX_LENGTH(cur_data_count) |
  497. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  498. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  499. /* Start AUX transaction */
  500. retval = exynos_dp_start_aux_transaction(dp);
  501. if (retval == 0)
  502. break;
  503. else
  504. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  505. __func__);
  506. }
  507. start_offset += cur_data_count;
  508. }
  509. return retval;
  510. }
  511. int exynos_dp_read_bytes_from_dpcd(struct exynos_dp_device *dp,
  512. unsigned int reg_addr,
  513. unsigned int count,
  514. unsigned char data[])
  515. {
  516. u32 reg;
  517. unsigned int start_offset;
  518. unsigned int cur_data_count;
  519. unsigned int cur_data_idx;
  520. int i;
  521. int retval = 0;
  522. /* Clear AUX CH data buffer */
  523. reg = BUF_CLR;
  524. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  525. start_offset = 0;
  526. while (start_offset < count) {
  527. /* Buffer size of AUX CH is 16 * 4bytes */
  528. if ((count - start_offset) > 16)
  529. cur_data_count = 16;
  530. else
  531. cur_data_count = count - start_offset;
  532. /* AUX CH Request Transaction process */
  533. for (i = 0; i < 3; i++) {
  534. /* Select DPCD device address */
  535. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  536. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  537. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  538. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  539. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  540. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  541. /*
  542. * Set DisplayPort transaction and read
  543. * If bit 3 is 1, DisplayPort transaction.
  544. * If Bit 3 is 0, I2C transaction.
  545. */
  546. reg = AUX_LENGTH(cur_data_count) |
  547. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  548. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  549. /* Start AUX transaction */
  550. retval = exynos_dp_start_aux_transaction(dp);
  551. if (retval == 0)
  552. break;
  553. else
  554. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  555. __func__);
  556. }
  557. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  558. cur_data_idx++) {
  559. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0
  560. + 4 * cur_data_idx);
  561. data[start_offset + cur_data_idx] =
  562. (unsigned char)reg;
  563. }
  564. start_offset += cur_data_count;
  565. }
  566. return retval;
  567. }
  568. int exynos_dp_select_i2c_device(struct exynos_dp_device *dp,
  569. unsigned int device_addr,
  570. unsigned int reg_addr)
  571. {
  572. u32 reg;
  573. int retval;
  574. /* Set EDID device address */
  575. reg = device_addr;
  576. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  577. writel(0x0, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  578. writel(0x0, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  579. /* Set offset from base address of EDID device */
  580. writel(reg_addr, dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  581. /*
  582. * Set I2C transaction and write address
  583. * If bit 3 is 1, DisplayPort transaction.
  584. * If Bit 3 is 0, I2C transaction.
  585. */
  586. reg = AUX_TX_COMM_I2C_TRANSACTION | AUX_TX_COMM_MOT |
  587. AUX_TX_COMM_WRITE;
  588. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  589. /* Start AUX transaction */
  590. retval = exynos_dp_start_aux_transaction(dp);
  591. if (retval != 0)
  592. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n", __func__);
  593. return retval;
  594. }
  595. int exynos_dp_read_byte_from_i2c(struct exynos_dp_device *dp,
  596. unsigned int device_addr,
  597. unsigned int reg_addr,
  598. unsigned int *data)
  599. {
  600. u32 reg;
  601. int i;
  602. int retval;
  603. for (i = 0; i < 3; i++) {
  604. /* Clear AUX CH data buffer */
  605. reg = BUF_CLR;
  606. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  607. /* Select EDID device */
  608. retval = exynos_dp_select_i2c_device(dp, device_addr, reg_addr);
  609. if (retval != 0)
  610. continue;
  611. /*
  612. * Set I2C transaction and read data
  613. * If bit 3 is 1, DisplayPort transaction.
  614. * If Bit 3 is 0, I2C transaction.
  615. */
  616. reg = AUX_TX_COMM_I2C_TRANSACTION |
  617. AUX_TX_COMM_READ;
  618. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  619. /* Start AUX transaction */
  620. retval = exynos_dp_start_aux_transaction(dp);
  621. if (retval == 0)
  622. break;
  623. else
  624. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  625. __func__);
  626. }
  627. /* Read data */
  628. if (retval == 0)
  629. *data = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  630. return retval;
  631. }
  632. int exynos_dp_read_bytes_from_i2c(struct exynos_dp_device *dp,
  633. unsigned int device_addr,
  634. unsigned int reg_addr,
  635. unsigned int count,
  636. unsigned char edid[])
  637. {
  638. u32 reg;
  639. unsigned int i, j;
  640. unsigned int cur_data_idx;
  641. unsigned int defer = 0;
  642. int retval = 0;
  643. for (i = 0; i < count; i += 16) {
  644. for (j = 0; j < 3; j++) {
  645. /* Clear AUX CH data buffer */
  646. reg = BUF_CLR;
  647. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  648. /* Set normal AUX CH command */
  649. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  650. reg &= ~ADDR_ONLY;
  651. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  652. /*
  653. * If Rx sends defer, Tx sends only reads
  654. * request without sending address
  655. */
  656. if (!defer)
  657. retval = exynos_dp_select_i2c_device(dp,
  658. device_addr, reg_addr + i);
  659. else
  660. defer = 0;
  661. if (retval == 0) {
  662. /*
  663. * Set I2C transaction and write data
  664. * If bit 3 is 1, DisplayPort transaction.
  665. * If Bit 3 is 0, I2C transaction.
  666. */
  667. reg = AUX_LENGTH(16) |
  668. AUX_TX_COMM_I2C_TRANSACTION |
  669. AUX_TX_COMM_READ;
  670. writel(reg, dp->reg_base +
  671. EXYNOS_DP_AUX_CH_CTL_1);
  672. /* Start AUX transaction */
  673. retval = exynos_dp_start_aux_transaction(dp);
  674. if (retval == 0)
  675. break;
  676. else
  677. dev_dbg(dp->dev,
  678. "%s: Aux Transaction fail!\n",
  679. __func__);
  680. }
  681. /* Check if Rx sends defer */
  682. reg = readl(dp->reg_base + EXYNOS_DP_AUX_RX_COMM);
  683. if (reg == AUX_RX_COMM_AUX_DEFER ||
  684. reg == AUX_RX_COMM_I2C_DEFER) {
  685. dev_err(dp->dev, "Defer: %d\n\n", reg);
  686. defer = 1;
  687. }
  688. }
  689. for (cur_data_idx = 0; cur_data_idx < 16; cur_data_idx++) {
  690. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0
  691. + 4 * cur_data_idx);
  692. edid[i + cur_data_idx] = (unsigned char)reg;
  693. }
  694. }
  695. return retval;
  696. }
  697. void exynos_dp_set_link_bandwidth(struct exynos_dp_device *dp, u32 bwtype)
  698. {
  699. u32 reg;
  700. reg = bwtype;
  701. if ((bwtype == LINK_RATE_2_70GBPS) || (bwtype == LINK_RATE_1_62GBPS))
  702. writel(reg, dp->reg_base + EXYNOS_DP_LINK_BW_SET);
  703. }
  704. void exynos_dp_get_link_bandwidth(struct exynos_dp_device *dp, u32 *bwtype)
  705. {
  706. u32 reg;
  707. reg = readl(dp->reg_base + EXYNOS_DP_LINK_BW_SET);
  708. *bwtype = reg;
  709. }
  710. void exynos_dp_set_lane_count(struct exynos_dp_device *dp, u32 count)
  711. {
  712. u32 reg;
  713. reg = count;
  714. writel(reg, dp->reg_base + EXYNOS_DP_LANE_COUNT_SET);
  715. }
  716. void exynos_dp_get_lane_count(struct exynos_dp_device *dp, u32 *count)
  717. {
  718. u32 reg;
  719. reg = readl(dp->reg_base + EXYNOS_DP_LANE_COUNT_SET);
  720. *count = reg;
  721. }
  722. void exynos_dp_enable_enhanced_mode(struct exynos_dp_device *dp, bool enable)
  723. {
  724. u32 reg;
  725. if (enable) {
  726. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  727. reg |= ENHANCED;
  728. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  729. } else {
  730. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  731. reg &= ~ENHANCED;
  732. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  733. }
  734. }
  735. void exynos_dp_set_training_pattern(struct exynos_dp_device *dp,
  736. enum pattern_set pattern)
  737. {
  738. u32 reg;
  739. switch (pattern) {
  740. case PRBS7:
  741. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_PRBS7;
  742. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  743. break;
  744. case D10_2:
  745. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_D10_2;
  746. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  747. break;
  748. case TRAINING_PTN1:
  749. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN1;
  750. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  751. break;
  752. case TRAINING_PTN2:
  753. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN2;
  754. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  755. break;
  756. case DP_NONE:
  757. reg = SCRAMBLING_ENABLE |
  758. LINK_QUAL_PATTERN_SET_DISABLE |
  759. SW_TRAINING_PATTERN_SET_NORMAL;
  760. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  761. break;
  762. default:
  763. break;
  764. }
  765. }
  766. void exynos_dp_set_lane0_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  767. {
  768. u32 reg;
  769. reg = readl(dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  770. reg &= ~PRE_EMPHASIS_SET_MASK;
  771. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  772. writel(reg, dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  773. }
  774. void exynos_dp_set_lane1_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  775. {
  776. u32 reg;
  777. reg = readl(dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  778. reg &= ~PRE_EMPHASIS_SET_MASK;
  779. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  780. writel(reg, dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  781. }
  782. void exynos_dp_set_lane2_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  783. {
  784. u32 reg;
  785. reg = readl(dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  786. reg &= ~PRE_EMPHASIS_SET_MASK;
  787. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  788. writel(reg, dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  789. }
  790. void exynos_dp_set_lane3_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  791. {
  792. u32 reg;
  793. reg = readl(dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  794. reg &= ~PRE_EMPHASIS_SET_MASK;
  795. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  796. writel(reg, dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  797. }
  798. void exynos_dp_set_lane0_link_training(struct exynos_dp_device *dp,
  799. u32 training_lane)
  800. {
  801. u32 reg;
  802. reg = training_lane;
  803. writel(reg, dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  804. }
  805. void exynos_dp_set_lane1_link_training(struct exynos_dp_device *dp,
  806. u32 training_lane)
  807. {
  808. u32 reg;
  809. reg = training_lane;
  810. writel(reg, dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  811. }
  812. void exynos_dp_set_lane2_link_training(struct exynos_dp_device *dp,
  813. u32 training_lane)
  814. {
  815. u32 reg;
  816. reg = training_lane;
  817. writel(reg, dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  818. }
  819. void exynos_dp_set_lane3_link_training(struct exynos_dp_device *dp,
  820. u32 training_lane)
  821. {
  822. u32 reg;
  823. reg = training_lane;
  824. writel(reg, dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  825. }
  826. u32 exynos_dp_get_lane0_link_training(struct exynos_dp_device *dp)
  827. {
  828. u32 reg;
  829. reg = readl(dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  830. return reg;
  831. }
  832. u32 exynos_dp_get_lane1_link_training(struct exynos_dp_device *dp)
  833. {
  834. u32 reg;
  835. reg = readl(dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  836. return reg;
  837. }
  838. u32 exynos_dp_get_lane2_link_training(struct exynos_dp_device *dp)
  839. {
  840. u32 reg;
  841. reg = readl(dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  842. return reg;
  843. }
  844. u32 exynos_dp_get_lane3_link_training(struct exynos_dp_device *dp)
  845. {
  846. u32 reg;
  847. reg = readl(dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  848. return reg;
  849. }
  850. void exynos_dp_reset_macro(struct exynos_dp_device *dp)
  851. {
  852. u32 reg;
  853. reg = readl(dp->reg_base + EXYNOS_DP_PHY_TEST);
  854. reg |= MACRO_RST;
  855. writel(reg, dp->reg_base + EXYNOS_DP_PHY_TEST);
  856. /* 10 us is the minimum reset time. */
  857. usleep_range(10, 20);
  858. reg &= ~MACRO_RST;
  859. writel(reg, dp->reg_base + EXYNOS_DP_PHY_TEST);
  860. }
  861. void exynos_dp_init_video(struct exynos_dp_device *dp)
  862. {
  863. u32 reg;
  864. reg = VSYNC_DET | VID_FORMAT_CHG | VID_CLK_CHG;
  865. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  866. reg = 0x0;
  867. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  868. reg = CHA_CRI(4) | CHA_CTRL;
  869. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  870. reg = 0x0;
  871. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  872. reg = VID_HRES_TH(2) | VID_VRES_TH(0);
  873. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_8);
  874. }
  875. void exynos_dp_set_video_color_format(struct exynos_dp_device *dp,
  876. u32 color_depth,
  877. u32 color_space,
  878. u32 dynamic_range,
  879. u32 ycbcr_coeff)
  880. {
  881. u32 reg;
  882. /* Configure the input color depth, color space, dynamic range */
  883. reg = (dynamic_range << IN_D_RANGE_SHIFT) |
  884. (color_depth << IN_BPC_SHIFT) |
  885. (color_space << IN_COLOR_F_SHIFT);
  886. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_2);
  887. /* Set Input Color YCbCr Coefficients to ITU601 or ITU709 */
  888. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_3);
  889. reg &= ~IN_YC_COEFFI_MASK;
  890. if (ycbcr_coeff)
  891. reg |= IN_YC_COEFFI_ITU709;
  892. else
  893. reg |= IN_YC_COEFFI_ITU601;
  894. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_3);
  895. }
  896. int exynos_dp_is_slave_video_stream_clock_on(struct exynos_dp_device *dp)
  897. {
  898. u32 reg;
  899. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  900. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  901. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  902. if (!(reg & DET_STA)) {
  903. dev_dbg(dp->dev, "Input stream clock not detected.\n");
  904. return -EINVAL;
  905. }
  906. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  907. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  908. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  909. dev_dbg(dp->dev, "wait SYS_CTL_2.\n");
  910. if (reg & CHA_STA) {
  911. dev_dbg(dp->dev, "Input stream clk is changing\n");
  912. return -EINVAL;
  913. }
  914. return 0;
  915. }
  916. void exynos_dp_set_video_cr_mn(struct exynos_dp_device *dp,
  917. enum clock_recovery_m_value_type type,
  918. u32 m_value,
  919. u32 n_value)
  920. {
  921. u32 reg;
  922. if (type == REGISTER_M) {
  923. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  924. reg |= FIX_M_VID;
  925. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  926. reg = m_value & 0xff;
  927. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_0);
  928. reg = (m_value >> 8) & 0xff;
  929. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_1);
  930. reg = (m_value >> 16) & 0xff;
  931. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_2);
  932. reg = n_value & 0xff;
  933. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_0);
  934. reg = (n_value >> 8) & 0xff;
  935. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_1);
  936. reg = (n_value >> 16) & 0xff;
  937. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_2);
  938. } else {
  939. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  940. reg &= ~FIX_M_VID;
  941. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  942. writel(0x00, dp->reg_base + EXYNOS_DP_N_VID_0);
  943. writel(0x80, dp->reg_base + EXYNOS_DP_N_VID_1);
  944. writel(0x00, dp->reg_base + EXYNOS_DP_N_VID_2);
  945. }
  946. }
  947. void exynos_dp_set_video_timing_mode(struct exynos_dp_device *dp, u32 type)
  948. {
  949. u32 reg;
  950. if (type == VIDEO_TIMING_FROM_CAPTURE) {
  951. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  952. reg &= ~FORMAT_SEL;
  953. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  954. } else {
  955. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  956. reg |= FORMAT_SEL;
  957. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  958. }
  959. }
  960. void exynos_dp_enable_video_master(struct exynos_dp_device *dp, bool enable)
  961. {
  962. u32 reg;
  963. if (enable) {
  964. reg = readl(dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  965. reg &= ~VIDEO_MODE_MASK;
  966. reg |= VIDEO_MASTER_MODE_EN | VIDEO_MODE_MASTER_MODE;
  967. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  968. } else {
  969. reg = readl(dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  970. reg &= ~VIDEO_MODE_MASK;
  971. reg |= VIDEO_MODE_SLAVE_MODE;
  972. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  973. }
  974. }
  975. void exynos_dp_start_video(struct exynos_dp_device *dp)
  976. {
  977. u32 reg;
  978. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  979. reg |= VIDEO_EN;
  980. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  981. }
  982. int exynos_dp_is_video_stream_on(struct exynos_dp_device *dp)
  983. {
  984. u32 reg;
  985. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  986. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  987. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  988. if (!(reg & STRM_VALID)) {
  989. dev_dbg(dp->dev, "Input video stream is not detected.\n");
  990. return -EINVAL;
  991. }
  992. return 0;
  993. }
  994. void exynos_dp_config_video_slave_mode(struct exynos_dp_device *dp,
  995. struct video_info *video_info)
  996. {
  997. u32 reg;
  998. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  999. reg &= ~(MASTER_VID_FUNC_EN_N|SLAVE_VID_FUNC_EN_N);
  1000. reg |= MASTER_VID_FUNC_EN_N;
  1001. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  1002. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  1003. reg &= ~INTERACE_SCAN_CFG;
  1004. reg |= (video_info->interlaced << 2);
  1005. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  1006. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  1007. reg &= ~VSYNC_POLARITY_CFG;
  1008. reg |= (video_info->v_sync_polarity << 1);
  1009. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  1010. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  1011. reg &= ~HSYNC_POLARITY_CFG;
  1012. reg |= (video_info->h_sync_polarity << 0);
  1013. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  1014. reg = AUDIO_MODE_SPDIF_MODE | VIDEO_MODE_SLAVE_MODE;
  1015. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  1016. }
  1017. void exynos_dp_enable_scrambling(struct exynos_dp_device *dp)
  1018. {
  1019. u32 reg;
  1020. reg = readl(dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  1021. reg &= ~SCRAMBLING_DISABLE;
  1022. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  1023. }
  1024. void exynos_dp_disable_scrambling(struct exynos_dp_device *dp)
  1025. {
  1026. u32 reg;
  1027. reg = readl(dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  1028. reg |= SCRAMBLING_DISABLE;
  1029. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  1030. }