omap-smp.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239
  1. /*
  2. * OMAP4 SMP source file. It contains platform specific fucntions
  3. * needed for the linux smp kernel.
  4. *
  5. * Copyright (C) 2009 Texas Instruments, Inc.
  6. *
  7. * Author:
  8. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * Platform file needed for the OMAP4 SMP. This file is based on arm
  11. * realview smp platform.
  12. * * Copyright (c) 2002 ARM Limited.
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/device.h>
  20. #include <linux/smp.h>
  21. #include <linux/io.h>
  22. #include <linux/irqchip/arm-gic.h>
  23. #include <asm/smp_scu.h>
  24. #include "omap-secure.h"
  25. #include "omap-wakeupgen.h"
  26. #include <asm/cputype.h>
  27. #include "soc.h"
  28. #include "iomap.h"
  29. #include "common.h"
  30. #include "clockdomain.h"
  31. #include "pm.h"
  32. #define CPU_MASK 0xff0ffff0
  33. #define CPU_CORTEX_A9 0x410FC090
  34. #define CPU_CORTEX_A15 0x410FC0F0
  35. #define OMAP5_CORE_COUNT 0x2
  36. u16 pm44xx_errata;
  37. /* SCU base address */
  38. static void __iomem *scu_base;
  39. static DEFINE_SPINLOCK(boot_lock);
  40. void __iomem *omap4_get_scu_base(void)
  41. {
  42. return scu_base;
  43. }
  44. static void __cpuinit omap4_secondary_init(unsigned int cpu)
  45. {
  46. /*
  47. * Configure ACTRL and enable NS SMP bit access on CPU1 on HS device.
  48. * OMAP44XX EMU/HS devices - CPU0 SMP bit access is enabled in PPA
  49. * init and for CPU1, a secure PPA API provided. CPU0 must be ON
  50. * while executing NS_SMP API on CPU1 and PPA version must be 1.4.0+.
  51. * OMAP443X GP devices- SMP bit isn't accessible.
  52. * OMAP446X GP devices - SMP bit access is enabled on both CPUs.
  53. */
  54. if (cpu_is_omap443x() && (omap_type() != OMAP2_DEVICE_TYPE_GP))
  55. omap_secure_dispatcher(OMAP4_PPA_CPU_ACTRL_SMP_INDEX,
  56. 4, 0, 0, 0, 0, 0);
  57. /*
  58. * If any interrupts are already enabled for the primary
  59. * core (e.g. timer irq), then they will not have been enabled
  60. * for us: do so
  61. */
  62. gic_secondary_init(0);
  63. /*
  64. * Synchronise with the boot thread.
  65. */
  66. spin_lock(&boot_lock);
  67. spin_unlock(&boot_lock);
  68. }
  69. static int __cpuinit omap4_boot_secondary(unsigned int cpu, struct task_struct *idle)
  70. {
  71. static struct clockdomain *cpu1_clkdm;
  72. static bool booted;
  73. void __iomem *base = omap_get_wakeupgen_base();
  74. /*
  75. * Set synchronisation state between this boot processor
  76. * and the secondary one
  77. */
  78. spin_lock(&boot_lock);
  79. /*
  80. * Update the AuxCoreBoot0 with boot state for secondary core.
  81. * omap_secondary_startup() routine will hold the secondary core till
  82. * the AuxCoreBoot1 register is updated with cpu state
  83. * A barrier is added to ensure that write buffer is drained
  84. */
  85. if (omap_secure_apis_support())
  86. omap_modify_auxcoreboot0(0x200, 0xfffffdff);
  87. else
  88. __raw_writel(0x20, base + OMAP_AUX_CORE_BOOT_0);
  89. if (!cpu1_clkdm)
  90. cpu1_clkdm = clkdm_lookup("mpu1_clkdm");
  91. /*
  92. * The SGI(Software Generated Interrupts) are not wakeup capable
  93. * from low power states. This is known limitation on OMAP4 and
  94. * needs to be worked around by using software forced clockdomain
  95. * wake-up. To wakeup CPU1, CPU0 forces the CPU1 clockdomain to
  96. * software force wakeup. The clockdomain is then put back to
  97. * hardware supervised mode.
  98. * More details can be found in OMAP4430 TRM - Version J
  99. * Section :
  100. * 4.3.4.2 Power States of CPU0 and CPU1
  101. */
  102. if (booted) {
  103. /*
  104. * GIC distributor control register has changed between
  105. * CortexA9 r1pX and r2pX. The Control Register secure
  106. * banked version is now composed of 2 bits:
  107. * bit 0 == Secure Enable
  108. * bit 1 == Non-Secure Enable
  109. * The Non-Secure banked register has not changed
  110. * Because the ROM Code is based on the r1pX GIC, the CPU1
  111. * GIC restoration will cause a problem to CPU0 Non-Secure SW.
  112. * The workaround must be:
  113. * 1) Before doing the CPU1 wakeup, CPU0 must disable
  114. * the GIC distributor
  115. * 2) CPU1 must re-enable the GIC distributor on
  116. * it's wakeup path.
  117. */
  118. if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD)) {
  119. local_irq_disable();
  120. gic_dist_disable();
  121. }
  122. clkdm_wakeup(cpu1_clkdm);
  123. clkdm_allow_idle(cpu1_clkdm);
  124. if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD)) {
  125. while (gic_dist_disabled()) {
  126. udelay(1);
  127. cpu_relax();
  128. }
  129. gic_timer_retrigger();
  130. local_irq_enable();
  131. }
  132. } else {
  133. dsb_sev();
  134. booted = true;
  135. }
  136. arch_send_wakeup_ipi_mask(cpumask_of(cpu));
  137. /*
  138. * Now the secondary core is starting up let it run its
  139. * calibrations, then wait for it to finish
  140. */
  141. spin_unlock(&boot_lock);
  142. return 0;
  143. }
  144. /*
  145. * Initialise the CPU possible map early - this describes the CPUs
  146. * which may be present or become present in the system.
  147. */
  148. static void __init omap4_smp_init_cpus(void)
  149. {
  150. unsigned int i = 0, ncores = 1, cpu_id;
  151. /* Use ARM cpuid check here, as SoC detection will not work so early */
  152. cpu_id = read_cpuid(CPUID_ID) & CPU_MASK;
  153. if (cpu_id == CPU_CORTEX_A9) {
  154. /*
  155. * Currently we can't call ioremap here because
  156. * SoC detection won't work until after init_early.
  157. */
  158. scu_base = OMAP2_L4_IO_ADDRESS(scu_a9_get_base());
  159. BUG_ON(!scu_base);
  160. ncores = scu_get_core_count(scu_base);
  161. } else if (cpu_id == CPU_CORTEX_A15) {
  162. ncores = OMAP5_CORE_COUNT;
  163. }
  164. /* sanity check */
  165. if (ncores > nr_cpu_ids) {
  166. pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
  167. ncores, nr_cpu_ids);
  168. ncores = nr_cpu_ids;
  169. }
  170. for (i = 0; i < ncores; i++)
  171. set_cpu_possible(i, true);
  172. }
  173. static void __init omap4_smp_prepare_cpus(unsigned int max_cpus)
  174. {
  175. void *startup_addr = omap_secondary_startup;
  176. void __iomem *base = omap_get_wakeupgen_base();
  177. /*
  178. * Initialise the SCU and wake up the secondary core using
  179. * wakeup_secondary().
  180. */
  181. if (scu_base)
  182. scu_enable(scu_base);
  183. if (cpu_is_omap446x()) {
  184. startup_addr = omap_secondary_startup_4460;
  185. pm44xx_errata |= PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD;
  186. }
  187. /*
  188. * Write the address of secondary startup routine into the
  189. * AuxCoreBoot1 where ROM code will jump and start executing
  190. * on secondary core once out of WFE
  191. * A barrier is added to ensure that write buffer is drained
  192. */
  193. if (omap_secure_apis_support())
  194. omap_auxcoreboot_addr(virt_to_phys(startup_addr));
  195. else
  196. __raw_writel(virt_to_phys(omap5_secondary_startup),
  197. base + OMAP_AUX_CORE_BOOT_1);
  198. }
  199. struct smp_operations omap4_smp_ops __initdata = {
  200. .smp_init_cpus = omap4_smp_init_cpus,
  201. .smp_prepare_cpus = omap4_smp_prepare_cpus,
  202. .smp_secondary_init = omap4_secondary_init,
  203. .smp_boot_secondary = omap4_boot_secondary,
  204. #ifdef CONFIG_HOTPLUG_CPU
  205. .cpu_die = omap4_cpu_die,
  206. #endif
  207. };