pageattr.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783
  1. /*
  2. * Copyright 2002 Andi Kleen, SuSE Labs.
  3. * Thanks to Ben LaHaise for precious feedback.
  4. */
  5. #include <linux/highmem.h>
  6. #include <linux/bootmem.h>
  7. #include <linux/module.h>
  8. #include <linux/sched.h>
  9. #include <linux/slab.h>
  10. #include <linux/mm.h>
  11. #include <asm/e820.h>
  12. #include <asm/processor.h>
  13. #include <asm/tlbflush.h>
  14. #include <asm/sections.h>
  15. #include <asm/uaccess.h>
  16. #include <asm/pgalloc.h>
  17. struct cpa_data {
  18. unsigned long vaddr;
  19. pgprot_t mask_set;
  20. pgprot_t mask_clr;
  21. int numpages;
  22. int flushtlb;
  23. };
  24. enum {
  25. CPA_NO_SPLIT = 0,
  26. CPA_SPLIT,
  27. };
  28. static inline int
  29. within(unsigned long addr, unsigned long start, unsigned long end)
  30. {
  31. return addr >= start && addr < end;
  32. }
  33. /*
  34. * Flushing functions
  35. */
  36. /**
  37. * clflush_cache_range - flush a cache range with clflush
  38. * @addr: virtual start address
  39. * @size: number of bytes to flush
  40. *
  41. * clflush is an unordered instruction which needs fencing with mfence
  42. * to avoid ordering issues.
  43. */
  44. void clflush_cache_range(void *vaddr, unsigned int size)
  45. {
  46. void *vend = vaddr + size - 1;
  47. mb();
  48. for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size)
  49. clflush(vaddr);
  50. /*
  51. * Flush any possible final partial cacheline:
  52. */
  53. clflush(vend);
  54. mb();
  55. }
  56. static void __cpa_flush_all(void *arg)
  57. {
  58. unsigned long cache = (unsigned long)arg;
  59. /*
  60. * Flush all to work around Errata in early athlons regarding
  61. * large page flushing.
  62. */
  63. __flush_tlb_all();
  64. if (cache && boot_cpu_data.x86_model >= 4)
  65. wbinvd();
  66. }
  67. static void cpa_flush_all(unsigned long cache)
  68. {
  69. BUG_ON(irqs_disabled());
  70. on_each_cpu(__cpa_flush_all, (void *) cache, 1, 1);
  71. }
  72. static void __cpa_flush_range(void *arg)
  73. {
  74. /*
  75. * We could optimize that further and do individual per page
  76. * tlb invalidates for a low number of pages. Caveat: we must
  77. * flush the high aliases on 64bit as well.
  78. */
  79. __flush_tlb_all();
  80. }
  81. static void cpa_flush_range(unsigned long start, int numpages, int cache)
  82. {
  83. unsigned int i, level;
  84. unsigned long addr;
  85. BUG_ON(irqs_disabled());
  86. WARN_ON(PAGE_ALIGN(start) != start);
  87. on_each_cpu(__cpa_flush_range, NULL, 1, 1);
  88. if (!cache)
  89. return;
  90. /*
  91. * We only need to flush on one CPU,
  92. * clflush is a MESI-coherent instruction that
  93. * will cause all other CPUs to flush the same
  94. * cachelines:
  95. */
  96. for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
  97. pte_t *pte = lookup_address(addr, &level);
  98. /*
  99. * Only flush present addresses:
  100. */
  101. if (pte && (pte_val(*pte) & _PAGE_PRESENT))
  102. clflush_cache_range((void *) addr, PAGE_SIZE);
  103. }
  104. }
  105. #define HIGH_MAP_START __START_KERNEL_map
  106. #define HIGH_MAP_END (__START_KERNEL_map + KERNEL_TEXT_SIZE)
  107. /*
  108. * Converts a virtual address to a X86-64 highmap address
  109. */
  110. static unsigned long virt_to_highmap(void *address)
  111. {
  112. #ifdef CONFIG_X86_64
  113. return __pa((unsigned long)address) + HIGH_MAP_START - phys_base;
  114. #else
  115. return (unsigned long)address;
  116. #endif
  117. }
  118. /*
  119. * Certain areas of memory on x86 require very specific protection flags,
  120. * for example the BIOS area or kernel text. Callers don't always get this
  121. * right (again, ioremap() on BIOS memory is not uncommon) so this function
  122. * checks and fixes these known static required protection bits.
  123. */
  124. static inline pgprot_t static_protections(pgprot_t prot, unsigned long address)
  125. {
  126. pgprot_t forbidden = __pgprot(0);
  127. /*
  128. * The BIOS area between 640k and 1Mb needs to be executable for
  129. * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
  130. */
  131. if (within(__pa(address), BIOS_BEGIN, BIOS_END))
  132. pgprot_val(forbidden) |= _PAGE_NX;
  133. /*
  134. * The kernel text needs to be executable for obvious reasons
  135. * Does not cover __inittext since that is gone later on
  136. */
  137. if (within(address, (unsigned long)_text, (unsigned long)_etext))
  138. pgprot_val(forbidden) |= _PAGE_NX;
  139. /*
  140. * Do the same for the x86-64 high kernel mapping
  141. */
  142. if (within(address, virt_to_highmap(_text), virt_to_highmap(_etext)))
  143. pgprot_val(forbidden) |= _PAGE_NX;
  144. #ifdef CONFIG_DEBUG_RODATA
  145. /* The .rodata section needs to be read-only */
  146. if (within(address, (unsigned long)__start_rodata,
  147. (unsigned long)__end_rodata))
  148. pgprot_val(forbidden) |= _PAGE_RW;
  149. /*
  150. * Do the same for the x86-64 high kernel mapping
  151. */
  152. if (within(address, virt_to_highmap(__start_rodata),
  153. virt_to_highmap(__end_rodata)))
  154. pgprot_val(forbidden) |= _PAGE_RW;
  155. #endif
  156. prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
  157. return prot;
  158. }
  159. /*
  160. * Lookup the page table entry for a virtual address. Return a pointer
  161. * to the entry and the level of the mapping.
  162. *
  163. * Note: We return pud and pmd either when the entry is marked large
  164. * or when the present bit is not set. Otherwise we would return a
  165. * pointer to a nonexisting mapping.
  166. */
  167. pte_t *lookup_address(unsigned long address, int *level)
  168. {
  169. pgd_t *pgd = pgd_offset_k(address);
  170. pud_t *pud;
  171. pmd_t *pmd;
  172. *level = PG_LEVEL_NONE;
  173. if (pgd_none(*pgd))
  174. return NULL;
  175. pud = pud_offset(pgd, address);
  176. if (pud_none(*pud))
  177. return NULL;
  178. *level = PG_LEVEL_1G;
  179. if (pud_large(*pud) || !pud_present(*pud))
  180. return (pte_t *)pud;
  181. pmd = pmd_offset(pud, address);
  182. if (pmd_none(*pmd))
  183. return NULL;
  184. *level = PG_LEVEL_2M;
  185. if (pmd_large(*pmd) || !pmd_present(*pmd))
  186. return (pte_t *)pmd;
  187. *level = PG_LEVEL_4K;
  188. return pte_offset_kernel(pmd, address);
  189. }
  190. static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
  191. {
  192. /* change init_mm */
  193. set_pte_atomic(kpte, pte);
  194. #ifdef CONFIG_X86_32
  195. if (!SHARED_KERNEL_PMD) {
  196. struct page *page;
  197. list_for_each_entry(page, &pgd_list, lru) {
  198. pgd_t *pgd;
  199. pud_t *pud;
  200. pmd_t *pmd;
  201. pgd = (pgd_t *)page_address(page) + pgd_index(address);
  202. pud = pud_offset(pgd, address);
  203. pmd = pmd_offset(pud, address);
  204. set_pte_atomic((pte_t *)pmd, pte);
  205. }
  206. }
  207. #endif
  208. }
  209. static int try_preserve_large_page(pte_t *kpte, unsigned long address,
  210. struct cpa_data *cpa)
  211. {
  212. unsigned long nextpage_addr, numpages, pmask, psize, flags;
  213. pte_t new_pte, old_pte, *tmp;
  214. pgprot_t old_prot, new_prot;
  215. int level, res = CPA_SPLIT;
  216. /*
  217. * An Athlon 64 X2 showed hard hangs if we tried to preserve
  218. * largepages and changed the PSE entry from RW to RO.
  219. *
  220. * As AMD CPUs have a long series of erratas in this area,
  221. * (and none of the known ones seem to explain this hang),
  222. * disable this code until the hang can be debugged:
  223. */
  224. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
  225. return res;
  226. spin_lock_irqsave(&pgd_lock, flags);
  227. /*
  228. * Check for races, another CPU might have split this page
  229. * up already:
  230. */
  231. tmp = lookup_address(address, &level);
  232. if (tmp != kpte)
  233. goto out_unlock;
  234. switch (level) {
  235. case PG_LEVEL_2M:
  236. psize = PMD_PAGE_SIZE;
  237. pmask = PMD_PAGE_MASK;
  238. break;
  239. case PG_LEVEL_1G:
  240. default:
  241. res = -EINVAL;
  242. goto out_unlock;
  243. }
  244. /*
  245. * Calculate the number of pages, which fit into this large
  246. * page starting at address:
  247. */
  248. nextpage_addr = (address + psize) & pmask;
  249. numpages = (nextpage_addr - address) >> PAGE_SHIFT;
  250. if (numpages < cpa->numpages)
  251. cpa->numpages = numpages;
  252. /*
  253. * We are safe now. Check whether the new pgprot is the same:
  254. */
  255. old_pte = *kpte;
  256. old_prot = new_prot = pte_pgprot(old_pte);
  257. pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
  258. pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
  259. new_prot = static_protections(new_prot, address);
  260. /*
  261. * If there are no changes, return. maxpages has been updated
  262. * above:
  263. */
  264. if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
  265. res = CPA_NO_SPLIT;
  266. goto out_unlock;
  267. }
  268. /*
  269. * We need to change the attributes. Check, whether we can
  270. * change the large page in one go. We request a split, when
  271. * the address is not aligned and the number of pages is
  272. * smaller than the number of pages in the large page. Note
  273. * that we limited the number of possible pages already to
  274. * the number of pages in the large page.
  275. */
  276. if (address == (nextpage_addr - psize) && cpa->numpages == numpages) {
  277. /*
  278. * The address is aligned and the number of pages
  279. * covers the full page.
  280. */
  281. new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot));
  282. __set_pmd_pte(kpte, address, new_pte);
  283. cpa->flushtlb = 1;
  284. res = CPA_NO_SPLIT;
  285. }
  286. out_unlock:
  287. spin_unlock_irqrestore(&pgd_lock, flags);
  288. return res;
  289. }
  290. static int split_large_page(pte_t *kpte, unsigned long address)
  291. {
  292. pgprot_t ref_prot;
  293. gfp_t gfp_flags = GFP_KERNEL;
  294. unsigned long flags, addr, pfn;
  295. pte_t *pbase, *tmp;
  296. struct page *base;
  297. unsigned int i, level;
  298. #ifdef CONFIG_DEBUG_PAGEALLOC
  299. gfp_flags = GFP_ATOMIC | __GFP_NOWARN;
  300. #endif
  301. base = alloc_pages(gfp_flags, 0);
  302. if (!base)
  303. return -ENOMEM;
  304. spin_lock_irqsave(&pgd_lock, flags);
  305. /*
  306. * Check for races, another CPU might have split this page
  307. * up for us already:
  308. */
  309. tmp = lookup_address(address, &level);
  310. if (tmp != kpte)
  311. goto out_unlock;
  312. address = __pa(address);
  313. addr = address & PMD_PAGE_MASK;
  314. pbase = (pte_t *)page_address(base);
  315. #ifdef CONFIG_X86_32
  316. paravirt_alloc_pt(&init_mm, page_to_pfn(base));
  317. #endif
  318. ref_prot = pte_pgprot(pte_clrhuge(*kpte));
  319. /*
  320. * Get the target pfn from the original entry:
  321. */
  322. pfn = pte_pfn(*kpte);
  323. for (i = 0; i < PTRS_PER_PTE; i++, pfn++)
  324. set_pte(&pbase[i], pfn_pte(pfn, ref_prot));
  325. /*
  326. * Install the new, split up pagetable. Important details here:
  327. *
  328. * On Intel the NX bit of all levels must be cleared to make a
  329. * page executable. See section 4.13.2 of Intel 64 and IA-32
  330. * Architectures Software Developer's Manual).
  331. *
  332. * Mark the entry present. The current mapping might be
  333. * set to not present, which we preserved above.
  334. */
  335. ref_prot = pte_pgprot(pte_mkexec(pte_clrhuge(*kpte)));
  336. pgprot_val(ref_prot) |= _PAGE_PRESENT;
  337. __set_pmd_pte(kpte, address, mk_pte(base, ref_prot));
  338. base = NULL;
  339. out_unlock:
  340. spin_unlock_irqrestore(&pgd_lock, flags);
  341. if (base)
  342. __free_pages(base, 0);
  343. return 0;
  344. }
  345. static int __change_page_attr(unsigned long address, struct cpa_data *cpa)
  346. {
  347. struct page *kpte_page;
  348. int level, res;
  349. pte_t *kpte;
  350. repeat:
  351. kpte = lookup_address(address, &level);
  352. if (!kpte)
  353. return -EINVAL;
  354. kpte_page = virt_to_page(kpte);
  355. BUG_ON(PageLRU(kpte_page));
  356. BUG_ON(PageCompound(kpte_page));
  357. if (level == PG_LEVEL_4K) {
  358. pte_t new_pte, old_pte = *kpte;
  359. pgprot_t new_prot = pte_pgprot(old_pte);
  360. if(!pte_val(old_pte)) {
  361. printk(KERN_WARNING "CPA: called for zero pte. "
  362. "vaddr = %lx cpa->vaddr = %lx\n", address,
  363. cpa->vaddr);
  364. WARN_ON(1);
  365. return -EINVAL;
  366. }
  367. pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
  368. pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
  369. new_prot = static_protections(new_prot, address);
  370. /*
  371. * We need to keep the pfn from the existing PTE,
  372. * after all we're only going to change it's attributes
  373. * not the memory it points to
  374. */
  375. new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot));
  376. /*
  377. * Do we really change anything ?
  378. */
  379. if (pte_val(old_pte) != pte_val(new_pte)) {
  380. set_pte_atomic(kpte, new_pte);
  381. cpa->flushtlb = 1;
  382. }
  383. cpa->numpages = 1;
  384. return 0;
  385. }
  386. /*
  387. * Check, whether we can keep the large page intact
  388. * and just change the pte:
  389. */
  390. res = try_preserve_large_page(kpte, address, cpa);
  391. if (res < 0)
  392. return res;
  393. /*
  394. * When the range fits into the existing large page,
  395. * return. cp->numpages and cpa->tlbflush have been updated in
  396. * try_large_page:
  397. */
  398. if (res == CPA_NO_SPLIT)
  399. return 0;
  400. /*
  401. * We have to split the large page:
  402. */
  403. res = split_large_page(kpte, address);
  404. if (res)
  405. return res;
  406. cpa->flushtlb = 1;
  407. goto repeat;
  408. }
  409. /**
  410. * change_page_attr_addr - Change page table attributes in linear mapping
  411. * @address: Virtual address in linear mapping.
  412. * @prot: New page table attribute (PAGE_*)
  413. *
  414. * Change page attributes of a page in the direct mapping. This is a variant
  415. * of change_page_attr() that also works on memory holes that do not have
  416. * mem_map entry (pfn_valid() is false).
  417. *
  418. * See change_page_attr() documentation for more details.
  419. *
  420. * Modules and drivers should use the set_memory_* APIs instead.
  421. */
  422. static int change_page_attr_addr(struct cpa_data *cpa)
  423. {
  424. int err;
  425. unsigned long address = cpa->vaddr;
  426. #ifdef CONFIG_X86_64
  427. unsigned long phys_addr = __pa(address);
  428. /*
  429. * If we are inside the high mapped kernel range, then we
  430. * fixup the low mapping first. __va() returns the virtual
  431. * address in the linear mapping:
  432. */
  433. if (within(address, HIGH_MAP_START, HIGH_MAP_END))
  434. address = (unsigned long) __va(phys_addr);
  435. #endif
  436. err = __change_page_attr(address, cpa);
  437. if (err)
  438. return err;
  439. #ifdef CONFIG_X86_64
  440. /*
  441. * If the physical address is inside the kernel map, we need
  442. * to touch the high mapped kernel as well:
  443. */
  444. if (within(phys_addr, 0, KERNEL_TEXT_SIZE)) {
  445. /*
  446. * Calc the high mapping address. See __phys_addr()
  447. * for the non obvious details.
  448. *
  449. * Note that NX and other required permissions are
  450. * checked in static_protections().
  451. */
  452. address = phys_addr + HIGH_MAP_START - phys_base;
  453. /*
  454. * Our high aliases are imprecise, because we check
  455. * everything between 0 and KERNEL_TEXT_SIZE, so do
  456. * not propagate lookup failures back to users:
  457. */
  458. __change_page_attr(address, cpa);
  459. }
  460. #endif
  461. return err;
  462. }
  463. static int __change_page_attr_set_clr(struct cpa_data *cpa)
  464. {
  465. int ret, numpages = cpa->numpages;
  466. while (numpages) {
  467. /*
  468. * Store the remaining nr of pages for the large page
  469. * preservation check.
  470. */
  471. cpa->numpages = numpages;
  472. ret = change_page_attr_addr(cpa);
  473. if (ret)
  474. return ret;
  475. /*
  476. * Adjust the number of pages with the result of the
  477. * CPA operation. Either a large page has been
  478. * preserved or a single page update happened.
  479. */
  480. BUG_ON(cpa->numpages > numpages);
  481. numpages -= cpa->numpages;
  482. cpa->vaddr += cpa->numpages * PAGE_SIZE;
  483. }
  484. return 0;
  485. }
  486. static inline int cache_attr(pgprot_t attr)
  487. {
  488. return pgprot_val(attr) &
  489. (_PAGE_PAT | _PAGE_PAT_LARGE | _PAGE_PWT | _PAGE_PCD);
  490. }
  491. static int change_page_attr_set_clr(unsigned long addr, int numpages,
  492. pgprot_t mask_set, pgprot_t mask_clr)
  493. {
  494. struct cpa_data cpa;
  495. int ret, cache;
  496. /*
  497. * Check, if we are requested to change a not supported
  498. * feature:
  499. */
  500. mask_set = canon_pgprot(mask_set);
  501. mask_clr = canon_pgprot(mask_clr);
  502. if (!pgprot_val(mask_set) && !pgprot_val(mask_clr))
  503. return 0;
  504. cpa.vaddr = addr;
  505. cpa.numpages = numpages;
  506. cpa.mask_set = mask_set;
  507. cpa.mask_clr = mask_clr;
  508. cpa.flushtlb = 0;
  509. ret = __change_page_attr_set_clr(&cpa);
  510. /*
  511. * Check whether we really changed something:
  512. */
  513. if (!cpa.flushtlb)
  514. return ret;
  515. /*
  516. * No need to flush, when we did not set any of the caching
  517. * attributes:
  518. */
  519. cache = cache_attr(mask_set);
  520. /*
  521. * On success we use clflush, when the CPU supports it to
  522. * avoid the wbindv. If the CPU does not support it and in the
  523. * error case we fall back to cpa_flush_all (which uses
  524. * wbindv):
  525. */
  526. if (!ret && cpu_has_clflush)
  527. cpa_flush_range(addr, numpages, cache);
  528. else
  529. cpa_flush_all(cache);
  530. return ret;
  531. }
  532. static inline int change_page_attr_set(unsigned long addr, int numpages,
  533. pgprot_t mask)
  534. {
  535. return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0));
  536. }
  537. static inline int change_page_attr_clear(unsigned long addr, int numpages,
  538. pgprot_t mask)
  539. {
  540. return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask);
  541. }
  542. int set_memory_uc(unsigned long addr, int numpages)
  543. {
  544. return change_page_attr_set(addr, numpages,
  545. __pgprot(_PAGE_PCD | _PAGE_PWT));
  546. }
  547. EXPORT_SYMBOL(set_memory_uc);
  548. int set_memory_wb(unsigned long addr, int numpages)
  549. {
  550. return change_page_attr_clear(addr, numpages,
  551. __pgprot(_PAGE_PCD | _PAGE_PWT));
  552. }
  553. EXPORT_SYMBOL(set_memory_wb);
  554. int set_memory_x(unsigned long addr, int numpages)
  555. {
  556. return change_page_attr_clear(addr, numpages, __pgprot(_PAGE_NX));
  557. }
  558. EXPORT_SYMBOL(set_memory_x);
  559. int set_memory_nx(unsigned long addr, int numpages)
  560. {
  561. return change_page_attr_set(addr, numpages, __pgprot(_PAGE_NX));
  562. }
  563. EXPORT_SYMBOL(set_memory_nx);
  564. int set_memory_ro(unsigned long addr, int numpages)
  565. {
  566. return change_page_attr_clear(addr, numpages, __pgprot(_PAGE_RW));
  567. }
  568. int set_memory_rw(unsigned long addr, int numpages)
  569. {
  570. return change_page_attr_set(addr, numpages, __pgprot(_PAGE_RW));
  571. }
  572. int set_memory_np(unsigned long addr, int numpages)
  573. {
  574. return change_page_attr_clear(addr, numpages, __pgprot(_PAGE_PRESENT));
  575. }
  576. int set_pages_uc(struct page *page, int numpages)
  577. {
  578. unsigned long addr = (unsigned long)page_address(page);
  579. return set_memory_uc(addr, numpages);
  580. }
  581. EXPORT_SYMBOL(set_pages_uc);
  582. int set_pages_wb(struct page *page, int numpages)
  583. {
  584. unsigned long addr = (unsigned long)page_address(page);
  585. return set_memory_wb(addr, numpages);
  586. }
  587. EXPORT_SYMBOL(set_pages_wb);
  588. int set_pages_x(struct page *page, int numpages)
  589. {
  590. unsigned long addr = (unsigned long)page_address(page);
  591. return set_memory_x(addr, numpages);
  592. }
  593. EXPORT_SYMBOL(set_pages_x);
  594. int set_pages_nx(struct page *page, int numpages)
  595. {
  596. unsigned long addr = (unsigned long)page_address(page);
  597. return set_memory_nx(addr, numpages);
  598. }
  599. EXPORT_SYMBOL(set_pages_nx);
  600. int set_pages_ro(struct page *page, int numpages)
  601. {
  602. unsigned long addr = (unsigned long)page_address(page);
  603. return set_memory_ro(addr, numpages);
  604. }
  605. int set_pages_rw(struct page *page, int numpages)
  606. {
  607. unsigned long addr = (unsigned long)page_address(page);
  608. return set_memory_rw(addr, numpages);
  609. }
  610. #ifdef CONFIG_DEBUG_PAGEALLOC
  611. static int __set_pages_p(struct page *page, int numpages)
  612. {
  613. struct cpa_data cpa = { .vaddr = (unsigned long) page_address(page),
  614. .numpages = numpages,
  615. .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
  616. .mask_clr = __pgprot(0)};
  617. return __change_page_attr_set_clr(&cpa);
  618. }
  619. static int __set_pages_np(struct page *page, int numpages)
  620. {
  621. struct cpa_data cpa = { .vaddr = (unsigned long) page_address(page),
  622. .numpages = numpages,
  623. .mask_set = __pgprot(0),
  624. .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW)};
  625. return __change_page_attr_set_clr(&cpa);
  626. }
  627. void kernel_map_pages(struct page *page, int numpages, int enable)
  628. {
  629. if (PageHighMem(page))
  630. return;
  631. if (!enable) {
  632. debug_check_no_locks_freed(page_address(page),
  633. numpages * PAGE_SIZE);
  634. }
  635. /*
  636. * If page allocator is not up yet then do not call c_p_a():
  637. */
  638. if (!debug_pagealloc_enabled)
  639. return;
  640. /*
  641. * The return value is ignored - the calls cannot fail,
  642. * large pages are disabled at boot time:
  643. */
  644. if (enable)
  645. __set_pages_p(page, numpages);
  646. else
  647. __set_pages_np(page, numpages);
  648. /*
  649. * We should perform an IPI and flush all tlbs,
  650. * but that can deadlock->flush only current cpu:
  651. */
  652. __flush_tlb_all();
  653. }
  654. #endif
  655. /*
  656. * The testcases use internal knowledge of the implementation that shouldn't
  657. * be exposed to the rest of the kernel. Include these directly here.
  658. */
  659. #ifdef CONFIG_CPA_DEBUG
  660. #include "pageattr-test.c"
  661. #endif