xhci-ring.c 111 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. /*
  23. * Ring initialization rules:
  24. * 1. Each segment is initialized to zero, except for link TRBs.
  25. * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
  26. * Consumer Cycle State (CCS), depending on ring function.
  27. * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
  28. *
  29. * Ring behavior rules:
  30. * 1. A ring is empty if enqueue == dequeue. This means there will always be at
  31. * least one free TRB in the ring. This is useful if you want to turn that
  32. * into a link TRB and expand the ring.
  33. * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
  34. * link TRB, then load the pointer with the address in the link TRB. If the
  35. * link TRB had its toggle bit set, you may need to update the ring cycle
  36. * state (see cycle bit rules). You may have to do this multiple times
  37. * until you reach a non-link TRB.
  38. * 3. A ring is full if enqueue++ (for the definition of increment above)
  39. * equals the dequeue pointer.
  40. *
  41. * Cycle bit rules:
  42. * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
  43. * in a link TRB, it must toggle the ring cycle state.
  44. * 2. When a producer increments an enqueue pointer and encounters a toggle bit
  45. * in a link TRB, it must toggle the ring cycle state.
  46. *
  47. * Producer rules:
  48. * 1. Check if ring is full before you enqueue.
  49. * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
  50. * Update enqueue pointer between each write (which may update the ring
  51. * cycle state).
  52. * 3. Notify consumer. If SW is producer, it rings the doorbell for command
  53. * and endpoint rings. If HC is the producer for the event ring,
  54. * and it generates an interrupt according to interrupt modulation rules.
  55. *
  56. * Consumer rules:
  57. * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
  58. * the TRB is owned by the consumer.
  59. * 2. Update dequeue pointer (which may update the ring cycle state) and
  60. * continue processing TRBs until you reach a TRB which is not owned by you.
  61. * 3. Notify the producer. SW is the consumer for the event ring, and it
  62. * updates event ring dequeue pointer. HC is the consumer for the command and
  63. * endpoint rings; it generates events on the event ring for these.
  64. */
  65. #include <linux/scatterlist.h>
  66. #include <linux/slab.h>
  67. #include "xhci.h"
  68. static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
  69. struct xhci_virt_device *virt_dev,
  70. struct xhci_event_cmd *event);
  71. /*
  72. * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
  73. * address of the TRB.
  74. */
  75. dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
  76. union xhci_trb *trb)
  77. {
  78. unsigned long segment_offset;
  79. if (!seg || !trb || trb < seg->trbs)
  80. return 0;
  81. /* offset in TRBs */
  82. segment_offset = trb - seg->trbs;
  83. if (segment_offset > TRBS_PER_SEGMENT)
  84. return 0;
  85. return seg->dma + (segment_offset * sizeof(*trb));
  86. }
  87. /* Does this link TRB point to the first segment in a ring,
  88. * or was the previous TRB the last TRB on the last segment in the ERST?
  89. */
  90. static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
  91. struct xhci_segment *seg, union xhci_trb *trb)
  92. {
  93. if (ring == xhci->event_ring)
  94. return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
  95. (seg->next == xhci->event_ring->first_seg);
  96. else
  97. return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
  98. }
  99. /* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
  100. * segment? I.e. would the updated event TRB pointer step off the end of the
  101. * event seg?
  102. */
  103. static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
  104. struct xhci_segment *seg, union xhci_trb *trb)
  105. {
  106. if (ring == xhci->event_ring)
  107. return trb == &seg->trbs[TRBS_PER_SEGMENT];
  108. else
  109. return TRB_TYPE_LINK_LE32(trb->link.control);
  110. }
  111. static int enqueue_is_link_trb(struct xhci_ring *ring)
  112. {
  113. struct xhci_link_trb *link = &ring->enqueue->link;
  114. return TRB_TYPE_LINK_LE32(link->control);
  115. }
  116. /* Updates trb to point to the next TRB in the ring, and updates seg if the next
  117. * TRB is in a new segment. This does not skip over link TRBs, and it does not
  118. * effect the ring dequeue or enqueue pointers.
  119. */
  120. static void next_trb(struct xhci_hcd *xhci,
  121. struct xhci_ring *ring,
  122. struct xhci_segment **seg,
  123. union xhci_trb **trb)
  124. {
  125. if (last_trb(xhci, ring, *seg, *trb)) {
  126. *seg = (*seg)->next;
  127. *trb = ((*seg)->trbs);
  128. } else {
  129. (*trb)++;
  130. }
  131. }
  132. /*
  133. * See Cycle bit rules. SW is the consumer for the event ring only.
  134. * Don't make a ring full of link TRBs. That would be dumb and this would loop.
  135. */
  136. static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring, bool consumer)
  137. {
  138. union xhci_trb *next = ++(ring->dequeue);
  139. unsigned long long addr;
  140. ring->deq_updates++;
  141. /* Update the dequeue pointer further if that was a link TRB or we're at
  142. * the end of an event ring segment (which doesn't have link TRBS)
  143. */
  144. while (last_trb(xhci, ring, ring->deq_seg, next)) {
  145. if (consumer && last_trb_on_last_seg(xhci, ring, ring->deq_seg, next)) {
  146. ring->cycle_state = (ring->cycle_state ? 0 : 1);
  147. if (!in_interrupt())
  148. xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
  149. ring,
  150. (unsigned int) ring->cycle_state);
  151. }
  152. ring->deq_seg = ring->deq_seg->next;
  153. ring->dequeue = ring->deq_seg->trbs;
  154. next = ring->dequeue;
  155. }
  156. addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
  157. }
  158. /*
  159. * See Cycle bit rules. SW is the consumer for the event ring only.
  160. * Don't make a ring full of link TRBs. That would be dumb and this would loop.
  161. *
  162. * If we've just enqueued a TRB that is in the middle of a TD (meaning the
  163. * chain bit is set), then set the chain bit in all the following link TRBs.
  164. * If we've enqueued the last TRB in a TD, make sure the following link TRBs
  165. * have their chain bit cleared (so that each Link TRB is a separate TD).
  166. *
  167. * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
  168. * set, but other sections talk about dealing with the chain bit set. This was
  169. * fixed in the 0.96 specification errata, but we have to assume that all 0.95
  170. * xHCI hardware can't handle the chain bit being cleared on a link TRB.
  171. *
  172. * @more_trbs_coming: Will you enqueue more TRBs before calling
  173. * prepare_transfer()?
  174. */
  175. static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
  176. bool consumer, bool more_trbs_coming)
  177. {
  178. u32 chain;
  179. union xhci_trb *next;
  180. unsigned long long addr;
  181. chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
  182. next = ++(ring->enqueue);
  183. ring->enq_updates++;
  184. /* Update the dequeue pointer further if that was a link TRB or we're at
  185. * the end of an event ring segment (which doesn't have link TRBS)
  186. */
  187. while (last_trb(xhci, ring, ring->enq_seg, next)) {
  188. if (!consumer) {
  189. if (ring != xhci->event_ring) {
  190. /*
  191. * If the caller doesn't plan on enqueueing more
  192. * TDs before ringing the doorbell, then we
  193. * don't want to give the link TRB to the
  194. * hardware just yet. We'll give the link TRB
  195. * back in prepare_ring() just before we enqueue
  196. * the TD at the top of the ring.
  197. */
  198. if (!chain && !more_trbs_coming)
  199. break;
  200. /* If we're not dealing with 0.95 hardware,
  201. * carry over the chain bit of the previous TRB
  202. * (which may mean the chain bit is cleared).
  203. */
  204. if (!xhci_link_trb_quirk(xhci)) {
  205. next->link.control &=
  206. cpu_to_le32(~TRB_CHAIN);
  207. next->link.control |=
  208. cpu_to_le32(chain);
  209. }
  210. /* Give this link TRB to the hardware */
  211. wmb();
  212. next->link.control ^= cpu_to_le32(TRB_CYCLE);
  213. }
  214. /* Toggle the cycle bit after the last ring segment. */
  215. if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
  216. ring->cycle_state = (ring->cycle_state ? 0 : 1);
  217. if (!in_interrupt())
  218. xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
  219. ring,
  220. (unsigned int) ring->cycle_state);
  221. }
  222. }
  223. ring->enq_seg = ring->enq_seg->next;
  224. ring->enqueue = ring->enq_seg->trbs;
  225. next = ring->enqueue;
  226. }
  227. addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
  228. }
  229. /*
  230. * Check to see if there's room to enqueue num_trbs on the ring. See rules
  231. * above.
  232. * FIXME: this would be simpler and faster if we just kept track of the number
  233. * of free TRBs in a ring.
  234. */
  235. static int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
  236. unsigned int num_trbs)
  237. {
  238. int i;
  239. union xhci_trb *enq = ring->enqueue;
  240. struct xhci_segment *enq_seg = ring->enq_seg;
  241. struct xhci_segment *cur_seg;
  242. unsigned int left_on_ring;
  243. /* If we are currently pointing to a link TRB, advance the
  244. * enqueue pointer before checking for space */
  245. while (last_trb(xhci, ring, enq_seg, enq)) {
  246. enq_seg = enq_seg->next;
  247. enq = enq_seg->trbs;
  248. }
  249. /* Check if ring is empty */
  250. if (enq == ring->dequeue) {
  251. /* Can't use link trbs */
  252. left_on_ring = TRBS_PER_SEGMENT - 1;
  253. for (cur_seg = enq_seg->next; cur_seg != enq_seg;
  254. cur_seg = cur_seg->next)
  255. left_on_ring += TRBS_PER_SEGMENT - 1;
  256. /* Always need one TRB free in the ring. */
  257. left_on_ring -= 1;
  258. if (num_trbs > left_on_ring) {
  259. xhci_warn(xhci, "Not enough room on ring; "
  260. "need %u TRBs, %u TRBs left\n",
  261. num_trbs, left_on_ring);
  262. return 0;
  263. }
  264. return 1;
  265. }
  266. /* Make sure there's an extra empty TRB available */
  267. for (i = 0; i <= num_trbs; ++i) {
  268. if (enq == ring->dequeue)
  269. return 0;
  270. enq++;
  271. while (last_trb(xhci, ring, enq_seg, enq)) {
  272. enq_seg = enq_seg->next;
  273. enq = enq_seg->trbs;
  274. }
  275. }
  276. return 1;
  277. }
  278. /* Ring the host controller doorbell after placing a command on the ring */
  279. void xhci_ring_cmd_db(struct xhci_hcd *xhci)
  280. {
  281. xhci_dbg(xhci, "// Ding dong!\n");
  282. xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
  283. /* Flush PCI posted writes */
  284. xhci_readl(xhci, &xhci->dba->doorbell[0]);
  285. }
  286. void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
  287. unsigned int slot_id,
  288. unsigned int ep_index,
  289. unsigned int stream_id)
  290. {
  291. __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
  292. struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
  293. unsigned int ep_state = ep->ep_state;
  294. /* Don't ring the doorbell for this endpoint if there are pending
  295. * cancellations because we don't want to interrupt processing.
  296. * We don't want to restart any stream rings if there's a set dequeue
  297. * pointer command pending because the device can choose to start any
  298. * stream once the endpoint is on the HW schedule.
  299. * FIXME - check all the stream rings for pending cancellations.
  300. */
  301. if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
  302. (ep_state & EP_HALTED))
  303. return;
  304. xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
  305. /* The CPU has better things to do at this point than wait for a
  306. * write-posting flush. It'll get there soon enough.
  307. */
  308. }
  309. /* Ring the doorbell for any rings with pending URBs */
  310. static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
  311. unsigned int slot_id,
  312. unsigned int ep_index)
  313. {
  314. unsigned int stream_id;
  315. struct xhci_virt_ep *ep;
  316. ep = &xhci->devs[slot_id]->eps[ep_index];
  317. /* A ring has pending URBs if its TD list is not empty */
  318. if (!(ep->ep_state & EP_HAS_STREAMS)) {
  319. if (!(list_empty(&ep->ring->td_list)))
  320. xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
  321. return;
  322. }
  323. for (stream_id = 1; stream_id < ep->stream_info->num_streams;
  324. stream_id++) {
  325. struct xhci_stream_info *stream_info = ep->stream_info;
  326. if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
  327. xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
  328. stream_id);
  329. }
  330. }
  331. /*
  332. * Find the segment that trb is in. Start searching in start_seg.
  333. * If we must move past a segment that has a link TRB with a toggle cycle state
  334. * bit set, then we will toggle the value pointed at by cycle_state.
  335. */
  336. static struct xhci_segment *find_trb_seg(
  337. struct xhci_segment *start_seg,
  338. union xhci_trb *trb, int *cycle_state)
  339. {
  340. struct xhci_segment *cur_seg = start_seg;
  341. struct xhci_generic_trb *generic_trb;
  342. while (cur_seg->trbs > trb ||
  343. &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
  344. generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
  345. if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
  346. *cycle_state ^= 0x1;
  347. cur_seg = cur_seg->next;
  348. if (cur_seg == start_seg)
  349. /* Looped over the entire list. Oops! */
  350. return NULL;
  351. }
  352. return cur_seg;
  353. }
  354. static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
  355. unsigned int slot_id, unsigned int ep_index,
  356. unsigned int stream_id)
  357. {
  358. struct xhci_virt_ep *ep;
  359. ep = &xhci->devs[slot_id]->eps[ep_index];
  360. /* Common case: no streams */
  361. if (!(ep->ep_state & EP_HAS_STREAMS))
  362. return ep->ring;
  363. if (stream_id == 0) {
  364. xhci_warn(xhci,
  365. "WARN: Slot ID %u, ep index %u has streams, "
  366. "but URB has no stream ID.\n",
  367. slot_id, ep_index);
  368. return NULL;
  369. }
  370. if (stream_id < ep->stream_info->num_streams)
  371. return ep->stream_info->stream_rings[stream_id];
  372. xhci_warn(xhci,
  373. "WARN: Slot ID %u, ep index %u has "
  374. "stream IDs 1 to %u allocated, "
  375. "but stream ID %u is requested.\n",
  376. slot_id, ep_index,
  377. ep->stream_info->num_streams - 1,
  378. stream_id);
  379. return NULL;
  380. }
  381. /* Get the right ring for the given URB.
  382. * If the endpoint supports streams, boundary check the URB's stream ID.
  383. * If the endpoint doesn't support streams, return the singular endpoint ring.
  384. */
  385. static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
  386. struct urb *urb)
  387. {
  388. return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
  389. xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
  390. }
  391. /*
  392. * Move the xHC's endpoint ring dequeue pointer past cur_td.
  393. * Record the new state of the xHC's endpoint ring dequeue segment,
  394. * dequeue pointer, and new consumer cycle state in state.
  395. * Update our internal representation of the ring's dequeue pointer.
  396. *
  397. * We do this in three jumps:
  398. * - First we update our new ring state to be the same as when the xHC stopped.
  399. * - Then we traverse the ring to find the segment that contains
  400. * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
  401. * any link TRBs with the toggle cycle bit set.
  402. * - Finally we move the dequeue state one TRB further, toggling the cycle bit
  403. * if we've moved it past a link TRB with the toggle cycle bit set.
  404. *
  405. * Some of the uses of xhci_generic_trb are grotty, but if they're done
  406. * with correct __le32 accesses they should work fine. Only users of this are
  407. * in here.
  408. */
  409. void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
  410. unsigned int slot_id, unsigned int ep_index,
  411. unsigned int stream_id, struct xhci_td *cur_td,
  412. struct xhci_dequeue_state *state)
  413. {
  414. struct xhci_virt_device *dev = xhci->devs[slot_id];
  415. struct xhci_ring *ep_ring;
  416. struct xhci_generic_trb *trb;
  417. struct xhci_ep_ctx *ep_ctx;
  418. dma_addr_t addr;
  419. ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
  420. ep_index, stream_id);
  421. if (!ep_ring) {
  422. xhci_warn(xhci, "WARN can't find new dequeue state "
  423. "for invalid stream ID %u.\n",
  424. stream_id);
  425. return;
  426. }
  427. state->new_cycle_state = 0;
  428. xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
  429. state->new_deq_seg = find_trb_seg(cur_td->start_seg,
  430. dev->eps[ep_index].stopped_trb,
  431. &state->new_cycle_state);
  432. if (!state->new_deq_seg) {
  433. WARN_ON(1);
  434. return;
  435. }
  436. /* Dig out the cycle state saved by the xHC during the stop ep cmd */
  437. xhci_dbg(xhci, "Finding endpoint context\n");
  438. ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
  439. state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
  440. state->new_deq_ptr = cur_td->last_trb;
  441. xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
  442. state->new_deq_seg = find_trb_seg(state->new_deq_seg,
  443. state->new_deq_ptr,
  444. &state->new_cycle_state);
  445. if (!state->new_deq_seg) {
  446. WARN_ON(1);
  447. return;
  448. }
  449. trb = &state->new_deq_ptr->generic;
  450. if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
  451. (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
  452. state->new_cycle_state ^= 0x1;
  453. next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
  454. /*
  455. * If there is only one segment in a ring, find_trb_seg()'s while loop
  456. * will not run, and it will return before it has a chance to see if it
  457. * needs to toggle the cycle bit. It can't tell if the stalled transfer
  458. * ended just before the link TRB on a one-segment ring, or if the TD
  459. * wrapped around the top of the ring, because it doesn't have the TD in
  460. * question. Look for the one-segment case where stalled TRB's address
  461. * is greater than the new dequeue pointer address.
  462. */
  463. if (ep_ring->first_seg == ep_ring->first_seg->next &&
  464. state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
  465. state->new_cycle_state ^= 0x1;
  466. xhci_dbg(xhci, "Cycle state = 0x%x\n", state->new_cycle_state);
  467. /* Don't update the ring cycle state for the producer (us). */
  468. xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
  469. state->new_deq_seg);
  470. addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
  471. xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
  472. (unsigned long long) addr);
  473. }
  474. /* flip_cycle means flip the cycle bit of all but the first and last TRB.
  475. * (The last TRB actually points to the ring enqueue pointer, which is not part
  476. * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
  477. */
  478. static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
  479. struct xhci_td *cur_td, bool flip_cycle)
  480. {
  481. struct xhci_segment *cur_seg;
  482. union xhci_trb *cur_trb;
  483. for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
  484. true;
  485. next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
  486. if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
  487. /* Unchain any chained Link TRBs, but
  488. * leave the pointers intact.
  489. */
  490. cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
  491. /* Flip the cycle bit (link TRBs can't be the first
  492. * or last TRB).
  493. */
  494. if (flip_cycle)
  495. cur_trb->generic.field[3] ^=
  496. cpu_to_le32(TRB_CYCLE);
  497. xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
  498. xhci_dbg(xhci, "Address = %p (0x%llx dma); "
  499. "in seg %p (0x%llx dma)\n",
  500. cur_trb,
  501. (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
  502. cur_seg,
  503. (unsigned long long)cur_seg->dma);
  504. } else {
  505. cur_trb->generic.field[0] = 0;
  506. cur_trb->generic.field[1] = 0;
  507. cur_trb->generic.field[2] = 0;
  508. /* Preserve only the cycle bit of this TRB */
  509. cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
  510. /* Flip the cycle bit except on the first or last TRB */
  511. if (flip_cycle && cur_trb != cur_td->first_trb &&
  512. cur_trb != cur_td->last_trb)
  513. cur_trb->generic.field[3] ^=
  514. cpu_to_le32(TRB_CYCLE);
  515. cur_trb->generic.field[3] |= cpu_to_le32(
  516. TRB_TYPE(TRB_TR_NOOP));
  517. xhci_dbg(xhci, "Cancel TRB %p (0x%llx dma) "
  518. "in seg %p (0x%llx dma)\n",
  519. cur_trb,
  520. (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
  521. cur_seg,
  522. (unsigned long long)cur_seg->dma);
  523. }
  524. if (cur_trb == cur_td->last_trb)
  525. break;
  526. }
  527. }
  528. static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
  529. unsigned int ep_index, unsigned int stream_id,
  530. struct xhci_segment *deq_seg,
  531. union xhci_trb *deq_ptr, u32 cycle_state);
  532. void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
  533. unsigned int slot_id, unsigned int ep_index,
  534. unsigned int stream_id,
  535. struct xhci_dequeue_state *deq_state)
  536. {
  537. struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
  538. xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
  539. "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
  540. deq_state->new_deq_seg,
  541. (unsigned long long)deq_state->new_deq_seg->dma,
  542. deq_state->new_deq_ptr,
  543. (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
  544. deq_state->new_cycle_state);
  545. queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
  546. deq_state->new_deq_seg,
  547. deq_state->new_deq_ptr,
  548. (u32) deq_state->new_cycle_state);
  549. /* Stop the TD queueing code from ringing the doorbell until
  550. * this command completes. The HC won't set the dequeue pointer
  551. * if the ring is running, and ringing the doorbell starts the
  552. * ring running.
  553. */
  554. ep->ep_state |= SET_DEQ_PENDING;
  555. }
  556. static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
  557. struct xhci_virt_ep *ep)
  558. {
  559. ep->ep_state &= ~EP_HALT_PENDING;
  560. /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
  561. * timer is running on another CPU, we don't decrement stop_cmds_pending
  562. * (since we didn't successfully stop the watchdog timer).
  563. */
  564. if (del_timer(&ep->stop_cmd_timer))
  565. ep->stop_cmds_pending--;
  566. }
  567. /* Must be called with xhci->lock held in interrupt context */
  568. static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
  569. struct xhci_td *cur_td, int status, char *adjective)
  570. {
  571. struct usb_hcd *hcd;
  572. struct urb *urb;
  573. struct urb_priv *urb_priv;
  574. urb = cur_td->urb;
  575. urb_priv = urb->hcpriv;
  576. urb_priv->td_cnt++;
  577. hcd = bus_to_hcd(urb->dev->bus);
  578. /* Only giveback urb when this is the last td in urb */
  579. if (urb_priv->td_cnt == urb_priv->length) {
  580. if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
  581. xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
  582. if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
  583. if (xhci->quirks & XHCI_AMD_PLL_FIX)
  584. usb_amd_quirk_pll_enable();
  585. }
  586. }
  587. usb_hcd_unlink_urb_from_ep(hcd, urb);
  588. spin_unlock(&xhci->lock);
  589. usb_hcd_giveback_urb(hcd, urb, status);
  590. xhci_urb_free_priv(xhci, urb_priv);
  591. spin_lock(&xhci->lock);
  592. }
  593. }
  594. /*
  595. * When we get a command completion for a Stop Endpoint Command, we need to
  596. * unlink any cancelled TDs from the ring. There are two ways to do that:
  597. *
  598. * 1. If the HW was in the middle of processing the TD that needs to be
  599. * cancelled, then we must move the ring's dequeue pointer past the last TRB
  600. * in the TD with a Set Dequeue Pointer Command.
  601. * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
  602. * bit cleared) so that the HW will skip over them.
  603. */
  604. static void handle_stopped_endpoint(struct xhci_hcd *xhci,
  605. union xhci_trb *trb, struct xhci_event_cmd *event)
  606. {
  607. unsigned int slot_id;
  608. unsigned int ep_index;
  609. struct xhci_virt_device *virt_dev;
  610. struct xhci_ring *ep_ring;
  611. struct xhci_virt_ep *ep;
  612. struct list_head *entry;
  613. struct xhci_td *cur_td = NULL;
  614. struct xhci_td *last_unlinked_td;
  615. struct xhci_dequeue_state deq_state;
  616. if (unlikely(TRB_TO_SUSPEND_PORT(
  617. le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
  618. slot_id = TRB_TO_SLOT_ID(
  619. le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
  620. virt_dev = xhci->devs[slot_id];
  621. if (virt_dev)
  622. handle_cmd_in_cmd_wait_list(xhci, virt_dev,
  623. event);
  624. else
  625. xhci_warn(xhci, "Stop endpoint command "
  626. "completion for disabled slot %u\n",
  627. slot_id);
  628. return;
  629. }
  630. memset(&deq_state, 0, sizeof(deq_state));
  631. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
  632. ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
  633. ep = &xhci->devs[slot_id]->eps[ep_index];
  634. if (list_empty(&ep->cancelled_td_list)) {
  635. xhci_stop_watchdog_timer_in_irq(xhci, ep);
  636. ep->stopped_td = NULL;
  637. ep->stopped_trb = NULL;
  638. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  639. return;
  640. }
  641. /* Fix up the ep ring first, so HW stops executing cancelled TDs.
  642. * We have the xHCI lock, so nothing can modify this list until we drop
  643. * it. We're also in the event handler, so we can't get re-interrupted
  644. * if another Stop Endpoint command completes
  645. */
  646. list_for_each(entry, &ep->cancelled_td_list) {
  647. cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
  648. xhci_dbg(xhci, "Cancelling TD starting at %p, 0x%llx (dma).\n",
  649. cur_td->first_trb,
  650. (unsigned long long)xhci_trb_virt_to_dma(cur_td->start_seg, cur_td->first_trb));
  651. ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
  652. if (!ep_ring) {
  653. /* This shouldn't happen unless a driver is mucking
  654. * with the stream ID after submission. This will
  655. * leave the TD on the hardware ring, and the hardware
  656. * will try to execute it, and may access a buffer
  657. * that has already been freed. In the best case, the
  658. * hardware will execute it, and the event handler will
  659. * ignore the completion event for that TD, since it was
  660. * removed from the td_list for that endpoint. In
  661. * short, don't muck with the stream ID after
  662. * submission.
  663. */
  664. xhci_warn(xhci, "WARN Cancelled URB %p "
  665. "has invalid stream ID %u.\n",
  666. cur_td->urb,
  667. cur_td->urb->stream_id);
  668. goto remove_finished_td;
  669. }
  670. /*
  671. * If we stopped on the TD we need to cancel, then we have to
  672. * move the xHC endpoint ring dequeue pointer past this TD.
  673. */
  674. if (cur_td == ep->stopped_td)
  675. xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
  676. cur_td->urb->stream_id,
  677. cur_td, &deq_state);
  678. else
  679. td_to_noop(xhci, ep_ring, cur_td, false);
  680. remove_finished_td:
  681. /*
  682. * The event handler won't see a completion for this TD anymore,
  683. * so remove it from the endpoint ring's TD list. Keep it in
  684. * the cancelled TD list for URB completion later.
  685. */
  686. list_del_init(&cur_td->td_list);
  687. }
  688. last_unlinked_td = cur_td;
  689. xhci_stop_watchdog_timer_in_irq(xhci, ep);
  690. /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
  691. if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
  692. xhci_queue_new_dequeue_state(xhci,
  693. slot_id, ep_index,
  694. ep->stopped_td->urb->stream_id,
  695. &deq_state);
  696. xhci_ring_cmd_db(xhci);
  697. } else {
  698. /* Otherwise ring the doorbell(s) to restart queued transfers */
  699. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  700. }
  701. ep->stopped_td = NULL;
  702. ep->stopped_trb = NULL;
  703. /*
  704. * Drop the lock and complete the URBs in the cancelled TD list.
  705. * New TDs to be cancelled might be added to the end of the list before
  706. * we can complete all the URBs for the TDs we already unlinked.
  707. * So stop when we've completed the URB for the last TD we unlinked.
  708. */
  709. do {
  710. cur_td = list_entry(ep->cancelled_td_list.next,
  711. struct xhci_td, cancelled_td_list);
  712. list_del_init(&cur_td->cancelled_td_list);
  713. /* Clean up the cancelled URB */
  714. /* Doesn't matter what we pass for status, since the core will
  715. * just overwrite it (because the URB has been unlinked).
  716. */
  717. xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
  718. /* Stop processing the cancelled list if the watchdog timer is
  719. * running.
  720. */
  721. if (xhci->xhc_state & XHCI_STATE_DYING)
  722. return;
  723. } while (cur_td != last_unlinked_td);
  724. /* Return to the event handler with xhci->lock re-acquired */
  725. }
  726. /* Watchdog timer function for when a stop endpoint command fails to complete.
  727. * In this case, we assume the host controller is broken or dying or dead. The
  728. * host may still be completing some other events, so we have to be careful to
  729. * let the event ring handler and the URB dequeueing/enqueueing functions know
  730. * through xhci->state.
  731. *
  732. * The timer may also fire if the host takes a very long time to respond to the
  733. * command, and the stop endpoint command completion handler cannot delete the
  734. * timer before the timer function is called. Another endpoint cancellation may
  735. * sneak in before the timer function can grab the lock, and that may queue
  736. * another stop endpoint command and add the timer back. So we cannot use a
  737. * simple flag to say whether there is a pending stop endpoint command for a
  738. * particular endpoint.
  739. *
  740. * Instead we use a combination of that flag and a counter for the number of
  741. * pending stop endpoint commands. If the timer is the tail end of the last
  742. * stop endpoint command, and the endpoint's command is still pending, we assume
  743. * the host is dying.
  744. */
  745. void xhci_stop_endpoint_command_watchdog(unsigned long arg)
  746. {
  747. struct xhci_hcd *xhci;
  748. struct xhci_virt_ep *ep;
  749. struct xhci_virt_ep *temp_ep;
  750. struct xhci_ring *ring;
  751. struct xhci_td *cur_td;
  752. int ret, i, j;
  753. ep = (struct xhci_virt_ep *) arg;
  754. xhci = ep->xhci;
  755. spin_lock(&xhci->lock);
  756. ep->stop_cmds_pending--;
  757. if (xhci->xhc_state & XHCI_STATE_DYING) {
  758. xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
  759. "xHCI as DYING, exiting.\n");
  760. spin_unlock(&xhci->lock);
  761. return;
  762. }
  763. if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
  764. xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
  765. "exiting.\n");
  766. spin_unlock(&xhci->lock);
  767. return;
  768. }
  769. xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
  770. xhci_warn(xhci, "Assuming host is dying, halting host.\n");
  771. /* Oops, HC is dead or dying or at least not responding to the stop
  772. * endpoint command.
  773. */
  774. xhci->xhc_state |= XHCI_STATE_DYING;
  775. /* Disable interrupts from the host controller and start halting it */
  776. xhci_quiesce(xhci);
  777. spin_unlock(&xhci->lock);
  778. ret = xhci_halt(xhci);
  779. spin_lock(&xhci->lock);
  780. if (ret < 0) {
  781. /* This is bad; the host is not responding to commands and it's
  782. * not allowing itself to be halted. At least interrupts are
  783. * disabled. If we call usb_hc_died(), it will attempt to
  784. * disconnect all device drivers under this host. Those
  785. * disconnect() methods will wait for all URBs to be unlinked,
  786. * so we must complete them.
  787. */
  788. xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
  789. xhci_warn(xhci, "Completing active URBs anyway.\n");
  790. /* We could turn all TDs on the rings to no-ops. This won't
  791. * help if the host has cached part of the ring, and is slow if
  792. * we want to preserve the cycle bit. Skip it and hope the host
  793. * doesn't touch the memory.
  794. */
  795. }
  796. for (i = 0; i < MAX_HC_SLOTS; i++) {
  797. if (!xhci->devs[i])
  798. continue;
  799. for (j = 0; j < 31; j++) {
  800. temp_ep = &xhci->devs[i]->eps[j];
  801. ring = temp_ep->ring;
  802. if (!ring)
  803. continue;
  804. xhci_dbg(xhci, "Killing URBs for slot ID %u, "
  805. "ep index %u\n", i, j);
  806. while (!list_empty(&ring->td_list)) {
  807. cur_td = list_first_entry(&ring->td_list,
  808. struct xhci_td,
  809. td_list);
  810. list_del_init(&cur_td->td_list);
  811. if (!list_empty(&cur_td->cancelled_td_list))
  812. list_del_init(&cur_td->cancelled_td_list);
  813. xhci_giveback_urb_in_irq(xhci, cur_td,
  814. -ESHUTDOWN, "killed");
  815. }
  816. while (!list_empty(&temp_ep->cancelled_td_list)) {
  817. cur_td = list_first_entry(
  818. &temp_ep->cancelled_td_list,
  819. struct xhci_td,
  820. cancelled_td_list);
  821. list_del_init(&cur_td->cancelled_td_list);
  822. xhci_giveback_urb_in_irq(xhci, cur_td,
  823. -ESHUTDOWN, "killed");
  824. }
  825. }
  826. }
  827. spin_unlock(&xhci->lock);
  828. xhci_dbg(xhci, "Calling usb_hc_died()\n");
  829. usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
  830. xhci_dbg(xhci, "xHCI host controller is dead.\n");
  831. }
  832. /*
  833. * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
  834. * we need to clear the set deq pending flag in the endpoint ring state, so that
  835. * the TD queueing code can ring the doorbell again. We also need to ring the
  836. * endpoint doorbell to restart the ring, but only if there aren't more
  837. * cancellations pending.
  838. */
  839. static void handle_set_deq_completion(struct xhci_hcd *xhci,
  840. struct xhci_event_cmd *event,
  841. union xhci_trb *trb)
  842. {
  843. unsigned int slot_id;
  844. unsigned int ep_index;
  845. unsigned int stream_id;
  846. struct xhci_ring *ep_ring;
  847. struct xhci_virt_device *dev;
  848. struct xhci_ep_ctx *ep_ctx;
  849. struct xhci_slot_ctx *slot_ctx;
  850. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
  851. ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
  852. stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
  853. dev = xhci->devs[slot_id];
  854. ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
  855. if (!ep_ring) {
  856. xhci_warn(xhci, "WARN Set TR deq ptr command for "
  857. "freed stream ID %u\n",
  858. stream_id);
  859. /* XXX: Harmless??? */
  860. dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
  861. return;
  862. }
  863. ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
  864. slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
  865. if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
  866. unsigned int ep_state;
  867. unsigned int slot_state;
  868. switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
  869. case COMP_TRB_ERR:
  870. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
  871. "of stream ID configuration\n");
  872. break;
  873. case COMP_CTX_STATE:
  874. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
  875. "to incorrect slot or ep state.\n");
  876. ep_state = le32_to_cpu(ep_ctx->ep_info);
  877. ep_state &= EP_STATE_MASK;
  878. slot_state = le32_to_cpu(slot_ctx->dev_state);
  879. slot_state = GET_SLOT_STATE(slot_state);
  880. xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
  881. slot_state, ep_state);
  882. break;
  883. case COMP_EBADSLT:
  884. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
  885. "slot %u was not enabled.\n", slot_id);
  886. break;
  887. default:
  888. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
  889. "completion code of %u.\n",
  890. GET_COMP_CODE(le32_to_cpu(event->status)));
  891. break;
  892. }
  893. /* OK what do we do now? The endpoint state is hosed, and we
  894. * should never get to this point if the synchronization between
  895. * queueing, and endpoint state are correct. This might happen
  896. * if the device gets disconnected after we've finished
  897. * cancelling URBs, which might not be an error...
  898. */
  899. } else {
  900. xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
  901. le64_to_cpu(ep_ctx->deq));
  902. if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
  903. dev->eps[ep_index].queued_deq_ptr) ==
  904. (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
  905. /* Update the ring's dequeue segment and dequeue pointer
  906. * to reflect the new position.
  907. */
  908. ep_ring->deq_seg = dev->eps[ep_index].queued_deq_seg;
  909. ep_ring->dequeue = dev->eps[ep_index].queued_deq_ptr;
  910. } else {
  911. xhci_warn(xhci, "Mismatch between completed Set TR Deq "
  912. "Ptr command & xHCI internal state.\n");
  913. xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
  914. dev->eps[ep_index].queued_deq_seg,
  915. dev->eps[ep_index].queued_deq_ptr);
  916. }
  917. }
  918. dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
  919. dev->eps[ep_index].queued_deq_seg = NULL;
  920. dev->eps[ep_index].queued_deq_ptr = NULL;
  921. /* Restart any rings with pending URBs */
  922. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  923. }
  924. static void handle_reset_ep_completion(struct xhci_hcd *xhci,
  925. struct xhci_event_cmd *event,
  926. union xhci_trb *trb)
  927. {
  928. int slot_id;
  929. unsigned int ep_index;
  930. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
  931. ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
  932. /* This command will only fail if the endpoint wasn't halted,
  933. * but we don't care.
  934. */
  935. xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
  936. GET_COMP_CODE(le32_to_cpu(event->status)));
  937. /* HW with the reset endpoint quirk needs to have a configure endpoint
  938. * command complete before the endpoint can be used. Queue that here
  939. * because the HW can't handle two commands being queued in a row.
  940. */
  941. if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
  942. xhci_dbg(xhci, "Queueing configure endpoint command\n");
  943. xhci_queue_configure_endpoint(xhci,
  944. xhci->devs[slot_id]->in_ctx->dma, slot_id,
  945. false);
  946. xhci_ring_cmd_db(xhci);
  947. } else {
  948. /* Clear our internal halted state and restart the ring(s) */
  949. xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
  950. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  951. }
  952. }
  953. /* Check to see if a command in the device's command queue matches this one.
  954. * Signal the completion or free the command, and return 1. Return 0 if the
  955. * completed command isn't at the head of the command list.
  956. */
  957. static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
  958. struct xhci_virt_device *virt_dev,
  959. struct xhci_event_cmd *event)
  960. {
  961. struct xhci_command *command;
  962. if (list_empty(&virt_dev->cmd_list))
  963. return 0;
  964. command = list_entry(virt_dev->cmd_list.next,
  965. struct xhci_command, cmd_list);
  966. if (xhci->cmd_ring->dequeue != command->command_trb)
  967. return 0;
  968. command->status = GET_COMP_CODE(le32_to_cpu(event->status));
  969. list_del(&command->cmd_list);
  970. if (command->completion)
  971. complete(command->completion);
  972. else
  973. xhci_free_command(xhci, command);
  974. return 1;
  975. }
  976. static void handle_cmd_completion(struct xhci_hcd *xhci,
  977. struct xhci_event_cmd *event)
  978. {
  979. int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
  980. u64 cmd_dma;
  981. dma_addr_t cmd_dequeue_dma;
  982. struct xhci_input_control_ctx *ctrl_ctx;
  983. struct xhci_virt_device *virt_dev;
  984. unsigned int ep_index;
  985. struct xhci_ring *ep_ring;
  986. unsigned int ep_state;
  987. cmd_dma = le64_to_cpu(event->cmd_trb);
  988. cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
  989. xhci->cmd_ring->dequeue);
  990. /* Is the command ring deq ptr out of sync with the deq seg ptr? */
  991. if (cmd_dequeue_dma == 0) {
  992. xhci->error_bitmask |= 1 << 4;
  993. return;
  994. }
  995. /* Does the DMA address match our internal dequeue pointer address? */
  996. if (cmd_dma != (u64) cmd_dequeue_dma) {
  997. xhci->error_bitmask |= 1 << 5;
  998. return;
  999. }
  1000. switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
  1001. & TRB_TYPE_BITMASK) {
  1002. case TRB_TYPE(TRB_ENABLE_SLOT):
  1003. if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
  1004. xhci->slot_id = slot_id;
  1005. else
  1006. xhci->slot_id = 0;
  1007. complete(&xhci->addr_dev);
  1008. break;
  1009. case TRB_TYPE(TRB_DISABLE_SLOT):
  1010. if (xhci->devs[slot_id]) {
  1011. if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
  1012. /* Delete default control endpoint resources */
  1013. xhci_free_device_endpoint_resources(xhci,
  1014. xhci->devs[slot_id], true);
  1015. xhci_free_virt_device(xhci, slot_id);
  1016. }
  1017. break;
  1018. case TRB_TYPE(TRB_CONFIG_EP):
  1019. virt_dev = xhci->devs[slot_id];
  1020. if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
  1021. break;
  1022. /*
  1023. * Configure endpoint commands can come from the USB core
  1024. * configuration or alt setting changes, or because the HW
  1025. * needed an extra configure endpoint command after a reset
  1026. * endpoint command or streams were being configured.
  1027. * If the command was for a halted endpoint, the xHCI driver
  1028. * is not waiting on the configure endpoint command.
  1029. */
  1030. ctrl_ctx = xhci_get_input_control_ctx(xhci,
  1031. virt_dev->in_ctx);
  1032. /* Input ctx add_flags are the endpoint index plus one */
  1033. ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
  1034. /* A usb_set_interface() call directly after clearing a halted
  1035. * condition may race on this quirky hardware. Not worth
  1036. * worrying about, since this is prototype hardware. Not sure
  1037. * if this will work for streams, but streams support was
  1038. * untested on this prototype.
  1039. */
  1040. if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
  1041. ep_index != (unsigned int) -1 &&
  1042. le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
  1043. le32_to_cpu(ctrl_ctx->drop_flags)) {
  1044. ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
  1045. ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
  1046. if (!(ep_state & EP_HALTED))
  1047. goto bandwidth_change;
  1048. xhci_dbg(xhci, "Completed config ep cmd - "
  1049. "last ep index = %d, state = %d\n",
  1050. ep_index, ep_state);
  1051. /* Clear internal halted state and restart ring(s) */
  1052. xhci->devs[slot_id]->eps[ep_index].ep_state &=
  1053. ~EP_HALTED;
  1054. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  1055. break;
  1056. }
  1057. bandwidth_change:
  1058. xhci_dbg(xhci, "Completed config ep cmd\n");
  1059. xhci->devs[slot_id]->cmd_status =
  1060. GET_COMP_CODE(le32_to_cpu(event->status));
  1061. complete(&xhci->devs[slot_id]->cmd_completion);
  1062. break;
  1063. case TRB_TYPE(TRB_EVAL_CONTEXT):
  1064. virt_dev = xhci->devs[slot_id];
  1065. if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
  1066. break;
  1067. xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
  1068. complete(&xhci->devs[slot_id]->cmd_completion);
  1069. break;
  1070. case TRB_TYPE(TRB_ADDR_DEV):
  1071. xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
  1072. complete(&xhci->addr_dev);
  1073. break;
  1074. case TRB_TYPE(TRB_STOP_RING):
  1075. handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
  1076. break;
  1077. case TRB_TYPE(TRB_SET_DEQ):
  1078. handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
  1079. break;
  1080. case TRB_TYPE(TRB_CMD_NOOP):
  1081. break;
  1082. case TRB_TYPE(TRB_RESET_EP):
  1083. handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
  1084. break;
  1085. case TRB_TYPE(TRB_RESET_DEV):
  1086. xhci_dbg(xhci, "Completed reset device command.\n");
  1087. slot_id = TRB_TO_SLOT_ID(
  1088. le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
  1089. virt_dev = xhci->devs[slot_id];
  1090. if (virt_dev)
  1091. handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
  1092. else
  1093. xhci_warn(xhci, "Reset device command completion "
  1094. "for disabled slot %u\n", slot_id);
  1095. break;
  1096. case TRB_TYPE(TRB_NEC_GET_FW):
  1097. if (!(xhci->quirks & XHCI_NEC_HOST)) {
  1098. xhci->error_bitmask |= 1 << 6;
  1099. break;
  1100. }
  1101. xhci_dbg(xhci, "NEC firmware version %2x.%02x\n",
  1102. NEC_FW_MAJOR(le32_to_cpu(event->status)),
  1103. NEC_FW_MINOR(le32_to_cpu(event->status)));
  1104. break;
  1105. default:
  1106. /* Skip over unknown commands on the event ring */
  1107. xhci->error_bitmask |= 1 << 6;
  1108. break;
  1109. }
  1110. inc_deq(xhci, xhci->cmd_ring, false);
  1111. }
  1112. static void handle_vendor_event(struct xhci_hcd *xhci,
  1113. union xhci_trb *event)
  1114. {
  1115. u32 trb_type;
  1116. trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
  1117. xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
  1118. if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
  1119. handle_cmd_completion(xhci, &event->event_cmd);
  1120. }
  1121. /* @port_id: the one-based port ID from the hardware (indexed from array of all
  1122. * port registers -- USB 3.0 and USB 2.0).
  1123. *
  1124. * Returns a zero-based port number, which is suitable for indexing into each of
  1125. * the split roothubs' port arrays and bus state arrays.
  1126. */
  1127. static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
  1128. struct xhci_hcd *xhci, u32 port_id)
  1129. {
  1130. unsigned int i;
  1131. unsigned int num_similar_speed_ports = 0;
  1132. /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
  1133. * and usb2_ports are 0-based indexes. Count the number of similar
  1134. * speed ports, up to 1 port before this port.
  1135. */
  1136. for (i = 0; i < (port_id - 1); i++) {
  1137. u8 port_speed = xhci->port_array[i];
  1138. /*
  1139. * Skip ports that don't have known speeds, or have duplicate
  1140. * Extended Capabilities port speed entries.
  1141. */
  1142. if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
  1143. continue;
  1144. /*
  1145. * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
  1146. * 1.1 ports are under the USB 2.0 hub. If the port speed
  1147. * matches the device speed, it's a similar speed port.
  1148. */
  1149. if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
  1150. num_similar_speed_ports++;
  1151. }
  1152. return num_similar_speed_ports;
  1153. }
  1154. static void handle_port_status(struct xhci_hcd *xhci,
  1155. union xhci_trb *event)
  1156. {
  1157. struct usb_hcd *hcd;
  1158. u32 port_id;
  1159. u32 temp, temp1;
  1160. int max_ports;
  1161. int slot_id;
  1162. unsigned int faked_port_index;
  1163. u8 major_revision;
  1164. struct xhci_bus_state *bus_state;
  1165. __le32 __iomem **port_array;
  1166. bool bogus_port_status = false;
  1167. /* Port status change events always have a successful completion code */
  1168. if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
  1169. xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
  1170. xhci->error_bitmask |= 1 << 8;
  1171. }
  1172. port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
  1173. xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
  1174. max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
  1175. if ((port_id <= 0) || (port_id > max_ports)) {
  1176. xhci_warn(xhci, "Invalid port id %d\n", port_id);
  1177. bogus_port_status = true;
  1178. goto cleanup;
  1179. }
  1180. /* Figure out which usb_hcd this port is attached to:
  1181. * is it a USB 3.0 port or a USB 2.0/1.1 port?
  1182. */
  1183. major_revision = xhci->port_array[port_id - 1];
  1184. if (major_revision == 0) {
  1185. xhci_warn(xhci, "Event for port %u not in "
  1186. "Extended Capabilities, ignoring.\n",
  1187. port_id);
  1188. bogus_port_status = true;
  1189. goto cleanup;
  1190. }
  1191. if (major_revision == DUPLICATE_ENTRY) {
  1192. xhci_warn(xhci, "Event for port %u duplicated in"
  1193. "Extended Capabilities, ignoring.\n",
  1194. port_id);
  1195. bogus_port_status = true;
  1196. goto cleanup;
  1197. }
  1198. /*
  1199. * Hardware port IDs reported by a Port Status Change Event include USB
  1200. * 3.0 and USB 2.0 ports. We want to check if the port has reported a
  1201. * resume event, but we first need to translate the hardware port ID
  1202. * into the index into the ports on the correct split roothub, and the
  1203. * correct bus_state structure.
  1204. */
  1205. /* Find the right roothub. */
  1206. hcd = xhci_to_hcd(xhci);
  1207. if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
  1208. hcd = xhci->shared_hcd;
  1209. bus_state = &xhci->bus_state[hcd_index(hcd)];
  1210. if (hcd->speed == HCD_USB3)
  1211. port_array = xhci->usb3_ports;
  1212. else
  1213. port_array = xhci->usb2_ports;
  1214. /* Find the faked port hub number */
  1215. faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
  1216. port_id);
  1217. temp = xhci_readl(xhci, port_array[faked_port_index]);
  1218. if (hcd->state == HC_STATE_SUSPENDED) {
  1219. xhci_dbg(xhci, "resume root hub\n");
  1220. usb_hcd_resume_root_hub(hcd);
  1221. }
  1222. if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
  1223. xhci_dbg(xhci, "port resume event for port %d\n", port_id);
  1224. temp1 = xhci_readl(xhci, &xhci->op_regs->command);
  1225. if (!(temp1 & CMD_RUN)) {
  1226. xhci_warn(xhci, "xHC is not running.\n");
  1227. goto cleanup;
  1228. }
  1229. if (DEV_SUPERSPEED(temp)) {
  1230. xhci_dbg(xhci, "resume SS port %d\n", port_id);
  1231. temp = xhci_port_state_to_neutral(temp);
  1232. temp &= ~PORT_PLS_MASK;
  1233. temp |= PORT_LINK_STROBE | XDEV_U0;
  1234. xhci_writel(xhci, temp, port_array[faked_port_index]);
  1235. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  1236. faked_port_index);
  1237. if (!slot_id) {
  1238. xhci_dbg(xhci, "slot_id is zero\n");
  1239. goto cleanup;
  1240. }
  1241. xhci_ring_device(xhci, slot_id);
  1242. xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
  1243. /* Clear PORT_PLC */
  1244. temp = xhci_readl(xhci, port_array[faked_port_index]);
  1245. temp = xhci_port_state_to_neutral(temp);
  1246. temp |= PORT_PLC;
  1247. xhci_writel(xhci, temp, port_array[faked_port_index]);
  1248. } else {
  1249. xhci_dbg(xhci, "resume HS port %d\n", port_id);
  1250. bus_state->resume_done[faked_port_index] = jiffies +
  1251. msecs_to_jiffies(20);
  1252. mod_timer(&hcd->rh_timer,
  1253. bus_state->resume_done[faked_port_index]);
  1254. /* Do the rest in GetPortStatus */
  1255. }
  1256. }
  1257. cleanup:
  1258. /* Update event ring dequeue pointer before dropping the lock */
  1259. inc_deq(xhci, xhci->event_ring, true);
  1260. /* Don't make the USB core poll the roothub if we got a bad port status
  1261. * change event. Besides, at that point we can't tell which roothub
  1262. * (USB 2.0 or USB 3.0) to kick.
  1263. */
  1264. if (bogus_port_status)
  1265. return;
  1266. spin_unlock(&xhci->lock);
  1267. /* Pass this up to the core */
  1268. usb_hcd_poll_rh_status(hcd);
  1269. spin_lock(&xhci->lock);
  1270. }
  1271. /*
  1272. * This TD is defined by the TRBs starting at start_trb in start_seg and ending
  1273. * at end_trb, which may be in another segment. If the suspect DMA address is a
  1274. * TRB in this TD, this function returns that TRB's segment. Otherwise it
  1275. * returns 0.
  1276. */
  1277. struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
  1278. union xhci_trb *start_trb,
  1279. union xhci_trb *end_trb,
  1280. dma_addr_t suspect_dma)
  1281. {
  1282. dma_addr_t start_dma;
  1283. dma_addr_t end_seg_dma;
  1284. dma_addr_t end_trb_dma;
  1285. struct xhci_segment *cur_seg;
  1286. start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
  1287. cur_seg = start_seg;
  1288. do {
  1289. if (start_dma == 0)
  1290. return NULL;
  1291. /* We may get an event for a Link TRB in the middle of a TD */
  1292. end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
  1293. &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
  1294. /* If the end TRB isn't in this segment, this is set to 0 */
  1295. end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
  1296. if (end_trb_dma > 0) {
  1297. /* The end TRB is in this segment, so suspect should be here */
  1298. if (start_dma <= end_trb_dma) {
  1299. if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
  1300. return cur_seg;
  1301. } else {
  1302. /* Case for one segment with
  1303. * a TD wrapped around to the top
  1304. */
  1305. if ((suspect_dma >= start_dma &&
  1306. suspect_dma <= end_seg_dma) ||
  1307. (suspect_dma >= cur_seg->dma &&
  1308. suspect_dma <= end_trb_dma))
  1309. return cur_seg;
  1310. }
  1311. return NULL;
  1312. } else {
  1313. /* Might still be somewhere in this segment */
  1314. if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
  1315. return cur_seg;
  1316. }
  1317. cur_seg = cur_seg->next;
  1318. start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
  1319. } while (cur_seg != start_seg);
  1320. return NULL;
  1321. }
  1322. static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
  1323. unsigned int slot_id, unsigned int ep_index,
  1324. unsigned int stream_id,
  1325. struct xhci_td *td, union xhci_trb *event_trb)
  1326. {
  1327. struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
  1328. ep->ep_state |= EP_HALTED;
  1329. ep->stopped_td = td;
  1330. ep->stopped_trb = event_trb;
  1331. ep->stopped_stream = stream_id;
  1332. xhci_queue_reset_ep(xhci, slot_id, ep_index);
  1333. xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
  1334. ep->stopped_td = NULL;
  1335. ep->stopped_trb = NULL;
  1336. ep->stopped_stream = 0;
  1337. xhci_ring_cmd_db(xhci);
  1338. }
  1339. /* Check if an error has halted the endpoint ring. The class driver will
  1340. * cleanup the halt for a non-default control endpoint if we indicate a stall.
  1341. * However, a babble and other errors also halt the endpoint ring, and the class
  1342. * driver won't clear the halt in that case, so we need to issue a Set Transfer
  1343. * Ring Dequeue Pointer command manually.
  1344. */
  1345. static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
  1346. struct xhci_ep_ctx *ep_ctx,
  1347. unsigned int trb_comp_code)
  1348. {
  1349. /* TRB completion codes that may require a manual halt cleanup */
  1350. if (trb_comp_code == COMP_TX_ERR ||
  1351. trb_comp_code == COMP_BABBLE ||
  1352. trb_comp_code == COMP_SPLIT_ERR)
  1353. /* The 0.96 spec says a babbling control endpoint
  1354. * is not halted. The 0.96 spec says it is. Some HW
  1355. * claims to be 0.95 compliant, but it halts the control
  1356. * endpoint anyway. Check if a babble halted the
  1357. * endpoint.
  1358. */
  1359. if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
  1360. cpu_to_le32(EP_STATE_HALTED))
  1361. return 1;
  1362. return 0;
  1363. }
  1364. int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
  1365. {
  1366. if (trb_comp_code >= 224 && trb_comp_code <= 255) {
  1367. /* Vendor defined "informational" completion code,
  1368. * treat as not-an-error.
  1369. */
  1370. xhci_dbg(xhci, "Vendor defined info completion code %u\n",
  1371. trb_comp_code);
  1372. xhci_dbg(xhci, "Treating code as success.\n");
  1373. return 1;
  1374. }
  1375. return 0;
  1376. }
  1377. /*
  1378. * Finish the td processing, remove the td from td list;
  1379. * Return 1 if the urb can be given back.
  1380. */
  1381. static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1382. union xhci_trb *event_trb, struct xhci_transfer_event *event,
  1383. struct xhci_virt_ep *ep, int *status, bool skip)
  1384. {
  1385. struct xhci_virt_device *xdev;
  1386. struct xhci_ring *ep_ring;
  1387. unsigned int slot_id;
  1388. int ep_index;
  1389. struct urb *urb = NULL;
  1390. struct xhci_ep_ctx *ep_ctx;
  1391. int ret = 0;
  1392. struct urb_priv *urb_priv;
  1393. u32 trb_comp_code;
  1394. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
  1395. xdev = xhci->devs[slot_id];
  1396. ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
  1397. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  1398. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  1399. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  1400. if (skip)
  1401. goto td_cleanup;
  1402. if (trb_comp_code == COMP_STOP_INVAL ||
  1403. trb_comp_code == COMP_STOP) {
  1404. /* The Endpoint Stop Command completion will take care of any
  1405. * stopped TDs. A stopped TD may be restarted, so don't update
  1406. * the ring dequeue pointer or take this TD off any lists yet.
  1407. */
  1408. ep->stopped_td = td;
  1409. ep->stopped_trb = event_trb;
  1410. return 0;
  1411. } else {
  1412. if (trb_comp_code == COMP_STALL) {
  1413. /* The transfer is completed from the driver's
  1414. * perspective, but we need to issue a set dequeue
  1415. * command for this stalled endpoint to move the dequeue
  1416. * pointer past the TD. We can't do that here because
  1417. * the halt condition must be cleared first. Let the
  1418. * USB class driver clear the stall later.
  1419. */
  1420. ep->stopped_td = td;
  1421. ep->stopped_trb = event_trb;
  1422. ep->stopped_stream = ep_ring->stream_id;
  1423. } else if (xhci_requires_manual_halt_cleanup(xhci,
  1424. ep_ctx, trb_comp_code)) {
  1425. /* Other types of errors halt the endpoint, but the
  1426. * class driver doesn't call usb_reset_endpoint() unless
  1427. * the error is -EPIPE. Clear the halted status in the
  1428. * xHCI hardware manually.
  1429. */
  1430. xhci_cleanup_halted_endpoint(xhci,
  1431. slot_id, ep_index, ep_ring->stream_id,
  1432. td, event_trb);
  1433. } else {
  1434. /* Update ring dequeue pointer */
  1435. while (ep_ring->dequeue != td->last_trb)
  1436. inc_deq(xhci, ep_ring, false);
  1437. inc_deq(xhci, ep_ring, false);
  1438. }
  1439. td_cleanup:
  1440. /* Clean up the endpoint's TD list */
  1441. urb = td->urb;
  1442. urb_priv = urb->hcpriv;
  1443. /* Do one last check of the actual transfer length.
  1444. * If the host controller said we transferred more data than
  1445. * the buffer length, urb->actual_length will be a very big
  1446. * number (since it's unsigned). Play it safe and say we didn't
  1447. * transfer anything.
  1448. */
  1449. if (urb->actual_length > urb->transfer_buffer_length) {
  1450. xhci_warn(xhci, "URB transfer length is wrong, "
  1451. "xHC issue? req. len = %u, "
  1452. "act. len = %u\n",
  1453. urb->transfer_buffer_length,
  1454. urb->actual_length);
  1455. urb->actual_length = 0;
  1456. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1457. *status = -EREMOTEIO;
  1458. else
  1459. *status = 0;
  1460. }
  1461. list_del_init(&td->td_list);
  1462. /* Was this TD slated to be cancelled but completed anyway? */
  1463. if (!list_empty(&td->cancelled_td_list))
  1464. list_del_init(&td->cancelled_td_list);
  1465. urb_priv->td_cnt++;
  1466. /* Giveback the urb when all the tds are completed */
  1467. if (urb_priv->td_cnt == urb_priv->length) {
  1468. ret = 1;
  1469. if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
  1470. xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
  1471. if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
  1472. == 0) {
  1473. if (xhci->quirks & XHCI_AMD_PLL_FIX)
  1474. usb_amd_quirk_pll_enable();
  1475. }
  1476. }
  1477. }
  1478. }
  1479. return ret;
  1480. }
  1481. /*
  1482. * Process control tds, update urb status and actual_length.
  1483. */
  1484. static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1485. union xhci_trb *event_trb, struct xhci_transfer_event *event,
  1486. struct xhci_virt_ep *ep, int *status)
  1487. {
  1488. struct xhci_virt_device *xdev;
  1489. struct xhci_ring *ep_ring;
  1490. unsigned int slot_id;
  1491. int ep_index;
  1492. struct xhci_ep_ctx *ep_ctx;
  1493. u32 trb_comp_code;
  1494. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
  1495. xdev = xhci->devs[slot_id];
  1496. ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
  1497. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  1498. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  1499. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  1500. xhci_debug_trb(xhci, xhci->event_ring->dequeue);
  1501. switch (trb_comp_code) {
  1502. case COMP_SUCCESS:
  1503. if (event_trb == ep_ring->dequeue) {
  1504. xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
  1505. "without IOC set??\n");
  1506. *status = -ESHUTDOWN;
  1507. } else if (event_trb != td->last_trb) {
  1508. xhci_warn(xhci, "WARN: Success on ctrl data TRB "
  1509. "without IOC set??\n");
  1510. *status = -ESHUTDOWN;
  1511. } else {
  1512. *status = 0;
  1513. }
  1514. break;
  1515. case COMP_SHORT_TX:
  1516. xhci_warn(xhci, "WARN: short transfer on control ep\n");
  1517. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1518. *status = -EREMOTEIO;
  1519. else
  1520. *status = 0;
  1521. break;
  1522. case COMP_STOP_INVAL:
  1523. case COMP_STOP:
  1524. return finish_td(xhci, td, event_trb, event, ep, status, false);
  1525. default:
  1526. if (!xhci_requires_manual_halt_cleanup(xhci,
  1527. ep_ctx, trb_comp_code))
  1528. break;
  1529. xhci_dbg(xhci, "TRB error code %u, "
  1530. "halted endpoint index = %u\n",
  1531. trb_comp_code, ep_index);
  1532. /* else fall through */
  1533. case COMP_STALL:
  1534. /* Did we transfer part of the data (middle) phase? */
  1535. if (event_trb != ep_ring->dequeue &&
  1536. event_trb != td->last_trb)
  1537. td->urb->actual_length =
  1538. td->urb->transfer_buffer_length
  1539. - TRB_LEN(le32_to_cpu(event->transfer_len));
  1540. else
  1541. td->urb->actual_length = 0;
  1542. xhci_cleanup_halted_endpoint(xhci,
  1543. slot_id, ep_index, 0, td, event_trb);
  1544. return finish_td(xhci, td, event_trb, event, ep, status, true);
  1545. }
  1546. /*
  1547. * Did we transfer any data, despite the errors that might have
  1548. * happened? I.e. did we get past the setup stage?
  1549. */
  1550. if (event_trb != ep_ring->dequeue) {
  1551. /* The event was for the status stage */
  1552. if (event_trb == td->last_trb) {
  1553. if (td->urb->actual_length != 0) {
  1554. /* Don't overwrite a previously set error code
  1555. */
  1556. if ((*status == -EINPROGRESS || *status == 0) &&
  1557. (td->urb->transfer_flags
  1558. & URB_SHORT_NOT_OK))
  1559. /* Did we already see a short data
  1560. * stage? */
  1561. *status = -EREMOTEIO;
  1562. } else {
  1563. td->urb->actual_length =
  1564. td->urb->transfer_buffer_length;
  1565. }
  1566. } else {
  1567. /* Maybe the event was for the data stage? */
  1568. td->urb->actual_length =
  1569. td->urb->transfer_buffer_length -
  1570. TRB_LEN(le32_to_cpu(event->transfer_len));
  1571. xhci_dbg(xhci, "Waiting for status "
  1572. "stage event\n");
  1573. return 0;
  1574. }
  1575. }
  1576. return finish_td(xhci, td, event_trb, event, ep, status, false);
  1577. }
  1578. /*
  1579. * Process isochronous tds, update urb packet status and actual_length.
  1580. */
  1581. static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1582. union xhci_trb *event_trb, struct xhci_transfer_event *event,
  1583. struct xhci_virt_ep *ep, int *status)
  1584. {
  1585. struct xhci_ring *ep_ring;
  1586. struct urb_priv *urb_priv;
  1587. int idx;
  1588. int len = 0;
  1589. union xhci_trb *cur_trb;
  1590. struct xhci_segment *cur_seg;
  1591. struct usb_iso_packet_descriptor *frame;
  1592. u32 trb_comp_code;
  1593. bool skip_td = false;
  1594. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  1595. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  1596. urb_priv = td->urb->hcpriv;
  1597. idx = urb_priv->td_cnt;
  1598. frame = &td->urb->iso_frame_desc[idx];
  1599. /* handle completion code */
  1600. switch (trb_comp_code) {
  1601. case COMP_SUCCESS:
  1602. frame->status = 0;
  1603. break;
  1604. case COMP_SHORT_TX:
  1605. frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
  1606. -EREMOTEIO : 0;
  1607. break;
  1608. case COMP_BW_OVER:
  1609. frame->status = -ECOMM;
  1610. skip_td = true;
  1611. break;
  1612. case COMP_BUFF_OVER:
  1613. case COMP_BABBLE:
  1614. frame->status = -EOVERFLOW;
  1615. skip_td = true;
  1616. break;
  1617. case COMP_DEV_ERR:
  1618. case COMP_STALL:
  1619. frame->status = -EPROTO;
  1620. skip_td = true;
  1621. break;
  1622. case COMP_STOP:
  1623. case COMP_STOP_INVAL:
  1624. break;
  1625. default:
  1626. frame->status = -1;
  1627. break;
  1628. }
  1629. if (trb_comp_code == COMP_SUCCESS || skip_td) {
  1630. frame->actual_length = frame->length;
  1631. td->urb->actual_length += frame->length;
  1632. } else {
  1633. for (cur_trb = ep_ring->dequeue,
  1634. cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
  1635. next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
  1636. if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
  1637. !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
  1638. len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
  1639. }
  1640. len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
  1641. TRB_LEN(le32_to_cpu(event->transfer_len));
  1642. if (trb_comp_code != COMP_STOP_INVAL) {
  1643. frame->actual_length = len;
  1644. td->urb->actual_length += len;
  1645. }
  1646. }
  1647. return finish_td(xhci, td, event_trb, event, ep, status, false);
  1648. }
  1649. static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1650. struct xhci_transfer_event *event,
  1651. struct xhci_virt_ep *ep, int *status)
  1652. {
  1653. struct xhci_ring *ep_ring;
  1654. struct urb_priv *urb_priv;
  1655. struct usb_iso_packet_descriptor *frame;
  1656. int idx;
  1657. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  1658. urb_priv = td->urb->hcpriv;
  1659. idx = urb_priv->td_cnt;
  1660. frame = &td->urb->iso_frame_desc[idx];
  1661. /* The transfer is partly done. */
  1662. frame->status = -EXDEV;
  1663. /* calc actual length */
  1664. frame->actual_length = 0;
  1665. /* Update ring dequeue pointer */
  1666. while (ep_ring->dequeue != td->last_trb)
  1667. inc_deq(xhci, ep_ring, false);
  1668. inc_deq(xhci, ep_ring, false);
  1669. return finish_td(xhci, td, NULL, event, ep, status, true);
  1670. }
  1671. /*
  1672. * Process bulk and interrupt tds, update urb status and actual_length.
  1673. */
  1674. static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1675. union xhci_trb *event_trb, struct xhci_transfer_event *event,
  1676. struct xhci_virt_ep *ep, int *status)
  1677. {
  1678. struct xhci_ring *ep_ring;
  1679. union xhci_trb *cur_trb;
  1680. struct xhci_segment *cur_seg;
  1681. u32 trb_comp_code;
  1682. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  1683. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  1684. switch (trb_comp_code) {
  1685. case COMP_SUCCESS:
  1686. /* Double check that the HW transferred everything. */
  1687. if (event_trb != td->last_trb) {
  1688. xhci_warn(xhci, "WARN Successful completion "
  1689. "on short TX\n");
  1690. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1691. *status = -EREMOTEIO;
  1692. else
  1693. *status = 0;
  1694. } else {
  1695. *status = 0;
  1696. }
  1697. break;
  1698. case COMP_SHORT_TX:
  1699. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1700. *status = -EREMOTEIO;
  1701. else
  1702. *status = 0;
  1703. break;
  1704. default:
  1705. /* Others already handled above */
  1706. break;
  1707. }
  1708. if (trb_comp_code == COMP_SHORT_TX)
  1709. xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
  1710. "%d bytes untransferred\n",
  1711. td->urb->ep->desc.bEndpointAddress,
  1712. td->urb->transfer_buffer_length,
  1713. TRB_LEN(le32_to_cpu(event->transfer_len)));
  1714. /* Fast path - was this the last TRB in the TD for this URB? */
  1715. if (event_trb == td->last_trb) {
  1716. if (TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
  1717. td->urb->actual_length =
  1718. td->urb->transfer_buffer_length -
  1719. TRB_LEN(le32_to_cpu(event->transfer_len));
  1720. if (td->urb->transfer_buffer_length <
  1721. td->urb->actual_length) {
  1722. xhci_warn(xhci, "HC gave bad length "
  1723. "of %d bytes left\n",
  1724. TRB_LEN(le32_to_cpu(event->transfer_len)));
  1725. td->urb->actual_length = 0;
  1726. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1727. *status = -EREMOTEIO;
  1728. else
  1729. *status = 0;
  1730. }
  1731. /* Don't overwrite a previously set error code */
  1732. if (*status == -EINPROGRESS) {
  1733. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1734. *status = -EREMOTEIO;
  1735. else
  1736. *status = 0;
  1737. }
  1738. } else {
  1739. td->urb->actual_length =
  1740. td->urb->transfer_buffer_length;
  1741. /* Ignore a short packet completion if the
  1742. * untransferred length was zero.
  1743. */
  1744. if (*status == -EREMOTEIO)
  1745. *status = 0;
  1746. }
  1747. } else {
  1748. /* Slow path - walk the list, starting from the dequeue
  1749. * pointer, to get the actual length transferred.
  1750. */
  1751. td->urb->actual_length = 0;
  1752. for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
  1753. cur_trb != event_trb;
  1754. next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
  1755. if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
  1756. !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
  1757. td->urb->actual_length +=
  1758. TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
  1759. }
  1760. /* If the ring didn't stop on a Link or No-op TRB, add
  1761. * in the actual bytes transferred from the Normal TRB
  1762. */
  1763. if (trb_comp_code != COMP_STOP_INVAL)
  1764. td->urb->actual_length +=
  1765. TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
  1766. TRB_LEN(le32_to_cpu(event->transfer_len));
  1767. }
  1768. return finish_td(xhci, td, event_trb, event, ep, status, false);
  1769. }
  1770. /*
  1771. * If this function returns an error condition, it means it got a Transfer
  1772. * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
  1773. * At this point, the host controller is probably hosed and should be reset.
  1774. */
  1775. static int handle_tx_event(struct xhci_hcd *xhci,
  1776. struct xhci_transfer_event *event)
  1777. {
  1778. struct xhci_virt_device *xdev;
  1779. struct xhci_virt_ep *ep;
  1780. struct xhci_ring *ep_ring;
  1781. unsigned int slot_id;
  1782. int ep_index;
  1783. struct xhci_td *td = NULL;
  1784. dma_addr_t event_dma;
  1785. struct xhci_segment *event_seg;
  1786. union xhci_trb *event_trb;
  1787. struct urb *urb = NULL;
  1788. int status = -EINPROGRESS;
  1789. struct urb_priv *urb_priv;
  1790. struct xhci_ep_ctx *ep_ctx;
  1791. struct list_head *tmp;
  1792. u32 trb_comp_code;
  1793. int ret = 0;
  1794. int td_num = 0;
  1795. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
  1796. xdev = xhci->devs[slot_id];
  1797. if (!xdev) {
  1798. xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
  1799. return -ENODEV;
  1800. }
  1801. /* Endpoint ID is 1 based, our index is zero based */
  1802. ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
  1803. ep = &xdev->eps[ep_index];
  1804. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  1805. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  1806. if (!ep_ring ||
  1807. (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
  1808. EP_STATE_DISABLED) {
  1809. xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
  1810. "or incorrect stream ring\n");
  1811. return -ENODEV;
  1812. }
  1813. /* Count current td numbers if ep->skip is set */
  1814. if (ep->skip) {
  1815. list_for_each(tmp, &ep_ring->td_list)
  1816. td_num++;
  1817. }
  1818. event_dma = le64_to_cpu(event->buffer);
  1819. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  1820. /* Look for common error cases */
  1821. switch (trb_comp_code) {
  1822. /* Skip codes that require special handling depending on
  1823. * transfer type
  1824. */
  1825. case COMP_SUCCESS:
  1826. case COMP_SHORT_TX:
  1827. break;
  1828. case COMP_STOP:
  1829. xhci_dbg(xhci, "Stopped on Transfer TRB\n");
  1830. break;
  1831. case COMP_STOP_INVAL:
  1832. xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
  1833. break;
  1834. case COMP_STALL:
  1835. xhci_warn(xhci, "WARN: Stalled endpoint\n");
  1836. ep->ep_state |= EP_HALTED;
  1837. status = -EPIPE;
  1838. break;
  1839. case COMP_TRB_ERR:
  1840. xhci_warn(xhci, "WARN: TRB error on endpoint\n");
  1841. status = -EILSEQ;
  1842. break;
  1843. case COMP_SPLIT_ERR:
  1844. case COMP_TX_ERR:
  1845. xhci_warn(xhci, "WARN: transfer error on endpoint\n");
  1846. status = -EPROTO;
  1847. break;
  1848. case COMP_BABBLE:
  1849. xhci_warn(xhci, "WARN: babble error on endpoint\n");
  1850. status = -EOVERFLOW;
  1851. break;
  1852. case COMP_DB_ERR:
  1853. xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
  1854. status = -ENOSR;
  1855. break;
  1856. case COMP_BW_OVER:
  1857. xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
  1858. break;
  1859. case COMP_BUFF_OVER:
  1860. xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
  1861. break;
  1862. case COMP_UNDERRUN:
  1863. /*
  1864. * When the Isoch ring is empty, the xHC will generate
  1865. * a Ring Overrun Event for IN Isoch endpoint or Ring
  1866. * Underrun Event for OUT Isoch endpoint.
  1867. */
  1868. xhci_dbg(xhci, "underrun event on endpoint\n");
  1869. if (!list_empty(&ep_ring->td_list))
  1870. xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
  1871. "still with TDs queued?\n",
  1872. TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
  1873. ep_index);
  1874. goto cleanup;
  1875. case COMP_OVERRUN:
  1876. xhci_dbg(xhci, "overrun event on endpoint\n");
  1877. if (!list_empty(&ep_ring->td_list))
  1878. xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
  1879. "still with TDs queued?\n",
  1880. TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
  1881. ep_index);
  1882. goto cleanup;
  1883. case COMP_DEV_ERR:
  1884. xhci_warn(xhci, "WARN: detect an incompatible device");
  1885. status = -EPROTO;
  1886. break;
  1887. case COMP_MISSED_INT:
  1888. /*
  1889. * When encounter missed service error, one or more isoc tds
  1890. * may be missed by xHC.
  1891. * Set skip flag of the ep_ring; Complete the missed tds as
  1892. * short transfer when process the ep_ring next time.
  1893. */
  1894. ep->skip = true;
  1895. xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
  1896. goto cleanup;
  1897. default:
  1898. if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
  1899. status = 0;
  1900. break;
  1901. }
  1902. xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
  1903. "busted\n");
  1904. goto cleanup;
  1905. }
  1906. do {
  1907. /* This TRB should be in the TD at the head of this ring's
  1908. * TD list.
  1909. */
  1910. if (list_empty(&ep_ring->td_list)) {
  1911. xhci_warn(xhci, "WARN Event TRB for slot %d ep %d "
  1912. "with no TDs queued?\n",
  1913. TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
  1914. ep_index);
  1915. xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
  1916. (le32_to_cpu(event->flags) &
  1917. TRB_TYPE_BITMASK)>>10);
  1918. xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
  1919. if (ep->skip) {
  1920. ep->skip = false;
  1921. xhci_dbg(xhci, "td_list is empty while skip "
  1922. "flag set. Clear skip flag.\n");
  1923. }
  1924. ret = 0;
  1925. goto cleanup;
  1926. }
  1927. /* We've skipped all the TDs on the ep ring when ep->skip set */
  1928. if (ep->skip && td_num == 0) {
  1929. ep->skip = false;
  1930. xhci_dbg(xhci, "All tds on the ep_ring skipped. "
  1931. "Clear skip flag.\n");
  1932. ret = 0;
  1933. goto cleanup;
  1934. }
  1935. td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
  1936. if (ep->skip)
  1937. td_num--;
  1938. /* Is this a TRB in the currently executing TD? */
  1939. event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
  1940. td->last_trb, event_dma);
  1941. /*
  1942. * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
  1943. * is not in the current TD pointed by ep_ring->dequeue because
  1944. * that the hardware dequeue pointer still at the previous TRB
  1945. * of the current TD. The previous TRB maybe a Link TD or the
  1946. * last TRB of the previous TD. The command completion handle
  1947. * will take care the rest.
  1948. */
  1949. if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
  1950. ret = 0;
  1951. goto cleanup;
  1952. }
  1953. if (!event_seg) {
  1954. if (!ep->skip ||
  1955. !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
  1956. /* Some host controllers give a spurious
  1957. * successful event after a short transfer.
  1958. * Ignore it.
  1959. */
  1960. if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
  1961. ep_ring->last_td_was_short) {
  1962. ep_ring->last_td_was_short = false;
  1963. ret = 0;
  1964. goto cleanup;
  1965. }
  1966. /* HC is busted, give up! */
  1967. xhci_err(xhci,
  1968. "ERROR Transfer event TRB DMA ptr not "
  1969. "part of current TD\n");
  1970. return -ESHUTDOWN;
  1971. }
  1972. ret = skip_isoc_td(xhci, td, event, ep, &status);
  1973. goto cleanup;
  1974. }
  1975. if (trb_comp_code == COMP_SHORT_TX)
  1976. ep_ring->last_td_was_short = true;
  1977. else
  1978. ep_ring->last_td_was_short = false;
  1979. if (ep->skip) {
  1980. xhci_dbg(xhci, "Found td. Clear skip flag.\n");
  1981. ep->skip = false;
  1982. }
  1983. event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
  1984. sizeof(*event_trb)];
  1985. /*
  1986. * No-op TRB should not trigger interrupts.
  1987. * If event_trb is a no-op TRB, it means the
  1988. * corresponding TD has been cancelled. Just ignore
  1989. * the TD.
  1990. */
  1991. if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
  1992. xhci_dbg(xhci,
  1993. "event_trb is a no-op TRB. Skip it\n");
  1994. goto cleanup;
  1995. }
  1996. /* Now update the urb's actual_length and give back to
  1997. * the core
  1998. */
  1999. if (usb_endpoint_xfer_control(&td->urb->ep->desc))
  2000. ret = process_ctrl_td(xhci, td, event_trb, event, ep,
  2001. &status);
  2002. else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
  2003. ret = process_isoc_td(xhci, td, event_trb, event, ep,
  2004. &status);
  2005. else
  2006. ret = process_bulk_intr_td(xhci, td, event_trb, event,
  2007. ep, &status);
  2008. cleanup:
  2009. /*
  2010. * Do not update event ring dequeue pointer if ep->skip is set.
  2011. * Will roll back to continue process missed tds.
  2012. */
  2013. if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
  2014. inc_deq(xhci, xhci->event_ring, true);
  2015. }
  2016. if (ret) {
  2017. urb = td->urb;
  2018. urb_priv = urb->hcpriv;
  2019. /* Leave the TD around for the reset endpoint function
  2020. * to use(but only if it's not a control endpoint,
  2021. * since we already queued the Set TR dequeue pointer
  2022. * command for stalled control endpoints).
  2023. */
  2024. if (usb_endpoint_xfer_control(&urb->ep->desc) ||
  2025. (trb_comp_code != COMP_STALL &&
  2026. trb_comp_code != COMP_BABBLE))
  2027. xhci_urb_free_priv(xhci, urb_priv);
  2028. usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
  2029. if ((urb->actual_length != urb->transfer_buffer_length &&
  2030. (urb->transfer_flags &
  2031. URB_SHORT_NOT_OK)) ||
  2032. status != 0)
  2033. xhci_dbg(xhci, "Giveback URB %p, len = %d, "
  2034. "expected = %x, status = %d\n",
  2035. urb, urb->actual_length,
  2036. urb->transfer_buffer_length,
  2037. status);
  2038. spin_unlock(&xhci->lock);
  2039. /* EHCI, UHCI, and OHCI always unconditionally set the
  2040. * urb->status of an isochronous endpoint to 0.
  2041. */
  2042. if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
  2043. status = 0;
  2044. usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
  2045. spin_lock(&xhci->lock);
  2046. }
  2047. /*
  2048. * If ep->skip is set, it means there are missed tds on the
  2049. * endpoint ring need to take care of.
  2050. * Process them as short transfer until reach the td pointed by
  2051. * the event.
  2052. */
  2053. } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
  2054. return 0;
  2055. }
  2056. /*
  2057. * This function handles all OS-owned events on the event ring. It may drop
  2058. * xhci->lock between event processing (e.g. to pass up port status changes).
  2059. * Returns >0 for "possibly more events to process" (caller should call again),
  2060. * otherwise 0 if done. In future, <0 returns should indicate error code.
  2061. */
  2062. static int xhci_handle_event(struct xhci_hcd *xhci)
  2063. {
  2064. union xhci_trb *event;
  2065. int update_ptrs = 1;
  2066. int ret;
  2067. if (!xhci->event_ring || !xhci->event_ring->dequeue) {
  2068. xhci->error_bitmask |= 1 << 1;
  2069. return 0;
  2070. }
  2071. event = xhci->event_ring->dequeue;
  2072. /* Does the HC or OS own the TRB? */
  2073. if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
  2074. xhci->event_ring->cycle_state) {
  2075. xhci->error_bitmask |= 1 << 2;
  2076. return 0;
  2077. }
  2078. /*
  2079. * Barrier between reading the TRB_CYCLE (valid) flag above and any
  2080. * speculative reads of the event's flags/data below.
  2081. */
  2082. rmb();
  2083. /* FIXME: Handle more event types. */
  2084. switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
  2085. case TRB_TYPE(TRB_COMPLETION):
  2086. handle_cmd_completion(xhci, &event->event_cmd);
  2087. break;
  2088. case TRB_TYPE(TRB_PORT_STATUS):
  2089. handle_port_status(xhci, event);
  2090. update_ptrs = 0;
  2091. break;
  2092. case TRB_TYPE(TRB_TRANSFER):
  2093. ret = handle_tx_event(xhci, &event->trans_event);
  2094. if (ret < 0)
  2095. xhci->error_bitmask |= 1 << 9;
  2096. else
  2097. update_ptrs = 0;
  2098. break;
  2099. default:
  2100. if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
  2101. TRB_TYPE(48))
  2102. handle_vendor_event(xhci, event);
  2103. else
  2104. xhci->error_bitmask |= 1 << 3;
  2105. }
  2106. /* Any of the above functions may drop and re-acquire the lock, so check
  2107. * to make sure a watchdog timer didn't mark the host as non-responsive.
  2108. */
  2109. if (xhci->xhc_state & XHCI_STATE_DYING) {
  2110. xhci_dbg(xhci, "xHCI host dying, returning from "
  2111. "event handler.\n");
  2112. return 0;
  2113. }
  2114. if (update_ptrs)
  2115. /* Update SW event ring dequeue pointer */
  2116. inc_deq(xhci, xhci->event_ring, true);
  2117. /* Are there more items on the event ring? Caller will call us again to
  2118. * check.
  2119. */
  2120. return 1;
  2121. }
  2122. /*
  2123. * xHCI spec says we can get an interrupt, and if the HC has an error condition,
  2124. * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
  2125. * indicators of an event TRB error, but we check the status *first* to be safe.
  2126. */
  2127. irqreturn_t xhci_irq(struct usb_hcd *hcd)
  2128. {
  2129. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2130. u32 status;
  2131. union xhci_trb *trb;
  2132. u64 temp_64;
  2133. union xhci_trb *event_ring_deq;
  2134. dma_addr_t deq;
  2135. spin_lock(&xhci->lock);
  2136. trb = xhci->event_ring->dequeue;
  2137. /* Check if the xHC generated the interrupt, or the irq is shared */
  2138. status = xhci_readl(xhci, &xhci->op_regs->status);
  2139. if (status == 0xffffffff)
  2140. goto hw_died;
  2141. if (!(status & STS_EINT)) {
  2142. spin_unlock(&xhci->lock);
  2143. return IRQ_NONE;
  2144. }
  2145. if (status & STS_FATAL) {
  2146. xhci_warn(xhci, "WARNING: Host System Error\n");
  2147. xhci_halt(xhci);
  2148. hw_died:
  2149. spin_unlock(&xhci->lock);
  2150. return -ESHUTDOWN;
  2151. }
  2152. /*
  2153. * Clear the op reg interrupt status first,
  2154. * so we can receive interrupts from other MSI-X interrupters.
  2155. * Write 1 to clear the interrupt status.
  2156. */
  2157. status |= STS_EINT;
  2158. xhci_writel(xhci, status, &xhci->op_regs->status);
  2159. /* FIXME when MSI-X is supported and there are multiple vectors */
  2160. /* Clear the MSI-X event interrupt status */
  2161. if (hcd->irq != -1) {
  2162. u32 irq_pending;
  2163. /* Acknowledge the PCI interrupt */
  2164. irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  2165. irq_pending |= 0x3;
  2166. xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
  2167. }
  2168. if (xhci->xhc_state & XHCI_STATE_DYING) {
  2169. xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
  2170. "Shouldn't IRQs be disabled?\n");
  2171. /* Clear the event handler busy flag (RW1C);
  2172. * the event ring should be empty.
  2173. */
  2174. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  2175. xhci_write_64(xhci, temp_64 | ERST_EHB,
  2176. &xhci->ir_set->erst_dequeue);
  2177. spin_unlock(&xhci->lock);
  2178. return IRQ_HANDLED;
  2179. }
  2180. event_ring_deq = xhci->event_ring->dequeue;
  2181. /* FIXME this should be a delayed service routine
  2182. * that clears the EHB.
  2183. */
  2184. while (xhci_handle_event(xhci) > 0) {}
  2185. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  2186. /* If necessary, update the HW's version of the event ring deq ptr. */
  2187. if (event_ring_deq != xhci->event_ring->dequeue) {
  2188. deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
  2189. xhci->event_ring->dequeue);
  2190. if (deq == 0)
  2191. xhci_warn(xhci, "WARN something wrong with SW event "
  2192. "ring dequeue ptr.\n");
  2193. /* Update HC event ring dequeue pointer */
  2194. temp_64 &= ERST_PTR_MASK;
  2195. temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
  2196. }
  2197. /* Clear the event handler busy flag (RW1C); event ring is empty. */
  2198. temp_64 |= ERST_EHB;
  2199. xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
  2200. spin_unlock(&xhci->lock);
  2201. return IRQ_HANDLED;
  2202. }
  2203. irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd)
  2204. {
  2205. irqreturn_t ret;
  2206. struct xhci_hcd *xhci;
  2207. xhci = hcd_to_xhci(hcd);
  2208. set_bit(HCD_FLAG_SAW_IRQ, &hcd->flags);
  2209. if (xhci->shared_hcd)
  2210. set_bit(HCD_FLAG_SAW_IRQ, &xhci->shared_hcd->flags);
  2211. ret = xhci_irq(hcd);
  2212. return ret;
  2213. }
  2214. /**** Endpoint Ring Operations ****/
  2215. /*
  2216. * Generic function for queueing a TRB on a ring.
  2217. * The caller must have checked to make sure there's room on the ring.
  2218. *
  2219. * @more_trbs_coming: Will you enqueue more TRBs before calling
  2220. * prepare_transfer()?
  2221. */
  2222. static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
  2223. bool consumer, bool more_trbs_coming,
  2224. u32 field1, u32 field2, u32 field3, u32 field4)
  2225. {
  2226. struct xhci_generic_trb *trb;
  2227. trb = &ring->enqueue->generic;
  2228. trb->field[0] = cpu_to_le32(field1);
  2229. trb->field[1] = cpu_to_le32(field2);
  2230. trb->field[2] = cpu_to_le32(field3);
  2231. trb->field[3] = cpu_to_le32(field4);
  2232. inc_enq(xhci, ring, consumer, more_trbs_coming);
  2233. }
  2234. /*
  2235. * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
  2236. * FIXME allocate segments if the ring is full.
  2237. */
  2238. static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
  2239. u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
  2240. {
  2241. /* Make sure the endpoint has been added to xHC schedule */
  2242. switch (ep_state) {
  2243. case EP_STATE_DISABLED:
  2244. /*
  2245. * USB core changed config/interfaces without notifying us,
  2246. * or hardware is reporting the wrong state.
  2247. */
  2248. xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
  2249. return -ENOENT;
  2250. case EP_STATE_ERROR:
  2251. xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
  2252. /* FIXME event handling code for error needs to clear it */
  2253. /* XXX not sure if this should be -ENOENT or not */
  2254. return -EINVAL;
  2255. case EP_STATE_HALTED:
  2256. xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
  2257. case EP_STATE_STOPPED:
  2258. case EP_STATE_RUNNING:
  2259. break;
  2260. default:
  2261. xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
  2262. /*
  2263. * FIXME issue Configure Endpoint command to try to get the HC
  2264. * back into a known state.
  2265. */
  2266. return -EINVAL;
  2267. }
  2268. if (!room_on_ring(xhci, ep_ring, num_trbs)) {
  2269. /* FIXME allocate more room */
  2270. xhci_err(xhci, "ERROR no room on ep ring\n");
  2271. return -ENOMEM;
  2272. }
  2273. if (enqueue_is_link_trb(ep_ring)) {
  2274. struct xhci_ring *ring = ep_ring;
  2275. union xhci_trb *next;
  2276. next = ring->enqueue;
  2277. while (last_trb(xhci, ring, ring->enq_seg, next)) {
  2278. /* If we're not dealing with 0.95 hardware,
  2279. * clear the chain bit.
  2280. */
  2281. if (!xhci_link_trb_quirk(xhci))
  2282. next->link.control &= cpu_to_le32(~TRB_CHAIN);
  2283. else
  2284. next->link.control |= cpu_to_le32(TRB_CHAIN);
  2285. wmb();
  2286. next->link.control ^= cpu_to_le32(TRB_CYCLE);
  2287. /* Toggle the cycle bit after the last ring segment. */
  2288. if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
  2289. ring->cycle_state = (ring->cycle_state ? 0 : 1);
  2290. if (!in_interrupt()) {
  2291. xhci_dbg(xhci, "queue_trb: Toggle cycle "
  2292. "state for ring %p = %i\n",
  2293. ring, (unsigned int)ring->cycle_state);
  2294. }
  2295. }
  2296. ring->enq_seg = ring->enq_seg->next;
  2297. ring->enqueue = ring->enq_seg->trbs;
  2298. next = ring->enqueue;
  2299. }
  2300. }
  2301. return 0;
  2302. }
  2303. static int prepare_transfer(struct xhci_hcd *xhci,
  2304. struct xhci_virt_device *xdev,
  2305. unsigned int ep_index,
  2306. unsigned int stream_id,
  2307. unsigned int num_trbs,
  2308. struct urb *urb,
  2309. unsigned int td_index,
  2310. gfp_t mem_flags)
  2311. {
  2312. int ret;
  2313. struct urb_priv *urb_priv;
  2314. struct xhci_td *td;
  2315. struct xhci_ring *ep_ring;
  2316. struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  2317. ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
  2318. if (!ep_ring) {
  2319. xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
  2320. stream_id);
  2321. return -EINVAL;
  2322. }
  2323. ret = prepare_ring(xhci, ep_ring,
  2324. le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
  2325. num_trbs, mem_flags);
  2326. if (ret)
  2327. return ret;
  2328. urb_priv = urb->hcpriv;
  2329. td = urb_priv->td[td_index];
  2330. INIT_LIST_HEAD(&td->td_list);
  2331. INIT_LIST_HEAD(&td->cancelled_td_list);
  2332. if (td_index == 0) {
  2333. ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
  2334. if (unlikely(ret))
  2335. return ret;
  2336. }
  2337. td->urb = urb;
  2338. /* Add this TD to the tail of the endpoint ring's TD list */
  2339. list_add_tail(&td->td_list, &ep_ring->td_list);
  2340. td->start_seg = ep_ring->enq_seg;
  2341. td->first_trb = ep_ring->enqueue;
  2342. urb_priv->td[td_index] = td;
  2343. return 0;
  2344. }
  2345. static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
  2346. {
  2347. int num_sgs, num_trbs, running_total, temp, i;
  2348. struct scatterlist *sg;
  2349. sg = NULL;
  2350. num_sgs = urb->num_sgs;
  2351. temp = urb->transfer_buffer_length;
  2352. xhci_dbg(xhci, "count sg list trbs: \n");
  2353. num_trbs = 0;
  2354. for_each_sg(urb->sg, sg, num_sgs, i) {
  2355. unsigned int previous_total_trbs = num_trbs;
  2356. unsigned int len = sg_dma_len(sg);
  2357. /* Scatter gather list entries may cross 64KB boundaries */
  2358. running_total = TRB_MAX_BUFF_SIZE -
  2359. (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
  2360. running_total &= TRB_MAX_BUFF_SIZE - 1;
  2361. if (running_total != 0)
  2362. num_trbs++;
  2363. /* How many more 64KB chunks to transfer, how many more TRBs? */
  2364. while (running_total < sg_dma_len(sg) && running_total < temp) {
  2365. num_trbs++;
  2366. running_total += TRB_MAX_BUFF_SIZE;
  2367. }
  2368. xhci_dbg(xhci, " sg #%d: dma = %#llx, len = %#x (%d), num_trbs = %d\n",
  2369. i, (unsigned long long)sg_dma_address(sg),
  2370. len, len, num_trbs - previous_total_trbs);
  2371. len = min_t(int, len, temp);
  2372. temp -= len;
  2373. if (temp == 0)
  2374. break;
  2375. }
  2376. xhci_dbg(xhci, "\n");
  2377. if (!in_interrupt())
  2378. xhci_dbg(xhci, "ep %#x - urb len = %d, sglist used, "
  2379. "num_trbs = %d\n",
  2380. urb->ep->desc.bEndpointAddress,
  2381. urb->transfer_buffer_length,
  2382. num_trbs);
  2383. return num_trbs;
  2384. }
  2385. static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
  2386. {
  2387. if (num_trbs != 0)
  2388. dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
  2389. "TRBs, %d left\n", __func__,
  2390. urb->ep->desc.bEndpointAddress, num_trbs);
  2391. if (running_total != urb->transfer_buffer_length)
  2392. dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
  2393. "queued %#x (%d), asked for %#x (%d)\n",
  2394. __func__,
  2395. urb->ep->desc.bEndpointAddress,
  2396. running_total, running_total,
  2397. urb->transfer_buffer_length,
  2398. urb->transfer_buffer_length);
  2399. }
  2400. static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
  2401. unsigned int ep_index, unsigned int stream_id, int start_cycle,
  2402. struct xhci_generic_trb *start_trb)
  2403. {
  2404. /*
  2405. * Pass all the TRBs to the hardware at once and make sure this write
  2406. * isn't reordered.
  2407. */
  2408. wmb();
  2409. if (start_cycle)
  2410. start_trb->field[3] |= cpu_to_le32(start_cycle);
  2411. else
  2412. start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
  2413. xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
  2414. }
  2415. /*
  2416. * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
  2417. * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
  2418. * (comprised of sg list entries) can take several service intervals to
  2419. * transmit.
  2420. */
  2421. int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2422. struct urb *urb, int slot_id, unsigned int ep_index)
  2423. {
  2424. struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
  2425. xhci->devs[slot_id]->out_ctx, ep_index);
  2426. int xhci_interval;
  2427. int ep_interval;
  2428. xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
  2429. ep_interval = urb->interval;
  2430. /* Convert to microframes */
  2431. if (urb->dev->speed == USB_SPEED_LOW ||
  2432. urb->dev->speed == USB_SPEED_FULL)
  2433. ep_interval *= 8;
  2434. /* FIXME change this to a warning and a suggestion to use the new API
  2435. * to set the polling interval (once the API is added).
  2436. */
  2437. if (xhci_interval != ep_interval) {
  2438. if (printk_ratelimit())
  2439. dev_dbg(&urb->dev->dev, "Driver uses different interval"
  2440. " (%d microframe%s) than xHCI "
  2441. "(%d microframe%s)\n",
  2442. ep_interval,
  2443. ep_interval == 1 ? "" : "s",
  2444. xhci_interval,
  2445. xhci_interval == 1 ? "" : "s");
  2446. urb->interval = xhci_interval;
  2447. /* Convert back to frames for LS/FS devices */
  2448. if (urb->dev->speed == USB_SPEED_LOW ||
  2449. urb->dev->speed == USB_SPEED_FULL)
  2450. urb->interval /= 8;
  2451. }
  2452. return xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
  2453. }
  2454. /*
  2455. * The TD size is the number of bytes remaining in the TD (including this TRB),
  2456. * right shifted by 10.
  2457. * It must fit in bits 21:17, so it can't be bigger than 31.
  2458. */
  2459. static u32 xhci_td_remainder(unsigned int remainder)
  2460. {
  2461. u32 max = (1 << (21 - 17 + 1)) - 1;
  2462. if ((remainder >> 10) >= max)
  2463. return max << 17;
  2464. else
  2465. return (remainder >> 10) << 17;
  2466. }
  2467. /*
  2468. * For xHCI 1.0 host controllers, TD size is the number of packets remaining in
  2469. * the TD (*not* including this TRB).
  2470. *
  2471. * Total TD packet count = total_packet_count =
  2472. * roundup(TD size in bytes / wMaxPacketSize)
  2473. *
  2474. * Packets transferred up to and including this TRB = packets_transferred =
  2475. * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
  2476. *
  2477. * TD size = total_packet_count - packets_transferred
  2478. *
  2479. * It must fit in bits 21:17, so it can't be bigger than 31.
  2480. */
  2481. static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
  2482. unsigned int total_packet_count, struct urb *urb)
  2483. {
  2484. int packets_transferred;
  2485. /* One TRB with a zero-length data packet. */
  2486. if (running_total == 0 && trb_buff_len == 0)
  2487. return 0;
  2488. /* All the TRB queueing functions don't count the current TRB in
  2489. * running_total.
  2490. */
  2491. packets_transferred = (running_total + trb_buff_len) /
  2492. le16_to_cpu(urb->ep->desc.wMaxPacketSize);
  2493. return xhci_td_remainder(total_packet_count - packets_transferred);
  2494. }
  2495. static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2496. struct urb *urb, int slot_id, unsigned int ep_index)
  2497. {
  2498. struct xhci_ring *ep_ring;
  2499. unsigned int num_trbs;
  2500. struct urb_priv *urb_priv;
  2501. struct xhci_td *td;
  2502. struct scatterlist *sg;
  2503. int num_sgs;
  2504. int trb_buff_len, this_sg_len, running_total;
  2505. unsigned int total_packet_count;
  2506. bool first_trb;
  2507. u64 addr;
  2508. bool more_trbs_coming;
  2509. struct xhci_generic_trb *start_trb;
  2510. int start_cycle;
  2511. ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
  2512. if (!ep_ring)
  2513. return -EINVAL;
  2514. num_trbs = count_sg_trbs_needed(xhci, urb);
  2515. num_sgs = urb->num_sgs;
  2516. total_packet_count = roundup(urb->transfer_buffer_length,
  2517. le16_to_cpu(urb->ep->desc.wMaxPacketSize));
  2518. trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
  2519. ep_index, urb->stream_id,
  2520. num_trbs, urb, 0, mem_flags);
  2521. if (trb_buff_len < 0)
  2522. return trb_buff_len;
  2523. urb_priv = urb->hcpriv;
  2524. td = urb_priv->td[0];
  2525. /*
  2526. * Don't give the first TRB to the hardware (by toggling the cycle bit)
  2527. * until we've finished creating all the other TRBs. The ring's cycle
  2528. * state may change as we enqueue the other TRBs, so save it too.
  2529. */
  2530. start_trb = &ep_ring->enqueue->generic;
  2531. start_cycle = ep_ring->cycle_state;
  2532. running_total = 0;
  2533. /*
  2534. * How much data is in the first TRB?
  2535. *
  2536. * There are three forces at work for TRB buffer pointers and lengths:
  2537. * 1. We don't want to walk off the end of this sg-list entry buffer.
  2538. * 2. The transfer length that the driver requested may be smaller than
  2539. * the amount of memory allocated for this scatter-gather list.
  2540. * 3. TRBs buffers can't cross 64KB boundaries.
  2541. */
  2542. sg = urb->sg;
  2543. addr = (u64) sg_dma_address(sg);
  2544. this_sg_len = sg_dma_len(sg);
  2545. trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
  2546. trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
  2547. if (trb_buff_len > urb->transfer_buffer_length)
  2548. trb_buff_len = urb->transfer_buffer_length;
  2549. xhci_dbg(xhci, "First length to xfer from 1st sglist entry = %u\n",
  2550. trb_buff_len);
  2551. first_trb = true;
  2552. /* Queue the first TRB, even if it's zero-length */
  2553. do {
  2554. u32 field = 0;
  2555. u32 length_field = 0;
  2556. u32 remainder = 0;
  2557. /* Don't change the cycle bit of the first TRB until later */
  2558. if (first_trb) {
  2559. first_trb = false;
  2560. if (start_cycle == 0)
  2561. field |= 0x1;
  2562. } else
  2563. field |= ep_ring->cycle_state;
  2564. /* Chain all the TRBs together; clear the chain bit in the last
  2565. * TRB to indicate it's the last TRB in the chain.
  2566. */
  2567. if (num_trbs > 1) {
  2568. field |= TRB_CHAIN;
  2569. } else {
  2570. /* FIXME - add check for ZERO_PACKET flag before this */
  2571. td->last_trb = ep_ring->enqueue;
  2572. field |= TRB_IOC;
  2573. }
  2574. /* Only set interrupt on short packet for IN endpoints */
  2575. if (usb_urb_dir_in(urb))
  2576. field |= TRB_ISP;
  2577. xhci_dbg(xhci, " sg entry: dma = %#x, len = %#x (%d), "
  2578. "64KB boundary at %#x, end dma = %#x\n",
  2579. (unsigned int) addr, trb_buff_len, trb_buff_len,
  2580. (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
  2581. (unsigned int) addr + trb_buff_len);
  2582. if (TRB_MAX_BUFF_SIZE -
  2583. (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
  2584. xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
  2585. xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
  2586. (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
  2587. (unsigned int) addr + trb_buff_len);
  2588. }
  2589. /* Set the TRB length, TD size, and interrupter fields. */
  2590. if (xhci->hci_version < 0x100) {
  2591. remainder = xhci_td_remainder(
  2592. urb->transfer_buffer_length -
  2593. running_total);
  2594. } else {
  2595. remainder = xhci_v1_0_td_remainder(running_total,
  2596. trb_buff_len, total_packet_count, urb);
  2597. }
  2598. length_field = TRB_LEN(trb_buff_len) |
  2599. remainder |
  2600. TRB_INTR_TARGET(0);
  2601. if (num_trbs > 1)
  2602. more_trbs_coming = true;
  2603. else
  2604. more_trbs_coming = false;
  2605. queue_trb(xhci, ep_ring, false, more_trbs_coming,
  2606. lower_32_bits(addr),
  2607. upper_32_bits(addr),
  2608. length_field,
  2609. field | TRB_TYPE(TRB_NORMAL));
  2610. --num_trbs;
  2611. running_total += trb_buff_len;
  2612. /* Calculate length for next transfer --
  2613. * Are we done queueing all the TRBs for this sg entry?
  2614. */
  2615. this_sg_len -= trb_buff_len;
  2616. if (this_sg_len == 0) {
  2617. --num_sgs;
  2618. if (num_sgs == 0)
  2619. break;
  2620. sg = sg_next(sg);
  2621. addr = (u64) sg_dma_address(sg);
  2622. this_sg_len = sg_dma_len(sg);
  2623. } else {
  2624. addr += trb_buff_len;
  2625. }
  2626. trb_buff_len = TRB_MAX_BUFF_SIZE -
  2627. (addr & (TRB_MAX_BUFF_SIZE - 1));
  2628. trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
  2629. if (running_total + trb_buff_len > urb->transfer_buffer_length)
  2630. trb_buff_len =
  2631. urb->transfer_buffer_length - running_total;
  2632. } while (running_total < urb->transfer_buffer_length);
  2633. check_trb_math(urb, num_trbs, running_total);
  2634. giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
  2635. start_cycle, start_trb);
  2636. return 0;
  2637. }
  2638. /* This is very similar to what ehci-q.c qtd_fill() does */
  2639. int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2640. struct urb *urb, int slot_id, unsigned int ep_index)
  2641. {
  2642. struct xhci_ring *ep_ring;
  2643. struct urb_priv *urb_priv;
  2644. struct xhci_td *td;
  2645. int num_trbs;
  2646. struct xhci_generic_trb *start_trb;
  2647. bool first_trb;
  2648. bool more_trbs_coming;
  2649. int start_cycle;
  2650. u32 field, length_field;
  2651. int running_total, trb_buff_len, ret;
  2652. unsigned int total_packet_count;
  2653. u64 addr;
  2654. if (urb->num_sgs)
  2655. return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
  2656. ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
  2657. if (!ep_ring)
  2658. return -EINVAL;
  2659. num_trbs = 0;
  2660. /* How much data is (potentially) left before the 64KB boundary? */
  2661. running_total = TRB_MAX_BUFF_SIZE -
  2662. (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
  2663. running_total &= TRB_MAX_BUFF_SIZE - 1;
  2664. /* If there's some data on this 64KB chunk, or we have to send a
  2665. * zero-length transfer, we need at least one TRB
  2666. */
  2667. if (running_total != 0 || urb->transfer_buffer_length == 0)
  2668. num_trbs++;
  2669. /* How many more 64KB chunks to transfer, how many more TRBs? */
  2670. while (running_total < urb->transfer_buffer_length) {
  2671. num_trbs++;
  2672. running_total += TRB_MAX_BUFF_SIZE;
  2673. }
  2674. /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
  2675. if (!in_interrupt())
  2676. xhci_dbg(xhci, "ep %#x - urb len = %#x (%d), "
  2677. "addr = %#llx, num_trbs = %d\n",
  2678. urb->ep->desc.bEndpointAddress,
  2679. urb->transfer_buffer_length,
  2680. urb->transfer_buffer_length,
  2681. (unsigned long long)urb->transfer_dma,
  2682. num_trbs);
  2683. ret = prepare_transfer(xhci, xhci->devs[slot_id],
  2684. ep_index, urb->stream_id,
  2685. num_trbs, urb, 0, mem_flags);
  2686. if (ret < 0)
  2687. return ret;
  2688. urb_priv = urb->hcpriv;
  2689. td = urb_priv->td[0];
  2690. /*
  2691. * Don't give the first TRB to the hardware (by toggling the cycle bit)
  2692. * until we've finished creating all the other TRBs. The ring's cycle
  2693. * state may change as we enqueue the other TRBs, so save it too.
  2694. */
  2695. start_trb = &ep_ring->enqueue->generic;
  2696. start_cycle = ep_ring->cycle_state;
  2697. running_total = 0;
  2698. total_packet_count = roundup(urb->transfer_buffer_length,
  2699. le16_to_cpu(urb->ep->desc.wMaxPacketSize));
  2700. /* How much data is in the first TRB? */
  2701. addr = (u64) urb->transfer_dma;
  2702. trb_buff_len = TRB_MAX_BUFF_SIZE -
  2703. (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
  2704. if (trb_buff_len > urb->transfer_buffer_length)
  2705. trb_buff_len = urb->transfer_buffer_length;
  2706. first_trb = true;
  2707. /* Queue the first TRB, even if it's zero-length */
  2708. do {
  2709. u32 remainder = 0;
  2710. field = 0;
  2711. /* Don't change the cycle bit of the first TRB until later */
  2712. if (first_trb) {
  2713. first_trb = false;
  2714. if (start_cycle == 0)
  2715. field |= 0x1;
  2716. } else
  2717. field |= ep_ring->cycle_state;
  2718. /* Chain all the TRBs together; clear the chain bit in the last
  2719. * TRB to indicate it's the last TRB in the chain.
  2720. */
  2721. if (num_trbs > 1) {
  2722. field |= TRB_CHAIN;
  2723. } else {
  2724. /* FIXME - add check for ZERO_PACKET flag before this */
  2725. td->last_trb = ep_ring->enqueue;
  2726. field |= TRB_IOC;
  2727. }
  2728. /* Only set interrupt on short packet for IN endpoints */
  2729. if (usb_urb_dir_in(urb))
  2730. field |= TRB_ISP;
  2731. /* Set the TRB length, TD size, and interrupter fields. */
  2732. if (xhci->hci_version < 0x100) {
  2733. remainder = xhci_td_remainder(
  2734. urb->transfer_buffer_length -
  2735. running_total);
  2736. } else {
  2737. remainder = xhci_v1_0_td_remainder(running_total,
  2738. trb_buff_len, total_packet_count, urb);
  2739. }
  2740. length_field = TRB_LEN(trb_buff_len) |
  2741. remainder |
  2742. TRB_INTR_TARGET(0);
  2743. if (num_trbs > 1)
  2744. more_trbs_coming = true;
  2745. else
  2746. more_trbs_coming = false;
  2747. queue_trb(xhci, ep_ring, false, more_trbs_coming,
  2748. lower_32_bits(addr),
  2749. upper_32_bits(addr),
  2750. length_field,
  2751. field | TRB_TYPE(TRB_NORMAL));
  2752. --num_trbs;
  2753. running_total += trb_buff_len;
  2754. /* Calculate length for next transfer */
  2755. addr += trb_buff_len;
  2756. trb_buff_len = urb->transfer_buffer_length - running_total;
  2757. if (trb_buff_len > TRB_MAX_BUFF_SIZE)
  2758. trb_buff_len = TRB_MAX_BUFF_SIZE;
  2759. } while (running_total < urb->transfer_buffer_length);
  2760. check_trb_math(urb, num_trbs, running_total);
  2761. giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
  2762. start_cycle, start_trb);
  2763. return 0;
  2764. }
  2765. /* Caller must have locked xhci->lock */
  2766. int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2767. struct urb *urb, int slot_id, unsigned int ep_index)
  2768. {
  2769. struct xhci_ring *ep_ring;
  2770. int num_trbs;
  2771. int ret;
  2772. struct usb_ctrlrequest *setup;
  2773. struct xhci_generic_trb *start_trb;
  2774. int start_cycle;
  2775. u32 field, length_field;
  2776. struct urb_priv *urb_priv;
  2777. struct xhci_td *td;
  2778. ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
  2779. if (!ep_ring)
  2780. return -EINVAL;
  2781. /*
  2782. * Need to copy setup packet into setup TRB, so we can't use the setup
  2783. * DMA address.
  2784. */
  2785. if (!urb->setup_packet)
  2786. return -EINVAL;
  2787. if (!in_interrupt())
  2788. xhci_dbg(xhci, "Queueing ctrl tx for slot id %d, ep %d\n",
  2789. slot_id, ep_index);
  2790. /* 1 TRB for setup, 1 for status */
  2791. num_trbs = 2;
  2792. /*
  2793. * Don't need to check if we need additional event data and normal TRBs,
  2794. * since data in control transfers will never get bigger than 16MB
  2795. * XXX: can we get a buffer that crosses 64KB boundaries?
  2796. */
  2797. if (urb->transfer_buffer_length > 0)
  2798. num_trbs++;
  2799. ret = prepare_transfer(xhci, xhci->devs[slot_id],
  2800. ep_index, urb->stream_id,
  2801. num_trbs, urb, 0, mem_flags);
  2802. if (ret < 0)
  2803. return ret;
  2804. urb_priv = urb->hcpriv;
  2805. td = urb_priv->td[0];
  2806. /*
  2807. * Don't give the first TRB to the hardware (by toggling the cycle bit)
  2808. * until we've finished creating all the other TRBs. The ring's cycle
  2809. * state may change as we enqueue the other TRBs, so save it too.
  2810. */
  2811. start_trb = &ep_ring->enqueue->generic;
  2812. start_cycle = ep_ring->cycle_state;
  2813. /* Queue setup TRB - see section 6.4.1.2.1 */
  2814. /* FIXME better way to translate setup_packet into two u32 fields? */
  2815. setup = (struct usb_ctrlrequest *) urb->setup_packet;
  2816. field = 0;
  2817. field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
  2818. if (start_cycle == 0)
  2819. field |= 0x1;
  2820. /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
  2821. if (xhci->hci_version == 0x100) {
  2822. if (urb->transfer_buffer_length > 0) {
  2823. if (setup->bRequestType & USB_DIR_IN)
  2824. field |= TRB_TX_TYPE(TRB_DATA_IN);
  2825. else
  2826. field |= TRB_TX_TYPE(TRB_DATA_OUT);
  2827. }
  2828. }
  2829. queue_trb(xhci, ep_ring, false, true,
  2830. setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
  2831. le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
  2832. TRB_LEN(8) | TRB_INTR_TARGET(0),
  2833. /* Immediate data in pointer */
  2834. field);
  2835. /* If there's data, queue data TRBs */
  2836. /* Only set interrupt on short packet for IN endpoints */
  2837. if (usb_urb_dir_in(urb))
  2838. field = TRB_ISP | TRB_TYPE(TRB_DATA);
  2839. else
  2840. field = TRB_TYPE(TRB_DATA);
  2841. length_field = TRB_LEN(urb->transfer_buffer_length) |
  2842. xhci_td_remainder(urb->transfer_buffer_length) |
  2843. TRB_INTR_TARGET(0);
  2844. if (urb->transfer_buffer_length > 0) {
  2845. if (setup->bRequestType & USB_DIR_IN)
  2846. field |= TRB_DIR_IN;
  2847. queue_trb(xhci, ep_ring, false, true,
  2848. lower_32_bits(urb->transfer_dma),
  2849. upper_32_bits(urb->transfer_dma),
  2850. length_field,
  2851. field | ep_ring->cycle_state);
  2852. }
  2853. /* Save the DMA address of the last TRB in the TD */
  2854. td->last_trb = ep_ring->enqueue;
  2855. /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
  2856. /* If the device sent data, the status stage is an OUT transfer */
  2857. if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
  2858. field = 0;
  2859. else
  2860. field = TRB_DIR_IN;
  2861. queue_trb(xhci, ep_ring, false, false,
  2862. 0,
  2863. 0,
  2864. TRB_INTR_TARGET(0),
  2865. /* Event on completion */
  2866. field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
  2867. giveback_first_trb(xhci, slot_id, ep_index, 0,
  2868. start_cycle, start_trb);
  2869. return 0;
  2870. }
  2871. static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
  2872. struct urb *urb, int i)
  2873. {
  2874. int num_trbs = 0;
  2875. u64 addr, td_len;
  2876. addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
  2877. td_len = urb->iso_frame_desc[i].length;
  2878. num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
  2879. TRB_MAX_BUFF_SIZE);
  2880. if (num_trbs == 0)
  2881. num_trbs++;
  2882. return num_trbs;
  2883. }
  2884. /*
  2885. * The transfer burst count field of the isochronous TRB defines the number of
  2886. * bursts that are required to move all packets in this TD. Only SuperSpeed
  2887. * devices can burst up to bMaxBurst number of packets per service interval.
  2888. * This field is zero based, meaning a value of zero in the field means one
  2889. * burst. Basically, for everything but SuperSpeed devices, this field will be
  2890. * zero. Only xHCI 1.0 host controllers support this field.
  2891. */
  2892. static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
  2893. struct usb_device *udev,
  2894. struct urb *urb, unsigned int total_packet_count)
  2895. {
  2896. unsigned int max_burst;
  2897. if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
  2898. return 0;
  2899. max_burst = urb->ep->ss_ep_comp.bMaxBurst;
  2900. return roundup(total_packet_count, max_burst + 1) - 1;
  2901. }
  2902. /*
  2903. * Returns the number of packets in the last "burst" of packets. This field is
  2904. * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
  2905. * the last burst packet count is equal to the total number of packets in the
  2906. * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
  2907. * must contain (bMaxBurst + 1) number of packets, but the last burst can
  2908. * contain 1 to (bMaxBurst + 1) packets.
  2909. */
  2910. static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
  2911. struct usb_device *udev,
  2912. struct urb *urb, unsigned int total_packet_count)
  2913. {
  2914. unsigned int max_burst;
  2915. unsigned int residue;
  2916. if (xhci->hci_version < 0x100)
  2917. return 0;
  2918. switch (udev->speed) {
  2919. case USB_SPEED_SUPER:
  2920. /* bMaxBurst is zero based: 0 means 1 packet per burst */
  2921. max_burst = urb->ep->ss_ep_comp.bMaxBurst;
  2922. residue = total_packet_count % (max_burst + 1);
  2923. /* If residue is zero, the last burst contains (max_burst + 1)
  2924. * number of packets, but the TLBPC field is zero-based.
  2925. */
  2926. if (residue == 0)
  2927. return max_burst;
  2928. return residue - 1;
  2929. default:
  2930. if (total_packet_count == 0)
  2931. return 0;
  2932. return total_packet_count - 1;
  2933. }
  2934. }
  2935. /* This is for isoc transfer */
  2936. static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2937. struct urb *urb, int slot_id, unsigned int ep_index)
  2938. {
  2939. struct xhci_ring *ep_ring;
  2940. struct urb_priv *urb_priv;
  2941. struct xhci_td *td;
  2942. int num_tds, trbs_per_td;
  2943. struct xhci_generic_trb *start_trb;
  2944. bool first_trb;
  2945. int start_cycle;
  2946. u32 field, length_field;
  2947. int running_total, trb_buff_len, td_len, td_remain_len, ret;
  2948. u64 start_addr, addr;
  2949. int i, j;
  2950. bool more_trbs_coming;
  2951. ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
  2952. num_tds = urb->number_of_packets;
  2953. if (num_tds < 1) {
  2954. xhci_dbg(xhci, "Isoc URB with zero packets?\n");
  2955. return -EINVAL;
  2956. }
  2957. if (!in_interrupt())
  2958. xhci_dbg(xhci, "ep %#x - urb len = %#x (%d),"
  2959. " addr = %#llx, num_tds = %d\n",
  2960. urb->ep->desc.bEndpointAddress,
  2961. urb->transfer_buffer_length,
  2962. urb->transfer_buffer_length,
  2963. (unsigned long long)urb->transfer_dma,
  2964. num_tds);
  2965. start_addr = (u64) urb->transfer_dma;
  2966. start_trb = &ep_ring->enqueue->generic;
  2967. start_cycle = ep_ring->cycle_state;
  2968. urb_priv = urb->hcpriv;
  2969. /* Queue the first TRB, even if it's zero-length */
  2970. for (i = 0; i < num_tds; i++) {
  2971. unsigned int total_packet_count;
  2972. unsigned int burst_count;
  2973. unsigned int residue;
  2974. first_trb = true;
  2975. running_total = 0;
  2976. addr = start_addr + urb->iso_frame_desc[i].offset;
  2977. td_len = urb->iso_frame_desc[i].length;
  2978. td_remain_len = td_len;
  2979. total_packet_count = roundup(td_len,
  2980. le16_to_cpu(urb->ep->desc.wMaxPacketSize));
  2981. /* A zero-length transfer still involves at least one packet. */
  2982. if (total_packet_count == 0)
  2983. total_packet_count++;
  2984. burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
  2985. total_packet_count);
  2986. residue = xhci_get_last_burst_packet_count(xhci,
  2987. urb->dev, urb, total_packet_count);
  2988. trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
  2989. ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
  2990. urb->stream_id, trbs_per_td, urb, i, mem_flags);
  2991. if (ret < 0) {
  2992. if (i == 0)
  2993. return ret;
  2994. goto cleanup;
  2995. }
  2996. td = urb_priv->td[i];
  2997. for (j = 0; j < trbs_per_td; j++) {
  2998. u32 remainder = 0;
  2999. field = TRB_TBC(burst_count) | TRB_TLBPC(residue);
  3000. if (first_trb) {
  3001. /* Queue the isoc TRB */
  3002. field |= TRB_TYPE(TRB_ISOC);
  3003. /* Assume URB_ISO_ASAP is set */
  3004. field |= TRB_SIA;
  3005. if (i == 0) {
  3006. if (start_cycle == 0)
  3007. field |= 0x1;
  3008. } else
  3009. field |= ep_ring->cycle_state;
  3010. first_trb = false;
  3011. } else {
  3012. /* Queue other normal TRBs */
  3013. field |= TRB_TYPE(TRB_NORMAL);
  3014. field |= ep_ring->cycle_state;
  3015. }
  3016. /* Only set interrupt on short packet for IN EPs */
  3017. if (usb_urb_dir_in(urb))
  3018. field |= TRB_ISP;
  3019. /* Chain all the TRBs together; clear the chain bit in
  3020. * the last TRB to indicate it's the last TRB in the
  3021. * chain.
  3022. */
  3023. if (j < trbs_per_td - 1) {
  3024. field |= TRB_CHAIN;
  3025. more_trbs_coming = true;
  3026. } else {
  3027. td->last_trb = ep_ring->enqueue;
  3028. field |= TRB_IOC;
  3029. if (xhci->hci_version == 0x100) {
  3030. /* Set BEI bit except for the last td */
  3031. if (i < num_tds - 1)
  3032. field |= TRB_BEI;
  3033. }
  3034. more_trbs_coming = false;
  3035. }
  3036. /* Calculate TRB length */
  3037. trb_buff_len = TRB_MAX_BUFF_SIZE -
  3038. (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
  3039. if (trb_buff_len > td_remain_len)
  3040. trb_buff_len = td_remain_len;
  3041. /* Set the TRB length, TD size, & interrupter fields. */
  3042. if (xhci->hci_version < 0x100) {
  3043. remainder = xhci_td_remainder(
  3044. td_len - running_total);
  3045. } else {
  3046. remainder = xhci_v1_0_td_remainder(
  3047. running_total, trb_buff_len,
  3048. total_packet_count, urb);
  3049. }
  3050. length_field = TRB_LEN(trb_buff_len) |
  3051. remainder |
  3052. TRB_INTR_TARGET(0);
  3053. queue_trb(xhci, ep_ring, false, more_trbs_coming,
  3054. lower_32_bits(addr),
  3055. upper_32_bits(addr),
  3056. length_field,
  3057. field);
  3058. running_total += trb_buff_len;
  3059. addr += trb_buff_len;
  3060. td_remain_len -= trb_buff_len;
  3061. }
  3062. /* Check TD length */
  3063. if (running_total != td_len) {
  3064. xhci_err(xhci, "ISOC TD length unmatch\n");
  3065. return -EINVAL;
  3066. }
  3067. }
  3068. if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
  3069. if (xhci->quirks & XHCI_AMD_PLL_FIX)
  3070. usb_amd_quirk_pll_disable();
  3071. }
  3072. xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
  3073. giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
  3074. start_cycle, start_trb);
  3075. return 0;
  3076. cleanup:
  3077. /* Clean up a partially enqueued isoc transfer. */
  3078. for (i--; i >= 0; i--)
  3079. list_del_init(&urb_priv->td[i]->td_list);
  3080. /* Use the first TD as a temporary variable to turn the TDs we've queued
  3081. * into No-ops with a software-owned cycle bit. That way the hardware
  3082. * won't accidentally start executing bogus TDs when we partially
  3083. * overwrite them. td->first_trb and td->start_seg are already set.
  3084. */
  3085. urb_priv->td[0]->last_trb = ep_ring->enqueue;
  3086. /* Every TRB except the first & last will have its cycle bit flipped. */
  3087. td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
  3088. /* Reset the ring enqueue back to the first TRB and its cycle bit. */
  3089. ep_ring->enqueue = urb_priv->td[0]->first_trb;
  3090. ep_ring->enq_seg = urb_priv->td[0]->start_seg;
  3091. ep_ring->cycle_state = start_cycle;
  3092. usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
  3093. return ret;
  3094. }
  3095. /*
  3096. * Check transfer ring to guarantee there is enough room for the urb.
  3097. * Update ISO URB start_frame and interval.
  3098. * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
  3099. * update the urb->start_frame by now.
  3100. * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
  3101. */
  3102. int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
  3103. struct urb *urb, int slot_id, unsigned int ep_index)
  3104. {
  3105. struct xhci_virt_device *xdev;
  3106. struct xhci_ring *ep_ring;
  3107. struct xhci_ep_ctx *ep_ctx;
  3108. int start_frame;
  3109. int xhci_interval;
  3110. int ep_interval;
  3111. int num_tds, num_trbs, i;
  3112. int ret;
  3113. xdev = xhci->devs[slot_id];
  3114. ep_ring = xdev->eps[ep_index].ring;
  3115. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  3116. num_trbs = 0;
  3117. num_tds = urb->number_of_packets;
  3118. for (i = 0; i < num_tds; i++)
  3119. num_trbs += count_isoc_trbs_needed(xhci, urb, i);
  3120. /* Check the ring to guarantee there is enough room for the whole urb.
  3121. * Do not insert any td of the urb to the ring if the check failed.
  3122. */
  3123. ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
  3124. num_trbs, mem_flags);
  3125. if (ret)
  3126. return ret;
  3127. start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
  3128. start_frame &= 0x3fff;
  3129. urb->start_frame = start_frame;
  3130. if (urb->dev->speed == USB_SPEED_LOW ||
  3131. urb->dev->speed == USB_SPEED_FULL)
  3132. urb->start_frame >>= 3;
  3133. xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
  3134. ep_interval = urb->interval;
  3135. /* Convert to microframes */
  3136. if (urb->dev->speed == USB_SPEED_LOW ||
  3137. urb->dev->speed == USB_SPEED_FULL)
  3138. ep_interval *= 8;
  3139. /* FIXME change this to a warning and a suggestion to use the new API
  3140. * to set the polling interval (once the API is added).
  3141. */
  3142. if (xhci_interval != ep_interval) {
  3143. if (printk_ratelimit())
  3144. dev_dbg(&urb->dev->dev, "Driver uses different interval"
  3145. " (%d microframe%s) than xHCI "
  3146. "(%d microframe%s)\n",
  3147. ep_interval,
  3148. ep_interval == 1 ? "" : "s",
  3149. xhci_interval,
  3150. xhci_interval == 1 ? "" : "s");
  3151. urb->interval = xhci_interval;
  3152. /* Convert back to frames for LS/FS devices */
  3153. if (urb->dev->speed == USB_SPEED_LOW ||
  3154. urb->dev->speed == USB_SPEED_FULL)
  3155. urb->interval /= 8;
  3156. }
  3157. return xhci_queue_isoc_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
  3158. }
  3159. /**** Command Ring Operations ****/
  3160. /* Generic function for queueing a command TRB on the command ring.
  3161. * Check to make sure there's room on the command ring for one command TRB.
  3162. * Also check that there's room reserved for commands that must not fail.
  3163. * If this is a command that must not fail, meaning command_must_succeed = TRUE,
  3164. * then only check for the number of reserved spots.
  3165. * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
  3166. * because the command event handler may want to resubmit a failed command.
  3167. */
  3168. static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
  3169. u32 field3, u32 field4, bool command_must_succeed)
  3170. {
  3171. int reserved_trbs = xhci->cmd_ring_reserved_trbs;
  3172. int ret;
  3173. if (!command_must_succeed)
  3174. reserved_trbs++;
  3175. ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
  3176. reserved_trbs, GFP_ATOMIC);
  3177. if (ret < 0) {
  3178. xhci_err(xhci, "ERR: No room for command on command ring\n");
  3179. if (command_must_succeed)
  3180. xhci_err(xhci, "ERR: Reserved TRB counting for "
  3181. "unfailable commands failed.\n");
  3182. return ret;
  3183. }
  3184. queue_trb(xhci, xhci->cmd_ring, false, false, field1, field2, field3,
  3185. field4 | xhci->cmd_ring->cycle_state);
  3186. return 0;
  3187. }
  3188. /* Queue a slot enable or disable request on the command ring */
  3189. int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
  3190. {
  3191. return queue_command(xhci, 0, 0, 0,
  3192. TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
  3193. }
  3194. /* Queue an address device command TRB */
  3195. int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  3196. u32 slot_id)
  3197. {
  3198. return queue_command(xhci, lower_32_bits(in_ctx_ptr),
  3199. upper_32_bits(in_ctx_ptr), 0,
  3200. TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
  3201. false);
  3202. }
  3203. int xhci_queue_vendor_command(struct xhci_hcd *xhci,
  3204. u32 field1, u32 field2, u32 field3, u32 field4)
  3205. {
  3206. return queue_command(xhci, field1, field2, field3, field4, false);
  3207. }
  3208. /* Queue a reset device command TRB */
  3209. int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
  3210. {
  3211. return queue_command(xhci, 0, 0, 0,
  3212. TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
  3213. false);
  3214. }
  3215. /* Queue a configure endpoint command TRB */
  3216. int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  3217. u32 slot_id, bool command_must_succeed)
  3218. {
  3219. return queue_command(xhci, lower_32_bits(in_ctx_ptr),
  3220. upper_32_bits(in_ctx_ptr), 0,
  3221. TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
  3222. command_must_succeed);
  3223. }
  3224. /* Queue an evaluate context command TRB */
  3225. int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  3226. u32 slot_id)
  3227. {
  3228. return queue_command(xhci, lower_32_bits(in_ctx_ptr),
  3229. upper_32_bits(in_ctx_ptr), 0,
  3230. TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
  3231. false);
  3232. }
  3233. /*
  3234. * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
  3235. * activity on an endpoint that is about to be suspended.
  3236. */
  3237. int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
  3238. unsigned int ep_index, int suspend)
  3239. {
  3240. u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
  3241. u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
  3242. u32 type = TRB_TYPE(TRB_STOP_RING);
  3243. u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
  3244. return queue_command(xhci, 0, 0, 0,
  3245. trb_slot_id | trb_ep_index | type | trb_suspend, false);
  3246. }
  3247. /* Set Transfer Ring Dequeue Pointer command.
  3248. * This should not be used for endpoints that have streams enabled.
  3249. */
  3250. static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
  3251. unsigned int ep_index, unsigned int stream_id,
  3252. struct xhci_segment *deq_seg,
  3253. union xhci_trb *deq_ptr, u32 cycle_state)
  3254. {
  3255. dma_addr_t addr;
  3256. u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
  3257. u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
  3258. u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
  3259. u32 type = TRB_TYPE(TRB_SET_DEQ);
  3260. struct xhci_virt_ep *ep;
  3261. addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
  3262. if (addr == 0) {
  3263. xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
  3264. xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
  3265. deq_seg, deq_ptr);
  3266. return 0;
  3267. }
  3268. ep = &xhci->devs[slot_id]->eps[ep_index];
  3269. if ((ep->ep_state & SET_DEQ_PENDING)) {
  3270. xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
  3271. xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
  3272. return 0;
  3273. }
  3274. ep->queued_deq_seg = deq_seg;
  3275. ep->queued_deq_ptr = deq_ptr;
  3276. return queue_command(xhci, lower_32_bits(addr) | cycle_state,
  3277. upper_32_bits(addr), trb_stream_id,
  3278. trb_slot_id | trb_ep_index | type, false);
  3279. }
  3280. int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
  3281. unsigned int ep_index)
  3282. {
  3283. u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
  3284. u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
  3285. u32 type = TRB_TYPE(TRB_RESET_EP);
  3286. return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
  3287. false);
  3288. }