intel_i2c.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2008,2010 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. * Chris Wilson <chris@chris-wilson.co.uk>
  28. */
  29. #include <linux/i2c.h>
  30. #include <linux/i2c-algo-bit.h>
  31. #include <linux/export.h>
  32. #include "drmP.h"
  33. #include "drm.h"
  34. #include "intel_drv.h"
  35. #include "i915_drm.h"
  36. #include "i915_drv.h"
  37. /* Intel GPIO access functions */
  38. #define I2C_RISEFALL_TIME 10
  39. static inline struct intel_gmbus *
  40. to_intel_gmbus(struct i2c_adapter *i2c)
  41. {
  42. return container_of(i2c, struct intel_gmbus, adapter);
  43. }
  44. struct intel_gpio {
  45. struct i2c_adapter adapter;
  46. struct i2c_algo_bit_data algo;
  47. struct drm_i915_private *dev_priv;
  48. u32 reg;
  49. };
  50. void
  51. intel_i2c_reset(struct drm_device *dev)
  52. {
  53. struct drm_i915_private *dev_priv = dev->dev_private;
  54. if (HAS_PCH_SPLIT(dev))
  55. I915_WRITE(PCH_GMBUS0, 0);
  56. else
  57. I915_WRITE(GMBUS0, 0);
  58. }
  59. static void intel_i2c_quirk_set(struct drm_i915_private *dev_priv, bool enable)
  60. {
  61. u32 val;
  62. /* When using bit bashing for I2C, this bit needs to be set to 1 */
  63. if (!IS_PINEVIEW(dev_priv->dev))
  64. return;
  65. val = I915_READ(DSPCLK_GATE_D);
  66. if (enable)
  67. val |= DPCUNIT_CLOCK_GATE_DISABLE;
  68. else
  69. val &= ~DPCUNIT_CLOCK_GATE_DISABLE;
  70. I915_WRITE(DSPCLK_GATE_D, val);
  71. }
  72. static u32 get_reserved(struct intel_gpio *gpio)
  73. {
  74. struct drm_i915_private *dev_priv = gpio->dev_priv;
  75. struct drm_device *dev = dev_priv->dev;
  76. u32 reserved = 0;
  77. /* On most chips, these bits must be preserved in software. */
  78. if (!IS_I830(dev) && !IS_845G(dev))
  79. reserved = I915_READ_NOTRACE(gpio->reg) &
  80. (GPIO_DATA_PULLUP_DISABLE |
  81. GPIO_CLOCK_PULLUP_DISABLE);
  82. return reserved;
  83. }
  84. static int get_clock(void *data)
  85. {
  86. struct intel_gpio *gpio = data;
  87. struct drm_i915_private *dev_priv = gpio->dev_priv;
  88. u32 reserved = get_reserved(gpio);
  89. I915_WRITE_NOTRACE(gpio->reg, reserved | GPIO_CLOCK_DIR_MASK);
  90. I915_WRITE_NOTRACE(gpio->reg, reserved);
  91. return (I915_READ_NOTRACE(gpio->reg) & GPIO_CLOCK_VAL_IN) != 0;
  92. }
  93. static int get_data(void *data)
  94. {
  95. struct intel_gpio *gpio = data;
  96. struct drm_i915_private *dev_priv = gpio->dev_priv;
  97. u32 reserved = get_reserved(gpio);
  98. I915_WRITE_NOTRACE(gpio->reg, reserved | GPIO_DATA_DIR_MASK);
  99. I915_WRITE_NOTRACE(gpio->reg, reserved);
  100. return (I915_READ_NOTRACE(gpio->reg) & GPIO_DATA_VAL_IN) != 0;
  101. }
  102. static void set_clock(void *data, int state_high)
  103. {
  104. struct intel_gpio *gpio = data;
  105. struct drm_i915_private *dev_priv = gpio->dev_priv;
  106. u32 reserved = get_reserved(gpio);
  107. u32 clock_bits;
  108. if (state_high)
  109. clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
  110. else
  111. clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
  112. GPIO_CLOCK_VAL_MASK;
  113. I915_WRITE_NOTRACE(gpio->reg, reserved | clock_bits);
  114. POSTING_READ(gpio->reg);
  115. }
  116. static void set_data(void *data, int state_high)
  117. {
  118. struct intel_gpio *gpio = data;
  119. struct drm_i915_private *dev_priv = gpio->dev_priv;
  120. u32 reserved = get_reserved(gpio);
  121. u32 data_bits;
  122. if (state_high)
  123. data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
  124. else
  125. data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
  126. GPIO_DATA_VAL_MASK;
  127. I915_WRITE_NOTRACE(gpio->reg, reserved | data_bits);
  128. POSTING_READ(gpio->reg);
  129. }
  130. static struct i2c_adapter *
  131. intel_gpio_create(struct drm_i915_private *dev_priv, u32 pin)
  132. {
  133. static const int map_pin_to_reg[] = {
  134. 0,
  135. GPIOB,
  136. GPIOA,
  137. GPIOC,
  138. GPIOD,
  139. GPIOE,
  140. 0,
  141. GPIOF,
  142. };
  143. struct intel_gpio *gpio;
  144. if (pin >= ARRAY_SIZE(map_pin_to_reg) || !map_pin_to_reg[pin])
  145. return NULL;
  146. gpio = kzalloc(sizeof(struct intel_gpio), GFP_KERNEL);
  147. if (gpio == NULL)
  148. return NULL;
  149. gpio->reg = map_pin_to_reg[pin];
  150. if (HAS_PCH_SPLIT(dev_priv->dev))
  151. gpio->reg += PCH_GPIOA - GPIOA;
  152. gpio->dev_priv = dev_priv;
  153. snprintf(gpio->adapter.name, sizeof(gpio->adapter.name),
  154. "i915 GPIO%c", "?BACDE?F"[pin]);
  155. gpio->adapter.owner = THIS_MODULE;
  156. gpio->adapter.algo_data = &gpio->algo;
  157. gpio->adapter.dev.parent = &dev_priv->dev->pdev->dev;
  158. gpio->algo.setsda = set_data;
  159. gpio->algo.setscl = set_clock;
  160. gpio->algo.getsda = get_data;
  161. gpio->algo.getscl = get_clock;
  162. gpio->algo.udelay = I2C_RISEFALL_TIME;
  163. gpio->algo.timeout = usecs_to_jiffies(2200);
  164. gpio->algo.data = gpio;
  165. if (i2c_bit_add_bus(&gpio->adapter))
  166. goto out_free;
  167. return &gpio->adapter;
  168. out_free:
  169. kfree(gpio);
  170. return NULL;
  171. }
  172. static int
  173. intel_i2c_quirk_xfer(struct drm_i915_private *dev_priv,
  174. struct i2c_adapter *adapter,
  175. struct i2c_msg *msgs,
  176. int num)
  177. {
  178. struct intel_gpio *gpio = container_of(adapter,
  179. struct intel_gpio,
  180. adapter);
  181. int ret;
  182. intel_i2c_reset(dev_priv->dev);
  183. intel_i2c_quirk_set(dev_priv, true);
  184. set_data(gpio, 1);
  185. set_clock(gpio, 1);
  186. udelay(I2C_RISEFALL_TIME);
  187. ret = adapter->algo->master_xfer(adapter, msgs, num);
  188. set_data(gpio, 1);
  189. set_clock(gpio, 1);
  190. intel_i2c_quirk_set(dev_priv, false);
  191. return ret;
  192. }
  193. static int
  194. gmbus_xfer(struct i2c_adapter *adapter,
  195. struct i2c_msg *msgs,
  196. int num)
  197. {
  198. struct intel_gmbus *bus = container_of(adapter,
  199. struct intel_gmbus,
  200. adapter);
  201. struct drm_i915_private *dev_priv = bus->dev_priv;
  202. int i, reg_offset, ret;
  203. mutex_lock(&dev_priv->gmbus_mutex);
  204. if (bus->force_bit) {
  205. ret = intel_i2c_quirk_xfer(dev_priv,
  206. bus->force_bit, msgs, num);
  207. goto out;
  208. }
  209. reg_offset = HAS_PCH_SPLIT(dev_priv->dev) ? PCH_GMBUS0 - GMBUS0 : 0;
  210. I915_WRITE(GMBUS0 + reg_offset, bus->reg0);
  211. for (i = 0; i < num; i++) {
  212. u16 len = msgs[i].len;
  213. u8 *buf = msgs[i].buf;
  214. if (msgs[i].flags & I2C_M_RD) {
  215. I915_WRITE(GMBUS1 + reg_offset,
  216. GMBUS_CYCLE_WAIT |
  217. (i + 1 == num ? GMBUS_CYCLE_STOP : 0) |
  218. (len << GMBUS_BYTE_COUNT_SHIFT) |
  219. (msgs[i].addr << GMBUS_SLAVE_ADDR_SHIFT) |
  220. GMBUS_SLAVE_READ | GMBUS_SW_RDY);
  221. POSTING_READ(GMBUS2+reg_offset);
  222. do {
  223. u32 val, loop = 0;
  224. if (wait_for(I915_READ(GMBUS2 + reg_offset) & (GMBUS_SATOER | GMBUS_HW_RDY), 50))
  225. goto timeout;
  226. if (I915_READ(GMBUS2 + reg_offset) & GMBUS_SATOER)
  227. goto clear_err;
  228. val = I915_READ(GMBUS3 + reg_offset);
  229. do {
  230. *buf++ = val & 0xff;
  231. val >>= 8;
  232. } while (--len && ++loop < 4);
  233. } while (len);
  234. } else {
  235. u32 val, loop;
  236. val = loop = 0;
  237. do {
  238. val |= *buf++ << (8 * loop);
  239. } while (--len && ++loop < 4);
  240. I915_WRITE(GMBUS3 + reg_offset, val);
  241. I915_WRITE(GMBUS1 + reg_offset,
  242. GMBUS_CYCLE_WAIT |
  243. (i + 1 == num ? GMBUS_CYCLE_STOP : 0) |
  244. (msgs[i].len << GMBUS_BYTE_COUNT_SHIFT) |
  245. (msgs[i].addr << GMBUS_SLAVE_ADDR_SHIFT) |
  246. GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
  247. POSTING_READ(GMBUS2+reg_offset);
  248. while (len) {
  249. if (wait_for(I915_READ(GMBUS2 + reg_offset) & (GMBUS_SATOER | GMBUS_HW_RDY), 50))
  250. goto timeout;
  251. if (I915_READ(GMBUS2 + reg_offset) & GMBUS_SATOER)
  252. goto clear_err;
  253. val = loop = 0;
  254. do {
  255. val |= *buf++ << (8 * loop);
  256. } while (--len && ++loop < 4);
  257. I915_WRITE(GMBUS3 + reg_offset, val);
  258. POSTING_READ(GMBUS2+reg_offset);
  259. }
  260. }
  261. if (i + 1 < num && wait_for(I915_READ(GMBUS2 + reg_offset) & (GMBUS_SATOER | GMBUS_HW_WAIT_PHASE), 50))
  262. goto timeout;
  263. if (I915_READ(GMBUS2 + reg_offset) & GMBUS_SATOER)
  264. goto clear_err;
  265. }
  266. goto done;
  267. clear_err:
  268. /* Toggle the Software Clear Interrupt bit. This has the effect
  269. * of resetting the GMBUS controller and so clearing the
  270. * BUS_ERROR raised by the slave's NAK.
  271. */
  272. I915_WRITE(GMBUS1 + reg_offset, GMBUS_SW_CLR_INT);
  273. I915_WRITE(GMBUS1 + reg_offset, 0);
  274. done:
  275. /* Mark the GMBUS interface as disabled after waiting for idle.
  276. * We will re-enable it at the start of the next xfer,
  277. * till then let it sleep.
  278. */
  279. if (wait_for((I915_READ(GMBUS2 + reg_offset) & GMBUS_ACTIVE) == 0, 10))
  280. DRM_INFO("GMBUS timed out waiting for idle\n");
  281. I915_WRITE(GMBUS0 + reg_offset, 0);
  282. ret = i;
  283. goto out;
  284. timeout:
  285. DRM_INFO("GMBUS timed out, falling back to bit banging on pin %d [%s]\n",
  286. bus->reg0 & 0xff, bus->adapter.name);
  287. I915_WRITE(GMBUS0 + reg_offset, 0);
  288. /* Hardware may not support GMBUS over these pins? Try GPIO bitbanging instead. */
  289. bus->force_bit = intel_gpio_create(dev_priv, bus->reg0 & 0xff);
  290. if (!bus->force_bit)
  291. ret = -ENOMEM;
  292. else
  293. ret = intel_i2c_quirk_xfer(dev_priv, bus->force_bit, msgs, num);
  294. out:
  295. mutex_unlock(&dev_priv->gmbus_mutex);
  296. return ret;
  297. }
  298. static u32 gmbus_func(struct i2c_adapter *adapter)
  299. {
  300. struct intel_gmbus *bus = container_of(adapter,
  301. struct intel_gmbus,
  302. adapter);
  303. if (bus->force_bit)
  304. bus->force_bit->algo->functionality(bus->force_bit);
  305. return (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  306. /* I2C_FUNC_10BIT_ADDR | */
  307. I2C_FUNC_SMBUS_READ_BLOCK_DATA |
  308. I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
  309. }
  310. static const struct i2c_algorithm gmbus_algorithm = {
  311. .master_xfer = gmbus_xfer,
  312. .functionality = gmbus_func
  313. };
  314. /**
  315. * intel_gmbus_setup - instantiate all Intel i2c GMBuses
  316. * @dev: DRM device
  317. */
  318. int intel_setup_gmbus(struct drm_device *dev)
  319. {
  320. static const char *names[GMBUS_NUM_PORTS] = {
  321. "disabled",
  322. "ssc",
  323. "vga",
  324. "panel",
  325. "dpc",
  326. "dpb",
  327. "reserved",
  328. "dpd",
  329. };
  330. struct drm_i915_private *dev_priv = dev->dev_private;
  331. int ret, i;
  332. dev_priv->gmbus = kcalloc(GMBUS_NUM_PORTS, sizeof(struct intel_gmbus),
  333. GFP_KERNEL);
  334. if (dev_priv->gmbus == NULL)
  335. return -ENOMEM;
  336. mutex_init(&dev_priv->gmbus_mutex);
  337. for (i = 0; i < GMBUS_NUM_PORTS; i++) {
  338. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  339. bus->adapter.owner = THIS_MODULE;
  340. bus->adapter.class = I2C_CLASS_DDC;
  341. snprintf(bus->adapter.name,
  342. sizeof(bus->adapter.name),
  343. "i915 gmbus %s",
  344. names[i]);
  345. bus->adapter.dev.parent = &dev->pdev->dev;
  346. bus->dev_priv = dev_priv;
  347. bus->adapter.algo = &gmbus_algorithm;
  348. ret = i2c_add_adapter(&bus->adapter);
  349. if (ret)
  350. goto err;
  351. /* By default use a conservative clock rate */
  352. bus->reg0 = i | GMBUS_RATE_100KHZ;
  353. /* XXX force bit banging until GMBUS is fully debugged */
  354. bus->force_bit = intel_gpio_create(dev_priv, i);
  355. }
  356. intel_i2c_reset(dev_priv->dev);
  357. return 0;
  358. err:
  359. while (--i) {
  360. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  361. i2c_del_adapter(&bus->adapter);
  362. }
  363. kfree(dev_priv->gmbus);
  364. dev_priv->gmbus = NULL;
  365. return ret;
  366. }
  367. void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
  368. {
  369. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  370. bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
  371. }
  372. void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
  373. {
  374. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  375. if (force_bit) {
  376. if (bus->force_bit == NULL) {
  377. struct drm_i915_private *dev_priv = bus->dev_priv;
  378. bus->force_bit = intel_gpio_create(dev_priv,
  379. bus->reg0 & 0xff);
  380. }
  381. } else {
  382. if (bus->force_bit) {
  383. i2c_del_adapter(bus->force_bit);
  384. kfree(bus->force_bit);
  385. bus->force_bit = NULL;
  386. }
  387. }
  388. }
  389. void intel_teardown_gmbus(struct drm_device *dev)
  390. {
  391. struct drm_i915_private *dev_priv = dev->dev_private;
  392. int i;
  393. if (dev_priv->gmbus == NULL)
  394. return;
  395. for (i = 0; i < GMBUS_NUM_PORTS; i++) {
  396. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  397. if (bus->force_bit) {
  398. i2c_del_adapter(bus->force_bit);
  399. kfree(bus->force_bit);
  400. }
  401. i2c_del_adapter(&bus->adapter);
  402. }
  403. kfree(dev_priv->gmbus);
  404. dev_priv->gmbus = NULL;
  405. }