emulate.c 111 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstMask (7<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<4) /* No source operand. */
  49. #define SrcReg (1<<4) /* Register operand. */
  50. #define SrcMem (2<<4) /* Memory operand. */
  51. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  52. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  53. #define SrcImm (5<<4) /* Immediate operand. */
  54. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  55. #define SrcOne (7<<4) /* Implied '1' */
  56. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  57. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  58. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  59. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  60. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  61. #define SrcAcc (0xd<<4) /* Source Accumulator */
  62. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  63. #define SrcMask (0xf<<4)
  64. /* Generic ModRM decode. */
  65. #define ModRM (1<<8)
  66. /* Destination is only written; never read. */
  67. #define Mov (1<<9)
  68. #define BitOp (1<<10)
  69. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  70. #define String (1<<12) /* String instruction (rep capable) */
  71. #define Stack (1<<13) /* Stack instruction (push/pop) */
  72. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  73. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  74. #define Prefix (1<<16) /* Instruction varies with 66/f2/f3 prefix */
  75. #define Sse (1<<17) /* SSE Vector instruction */
  76. #define RMExt (1<<18) /* Opcode extension in ModRM r/m if mod == 3 */
  77. /* Misc flags */
  78. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  79. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  80. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  81. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  82. #define Undefined (1<<25) /* No Such Instruction */
  83. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  84. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  85. #define No64 (1<<28)
  86. /* Source 2 operand type */
  87. #define Src2None (0<<29)
  88. #define Src2CL (1<<29)
  89. #define Src2ImmByte (2<<29)
  90. #define Src2One (3<<29)
  91. #define Src2Imm (4<<29)
  92. #define Src2Mask (7<<29)
  93. #define X2(x...) x, x
  94. #define X3(x...) X2(x), x
  95. #define X4(x...) X2(x), X2(x)
  96. #define X5(x...) X4(x), x
  97. #define X6(x...) X4(x), X2(x)
  98. #define X7(x...) X4(x), X3(x)
  99. #define X8(x...) X4(x), X4(x)
  100. #define X16(x...) X8(x), X8(x)
  101. struct opcode {
  102. u32 flags;
  103. u8 intercept;
  104. union {
  105. int (*execute)(struct x86_emulate_ctxt *ctxt);
  106. struct opcode *group;
  107. struct group_dual *gdual;
  108. struct gprefix *gprefix;
  109. } u;
  110. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  111. };
  112. struct group_dual {
  113. struct opcode mod012[8];
  114. struct opcode mod3[8];
  115. };
  116. struct gprefix {
  117. struct opcode pfx_no;
  118. struct opcode pfx_66;
  119. struct opcode pfx_f2;
  120. struct opcode pfx_f3;
  121. };
  122. /* EFLAGS bit definitions. */
  123. #define EFLG_ID (1<<21)
  124. #define EFLG_VIP (1<<20)
  125. #define EFLG_VIF (1<<19)
  126. #define EFLG_AC (1<<18)
  127. #define EFLG_VM (1<<17)
  128. #define EFLG_RF (1<<16)
  129. #define EFLG_IOPL (3<<12)
  130. #define EFLG_NT (1<<14)
  131. #define EFLG_OF (1<<11)
  132. #define EFLG_DF (1<<10)
  133. #define EFLG_IF (1<<9)
  134. #define EFLG_TF (1<<8)
  135. #define EFLG_SF (1<<7)
  136. #define EFLG_ZF (1<<6)
  137. #define EFLG_AF (1<<4)
  138. #define EFLG_PF (1<<2)
  139. #define EFLG_CF (1<<0)
  140. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  141. #define EFLG_RESERVED_ONE_MASK 2
  142. /*
  143. * Instruction emulation:
  144. * Most instructions are emulated directly via a fragment of inline assembly
  145. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  146. * any modified flags.
  147. */
  148. #if defined(CONFIG_X86_64)
  149. #define _LO32 "k" /* force 32-bit operand */
  150. #define _STK "%%rsp" /* stack pointer */
  151. #elif defined(__i386__)
  152. #define _LO32 "" /* force 32-bit operand */
  153. #define _STK "%%esp" /* stack pointer */
  154. #endif
  155. /*
  156. * These EFLAGS bits are restored from saved value during emulation, and
  157. * any changes are written back to the saved value after emulation.
  158. */
  159. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  160. /* Before executing instruction: restore necessary bits in EFLAGS. */
  161. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  162. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  163. "movl %"_sav",%"_LO32 _tmp"; " \
  164. "push %"_tmp"; " \
  165. "push %"_tmp"; " \
  166. "movl %"_msk",%"_LO32 _tmp"; " \
  167. "andl %"_LO32 _tmp",("_STK"); " \
  168. "pushf; " \
  169. "notl %"_LO32 _tmp"; " \
  170. "andl %"_LO32 _tmp",("_STK"); " \
  171. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  172. "pop %"_tmp"; " \
  173. "orl %"_LO32 _tmp",("_STK"); " \
  174. "popf; " \
  175. "pop %"_sav"; "
  176. /* After executing instruction: write-back necessary bits in EFLAGS. */
  177. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  178. /* _sav |= EFLAGS & _msk; */ \
  179. "pushf; " \
  180. "pop %"_tmp"; " \
  181. "andl %"_msk",%"_LO32 _tmp"; " \
  182. "orl %"_LO32 _tmp",%"_sav"; "
  183. #ifdef CONFIG_X86_64
  184. #define ON64(x) x
  185. #else
  186. #define ON64(x)
  187. #endif
  188. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  189. do { \
  190. __asm__ __volatile__ ( \
  191. _PRE_EFLAGS("0", "4", "2") \
  192. _op _suffix " %"_x"3,%1; " \
  193. _POST_EFLAGS("0", "4", "2") \
  194. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  195. "=&r" (_tmp) \
  196. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  197. } while (0)
  198. /* Raw emulation: instruction has two explicit operands. */
  199. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  200. do { \
  201. unsigned long _tmp; \
  202. \
  203. switch ((_dst).bytes) { \
  204. case 2: \
  205. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  206. break; \
  207. case 4: \
  208. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  209. break; \
  210. case 8: \
  211. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  212. break; \
  213. } \
  214. } while (0)
  215. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  216. do { \
  217. unsigned long _tmp; \
  218. switch ((_dst).bytes) { \
  219. case 1: \
  220. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  221. break; \
  222. default: \
  223. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  224. _wx, _wy, _lx, _ly, _qx, _qy); \
  225. break; \
  226. } \
  227. } while (0)
  228. /* Source operand is byte-sized and may be restricted to just %cl. */
  229. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  230. __emulate_2op(_op, _src, _dst, _eflags, \
  231. "b", "c", "b", "c", "b", "c", "b", "c")
  232. /* Source operand is byte, word, long or quad sized. */
  233. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  234. __emulate_2op(_op, _src, _dst, _eflags, \
  235. "b", "q", "w", "r", _LO32, "r", "", "r")
  236. /* Source operand is word, long or quad sized. */
  237. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  238. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  239. "w", "r", _LO32, "r", "", "r")
  240. /* Instruction has three operands and one operand is stored in ECX register */
  241. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  242. do { \
  243. unsigned long _tmp; \
  244. _type _clv = (_cl).val; \
  245. _type _srcv = (_src).val; \
  246. _type _dstv = (_dst).val; \
  247. \
  248. __asm__ __volatile__ ( \
  249. _PRE_EFLAGS("0", "5", "2") \
  250. _op _suffix " %4,%1 \n" \
  251. _POST_EFLAGS("0", "5", "2") \
  252. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  253. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  254. ); \
  255. \
  256. (_cl).val = (unsigned long) _clv; \
  257. (_src).val = (unsigned long) _srcv; \
  258. (_dst).val = (unsigned long) _dstv; \
  259. } while (0)
  260. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  261. do { \
  262. switch ((_dst).bytes) { \
  263. case 2: \
  264. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  265. "w", unsigned short); \
  266. break; \
  267. case 4: \
  268. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  269. "l", unsigned int); \
  270. break; \
  271. case 8: \
  272. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  273. "q", unsigned long)); \
  274. break; \
  275. } \
  276. } while (0)
  277. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  278. do { \
  279. unsigned long _tmp; \
  280. \
  281. __asm__ __volatile__ ( \
  282. _PRE_EFLAGS("0", "3", "2") \
  283. _op _suffix " %1; " \
  284. _POST_EFLAGS("0", "3", "2") \
  285. : "=m" (_eflags), "+m" ((_dst).val), \
  286. "=&r" (_tmp) \
  287. : "i" (EFLAGS_MASK)); \
  288. } while (0)
  289. /* Instruction has only one explicit operand (no source operand). */
  290. #define emulate_1op(_op, _dst, _eflags) \
  291. do { \
  292. switch ((_dst).bytes) { \
  293. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  294. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  295. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  296. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  297. } \
  298. } while (0)
  299. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  300. do { \
  301. unsigned long _tmp; \
  302. \
  303. __asm__ __volatile__ ( \
  304. _PRE_EFLAGS("0", "4", "1") \
  305. _op _suffix " %5; " \
  306. _POST_EFLAGS("0", "4", "1") \
  307. : "=m" (_eflags), "=&r" (_tmp), \
  308. "+a" (_rax), "+d" (_rdx) \
  309. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  310. "a" (_rax), "d" (_rdx)); \
  311. } while (0)
  312. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  313. do { \
  314. unsigned long _tmp; \
  315. \
  316. __asm__ __volatile__ ( \
  317. _PRE_EFLAGS("0", "5", "1") \
  318. "1: \n\t" \
  319. _op _suffix " %6; " \
  320. "2: \n\t" \
  321. _POST_EFLAGS("0", "5", "1") \
  322. ".pushsection .fixup,\"ax\" \n\t" \
  323. "3: movb $1, %4 \n\t" \
  324. "jmp 2b \n\t" \
  325. ".popsection \n\t" \
  326. _ASM_EXTABLE(1b, 3b) \
  327. : "=m" (_eflags), "=&r" (_tmp), \
  328. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  329. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  330. "a" (_rax), "d" (_rdx)); \
  331. } while (0)
  332. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  333. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  334. do { \
  335. switch((_src).bytes) { \
  336. case 1: \
  337. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  338. _eflags, "b"); \
  339. break; \
  340. case 2: \
  341. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  342. _eflags, "w"); \
  343. break; \
  344. case 4: \
  345. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  346. _eflags, "l"); \
  347. break; \
  348. case 8: \
  349. ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  350. _eflags, "q")); \
  351. break; \
  352. } \
  353. } while (0)
  354. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  355. do { \
  356. switch((_src).bytes) { \
  357. case 1: \
  358. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  359. _eflags, "b", _ex); \
  360. break; \
  361. case 2: \
  362. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  363. _eflags, "w", _ex); \
  364. break; \
  365. case 4: \
  366. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  367. _eflags, "l", _ex); \
  368. break; \
  369. case 8: ON64( \
  370. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  371. _eflags, "q", _ex)); \
  372. break; \
  373. } \
  374. } while (0)
  375. /* Fetch next part of the instruction being emulated. */
  376. #define insn_fetch(_type, _size, _eip) \
  377. ({ unsigned long _x; \
  378. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  379. if (rc != X86EMUL_CONTINUE) \
  380. goto done; \
  381. (_eip) += (_size); \
  382. (_type)_x; \
  383. })
  384. #define insn_fetch_arr(_arr, _size, _eip) \
  385. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  386. if (rc != X86EMUL_CONTINUE) \
  387. goto done; \
  388. (_eip) += (_size); \
  389. })
  390. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  391. enum x86_intercept intercept,
  392. enum x86_intercept_stage stage)
  393. {
  394. struct x86_instruction_info info = {
  395. .intercept = intercept,
  396. .rep_prefix = ctxt->decode.rep_prefix,
  397. .modrm_mod = ctxt->decode.modrm_mod,
  398. .modrm_reg = ctxt->decode.modrm_reg,
  399. .modrm_rm = ctxt->decode.modrm_rm,
  400. .src_val = ctxt->decode.src.val64,
  401. .src_bytes = ctxt->decode.src.bytes,
  402. .dst_bytes = ctxt->decode.dst.bytes,
  403. .ad_bytes = ctxt->decode.ad_bytes,
  404. .next_rip = ctxt->eip,
  405. };
  406. return ctxt->ops->intercept(ctxt, &info, stage);
  407. }
  408. static inline unsigned long ad_mask(struct decode_cache *c)
  409. {
  410. return (1UL << (c->ad_bytes << 3)) - 1;
  411. }
  412. /* Access/update address held in a register, based on addressing mode. */
  413. static inline unsigned long
  414. address_mask(struct decode_cache *c, unsigned long reg)
  415. {
  416. if (c->ad_bytes == sizeof(unsigned long))
  417. return reg;
  418. else
  419. return reg & ad_mask(c);
  420. }
  421. static inline unsigned long
  422. register_address(struct decode_cache *c, unsigned long reg)
  423. {
  424. return address_mask(c, reg);
  425. }
  426. static inline void
  427. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  428. {
  429. if (c->ad_bytes == sizeof(unsigned long))
  430. *reg += inc;
  431. else
  432. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  433. }
  434. static inline void jmp_rel(struct decode_cache *c, int rel)
  435. {
  436. register_address_increment(c, &c->eip, rel);
  437. }
  438. static u32 desc_limit_scaled(struct desc_struct *desc)
  439. {
  440. u32 limit = get_desc_limit(desc);
  441. return desc->g ? (limit << 12) | 0xfff : limit;
  442. }
  443. static void set_seg_override(struct decode_cache *c, int seg)
  444. {
  445. c->has_seg_override = true;
  446. c->seg_override = seg;
  447. }
  448. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  449. struct x86_emulate_ops *ops, int seg)
  450. {
  451. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  452. return 0;
  453. return ops->get_cached_segment_base(ctxt, seg);
  454. }
  455. static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
  456. struct x86_emulate_ops *ops,
  457. struct decode_cache *c)
  458. {
  459. if (!c->has_seg_override)
  460. return 0;
  461. return c->seg_override;
  462. }
  463. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  464. u32 error, bool valid)
  465. {
  466. ctxt->exception.vector = vec;
  467. ctxt->exception.error_code = error;
  468. ctxt->exception.error_code_valid = valid;
  469. return X86EMUL_PROPAGATE_FAULT;
  470. }
  471. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  472. {
  473. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  474. }
  475. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  476. {
  477. return emulate_exception(ctxt, GP_VECTOR, err, true);
  478. }
  479. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  480. {
  481. return emulate_exception(ctxt, SS_VECTOR, err, true);
  482. }
  483. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  484. {
  485. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  486. }
  487. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  488. {
  489. return emulate_exception(ctxt, TS_VECTOR, err, true);
  490. }
  491. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  492. {
  493. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  494. }
  495. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  496. {
  497. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  498. }
  499. static int __linearize(struct x86_emulate_ctxt *ctxt,
  500. struct segmented_address addr,
  501. unsigned size, bool write, bool fetch,
  502. ulong *linear)
  503. {
  504. struct decode_cache *c = &ctxt->decode;
  505. struct desc_struct desc;
  506. bool usable;
  507. ulong la;
  508. u32 lim;
  509. unsigned cpl, rpl;
  510. la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
  511. switch (ctxt->mode) {
  512. case X86EMUL_MODE_REAL:
  513. break;
  514. case X86EMUL_MODE_PROT64:
  515. if (((signed long)la << 16) >> 16 != la)
  516. return emulate_gp(ctxt, 0);
  517. break;
  518. default:
  519. usable = ctxt->ops->get_cached_descriptor(ctxt, &desc, NULL,
  520. addr.seg);
  521. if (!usable)
  522. goto bad;
  523. /* code segment or read-only data segment */
  524. if (((desc.type & 8) || !(desc.type & 2)) && write)
  525. goto bad;
  526. /* unreadable code segment */
  527. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  528. goto bad;
  529. lim = desc_limit_scaled(&desc);
  530. if ((desc.type & 8) || !(desc.type & 4)) {
  531. /* expand-up segment */
  532. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  533. goto bad;
  534. } else {
  535. /* exapand-down segment */
  536. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  537. goto bad;
  538. lim = desc.d ? 0xffffffff : 0xffff;
  539. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  540. goto bad;
  541. }
  542. cpl = ctxt->ops->cpl(ctxt);
  543. rpl = ctxt->ops->get_segment_selector(ctxt, addr.seg) & 3;
  544. cpl = max(cpl, rpl);
  545. if (!(desc.type & 8)) {
  546. /* data segment */
  547. if (cpl > desc.dpl)
  548. goto bad;
  549. } else if ((desc.type & 8) && !(desc.type & 4)) {
  550. /* nonconforming code segment */
  551. if (cpl != desc.dpl)
  552. goto bad;
  553. } else if ((desc.type & 8) && (desc.type & 4)) {
  554. /* conforming code segment */
  555. if (cpl < desc.dpl)
  556. goto bad;
  557. }
  558. break;
  559. }
  560. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : c->ad_bytes != 8)
  561. la &= (u32)-1;
  562. *linear = la;
  563. return X86EMUL_CONTINUE;
  564. bad:
  565. if (addr.seg == VCPU_SREG_SS)
  566. return emulate_ss(ctxt, addr.seg);
  567. else
  568. return emulate_gp(ctxt, addr.seg);
  569. }
  570. static int linearize(struct x86_emulate_ctxt *ctxt,
  571. struct segmented_address addr,
  572. unsigned size, bool write,
  573. ulong *linear)
  574. {
  575. return __linearize(ctxt, addr, size, write, false, linear);
  576. }
  577. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  578. struct segmented_address addr,
  579. void *data,
  580. unsigned size)
  581. {
  582. int rc;
  583. ulong linear;
  584. rc = linearize(ctxt, addr, size, false, &linear);
  585. if (rc != X86EMUL_CONTINUE)
  586. return rc;
  587. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  588. }
  589. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  590. struct x86_emulate_ops *ops,
  591. unsigned long eip, u8 *dest)
  592. {
  593. struct fetch_cache *fc = &ctxt->decode.fetch;
  594. int rc;
  595. int size, cur_size;
  596. if (eip == fc->end) {
  597. unsigned long linear;
  598. struct segmented_address addr = { .seg=VCPU_SREG_CS, .ea=eip};
  599. cur_size = fc->end - fc->start;
  600. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  601. rc = __linearize(ctxt, addr, size, false, true, &linear);
  602. if (rc != X86EMUL_CONTINUE)
  603. return rc;
  604. rc = ops->fetch(ctxt, linear, fc->data + cur_size,
  605. size, &ctxt->exception);
  606. if (rc != X86EMUL_CONTINUE)
  607. return rc;
  608. fc->end += size;
  609. }
  610. *dest = fc->data[eip - fc->start];
  611. return X86EMUL_CONTINUE;
  612. }
  613. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  614. struct x86_emulate_ops *ops,
  615. unsigned long eip, void *dest, unsigned size)
  616. {
  617. int rc;
  618. /* x86 instructions are limited to 15 bytes. */
  619. if (eip + size - ctxt->eip > 15)
  620. return X86EMUL_UNHANDLEABLE;
  621. while (size--) {
  622. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  623. if (rc != X86EMUL_CONTINUE)
  624. return rc;
  625. }
  626. return X86EMUL_CONTINUE;
  627. }
  628. /*
  629. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  630. * pointer into the block that addresses the relevant register.
  631. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  632. */
  633. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  634. int highbyte_regs)
  635. {
  636. void *p;
  637. p = &regs[modrm_reg];
  638. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  639. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  640. return p;
  641. }
  642. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  643. struct x86_emulate_ops *ops,
  644. struct segmented_address addr,
  645. u16 *size, unsigned long *address, int op_bytes)
  646. {
  647. int rc;
  648. if (op_bytes == 2)
  649. op_bytes = 3;
  650. *address = 0;
  651. rc = segmented_read_std(ctxt, addr, size, 2);
  652. if (rc != X86EMUL_CONTINUE)
  653. return rc;
  654. addr.ea += 2;
  655. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  656. return rc;
  657. }
  658. static int test_cc(unsigned int condition, unsigned int flags)
  659. {
  660. int rc = 0;
  661. switch ((condition & 15) >> 1) {
  662. case 0: /* o */
  663. rc |= (flags & EFLG_OF);
  664. break;
  665. case 1: /* b/c/nae */
  666. rc |= (flags & EFLG_CF);
  667. break;
  668. case 2: /* z/e */
  669. rc |= (flags & EFLG_ZF);
  670. break;
  671. case 3: /* be/na */
  672. rc |= (flags & (EFLG_CF|EFLG_ZF));
  673. break;
  674. case 4: /* s */
  675. rc |= (flags & EFLG_SF);
  676. break;
  677. case 5: /* p/pe */
  678. rc |= (flags & EFLG_PF);
  679. break;
  680. case 7: /* le/ng */
  681. rc |= (flags & EFLG_ZF);
  682. /* fall through */
  683. case 6: /* l/nge */
  684. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  685. break;
  686. }
  687. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  688. return (!!rc ^ (condition & 1));
  689. }
  690. static void fetch_register_operand(struct operand *op)
  691. {
  692. switch (op->bytes) {
  693. case 1:
  694. op->val = *(u8 *)op->addr.reg;
  695. break;
  696. case 2:
  697. op->val = *(u16 *)op->addr.reg;
  698. break;
  699. case 4:
  700. op->val = *(u32 *)op->addr.reg;
  701. break;
  702. case 8:
  703. op->val = *(u64 *)op->addr.reg;
  704. break;
  705. }
  706. }
  707. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  708. {
  709. ctxt->ops->get_fpu(ctxt);
  710. switch (reg) {
  711. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  712. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  713. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  714. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  715. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  716. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  717. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  718. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  719. #ifdef CONFIG_X86_64
  720. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  721. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  722. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  723. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  724. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  725. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  726. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  727. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  728. #endif
  729. default: BUG();
  730. }
  731. ctxt->ops->put_fpu(ctxt);
  732. }
  733. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  734. int reg)
  735. {
  736. ctxt->ops->get_fpu(ctxt);
  737. switch (reg) {
  738. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  739. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  740. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  741. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  742. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  743. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  744. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  745. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  746. #ifdef CONFIG_X86_64
  747. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  748. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  749. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  750. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  751. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  752. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  753. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  754. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  755. #endif
  756. default: BUG();
  757. }
  758. ctxt->ops->put_fpu(ctxt);
  759. }
  760. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  761. struct operand *op,
  762. struct decode_cache *c,
  763. int inhibit_bytereg)
  764. {
  765. unsigned reg = c->modrm_reg;
  766. int highbyte_regs = c->rex_prefix == 0;
  767. if (!(c->d & ModRM))
  768. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  769. if (c->d & Sse) {
  770. op->type = OP_XMM;
  771. op->bytes = 16;
  772. op->addr.xmm = reg;
  773. read_sse_reg(ctxt, &op->vec_val, reg);
  774. return;
  775. }
  776. op->type = OP_REG;
  777. if ((c->d & ByteOp) && !inhibit_bytereg) {
  778. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  779. op->bytes = 1;
  780. } else {
  781. op->addr.reg = decode_register(reg, c->regs, 0);
  782. op->bytes = c->op_bytes;
  783. }
  784. fetch_register_operand(op);
  785. op->orig_val = op->val;
  786. }
  787. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  788. struct x86_emulate_ops *ops,
  789. struct operand *op)
  790. {
  791. struct decode_cache *c = &ctxt->decode;
  792. u8 sib;
  793. int index_reg = 0, base_reg = 0, scale;
  794. int rc = X86EMUL_CONTINUE;
  795. ulong modrm_ea = 0;
  796. if (c->rex_prefix) {
  797. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  798. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  799. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  800. }
  801. c->modrm = insn_fetch(u8, 1, c->eip);
  802. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  803. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  804. c->modrm_rm |= (c->modrm & 0x07);
  805. c->modrm_seg = VCPU_SREG_DS;
  806. if (c->modrm_mod == 3) {
  807. op->type = OP_REG;
  808. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  809. op->addr.reg = decode_register(c->modrm_rm,
  810. c->regs, c->d & ByteOp);
  811. if (c->d & Sse) {
  812. op->type = OP_XMM;
  813. op->bytes = 16;
  814. op->addr.xmm = c->modrm_rm;
  815. read_sse_reg(ctxt, &op->vec_val, c->modrm_rm);
  816. return rc;
  817. }
  818. fetch_register_operand(op);
  819. return rc;
  820. }
  821. op->type = OP_MEM;
  822. if (c->ad_bytes == 2) {
  823. unsigned bx = c->regs[VCPU_REGS_RBX];
  824. unsigned bp = c->regs[VCPU_REGS_RBP];
  825. unsigned si = c->regs[VCPU_REGS_RSI];
  826. unsigned di = c->regs[VCPU_REGS_RDI];
  827. /* 16-bit ModR/M decode. */
  828. switch (c->modrm_mod) {
  829. case 0:
  830. if (c->modrm_rm == 6)
  831. modrm_ea += insn_fetch(u16, 2, c->eip);
  832. break;
  833. case 1:
  834. modrm_ea += insn_fetch(s8, 1, c->eip);
  835. break;
  836. case 2:
  837. modrm_ea += insn_fetch(u16, 2, c->eip);
  838. break;
  839. }
  840. switch (c->modrm_rm) {
  841. case 0:
  842. modrm_ea += bx + si;
  843. break;
  844. case 1:
  845. modrm_ea += bx + di;
  846. break;
  847. case 2:
  848. modrm_ea += bp + si;
  849. break;
  850. case 3:
  851. modrm_ea += bp + di;
  852. break;
  853. case 4:
  854. modrm_ea += si;
  855. break;
  856. case 5:
  857. modrm_ea += di;
  858. break;
  859. case 6:
  860. if (c->modrm_mod != 0)
  861. modrm_ea += bp;
  862. break;
  863. case 7:
  864. modrm_ea += bx;
  865. break;
  866. }
  867. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  868. (c->modrm_rm == 6 && c->modrm_mod != 0))
  869. c->modrm_seg = VCPU_SREG_SS;
  870. modrm_ea = (u16)modrm_ea;
  871. } else {
  872. /* 32/64-bit ModR/M decode. */
  873. if ((c->modrm_rm & 7) == 4) {
  874. sib = insn_fetch(u8, 1, c->eip);
  875. index_reg |= (sib >> 3) & 7;
  876. base_reg |= sib & 7;
  877. scale = sib >> 6;
  878. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  879. modrm_ea += insn_fetch(s32, 4, c->eip);
  880. else
  881. modrm_ea += c->regs[base_reg];
  882. if (index_reg != 4)
  883. modrm_ea += c->regs[index_reg] << scale;
  884. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  885. if (ctxt->mode == X86EMUL_MODE_PROT64)
  886. c->rip_relative = 1;
  887. } else
  888. modrm_ea += c->regs[c->modrm_rm];
  889. switch (c->modrm_mod) {
  890. case 0:
  891. if (c->modrm_rm == 5)
  892. modrm_ea += insn_fetch(s32, 4, c->eip);
  893. break;
  894. case 1:
  895. modrm_ea += insn_fetch(s8, 1, c->eip);
  896. break;
  897. case 2:
  898. modrm_ea += insn_fetch(s32, 4, c->eip);
  899. break;
  900. }
  901. }
  902. op->addr.mem.ea = modrm_ea;
  903. done:
  904. return rc;
  905. }
  906. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  907. struct x86_emulate_ops *ops,
  908. struct operand *op)
  909. {
  910. struct decode_cache *c = &ctxt->decode;
  911. int rc = X86EMUL_CONTINUE;
  912. op->type = OP_MEM;
  913. switch (c->ad_bytes) {
  914. case 2:
  915. op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
  916. break;
  917. case 4:
  918. op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
  919. break;
  920. case 8:
  921. op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
  922. break;
  923. }
  924. done:
  925. return rc;
  926. }
  927. static void fetch_bit_operand(struct decode_cache *c)
  928. {
  929. long sv = 0, mask;
  930. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  931. mask = ~(c->dst.bytes * 8 - 1);
  932. if (c->src.bytes == 2)
  933. sv = (s16)c->src.val & (s16)mask;
  934. else if (c->src.bytes == 4)
  935. sv = (s32)c->src.val & (s32)mask;
  936. c->dst.addr.mem.ea += (sv >> 3);
  937. }
  938. /* only subword offset */
  939. c->src.val &= (c->dst.bytes << 3) - 1;
  940. }
  941. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  942. struct x86_emulate_ops *ops,
  943. unsigned long addr, void *dest, unsigned size)
  944. {
  945. int rc;
  946. struct read_cache *mc = &ctxt->decode.mem_read;
  947. while (size) {
  948. int n = min(size, 8u);
  949. size -= n;
  950. if (mc->pos < mc->end)
  951. goto read_cached;
  952. rc = ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  953. &ctxt->exception);
  954. if (rc != X86EMUL_CONTINUE)
  955. return rc;
  956. mc->end += n;
  957. read_cached:
  958. memcpy(dest, mc->data + mc->pos, n);
  959. mc->pos += n;
  960. dest += n;
  961. addr += n;
  962. }
  963. return X86EMUL_CONTINUE;
  964. }
  965. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  966. struct segmented_address addr,
  967. void *data,
  968. unsigned size)
  969. {
  970. int rc;
  971. ulong linear;
  972. rc = linearize(ctxt, addr, size, false, &linear);
  973. if (rc != X86EMUL_CONTINUE)
  974. return rc;
  975. return read_emulated(ctxt, ctxt->ops, linear, data, size);
  976. }
  977. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  978. struct segmented_address addr,
  979. const void *data,
  980. unsigned size)
  981. {
  982. int rc;
  983. ulong linear;
  984. rc = linearize(ctxt, addr, size, true, &linear);
  985. if (rc != X86EMUL_CONTINUE)
  986. return rc;
  987. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  988. &ctxt->exception);
  989. }
  990. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  991. struct segmented_address addr,
  992. const void *orig_data, const void *data,
  993. unsigned size)
  994. {
  995. int rc;
  996. ulong linear;
  997. rc = linearize(ctxt, addr, size, true, &linear);
  998. if (rc != X86EMUL_CONTINUE)
  999. return rc;
  1000. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1001. size, &ctxt->exception);
  1002. }
  1003. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1004. struct x86_emulate_ops *ops,
  1005. unsigned int size, unsigned short port,
  1006. void *dest)
  1007. {
  1008. struct read_cache *rc = &ctxt->decode.io_read;
  1009. if (rc->pos == rc->end) { /* refill pio read ahead */
  1010. struct decode_cache *c = &ctxt->decode;
  1011. unsigned int in_page, n;
  1012. unsigned int count = c->rep_prefix ?
  1013. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  1014. in_page = (ctxt->eflags & EFLG_DF) ?
  1015. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  1016. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  1017. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1018. count);
  1019. if (n == 0)
  1020. n = 1;
  1021. rc->pos = rc->end = 0;
  1022. if (!ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1023. return 0;
  1024. rc->end = n * size;
  1025. }
  1026. memcpy(dest, rc->data + rc->pos, size);
  1027. rc->pos += size;
  1028. return 1;
  1029. }
  1030. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1031. struct x86_emulate_ops *ops,
  1032. u16 selector, struct desc_ptr *dt)
  1033. {
  1034. if (selector & 1 << 2) {
  1035. struct desc_struct desc;
  1036. memset (dt, 0, sizeof *dt);
  1037. if (!ops->get_cached_descriptor(ctxt, &desc, NULL,
  1038. VCPU_SREG_LDTR))
  1039. return;
  1040. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1041. dt->address = get_desc_base(&desc);
  1042. } else
  1043. ops->get_gdt(ctxt, dt);
  1044. }
  1045. /* allowed just for 8 bytes segments */
  1046. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1047. struct x86_emulate_ops *ops,
  1048. u16 selector, struct desc_struct *desc)
  1049. {
  1050. struct desc_ptr dt;
  1051. u16 index = selector >> 3;
  1052. int ret;
  1053. ulong addr;
  1054. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1055. if (dt.size < index * 8 + 7)
  1056. return emulate_gp(ctxt, selector & 0xfffc);
  1057. addr = dt.address + index * 8;
  1058. ret = ops->read_std(ctxt, addr, desc, sizeof *desc, &ctxt->exception);
  1059. return ret;
  1060. }
  1061. /* allowed just for 8 bytes segments */
  1062. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1063. struct x86_emulate_ops *ops,
  1064. u16 selector, struct desc_struct *desc)
  1065. {
  1066. struct desc_ptr dt;
  1067. u16 index = selector >> 3;
  1068. ulong addr;
  1069. int ret;
  1070. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1071. if (dt.size < index * 8 + 7)
  1072. return emulate_gp(ctxt, selector & 0xfffc);
  1073. addr = dt.address + index * 8;
  1074. ret = ops->write_std(ctxt, addr, desc, sizeof *desc, &ctxt->exception);
  1075. return ret;
  1076. }
  1077. /* Does not support long mode */
  1078. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1079. struct x86_emulate_ops *ops,
  1080. u16 selector, int seg)
  1081. {
  1082. struct desc_struct seg_desc;
  1083. u8 dpl, rpl, cpl;
  1084. unsigned err_vec = GP_VECTOR;
  1085. u32 err_code = 0;
  1086. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1087. int ret;
  1088. memset(&seg_desc, 0, sizeof seg_desc);
  1089. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1090. || ctxt->mode == X86EMUL_MODE_REAL) {
  1091. /* set real mode segment descriptor */
  1092. set_desc_base(&seg_desc, selector << 4);
  1093. set_desc_limit(&seg_desc, 0xffff);
  1094. seg_desc.type = 3;
  1095. seg_desc.p = 1;
  1096. seg_desc.s = 1;
  1097. goto load;
  1098. }
  1099. /* NULL selector is not valid for TR, CS and SS */
  1100. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1101. && null_selector)
  1102. goto exception;
  1103. /* TR should be in GDT only */
  1104. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1105. goto exception;
  1106. if (null_selector) /* for NULL selector skip all following checks */
  1107. goto load;
  1108. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1109. if (ret != X86EMUL_CONTINUE)
  1110. return ret;
  1111. err_code = selector & 0xfffc;
  1112. err_vec = GP_VECTOR;
  1113. /* can't load system descriptor into segment selecor */
  1114. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1115. goto exception;
  1116. if (!seg_desc.p) {
  1117. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1118. goto exception;
  1119. }
  1120. rpl = selector & 3;
  1121. dpl = seg_desc.dpl;
  1122. cpl = ops->cpl(ctxt);
  1123. switch (seg) {
  1124. case VCPU_SREG_SS:
  1125. /*
  1126. * segment is not a writable data segment or segment
  1127. * selector's RPL != CPL or segment selector's RPL != CPL
  1128. */
  1129. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1130. goto exception;
  1131. break;
  1132. case VCPU_SREG_CS:
  1133. if (!(seg_desc.type & 8))
  1134. goto exception;
  1135. if (seg_desc.type & 4) {
  1136. /* conforming */
  1137. if (dpl > cpl)
  1138. goto exception;
  1139. } else {
  1140. /* nonconforming */
  1141. if (rpl > cpl || dpl != cpl)
  1142. goto exception;
  1143. }
  1144. /* CS(RPL) <- CPL */
  1145. selector = (selector & 0xfffc) | cpl;
  1146. break;
  1147. case VCPU_SREG_TR:
  1148. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1149. goto exception;
  1150. break;
  1151. case VCPU_SREG_LDTR:
  1152. if (seg_desc.s || seg_desc.type != 2)
  1153. goto exception;
  1154. break;
  1155. default: /* DS, ES, FS, or GS */
  1156. /*
  1157. * segment is not a data or readable code segment or
  1158. * ((segment is a data or nonconforming code segment)
  1159. * and (both RPL and CPL > DPL))
  1160. */
  1161. if ((seg_desc.type & 0xa) == 0x8 ||
  1162. (((seg_desc.type & 0xc) != 0xc) &&
  1163. (rpl > dpl && cpl > dpl)))
  1164. goto exception;
  1165. break;
  1166. }
  1167. if (seg_desc.s) {
  1168. /* mark segment as accessed */
  1169. seg_desc.type |= 1;
  1170. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1171. if (ret != X86EMUL_CONTINUE)
  1172. return ret;
  1173. }
  1174. load:
  1175. ops->set_segment_selector(ctxt, selector, seg);
  1176. ops->set_cached_descriptor(ctxt, &seg_desc, 0, seg);
  1177. return X86EMUL_CONTINUE;
  1178. exception:
  1179. emulate_exception(ctxt, err_vec, err_code, true);
  1180. return X86EMUL_PROPAGATE_FAULT;
  1181. }
  1182. static void write_register_operand(struct operand *op)
  1183. {
  1184. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1185. switch (op->bytes) {
  1186. case 1:
  1187. *(u8 *)op->addr.reg = (u8)op->val;
  1188. break;
  1189. case 2:
  1190. *(u16 *)op->addr.reg = (u16)op->val;
  1191. break;
  1192. case 4:
  1193. *op->addr.reg = (u32)op->val;
  1194. break; /* 64b: zero-extend */
  1195. case 8:
  1196. *op->addr.reg = op->val;
  1197. break;
  1198. }
  1199. }
  1200. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1201. struct x86_emulate_ops *ops)
  1202. {
  1203. int rc;
  1204. struct decode_cache *c = &ctxt->decode;
  1205. switch (c->dst.type) {
  1206. case OP_REG:
  1207. write_register_operand(&c->dst);
  1208. break;
  1209. case OP_MEM:
  1210. if (c->lock_prefix)
  1211. rc = segmented_cmpxchg(ctxt,
  1212. c->dst.addr.mem,
  1213. &c->dst.orig_val,
  1214. &c->dst.val,
  1215. c->dst.bytes);
  1216. else
  1217. rc = segmented_write(ctxt,
  1218. c->dst.addr.mem,
  1219. &c->dst.val,
  1220. c->dst.bytes);
  1221. if (rc != X86EMUL_CONTINUE)
  1222. return rc;
  1223. break;
  1224. case OP_XMM:
  1225. write_sse_reg(ctxt, &c->dst.vec_val, c->dst.addr.xmm);
  1226. break;
  1227. case OP_NONE:
  1228. /* no writeback */
  1229. break;
  1230. default:
  1231. break;
  1232. }
  1233. return X86EMUL_CONTINUE;
  1234. }
  1235. static int em_push(struct x86_emulate_ctxt *ctxt)
  1236. {
  1237. struct decode_cache *c = &ctxt->decode;
  1238. struct segmented_address addr;
  1239. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1240. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1241. addr.seg = VCPU_SREG_SS;
  1242. /* Disable writeback. */
  1243. c->dst.type = OP_NONE;
  1244. return segmented_write(ctxt, addr, &c->src.val, c->op_bytes);
  1245. }
  1246. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1247. struct x86_emulate_ops *ops,
  1248. void *dest, int len)
  1249. {
  1250. struct decode_cache *c = &ctxt->decode;
  1251. int rc;
  1252. struct segmented_address addr;
  1253. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1254. addr.seg = VCPU_SREG_SS;
  1255. rc = segmented_read(ctxt, addr, dest, len);
  1256. if (rc != X86EMUL_CONTINUE)
  1257. return rc;
  1258. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1259. return rc;
  1260. }
  1261. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1262. struct x86_emulate_ops *ops,
  1263. void *dest, int len)
  1264. {
  1265. int rc;
  1266. unsigned long val, change_mask;
  1267. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1268. int cpl = ops->cpl(ctxt);
  1269. rc = emulate_pop(ctxt, ops, &val, len);
  1270. if (rc != X86EMUL_CONTINUE)
  1271. return rc;
  1272. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1273. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1274. switch(ctxt->mode) {
  1275. case X86EMUL_MODE_PROT64:
  1276. case X86EMUL_MODE_PROT32:
  1277. case X86EMUL_MODE_PROT16:
  1278. if (cpl == 0)
  1279. change_mask |= EFLG_IOPL;
  1280. if (cpl <= iopl)
  1281. change_mask |= EFLG_IF;
  1282. break;
  1283. case X86EMUL_MODE_VM86:
  1284. if (iopl < 3)
  1285. return emulate_gp(ctxt, 0);
  1286. change_mask |= EFLG_IF;
  1287. break;
  1288. default: /* real mode */
  1289. change_mask |= (EFLG_IOPL | EFLG_IF);
  1290. break;
  1291. }
  1292. *(unsigned long *)dest =
  1293. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1294. return rc;
  1295. }
  1296. static int emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1297. struct x86_emulate_ops *ops, int seg)
  1298. {
  1299. struct decode_cache *c = &ctxt->decode;
  1300. c->src.val = ops->get_segment_selector(ctxt, seg);
  1301. return em_push(ctxt);
  1302. }
  1303. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1304. struct x86_emulate_ops *ops, int seg)
  1305. {
  1306. struct decode_cache *c = &ctxt->decode;
  1307. unsigned long selector;
  1308. int rc;
  1309. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1310. if (rc != X86EMUL_CONTINUE)
  1311. return rc;
  1312. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1313. return rc;
  1314. }
  1315. static int emulate_pusha(struct x86_emulate_ctxt *ctxt)
  1316. {
  1317. struct decode_cache *c = &ctxt->decode;
  1318. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1319. int rc = X86EMUL_CONTINUE;
  1320. int reg = VCPU_REGS_RAX;
  1321. while (reg <= VCPU_REGS_RDI) {
  1322. (reg == VCPU_REGS_RSP) ?
  1323. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1324. rc = em_push(ctxt);
  1325. if (rc != X86EMUL_CONTINUE)
  1326. return rc;
  1327. ++reg;
  1328. }
  1329. return rc;
  1330. }
  1331. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1332. struct x86_emulate_ops *ops)
  1333. {
  1334. struct decode_cache *c = &ctxt->decode;
  1335. int rc = X86EMUL_CONTINUE;
  1336. int reg = VCPU_REGS_RDI;
  1337. while (reg >= VCPU_REGS_RAX) {
  1338. if (reg == VCPU_REGS_RSP) {
  1339. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1340. c->op_bytes);
  1341. --reg;
  1342. }
  1343. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1344. if (rc != X86EMUL_CONTINUE)
  1345. break;
  1346. --reg;
  1347. }
  1348. return rc;
  1349. }
  1350. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1351. struct x86_emulate_ops *ops, int irq)
  1352. {
  1353. struct decode_cache *c = &ctxt->decode;
  1354. int rc;
  1355. struct desc_ptr dt;
  1356. gva_t cs_addr;
  1357. gva_t eip_addr;
  1358. u16 cs, eip;
  1359. /* TODO: Add limit checks */
  1360. c->src.val = ctxt->eflags;
  1361. rc = em_push(ctxt);
  1362. if (rc != X86EMUL_CONTINUE)
  1363. return rc;
  1364. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1365. c->src.val = ops->get_segment_selector(ctxt, VCPU_SREG_CS);
  1366. rc = em_push(ctxt);
  1367. if (rc != X86EMUL_CONTINUE)
  1368. return rc;
  1369. c->src.val = c->eip;
  1370. rc = em_push(ctxt);
  1371. if (rc != X86EMUL_CONTINUE)
  1372. return rc;
  1373. ops->get_idt(ctxt, &dt);
  1374. eip_addr = dt.address + (irq << 2);
  1375. cs_addr = dt.address + (irq << 2) + 2;
  1376. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1377. if (rc != X86EMUL_CONTINUE)
  1378. return rc;
  1379. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1380. if (rc != X86EMUL_CONTINUE)
  1381. return rc;
  1382. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1383. if (rc != X86EMUL_CONTINUE)
  1384. return rc;
  1385. c->eip = eip;
  1386. return rc;
  1387. }
  1388. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1389. struct x86_emulate_ops *ops, int irq)
  1390. {
  1391. switch(ctxt->mode) {
  1392. case X86EMUL_MODE_REAL:
  1393. return emulate_int_real(ctxt, ops, irq);
  1394. case X86EMUL_MODE_VM86:
  1395. case X86EMUL_MODE_PROT16:
  1396. case X86EMUL_MODE_PROT32:
  1397. case X86EMUL_MODE_PROT64:
  1398. default:
  1399. /* Protected mode interrupts unimplemented yet */
  1400. return X86EMUL_UNHANDLEABLE;
  1401. }
  1402. }
  1403. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1404. struct x86_emulate_ops *ops)
  1405. {
  1406. struct decode_cache *c = &ctxt->decode;
  1407. int rc = X86EMUL_CONTINUE;
  1408. unsigned long temp_eip = 0;
  1409. unsigned long temp_eflags = 0;
  1410. unsigned long cs = 0;
  1411. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1412. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1413. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1414. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1415. /* TODO: Add stack limit check */
  1416. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1417. if (rc != X86EMUL_CONTINUE)
  1418. return rc;
  1419. if (temp_eip & ~0xffff)
  1420. return emulate_gp(ctxt, 0);
  1421. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1422. if (rc != X86EMUL_CONTINUE)
  1423. return rc;
  1424. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1425. if (rc != X86EMUL_CONTINUE)
  1426. return rc;
  1427. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1428. if (rc != X86EMUL_CONTINUE)
  1429. return rc;
  1430. c->eip = temp_eip;
  1431. if (c->op_bytes == 4)
  1432. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1433. else if (c->op_bytes == 2) {
  1434. ctxt->eflags &= ~0xffff;
  1435. ctxt->eflags |= temp_eflags;
  1436. }
  1437. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1438. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1439. return rc;
  1440. }
  1441. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1442. struct x86_emulate_ops* ops)
  1443. {
  1444. switch(ctxt->mode) {
  1445. case X86EMUL_MODE_REAL:
  1446. return emulate_iret_real(ctxt, ops);
  1447. case X86EMUL_MODE_VM86:
  1448. case X86EMUL_MODE_PROT16:
  1449. case X86EMUL_MODE_PROT32:
  1450. case X86EMUL_MODE_PROT64:
  1451. default:
  1452. /* iret from protected mode unimplemented yet */
  1453. return X86EMUL_UNHANDLEABLE;
  1454. }
  1455. }
  1456. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1457. struct x86_emulate_ops *ops)
  1458. {
  1459. struct decode_cache *c = &ctxt->decode;
  1460. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1461. }
  1462. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1463. {
  1464. struct decode_cache *c = &ctxt->decode;
  1465. switch (c->modrm_reg) {
  1466. case 0: /* rol */
  1467. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1468. break;
  1469. case 1: /* ror */
  1470. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1471. break;
  1472. case 2: /* rcl */
  1473. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1474. break;
  1475. case 3: /* rcr */
  1476. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1477. break;
  1478. case 4: /* sal/shl */
  1479. case 6: /* sal/shl */
  1480. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1481. break;
  1482. case 5: /* shr */
  1483. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1484. break;
  1485. case 7: /* sar */
  1486. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1487. break;
  1488. }
  1489. }
  1490. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1491. struct x86_emulate_ops *ops)
  1492. {
  1493. struct decode_cache *c = &ctxt->decode;
  1494. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1495. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1496. u8 de = 0;
  1497. switch (c->modrm_reg) {
  1498. case 0 ... 1: /* test */
  1499. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1500. break;
  1501. case 2: /* not */
  1502. c->dst.val = ~c->dst.val;
  1503. break;
  1504. case 3: /* neg */
  1505. emulate_1op("neg", c->dst, ctxt->eflags);
  1506. break;
  1507. case 4: /* mul */
  1508. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1509. break;
  1510. case 5: /* imul */
  1511. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1512. break;
  1513. case 6: /* div */
  1514. emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
  1515. ctxt->eflags, de);
  1516. break;
  1517. case 7: /* idiv */
  1518. emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
  1519. ctxt->eflags, de);
  1520. break;
  1521. default:
  1522. return X86EMUL_UNHANDLEABLE;
  1523. }
  1524. if (de)
  1525. return emulate_de(ctxt);
  1526. return X86EMUL_CONTINUE;
  1527. }
  1528. static int emulate_grp45(struct x86_emulate_ctxt *ctxt)
  1529. {
  1530. struct decode_cache *c = &ctxt->decode;
  1531. int rc = X86EMUL_CONTINUE;
  1532. switch (c->modrm_reg) {
  1533. case 0: /* inc */
  1534. emulate_1op("inc", c->dst, ctxt->eflags);
  1535. break;
  1536. case 1: /* dec */
  1537. emulate_1op("dec", c->dst, ctxt->eflags);
  1538. break;
  1539. case 2: /* call near abs */ {
  1540. long int old_eip;
  1541. old_eip = c->eip;
  1542. c->eip = c->src.val;
  1543. c->src.val = old_eip;
  1544. rc = em_push(ctxt);
  1545. break;
  1546. }
  1547. case 4: /* jmp abs */
  1548. c->eip = c->src.val;
  1549. break;
  1550. case 6: /* push */
  1551. rc = em_push(ctxt);
  1552. break;
  1553. }
  1554. return rc;
  1555. }
  1556. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1557. struct x86_emulate_ops *ops)
  1558. {
  1559. struct decode_cache *c = &ctxt->decode;
  1560. u64 old = c->dst.orig_val64;
  1561. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1562. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1563. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1564. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1565. ctxt->eflags &= ~EFLG_ZF;
  1566. } else {
  1567. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1568. (u32) c->regs[VCPU_REGS_RBX];
  1569. ctxt->eflags |= EFLG_ZF;
  1570. }
  1571. return X86EMUL_CONTINUE;
  1572. }
  1573. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1574. struct x86_emulate_ops *ops)
  1575. {
  1576. struct decode_cache *c = &ctxt->decode;
  1577. int rc;
  1578. unsigned long cs;
  1579. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1580. if (rc != X86EMUL_CONTINUE)
  1581. return rc;
  1582. if (c->op_bytes == 4)
  1583. c->eip = (u32)c->eip;
  1584. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1585. if (rc != X86EMUL_CONTINUE)
  1586. return rc;
  1587. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1588. return rc;
  1589. }
  1590. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1591. struct x86_emulate_ops *ops, int seg)
  1592. {
  1593. struct decode_cache *c = &ctxt->decode;
  1594. unsigned short sel;
  1595. int rc;
  1596. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1597. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1598. if (rc != X86EMUL_CONTINUE)
  1599. return rc;
  1600. c->dst.val = c->src.val;
  1601. return rc;
  1602. }
  1603. static inline void
  1604. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1605. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1606. struct desc_struct *ss)
  1607. {
  1608. memset(cs, 0, sizeof(struct desc_struct));
  1609. ops->get_cached_descriptor(ctxt, cs, NULL, VCPU_SREG_CS);
  1610. memset(ss, 0, sizeof(struct desc_struct));
  1611. cs->l = 0; /* will be adjusted later */
  1612. set_desc_base(cs, 0); /* flat segment */
  1613. cs->g = 1; /* 4kb granularity */
  1614. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1615. cs->type = 0x0b; /* Read, Execute, Accessed */
  1616. cs->s = 1;
  1617. cs->dpl = 0; /* will be adjusted later */
  1618. cs->p = 1;
  1619. cs->d = 1;
  1620. set_desc_base(ss, 0); /* flat segment */
  1621. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1622. ss->g = 1; /* 4kb granularity */
  1623. ss->s = 1;
  1624. ss->type = 0x03; /* Read/Write, Accessed */
  1625. ss->d = 1; /* 32bit stack segment */
  1626. ss->dpl = 0;
  1627. ss->p = 1;
  1628. }
  1629. static int
  1630. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1631. {
  1632. struct decode_cache *c = &ctxt->decode;
  1633. struct desc_struct cs, ss;
  1634. u64 msr_data;
  1635. u16 cs_sel, ss_sel;
  1636. u64 efer = 0;
  1637. /* syscall is not available in real mode */
  1638. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1639. ctxt->mode == X86EMUL_MODE_VM86)
  1640. return emulate_ud(ctxt);
  1641. ops->get_msr(ctxt, MSR_EFER, &efer);
  1642. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1643. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1644. msr_data >>= 32;
  1645. cs_sel = (u16)(msr_data & 0xfffc);
  1646. ss_sel = (u16)(msr_data + 8);
  1647. if (efer & EFER_LMA) {
  1648. cs.d = 0;
  1649. cs.l = 1;
  1650. }
  1651. ops->set_cached_descriptor(ctxt, &cs, 0, VCPU_SREG_CS);
  1652. ops->set_segment_selector(ctxt, cs_sel, VCPU_SREG_CS);
  1653. ops->set_cached_descriptor(ctxt, &ss, 0, VCPU_SREG_SS);
  1654. ops->set_segment_selector(ctxt, ss_sel, VCPU_SREG_SS);
  1655. c->regs[VCPU_REGS_RCX] = c->eip;
  1656. if (efer & EFER_LMA) {
  1657. #ifdef CONFIG_X86_64
  1658. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1659. ops->get_msr(ctxt,
  1660. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1661. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1662. c->eip = msr_data;
  1663. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1664. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1665. #endif
  1666. } else {
  1667. /* legacy mode */
  1668. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1669. c->eip = (u32)msr_data;
  1670. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1671. }
  1672. return X86EMUL_CONTINUE;
  1673. }
  1674. static int
  1675. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1676. {
  1677. struct decode_cache *c = &ctxt->decode;
  1678. struct desc_struct cs, ss;
  1679. u64 msr_data;
  1680. u16 cs_sel, ss_sel;
  1681. u64 efer = 0;
  1682. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1683. /* inject #GP if in real mode */
  1684. if (ctxt->mode == X86EMUL_MODE_REAL)
  1685. return emulate_gp(ctxt, 0);
  1686. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1687. * Therefore, we inject an #UD.
  1688. */
  1689. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1690. return emulate_ud(ctxt);
  1691. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1692. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1693. switch (ctxt->mode) {
  1694. case X86EMUL_MODE_PROT32:
  1695. if ((msr_data & 0xfffc) == 0x0)
  1696. return emulate_gp(ctxt, 0);
  1697. break;
  1698. case X86EMUL_MODE_PROT64:
  1699. if (msr_data == 0x0)
  1700. return emulate_gp(ctxt, 0);
  1701. break;
  1702. }
  1703. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1704. cs_sel = (u16)msr_data;
  1705. cs_sel &= ~SELECTOR_RPL_MASK;
  1706. ss_sel = cs_sel + 8;
  1707. ss_sel &= ~SELECTOR_RPL_MASK;
  1708. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1709. cs.d = 0;
  1710. cs.l = 1;
  1711. }
  1712. ops->set_cached_descriptor(ctxt, &cs, 0, VCPU_SREG_CS);
  1713. ops->set_segment_selector(ctxt, cs_sel, VCPU_SREG_CS);
  1714. ops->set_cached_descriptor(ctxt, &ss, 0, VCPU_SREG_SS);
  1715. ops->set_segment_selector(ctxt, ss_sel, VCPU_SREG_SS);
  1716. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1717. c->eip = msr_data;
  1718. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1719. c->regs[VCPU_REGS_RSP] = msr_data;
  1720. return X86EMUL_CONTINUE;
  1721. }
  1722. static int
  1723. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1724. {
  1725. struct decode_cache *c = &ctxt->decode;
  1726. struct desc_struct cs, ss;
  1727. u64 msr_data;
  1728. int usermode;
  1729. u16 cs_sel, ss_sel;
  1730. /* inject #GP if in real mode or Virtual 8086 mode */
  1731. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1732. ctxt->mode == X86EMUL_MODE_VM86)
  1733. return emulate_gp(ctxt, 0);
  1734. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1735. if ((c->rex_prefix & 0x8) != 0x0)
  1736. usermode = X86EMUL_MODE_PROT64;
  1737. else
  1738. usermode = X86EMUL_MODE_PROT32;
  1739. cs.dpl = 3;
  1740. ss.dpl = 3;
  1741. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1742. switch (usermode) {
  1743. case X86EMUL_MODE_PROT32:
  1744. cs_sel = (u16)(msr_data + 16);
  1745. if ((msr_data & 0xfffc) == 0x0)
  1746. return emulate_gp(ctxt, 0);
  1747. ss_sel = (u16)(msr_data + 24);
  1748. break;
  1749. case X86EMUL_MODE_PROT64:
  1750. cs_sel = (u16)(msr_data + 32);
  1751. if (msr_data == 0x0)
  1752. return emulate_gp(ctxt, 0);
  1753. ss_sel = cs_sel + 8;
  1754. cs.d = 0;
  1755. cs.l = 1;
  1756. break;
  1757. }
  1758. cs_sel |= SELECTOR_RPL_MASK;
  1759. ss_sel |= SELECTOR_RPL_MASK;
  1760. ops->set_cached_descriptor(ctxt, &cs, 0, VCPU_SREG_CS);
  1761. ops->set_segment_selector(ctxt, cs_sel, VCPU_SREG_CS);
  1762. ops->set_cached_descriptor(ctxt, &ss, 0, VCPU_SREG_SS);
  1763. ops->set_segment_selector(ctxt, ss_sel, VCPU_SREG_SS);
  1764. c->eip = c->regs[VCPU_REGS_RDX];
  1765. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1766. return X86EMUL_CONTINUE;
  1767. }
  1768. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1769. struct x86_emulate_ops *ops)
  1770. {
  1771. int iopl;
  1772. if (ctxt->mode == X86EMUL_MODE_REAL)
  1773. return false;
  1774. if (ctxt->mode == X86EMUL_MODE_VM86)
  1775. return true;
  1776. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1777. return ops->cpl(ctxt) > iopl;
  1778. }
  1779. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1780. struct x86_emulate_ops *ops,
  1781. u16 port, u16 len)
  1782. {
  1783. struct desc_struct tr_seg;
  1784. u32 base3;
  1785. int r;
  1786. u16 io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1787. unsigned mask = (1 << len) - 1;
  1788. unsigned long base;
  1789. ops->get_cached_descriptor(ctxt, &tr_seg, &base3, VCPU_SREG_TR);
  1790. if (!tr_seg.p)
  1791. return false;
  1792. if (desc_limit_scaled(&tr_seg) < 103)
  1793. return false;
  1794. base = get_desc_base(&tr_seg);
  1795. #ifdef CONFIG_X86_64
  1796. base |= ((u64)base3) << 32;
  1797. #endif
  1798. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  1799. if (r != X86EMUL_CONTINUE)
  1800. return false;
  1801. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1802. return false;
  1803. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  1804. if (r != X86EMUL_CONTINUE)
  1805. return false;
  1806. if ((perm >> bit_idx) & mask)
  1807. return false;
  1808. return true;
  1809. }
  1810. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1811. struct x86_emulate_ops *ops,
  1812. u16 port, u16 len)
  1813. {
  1814. if (ctxt->perm_ok)
  1815. return true;
  1816. if (emulator_bad_iopl(ctxt, ops))
  1817. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1818. return false;
  1819. ctxt->perm_ok = true;
  1820. return true;
  1821. }
  1822. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1823. struct x86_emulate_ops *ops,
  1824. struct tss_segment_16 *tss)
  1825. {
  1826. struct decode_cache *c = &ctxt->decode;
  1827. tss->ip = c->eip;
  1828. tss->flag = ctxt->eflags;
  1829. tss->ax = c->regs[VCPU_REGS_RAX];
  1830. tss->cx = c->regs[VCPU_REGS_RCX];
  1831. tss->dx = c->regs[VCPU_REGS_RDX];
  1832. tss->bx = c->regs[VCPU_REGS_RBX];
  1833. tss->sp = c->regs[VCPU_REGS_RSP];
  1834. tss->bp = c->regs[VCPU_REGS_RBP];
  1835. tss->si = c->regs[VCPU_REGS_RSI];
  1836. tss->di = c->regs[VCPU_REGS_RDI];
  1837. tss->es = ops->get_segment_selector(ctxt, VCPU_SREG_ES);
  1838. tss->cs = ops->get_segment_selector(ctxt, VCPU_SREG_CS);
  1839. tss->ss = ops->get_segment_selector(ctxt, VCPU_SREG_SS);
  1840. tss->ds = ops->get_segment_selector(ctxt, VCPU_SREG_DS);
  1841. tss->ldt = ops->get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1842. }
  1843. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1844. struct x86_emulate_ops *ops,
  1845. struct tss_segment_16 *tss)
  1846. {
  1847. struct decode_cache *c = &ctxt->decode;
  1848. int ret;
  1849. c->eip = tss->ip;
  1850. ctxt->eflags = tss->flag | 2;
  1851. c->regs[VCPU_REGS_RAX] = tss->ax;
  1852. c->regs[VCPU_REGS_RCX] = tss->cx;
  1853. c->regs[VCPU_REGS_RDX] = tss->dx;
  1854. c->regs[VCPU_REGS_RBX] = tss->bx;
  1855. c->regs[VCPU_REGS_RSP] = tss->sp;
  1856. c->regs[VCPU_REGS_RBP] = tss->bp;
  1857. c->regs[VCPU_REGS_RSI] = tss->si;
  1858. c->regs[VCPU_REGS_RDI] = tss->di;
  1859. /*
  1860. * SDM says that segment selectors are loaded before segment
  1861. * descriptors
  1862. */
  1863. ops->set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1864. ops->set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1865. ops->set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1866. ops->set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1867. ops->set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1868. /*
  1869. * Now load segment descriptors. If fault happenes at this stage
  1870. * it is handled in a context of new task
  1871. */
  1872. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1873. if (ret != X86EMUL_CONTINUE)
  1874. return ret;
  1875. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1876. if (ret != X86EMUL_CONTINUE)
  1877. return ret;
  1878. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1879. if (ret != X86EMUL_CONTINUE)
  1880. return ret;
  1881. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1882. if (ret != X86EMUL_CONTINUE)
  1883. return ret;
  1884. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1885. if (ret != X86EMUL_CONTINUE)
  1886. return ret;
  1887. return X86EMUL_CONTINUE;
  1888. }
  1889. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1890. struct x86_emulate_ops *ops,
  1891. u16 tss_selector, u16 old_tss_sel,
  1892. ulong old_tss_base, struct desc_struct *new_desc)
  1893. {
  1894. struct tss_segment_16 tss_seg;
  1895. int ret;
  1896. u32 new_tss_base = get_desc_base(new_desc);
  1897. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1898. &ctxt->exception);
  1899. if (ret != X86EMUL_CONTINUE)
  1900. /* FIXME: need to provide precise fault address */
  1901. return ret;
  1902. save_state_to_tss16(ctxt, ops, &tss_seg);
  1903. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1904. &ctxt->exception);
  1905. if (ret != X86EMUL_CONTINUE)
  1906. /* FIXME: need to provide precise fault address */
  1907. return ret;
  1908. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  1909. &ctxt->exception);
  1910. if (ret != X86EMUL_CONTINUE)
  1911. /* FIXME: need to provide precise fault address */
  1912. return ret;
  1913. if (old_tss_sel != 0xffff) {
  1914. tss_seg.prev_task_link = old_tss_sel;
  1915. ret = ops->write_std(ctxt, new_tss_base,
  1916. &tss_seg.prev_task_link,
  1917. sizeof tss_seg.prev_task_link,
  1918. &ctxt->exception);
  1919. if (ret != X86EMUL_CONTINUE)
  1920. /* FIXME: need to provide precise fault address */
  1921. return ret;
  1922. }
  1923. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1924. }
  1925. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1926. struct x86_emulate_ops *ops,
  1927. struct tss_segment_32 *tss)
  1928. {
  1929. struct decode_cache *c = &ctxt->decode;
  1930. tss->cr3 = ops->get_cr(ctxt, 3);
  1931. tss->eip = c->eip;
  1932. tss->eflags = ctxt->eflags;
  1933. tss->eax = c->regs[VCPU_REGS_RAX];
  1934. tss->ecx = c->regs[VCPU_REGS_RCX];
  1935. tss->edx = c->regs[VCPU_REGS_RDX];
  1936. tss->ebx = c->regs[VCPU_REGS_RBX];
  1937. tss->esp = c->regs[VCPU_REGS_RSP];
  1938. tss->ebp = c->regs[VCPU_REGS_RBP];
  1939. tss->esi = c->regs[VCPU_REGS_RSI];
  1940. tss->edi = c->regs[VCPU_REGS_RDI];
  1941. tss->es = ops->get_segment_selector(ctxt, VCPU_SREG_ES);
  1942. tss->cs = ops->get_segment_selector(ctxt, VCPU_SREG_CS);
  1943. tss->ss = ops->get_segment_selector(ctxt, VCPU_SREG_SS);
  1944. tss->ds = ops->get_segment_selector(ctxt, VCPU_SREG_DS);
  1945. tss->fs = ops->get_segment_selector(ctxt, VCPU_SREG_FS);
  1946. tss->gs = ops->get_segment_selector(ctxt, VCPU_SREG_GS);
  1947. tss->ldt_selector = ops->get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1948. }
  1949. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1950. struct x86_emulate_ops *ops,
  1951. struct tss_segment_32 *tss)
  1952. {
  1953. struct decode_cache *c = &ctxt->decode;
  1954. int ret;
  1955. if (ops->set_cr(ctxt, 3, tss->cr3))
  1956. return emulate_gp(ctxt, 0);
  1957. c->eip = tss->eip;
  1958. ctxt->eflags = tss->eflags | 2;
  1959. c->regs[VCPU_REGS_RAX] = tss->eax;
  1960. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1961. c->regs[VCPU_REGS_RDX] = tss->edx;
  1962. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1963. c->regs[VCPU_REGS_RSP] = tss->esp;
  1964. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1965. c->regs[VCPU_REGS_RSI] = tss->esi;
  1966. c->regs[VCPU_REGS_RDI] = tss->edi;
  1967. /*
  1968. * SDM says that segment selectors are loaded before segment
  1969. * descriptors
  1970. */
  1971. ops->set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1972. ops->set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1973. ops->set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1974. ops->set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1975. ops->set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1976. ops->set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  1977. ops->set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  1978. /*
  1979. * Now load segment descriptors. If fault happenes at this stage
  1980. * it is handled in a context of new task
  1981. */
  1982. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1983. if (ret != X86EMUL_CONTINUE)
  1984. return ret;
  1985. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1986. if (ret != X86EMUL_CONTINUE)
  1987. return ret;
  1988. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1989. if (ret != X86EMUL_CONTINUE)
  1990. return ret;
  1991. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1992. if (ret != X86EMUL_CONTINUE)
  1993. return ret;
  1994. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1995. if (ret != X86EMUL_CONTINUE)
  1996. return ret;
  1997. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1998. if (ret != X86EMUL_CONTINUE)
  1999. return ret;
  2000. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  2001. if (ret != X86EMUL_CONTINUE)
  2002. return ret;
  2003. return X86EMUL_CONTINUE;
  2004. }
  2005. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2006. struct x86_emulate_ops *ops,
  2007. u16 tss_selector, u16 old_tss_sel,
  2008. ulong old_tss_base, struct desc_struct *new_desc)
  2009. {
  2010. struct tss_segment_32 tss_seg;
  2011. int ret;
  2012. u32 new_tss_base = get_desc_base(new_desc);
  2013. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2014. &ctxt->exception);
  2015. if (ret != X86EMUL_CONTINUE)
  2016. /* FIXME: need to provide precise fault address */
  2017. return ret;
  2018. save_state_to_tss32(ctxt, ops, &tss_seg);
  2019. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2020. &ctxt->exception);
  2021. if (ret != X86EMUL_CONTINUE)
  2022. /* FIXME: need to provide precise fault address */
  2023. return ret;
  2024. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2025. &ctxt->exception);
  2026. if (ret != X86EMUL_CONTINUE)
  2027. /* FIXME: need to provide precise fault address */
  2028. return ret;
  2029. if (old_tss_sel != 0xffff) {
  2030. tss_seg.prev_task_link = old_tss_sel;
  2031. ret = ops->write_std(ctxt, new_tss_base,
  2032. &tss_seg.prev_task_link,
  2033. sizeof tss_seg.prev_task_link,
  2034. &ctxt->exception);
  2035. if (ret != X86EMUL_CONTINUE)
  2036. /* FIXME: need to provide precise fault address */
  2037. return ret;
  2038. }
  2039. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2040. }
  2041. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2042. struct x86_emulate_ops *ops,
  2043. u16 tss_selector, int reason,
  2044. bool has_error_code, u32 error_code)
  2045. {
  2046. struct desc_struct curr_tss_desc, next_tss_desc;
  2047. int ret;
  2048. u16 old_tss_sel = ops->get_segment_selector(ctxt, VCPU_SREG_TR);
  2049. ulong old_tss_base =
  2050. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2051. u32 desc_limit;
  2052. /* FIXME: old_tss_base == ~0 ? */
  2053. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2054. if (ret != X86EMUL_CONTINUE)
  2055. return ret;
  2056. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2057. if (ret != X86EMUL_CONTINUE)
  2058. return ret;
  2059. /* FIXME: check that next_tss_desc is tss */
  2060. if (reason != TASK_SWITCH_IRET) {
  2061. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2062. ops->cpl(ctxt) > next_tss_desc.dpl)
  2063. return emulate_gp(ctxt, 0);
  2064. }
  2065. desc_limit = desc_limit_scaled(&next_tss_desc);
  2066. if (!next_tss_desc.p ||
  2067. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2068. desc_limit < 0x2b)) {
  2069. emulate_ts(ctxt, tss_selector & 0xfffc);
  2070. return X86EMUL_PROPAGATE_FAULT;
  2071. }
  2072. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2073. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2074. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2075. &curr_tss_desc);
  2076. }
  2077. if (reason == TASK_SWITCH_IRET)
  2078. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2079. /* set back link to prev task only if NT bit is set in eflags
  2080. note that old_tss_sel is not used afetr this point */
  2081. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2082. old_tss_sel = 0xffff;
  2083. if (next_tss_desc.type & 8)
  2084. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2085. old_tss_base, &next_tss_desc);
  2086. else
  2087. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2088. old_tss_base, &next_tss_desc);
  2089. if (ret != X86EMUL_CONTINUE)
  2090. return ret;
  2091. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2092. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2093. if (reason != TASK_SWITCH_IRET) {
  2094. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2095. write_segment_descriptor(ctxt, ops, tss_selector,
  2096. &next_tss_desc);
  2097. }
  2098. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2099. ops->set_cached_descriptor(ctxt, &next_tss_desc, 0, VCPU_SREG_TR);
  2100. ops->set_segment_selector(ctxt, tss_selector, VCPU_SREG_TR);
  2101. if (has_error_code) {
  2102. struct decode_cache *c = &ctxt->decode;
  2103. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2104. c->lock_prefix = 0;
  2105. c->src.val = (unsigned long) error_code;
  2106. ret = em_push(ctxt);
  2107. }
  2108. return ret;
  2109. }
  2110. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2111. u16 tss_selector, int reason,
  2112. bool has_error_code, u32 error_code)
  2113. {
  2114. struct x86_emulate_ops *ops = ctxt->ops;
  2115. struct decode_cache *c = &ctxt->decode;
  2116. int rc;
  2117. c->eip = ctxt->eip;
  2118. c->dst.type = OP_NONE;
  2119. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  2120. has_error_code, error_code);
  2121. if (rc == X86EMUL_CONTINUE)
  2122. ctxt->eip = c->eip;
  2123. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2124. }
  2125. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2126. int reg, struct operand *op)
  2127. {
  2128. struct decode_cache *c = &ctxt->decode;
  2129. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2130. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2131. op->addr.mem.ea = register_address(c, c->regs[reg]);
  2132. op->addr.mem.seg = seg;
  2133. }
  2134. static int em_das(struct x86_emulate_ctxt *ctxt)
  2135. {
  2136. struct decode_cache *c = &ctxt->decode;
  2137. u8 al, old_al;
  2138. bool af, cf, old_cf;
  2139. cf = ctxt->eflags & X86_EFLAGS_CF;
  2140. al = c->dst.val;
  2141. old_al = al;
  2142. old_cf = cf;
  2143. cf = false;
  2144. af = ctxt->eflags & X86_EFLAGS_AF;
  2145. if ((al & 0x0f) > 9 || af) {
  2146. al -= 6;
  2147. cf = old_cf | (al >= 250);
  2148. af = true;
  2149. } else {
  2150. af = false;
  2151. }
  2152. if (old_al > 0x99 || old_cf) {
  2153. al -= 0x60;
  2154. cf = true;
  2155. }
  2156. c->dst.val = al;
  2157. /* Set PF, ZF, SF */
  2158. c->src.type = OP_IMM;
  2159. c->src.val = 0;
  2160. c->src.bytes = 1;
  2161. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2162. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2163. if (cf)
  2164. ctxt->eflags |= X86_EFLAGS_CF;
  2165. if (af)
  2166. ctxt->eflags |= X86_EFLAGS_AF;
  2167. return X86EMUL_CONTINUE;
  2168. }
  2169. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2170. {
  2171. struct decode_cache *c = &ctxt->decode;
  2172. u16 sel, old_cs;
  2173. ulong old_eip;
  2174. int rc;
  2175. old_cs = ctxt->ops->get_segment_selector(ctxt, VCPU_SREG_CS);
  2176. old_eip = c->eip;
  2177. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2178. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  2179. return X86EMUL_CONTINUE;
  2180. c->eip = 0;
  2181. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2182. c->src.val = old_cs;
  2183. rc = em_push(ctxt);
  2184. if (rc != X86EMUL_CONTINUE)
  2185. return rc;
  2186. c->src.val = old_eip;
  2187. return em_push(ctxt);
  2188. }
  2189. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2190. {
  2191. struct decode_cache *c = &ctxt->decode;
  2192. int rc;
  2193. c->dst.type = OP_REG;
  2194. c->dst.addr.reg = &c->eip;
  2195. c->dst.bytes = c->op_bytes;
  2196. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  2197. if (rc != X86EMUL_CONTINUE)
  2198. return rc;
  2199. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  2200. return X86EMUL_CONTINUE;
  2201. }
  2202. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2203. {
  2204. struct decode_cache *c = &ctxt->decode;
  2205. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  2206. return X86EMUL_CONTINUE;
  2207. }
  2208. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2209. {
  2210. struct decode_cache *c = &ctxt->decode;
  2211. c->dst.val = c->src2.val;
  2212. return em_imul(ctxt);
  2213. }
  2214. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2215. {
  2216. struct decode_cache *c = &ctxt->decode;
  2217. c->dst.type = OP_REG;
  2218. c->dst.bytes = c->src.bytes;
  2219. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2220. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2221. return X86EMUL_CONTINUE;
  2222. }
  2223. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2224. {
  2225. struct decode_cache *c = &ctxt->decode;
  2226. u64 tsc = 0;
  2227. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2228. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2229. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2230. return X86EMUL_CONTINUE;
  2231. }
  2232. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2233. {
  2234. struct decode_cache *c = &ctxt->decode;
  2235. c->dst.val = c->src.val;
  2236. return X86EMUL_CONTINUE;
  2237. }
  2238. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2239. {
  2240. struct decode_cache *c = &ctxt->decode;
  2241. memcpy(&c->dst.vec_val, &c->src.vec_val, c->op_bytes);
  2242. return X86EMUL_CONTINUE;
  2243. }
  2244. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2245. {
  2246. struct decode_cache *c = &ctxt->decode;
  2247. int rc;
  2248. ulong linear;
  2249. rc = linearize(ctxt, c->src.addr.mem, 1, false, &linear);
  2250. if (rc == X86EMUL_CONTINUE)
  2251. emulate_invlpg(ctxt->vcpu, linear);
  2252. /* Disable writeback. */
  2253. c->dst.type = OP_NONE;
  2254. return X86EMUL_CONTINUE;
  2255. }
  2256. static bool valid_cr(int nr)
  2257. {
  2258. switch (nr) {
  2259. case 0:
  2260. case 2 ... 4:
  2261. case 8:
  2262. return true;
  2263. default:
  2264. return false;
  2265. }
  2266. }
  2267. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2268. {
  2269. struct decode_cache *c = &ctxt->decode;
  2270. if (!valid_cr(c->modrm_reg))
  2271. return emulate_ud(ctxt);
  2272. return X86EMUL_CONTINUE;
  2273. }
  2274. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2275. {
  2276. struct decode_cache *c = &ctxt->decode;
  2277. u64 new_val = c->src.val64;
  2278. int cr = c->modrm_reg;
  2279. u64 efer = 0;
  2280. static u64 cr_reserved_bits[] = {
  2281. 0xffffffff00000000ULL,
  2282. 0, 0, 0, /* CR3 checked later */
  2283. CR4_RESERVED_BITS,
  2284. 0, 0, 0,
  2285. CR8_RESERVED_BITS,
  2286. };
  2287. if (!valid_cr(cr))
  2288. return emulate_ud(ctxt);
  2289. if (new_val & cr_reserved_bits[cr])
  2290. return emulate_gp(ctxt, 0);
  2291. switch (cr) {
  2292. case 0: {
  2293. u64 cr4;
  2294. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2295. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2296. return emulate_gp(ctxt, 0);
  2297. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2298. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2299. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2300. !(cr4 & X86_CR4_PAE))
  2301. return emulate_gp(ctxt, 0);
  2302. break;
  2303. }
  2304. case 3: {
  2305. u64 rsvd = 0;
  2306. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2307. if (efer & EFER_LMA)
  2308. rsvd = CR3_L_MODE_RESERVED_BITS;
  2309. else if (is_pae(ctxt->vcpu))
  2310. rsvd = CR3_PAE_RESERVED_BITS;
  2311. else if (is_paging(ctxt->vcpu))
  2312. rsvd = CR3_NONPAE_RESERVED_BITS;
  2313. if (new_val & rsvd)
  2314. return emulate_gp(ctxt, 0);
  2315. break;
  2316. }
  2317. case 4: {
  2318. u64 cr4;
  2319. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2320. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2321. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2322. return emulate_gp(ctxt, 0);
  2323. break;
  2324. }
  2325. }
  2326. return X86EMUL_CONTINUE;
  2327. }
  2328. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2329. {
  2330. unsigned long dr7;
  2331. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2332. /* Check if DR7.Global_Enable is set */
  2333. return dr7 & (1 << 13);
  2334. }
  2335. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2336. {
  2337. struct decode_cache *c = &ctxt->decode;
  2338. int dr = c->modrm_reg;
  2339. u64 cr4;
  2340. if (dr > 7)
  2341. return emulate_ud(ctxt);
  2342. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2343. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2344. return emulate_ud(ctxt);
  2345. if (check_dr7_gd(ctxt))
  2346. return emulate_db(ctxt);
  2347. return X86EMUL_CONTINUE;
  2348. }
  2349. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2350. {
  2351. struct decode_cache *c = &ctxt->decode;
  2352. u64 new_val = c->src.val64;
  2353. int dr = c->modrm_reg;
  2354. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2355. return emulate_gp(ctxt, 0);
  2356. return check_dr_read(ctxt);
  2357. }
  2358. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2359. {
  2360. u64 efer;
  2361. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2362. if (!(efer & EFER_SVME))
  2363. return emulate_ud(ctxt);
  2364. return X86EMUL_CONTINUE;
  2365. }
  2366. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2367. {
  2368. u64 rax = ctxt->decode.regs[VCPU_REGS_RAX];
  2369. /* Valid physical address? */
  2370. if (rax & 0xffff000000000000)
  2371. return emulate_gp(ctxt, 0);
  2372. return check_svme(ctxt);
  2373. }
  2374. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2375. {
  2376. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2377. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2378. return emulate_ud(ctxt);
  2379. return X86EMUL_CONTINUE;
  2380. }
  2381. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2382. {
  2383. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2384. u64 rcx = ctxt->decode.regs[VCPU_REGS_RCX];
  2385. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2386. (rcx > 3))
  2387. return emulate_gp(ctxt, 0);
  2388. return X86EMUL_CONTINUE;
  2389. }
  2390. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2391. {
  2392. struct decode_cache *c = &ctxt->decode;
  2393. c->dst.bytes = min(c->dst.bytes, 4u);
  2394. if (!emulator_io_permited(ctxt, ctxt->ops, c->src.val, c->dst.bytes))
  2395. return emulate_gp(ctxt, 0);
  2396. return X86EMUL_CONTINUE;
  2397. }
  2398. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2399. {
  2400. struct decode_cache *c = &ctxt->decode;
  2401. c->src.bytes = min(c->src.bytes, 4u);
  2402. if (!emulator_io_permited(ctxt, ctxt->ops, c->dst.val, c->src.bytes))
  2403. return emulate_gp(ctxt, 0);
  2404. return X86EMUL_CONTINUE;
  2405. }
  2406. #define D(_y) { .flags = (_y) }
  2407. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2408. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2409. .check_perm = (_p) }
  2410. #define N D(0)
  2411. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2412. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2413. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2414. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2415. #define II(_f, _e, _i) \
  2416. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2417. #define IIP(_f, _e, _i, _p) \
  2418. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2419. .check_perm = (_p) }
  2420. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2421. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2422. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2423. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2424. #define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM), \
  2425. D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock), \
  2426. D2bv(((_f) & ~Lock) | DstAcc | SrcImm)
  2427. static struct opcode group7_rm1[] = {
  2428. DI(SrcNone | ModRM | Priv, monitor),
  2429. DI(SrcNone | ModRM | Priv, mwait),
  2430. N, N, N, N, N, N,
  2431. };
  2432. static struct opcode group7_rm3[] = {
  2433. DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
  2434. DI(SrcNone | ModRM | Prot | VendorSpecific, vmmcall),
  2435. DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
  2436. DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
  2437. DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
  2438. DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
  2439. DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
  2440. DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
  2441. };
  2442. static struct opcode group7_rm7[] = {
  2443. N,
  2444. DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
  2445. N, N, N, N, N, N,
  2446. };
  2447. static struct opcode group1[] = {
  2448. X7(D(Lock)), N
  2449. };
  2450. static struct opcode group1A[] = {
  2451. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2452. };
  2453. static struct opcode group3[] = {
  2454. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2455. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2456. X4(D(SrcMem | ModRM)),
  2457. };
  2458. static struct opcode group4[] = {
  2459. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2460. N, N, N, N, N, N,
  2461. };
  2462. static struct opcode group5[] = {
  2463. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2464. D(SrcMem | ModRM | Stack),
  2465. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2466. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2467. D(SrcMem | ModRM | Stack), N,
  2468. };
  2469. static struct opcode group6[] = {
  2470. DI(ModRM | Prot, sldt),
  2471. DI(ModRM | Prot, str),
  2472. DI(ModRM | Prot | Priv, lldt),
  2473. DI(ModRM | Prot | Priv, ltr),
  2474. N, N, N, N,
  2475. };
  2476. static struct group_dual group7 = { {
  2477. DI(ModRM | Mov | DstMem | Priv, sgdt),
  2478. DI(ModRM | Mov | DstMem | Priv, sidt),
  2479. DI(ModRM | SrcMem | Priv, lgdt), DI(ModRM | SrcMem | Priv, lidt),
  2480. DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
  2481. DI(SrcMem16 | ModRM | Mov | Priv, lmsw),
  2482. DI(SrcMem | ModRM | ByteOp | Priv | NoAccess, invlpg),
  2483. }, {
  2484. D(SrcNone | ModRM | Priv | VendorSpecific), EXT(0, group7_rm1),
  2485. N, EXT(0, group7_rm3),
  2486. DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
  2487. DI(SrcMem16 | ModRM | Mov | Priv, lmsw), EXT(0, group7_rm7),
  2488. } };
  2489. static struct opcode group8[] = {
  2490. N, N, N, N,
  2491. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2492. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2493. };
  2494. static struct group_dual group9 = { {
  2495. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2496. }, {
  2497. N, N, N, N, N, N, N, N,
  2498. } };
  2499. static struct opcode group11[] = {
  2500. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2501. };
  2502. static struct gprefix pfx_0f_6f_0f_7f = {
  2503. N, N, N, I(Sse, em_movdqu),
  2504. };
  2505. static struct opcode opcode_table[256] = {
  2506. /* 0x00 - 0x07 */
  2507. D6ALU(Lock),
  2508. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2509. /* 0x08 - 0x0F */
  2510. D6ALU(Lock),
  2511. D(ImplicitOps | Stack | No64), N,
  2512. /* 0x10 - 0x17 */
  2513. D6ALU(Lock),
  2514. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2515. /* 0x18 - 0x1F */
  2516. D6ALU(Lock),
  2517. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2518. /* 0x20 - 0x27 */
  2519. D6ALU(Lock), N, N,
  2520. /* 0x28 - 0x2F */
  2521. D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
  2522. /* 0x30 - 0x37 */
  2523. D6ALU(Lock), N, N,
  2524. /* 0x38 - 0x3F */
  2525. D6ALU(0), N, N,
  2526. /* 0x40 - 0x4F */
  2527. X16(D(DstReg)),
  2528. /* 0x50 - 0x57 */
  2529. X8(I(SrcReg | Stack, em_push)),
  2530. /* 0x58 - 0x5F */
  2531. X8(D(DstReg | Stack)),
  2532. /* 0x60 - 0x67 */
  2533. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2534. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2535. N, N, N, N,
  2536. /* 0x68 - 0x6F */
  2537. I(SrcImm | Mov | Stack, em_push),
  2538. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2539. I(SrcImmByte | Mov | Stack, em_push),
  2540. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2541. D2bvIP(DstDI | Mov | String, ins, check_perm_in), /* insb, insw/insd */
  2542. D2bvIP(SrcSI | ImplicitOps | String, outs, check_perm_out), /* outsb, outsw/outsd */
  2543. /* 0x70 - 0x7F */
  2544. X16(D(SrcImmByte)),
  2545. /* 0x80 - 0x87 */
  2546. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2547. G(DstMem | SrcImm | ModRM | Group, group1),
  2548. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2549. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2550. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2551. /* 0x88 - 0x8F */
  2552. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2553. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2554. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2555. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2556. /* 0x90 - 0x97 */
  2557. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  2558. /* 0x98 - 0x9F */
  2559. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2560. I(SrcImmFAddr | No64, em_call_far), N,
  2561. DI(ImplicitOps | Stack, pushf), DI(ImplicitOps | Stack, popf), N, N,
  2562. /* 0xA0 - 0xA7 */
  2563. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2564. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2565. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2566. D2bv(SrcSI | DstDI | String),
  2567. /* 0xA8 - 0xAF */
  2568. D2bv(DstAcc | SrcImm),
  2569. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2570. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2571. D2bv(SrcAcc | DstDI | String),
  2572. /* 0xB0 - 0xB7 */
  2573. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2574. /* 0xB8 - 0xBF */
  2575. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2576. /* 0xC0 - 0xC7 */
  2577. D2bv(DstMem | SrcImmByte | ModRM),
  2578. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2579. D(ImplicitOps | Stack),
  2580. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2581. G(ByteOp, group11), G(0, group11),
  2582. /* 0xC8 - 0xCF */
  2583. N, N, N, D(ImplicitOps | Stack),
  2584. D(ImplicitOps), DI(SrcImmByte, intn),
  2585. D(ImplicitOps | No64), DI(ImplicitOps, iret),
  2586. /* 0xD0 - 0xD7 */
  2587. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2588. N, N, N, N,
  2589. /* 0xD8 - 0xDF */
  2590. N, N, N, N, N, N, N, N,
  2591. /* 0xE0 - 0xE7 */
  2592. X4(D(SrcImmByte)),
  2593. D2bvIP(SrcImmUByte | DstAcc, in, check_perm_in),
  2594. D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
  2595. /* 0xE8 - 0xEF */
  2596. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2597. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2598. D2bvIP(SrcNone | DstAcc, in, check_perm_in),
  2599. D2bvIP(SrcAcc | ImplicitOps, out, check_perm_out),
  2600. /* 0xF0 - 0xF7 */
  2601. N, DI(ImplicitOps, icebp), N, N,
  2602. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  2603. G(ByteOp, group3), G(0, group3),
  2604. /* 0xF8 - 0xFF */
  2605. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2606. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2607. };
  2608. static struct opcode twobyte_table[256] = {
  2609. /* 0x00 - 0x0F */
  2610. G(0, group6), GD(0, &group7), N, N,
  2611. N, D(ImplicitOps | VendorSpecific), DI(ImplicitOps | Priv, clts), N,
  2612. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  2613. N, D(ImplicitOps | ModRM), N, N,
  2614. /* 0x10 - 0x1F */
  2615. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2616. /* 0x20 - 0x2F */
  2617. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  2618. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  2619. DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
  2620. DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
  2621. N, N, N, N,
  2622. N, N, N, N, N, N, N, N,
  2623. /* 0x30 - 0x3F */
  2624. DI(ImplicitOps | Priv, wrmsr),
  2625. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  2626. DI(ImplicitOps | Priv, rdmsr),
  2627. DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
  2628. D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv | VendorSpecific),
  2629. N, N,
  2630. N, N, N, N, N, N, N, N,
  2631. /* 0x40 - 0x4F */
  2632. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2633. /* 0x50 - 0x5F */
  2634. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2635. /* 0x60 - 0x6F */
  2636. N, N, N, N,
  2637. N, N, N, N,
  2638. N, N, N, N,
  2639. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2640. /* 0x70 - 0x7F */
  2641. N, N, N, N,
  2642. N, N, N, N,
  2643. N, N, N, N,
  2644. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2645. /* 0x80 - 0x8F */
  2646. X16(D(SrcImm)),
  2647. /* 0x90 - 0x9F */
  2648. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2649. /* 0xA0 - 0xA7 */
  2650. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2651. DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
  2652. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2653. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2654. /* 0xA8 - 0xAF */
  2655. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2656. DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2657. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2658. D(DstMem | SrcReg | Src2CL | ModRM),
  2659. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2660. /* 0xB0 - 0xB7 */
  2661. D2bv(DstMem | SrcReg | ModRM | Lock),
  2662. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2663. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2664. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2665. /* 0xB8 - 0xBF */
  2666. N, N,
  2667. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2668. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2669. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2670. /* 0xC0 - 0xCF */
  2671. D2bv(DstMem | SrcReg | ModRM | Lock),
  2672. N, D(DstMem | SrcReg | ModRM | Mov),
  2673. N, N, N, GD(0, &group9),
  2674. N, N, N, N, N, N, N, N,
  2675. /* 0xD0 - 0xDF */
  2676. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2677. /* 0xE0 - 0xEF */
  2678. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2679. /* 0xF0 - 0xFF */
  2680. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2681. };
  2682. #undef D
  2683. #undef N
  2684. #undef G
  2685. #undef GD
  2686. #undef I
  2687. #undef GP
  2688. #undef EXT
  2689. #undef D2bv
  2690. #undef D2bvIP
  2691. #undef I2bv
  2692. #undef D6ALU
  2693. static unsigned imm_size(struct decode_cache *c)
  2694. {
  2695. unsigned size;
  2696. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2697. if (size == 8)
  2698. size = 4;
  2699. return size;
  2700. }
  2701. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2702. unsigned size, bool sign_extension)
  2703. {
  2704. struct decode_cache *c = &ctxt->decode;
  2705. struct x86_emulate_ops *ops = ctxt->ops;
  2706. int rc = X86EMUL_CONTINUE;
  2707. op->type = OP_IMM;
  2708. op->bytes = size;
  2709. op->addr.mem.ea = c->eip;
  2710. /* NB. Immediates are sign-extended as necessary. */
  2711. switch (op->bytes) {
  2712. case 1:
  2713. op->val = insn_fetch(s8, 1, c->eip);
  2714. break;
  2715. case 2:
  2716. op->val = insn_fetch(s16, 2, c->eip);
  2717. break;
  2718. case 4:
  2719. op->val = insn_fetch(s32, 4, c->eip);
  2720. break;
  2721. }
  2722. if (!sign_extension) {
  2723. switch (op->bytes) {
  2724. case 1:
  2725. op->val &= 0xff;
  2726. break;
  2727. case 2:
  2728. op->val &= 0xffff;
  2729. break;
  2730. case 4:
  2731. op->val &= 0xffffffff;
  2732. break;
  2733. }
  2734. }
  2735. done:
  2736. return rc;
  2737. }
  2738. int
  2739. x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  2740. {
  2741. struct x86_emulate_ops *ops = ctxt->ops;
  2742. struct decode_cache *c = &ctxt->decode;
  2743. int rc = X86EMUL_CONTINUE;
  2744. int mode = ctxt->mode;
  2745. int def_op_bytes, def_ad_bytes, dual, goffset, simd_prefix;
  2746. bool op_prefix = false;
  2747. struct opcode opcode, *g_mod012, *g_mod3;
  2748. struct operand memop = { .type = OP_NONE };
  2749. c->eip = ctxt->eip;
  2750. c->fetch.start = c->eip;
  2751. c->fetch.end = c->fetch.start + insn_len;
  2752. if (insn_len > 0)
  2753. memcpy(c->fetch.data, insn, insn_len);
  2754. switch (mode) {
  2755. case X86EMUL_MODE_REAL:
  2756. case X86EMUL_MODE_VM86:
  2757. case X86EMUL_MODE_PROT16:
  2758. def_op_bytes = def_ad_bytes = 2;
  2759. break;
  2760. case X86EMUL_MODE_PROT32:
  2761. def_op_bytes = def_ad_bytes = 4;
  2762. break;
  2763. #ifdef CONFIG_X86_64
  2764. case X86EMUL_MODE_PROT64:
  2765. def_op_bytes = 4;
  2766. def_ad_bytes = 8;
  2767. break;
  2768. #endif
  2769. default:
  2770. return -1;
  2771. }
  2772. c->op_bytes = def_op_bytes;
  2773. c->ad_bytes = def_ad_bytes;
  2774. /* Legacy prefixes. */
  2775. for (;;) {
  2776. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2777. case 0x66: /* operand-size override */
  2778. op_prefix = true;
  2779. /* switch between 2/4 bytes */
  2780. c->op_bytes = def_op_bytes ^ 6;
  2781. break;
  2782. case 0x67: /* address-size override */
  2783. if (mode == X86EMUL_MODE_PROT64)
  2784. /* switch between 4/8 bytes */
  2785. c->ad_bytes = def_ad_bytes ^ 12;
  2786. else
  2787. /* switch between 2/4 bytes */
  2788. c->ad_bytes = def_ad_bytes ^ 6;
  2789. break;
  2790. case 0x26: /* ES override */
  2791. case 0x2e: /* CS override */
  2792. case 0x36: /* SS override */
  2793. case 0x3e: /* DS override */
  2794. set_seg_override(c, (c->b >> 3) & 3);
  2795. break;
  2796. case 0x64: /* FS override */
  2797. case 0x65: /* GS override */
  2798. set_seg_override(c, c->b & 7);
  2799. break;
  2800. case 0x40 ... 0x4f: /* REX */
  2801. if (mode != X86EMUL_MODE_PROT64)
  2802. goto done_prefixes;
  2803. c->rex_prefix = c->b;
  2804. continue;
  2805. case 0xf0: /* LOCK */
  2806. c->lock_prefix = 1;
  2807. break;
  2808. case 0xf2: /* REPNE/REPNZ */
  2809. case 0xf3: /* REP/REPE/REPZ */
  2810. c->rep_prefix = c->b;
  2811. break;
  2812. default:
  2813. goto done_prefixes;
  2814. }
  2815. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2816. c->rex_prefix = 0;
  2817. }
  2818. done_prefixes:
  2819. /* REX prefix. */
  2820. if (c->rex_prefix & 8)
  2821. c->op_bytes = 8; /* REX.W */
  2822. /* Opcode byte(s). */
  2823. opcode = opcode_table[c->b];
  2824. /* Two-byte opcode? */
  2825. if (c->b == 0x0f) {
  2826. c->twobyte = 1;
  2827. c->b = insn_fetch(u8, 1, c->eip);
  2828. opcode = twobyte_table[c->b];
  2829. }
  2830. c->d = opcode.flags;
  2831. if (c->d & Group) {
  2832. dual = c->d & GroupDual;
  2833. c->modrm = insn_fetch(u8, 1, c->eip);
  2834. --c->eip;
  2835. if (c->d & GroupDual) {
  2836. g_mod012 = opcode.u.gdual->mod012;
  2837. g_mod3 = opcode.u.gdual->mod3;
  2838. } else
  2839. g_mod012 = g_mod3 = opcode.u.group;
  2840. c->d &= ~(Group | GroupDual);
  2841. goffset = (c->modrm >> 3) & 7;
  2842. if ((c->modrm >> 6) == 3)
  2843. opcode = g_mod3[goffset];
  2844. else
  2845. opcode = g_mod012[goffset];
  2846. if (opcode.flags & RMExt) {
  2847. goffset = c->modrm & 7;
  2848. opcode = opcode.u.group[goffset];
  2849. }
  2850. c->d |= opcode.flags;
  2851. }
  2852. if (c->d & Prefix) {
  2853. if (c->rep_prefix && op_prefix)
  2854. return X86EMUL_UNHANDLEABLE;
  2855. simd_prefix = op_prefix ? 0x66 : c->rep_prefix;
  2856. switch (simd_prefix) {
  2857. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  2858. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  2859. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  2860. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  2861. }
  2862. c->d |= opcode.flags;
  2863. }
  2864. c->execute = opcode.u.execute;
  2865. c->check_perm = opcode.check_perm;
  2866. c->intercept = opcode.intercept;
  2867. /* Unrecognised? */
  2868. if (c->d == 0 || (c->d & Undefined))
  2869. return -1;
  2870. if (!(c->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  2871. return -1;
  2872. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2873. c->op_bytes = 8;
  2874. if (c->d & Op3264) {
  2875. if (mode == X86EMUL_MODE_PROT64)
  2876. c->op_bytes = 8;
  2877. else
  2878. c->op_bytes = 4;
  2879. }
  2880. if (c->d & Sse)
  2881. c->op_bytes = 16;
  2882. /* ModRM and SIB bytes. */
  2883. if (c->d & ModRM) {
  2884. rc = decode_modrm(ctxt, ops, &memop);
  2885. if (!c->has_seg_override)
  2886. set_seg_override(c, c->modrm_seg);
  2887. } else if (c->d & MemAbs)
  2888. rc = decode_abs(ctxt, ops, &memop);
  2889. if (rc != X86EMUL_CONTINUE)
  2890. goto done;
  2891. if (!c->has_seg_override)
  2892. set_seg_override(c, VCPU_SREG_DS);
  2893. memop.addr.mem.seg = seg_override(ctxt, ops, c);
  2894. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2895. memop.addr.mem.ea = (u32)memop.addr.mem.ea;
  2896. if (memop.type == OP_MEM && c->rip_relative)
  2897. memop.addr.mem.ea += c->eip;
  2898. /*
  2899. * Decode and fetch the source operand: register, memory
  2900. * or immediate.
  2901. */
  2902. switch (c->d & SrcMask) {
  2903. case SrcNone:
  2904. break;
  2905. case SrcReg:
  2906. decode_register_operand(ctxt, &c->src, c, 0);
  2907. break;
  2908. case SrcMem16:
  2909. memop.bytes = 2;
  2910. goto srcmem_common;
  2911. case SrcMem32:
  2912. memop.bytes = 4;
  2913. goto srcmem_common;
  2914. case SrcMem:
  2915. memop.bytes = (c->d & ByteOp) ? 1 :
  2916. c->op_bytes;
  2917. srcmem_common:
  2918. c->src = memop;
  2919. break;
  2920. case SrcImmU16:
  2921. rc = decode_imm(ctxt, &c->src, 2, false);
  2922. break;
  2923. case SrcImm:
  2924. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  2925. break;
  2926. case SrcImmU:
  2927. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  2928. break;
  2929. case SrcImmByte:
  2930. rc = decode_imm(ctxt, &c->src, 1, true);
  2931. break;
  2932. case SrcImmUByte:
  2933. rc = decode_imm(ctxt, &c->src, 1, false);
  2934. break;
  2935. case SrcAcc:
  2936. c->src.type = OP_REG;
  2937. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2938. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2939. fetch_register_operand(&c->src);
  2940. break;
  2941. case SrcOne:
  2942. c->src.bytes = 1;
  2943. c->src.val = 1;
  2944. break;
  2945. case SrcSI:
  2946. c->src.type = OP_MEM;
  2947. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2948. c->src.addr.mem.ea =
  2949. register_address(c, c->regs[VCPU_REGS_RSI]);
  2950. c->src.addr.mem.seg = seg_override(ctxt, ops, c),
  2951. c->src.val = 0;
  2952. break;
  2953. case SrcImmFAddr:
  2954. c->src.type = OP_IMM;
  2955. c->src.addr.mem.ea = c->eip;
  2956. c->src.bytes = c->op_bytes + 2;
  2957. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2958. break;
  2959. case SrcMemFAddr:
  2960. memop.bytes = c->op_bytes + 2;
  2961. goto srcmem_common;
  2962. break;
  2963. }
  2964. if (rc != X86EMUL_CONTINUE)
  2965. goto done;
  2966. /*
  2967. * Decode and fetch the second source operand: register, memory
  2968. * or immediate.
  2969. */
  2970. switch (c->d & Src2Mask) {
  2971. case Src2None:
  2972. break;
  2973. case Src2CL:
  2974. c->src2.bytes = 1;
  2975. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2976. break;
  2977. case Src2ImmByte:
  2978. rc = decode_imm(ctxt, &c->src2, 1, true);
  2979. break;
  2980. case Src2One:
  2981. c->src2.bytes = 1;
  2982. c->src2.val = 1;
  2983. break;
  2984. case Src2Imm:
  2985. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  2986. break;
  2987. }
  2988. if (rc != X86EMUL_CONTINUE)
  2989. goto done;
  2990. /* Decode and fetch the destination operand: register or memory. */
  2991. switch (c->d & DstMask) {
  2992. case DstReg:
  2993. decode_register_operand(ctxt, &c->dst, c,
  2994. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2995. break;
  2996. case DstImmUByte:
  2997. c->dst.type = OP_IMM;
  2998. c->dst.addr.mem.ea = c->eip;
  2999. c->dst.bytes = 1;
  3000. c->dst.val = insn_fetch(u8, 1, c->eip);
  3001. break;
  3002. case DstMem:
  3003. case DstMem64:
  3004. c->dst = memop;
  3005. if ((c->d & DstMask) == DstMem64)
  3006. c->dst.bytes = 8;
  3007. else
  3008. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3009. if (c->d & BitOp)
  3010. fetch_bit_operand(c);
  3011. c->dst.orig_val = c->dst.val;
  3012. break;
  3013. case DstAcc:
  3014. c->dst.type = OP_REG;
  3015. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3016. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  3017. fetch_register_operand(&c->dst);
  3018. c->dst.orig_val = c->dst.val;
  3019. break;
  3020. case DstDI:
  3021. c->dst.type = OP_MEM;
  3022. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3023. c->dst.addr.mem.ea =
  3024. register_address(c, c->regs[VCPU_REGS_RDI]);
  3025. c->dst.addr.mem.seg = VCPU_SREG_ES;
  3026. c->dst.val = 0;
  3027. break;
  3028. case ImplicitOps:
  3029. /* Special instructions do their own operand decoding. */
  3030. default:
  3031. c->dst.type = OP_NONE; /* Disable writeback. */
  3032. return 0;
  3033. }
  3034. done:
  3035. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3036. }
  3037. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3038. {
  3039. struct decode_cache *c = &ctxt->decode;
  3040. /* The second termination condition only applies for REPE
  3041. * and REPNE. Test if the repeat string operation prefix is
  3042. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3043. * corresponding termination condition according to:
  3044. * - if REPE/REPZ and ZF = 0 then done
  3045. * - if REPNE/REPNZ and ZF = 1 then done
  3046. */
  3047. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  3048. (c->b == 0xae) || (c->b == 0xaf))
  3049. && (((c->rep_prefix == REPE_PREFIX) &&
  3050. ((ctxt->eflags & EFLG_ZF) == 0))
  3051. || ((c->rep_prefix == REPNE_PREFIX) &&
  3052. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3053. return true;
  3054. return false;
  3055. }
  3056. int
  3057. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3058. {
  3059. struct x86_emulate_ops *ops = ctxt->ops;
  3060. u64 msr_data;
  3061. struct decode_cache *c = &ctxt->decode;
  3062. int rc = X86EMUL_CONTINUE;
  3063. int saved_dst_type = c->dst.type;
  3064. int irq; /* Used for int 3, int, and into */
  3065. struct desc_ptr desc_ptr;
  3066. ctxt->decode.mem_read.pos = 0;
  3067. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  3068. rc = emulate_ud(ctxt);
  3069. goto done;
  3070. }
  3071. /* LOCK prefix is allowed only with some instructions */
  3072. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  3073. rc = emulate_ud(ctxt);
  3074. goto done;
  3075. }
  3076. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  3077. rc = emulate_ud(ctxt);
  3078. goto done;
  3079. }
  3080. if ((c->d & Sse)
  3081. && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
  3082. || !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3083. rc = emulate_ud(ctxt);
  3084. goto done;
  3085. }
  3086. if ((c->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3087. rc = emulate_nm(ctxt);
  3088. goto done;
  3089. }
  3090. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3091. rc = emulator_check_intercept(ctxt, c->intercept,
  3092. X86_ICPT_PRE_EXCEPT);
  3093. if (rc != X86EMUL_CONTINUE)
  3094. goto done;
  3095. }
  3096. /* Privileged instruction can be executed only in CPL=0 */
  3097. if ((c->d & Priv) && ops->cpl(ctxt)) {
  3098. rc = emulate_gp(ctxt, 0);
  3099. goto done;
  3100. }
  3101. /* Instruction can only be executed in protected mode */
  3102. if ((c->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3103. rc = emulate_ud(ctxt);
  3104. goto done;
  3105. }
  3106. /* Do instruction specific permission checks */
  3107. if (c->check_perm) {
  3108. rc = c->check_perm(ctxt);
  3109. if (rc != X86EMUL_CONTINUE)
  3110. goto done;
  3111. }
  3112. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3113. rc = emulator_check_intercept(ctxt, c->intercept,
  3114. X86_ICPT_POST_EXCEPT);
  3115. if (rc != X86EMUL_CONTINUE)
  3116. goto done;
  3117. }
  3118. if (c->rep_prefix && (c->d & String)) {
  3119. /* All REP prefixes have the same first termination condition */
  3120. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  3121. ctxt->eip = c->eip;
  3122. goto done;
  3123. }
  3124. }
  3125. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  3126. rc = segmented_read(ctxt, c->src.addr.mem,
  3127. c->src.valptr, c->src.bytes);
  3128. if (rc != X86EMUL_CONTINUE)
  3129. goto done;
  3130. c->src.orig_val64 = c->src.val64;
  3131. }
  3132. if (c->src2.type == OP_MEM) {
  3133. rc = segmented_read(ctxt, c->src2.addr.mem,
  3134. &c->src2.val, c->src2.bytes);
  3135. if (rc != X86EMUL_CONTINUE)
  3136. goto done;
  3137. }
  3138. if ((c->d & DstMask) == ImplicitOps)
  3139. goto special_insn;
  3140. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  3141. /* optimisation - avoid slow emulated read if Mov */
  3142. rc = segmented_read(ctxt, c->dst.addr.mem,
  3143. &c->dst.val, c->dst.bytes);
  3144. if (rc != X86EMUL_CONTINUE)
  3145. goto done;
  3146. }
  3147. c->dst.orig_val = c->dst.val;
  3148. special_insn:
  3149. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3150. rc = emulator_check_intercept(ctxt, c->intercept,
  3151. X86_ICPT_POST_MEMACCESS);
  3152. if (rc != X86EMUL_CONTINUE)
  3153. goto done;
  3154. }
  3155. if (c->execute) {
  3156. rc = c->execute(ctxt);
  3157. if (rc != X86EMUL_CONTINUE)
  3158. goto done;
  3159. goto writeback;
  3160. }
  3161. if (c->twobyte)
  3162. goto twobyte_insn;
  3163. switch (c->b) {
  3164. case 0x00 ... 0x05:
  3165. add: /* add */
  3166. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3167. break;
  3168. case 0x06: /* push es */
  3169. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  3170. break;
  3171. case 0x07: /* pop es */
  3172. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  3173. break;
  3174. case 0x08 ... 0x0d:
  3175. or: /* or */
  3176. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  3177. break;
  3178. case 0x0e: /* push cs */
  3179. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  3180. break;
  3181. case 0x10 ... 0x15:
  3182. adc: /* adc */
  3183. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  3184. break;
  3185. case 0x16: /* push ss */
  3186. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  3187. break;
  3188. case 0x17: /* pop ss */
  3189. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  3190. break;
  3191. case 0x18 ... 0x1d:
  3192. sbb: /* sbb */
  3193. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  3194. break;
  3195. case 0x1e: /* push ds */
  3196. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  3197. break;
  3198. case 0x1f: /* pop ds */
  3199. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  3200. break;
  3201. case 0x20 ... 0x25:
  3202. and: /* and */
  3203. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  3204. break;
  3205. case 0x28 ... 0x2d:
  3206. sub: /* sub */
  3207. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  3208. break;
  3209. case 0x30 ... 0x35:
  3210. xor: /* xor */
  3211. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  3212. break;
  3213. case 0x38 ... 0x3d:
  3214. cmp: /* cmp */
  3215. c->dst.type = OP_NONE; /* Disable writeback. */
  3216. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3217. break;
  3218. case 0x40 ... 0x47: /* inc r16/r32 */
  3219. emulate_1op("inc", c->dst, ctxt->eflags);
  3220. break;
  3221. case 0x48 ... 0x4f: /* dec r16/r32 */
  3222. emulate_1op("dec", c->dst, ctxt->eflags);
  3223. break;
  3224. case 0x58 ... 0x5f: /* pop reg */
  3225. pop_instruction:
  3226. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  3227. break;
  3228. case 0x60: /* pusha */
  3229. rc = emulate_pusha(ctxt);
  3230. break;
  3231. case 0x61: /* popa */
  3232. rc = emulate_popa(ctxt, ops);
  3233. break;
  3234. case 0x63: /* movsxd */
  3235. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3236. goto cannot_emulate;
  3237. c->dst.val = (s32) c->src.val;
  3238. break;
  3239. case 0x6c: /* insb */
  3240. case 0x6d: /* insw/insd */
  3241. c->src.val = c->regs[VCPU_REGS_RDX];
  3242. goto do_io_in;
  3243. case 0x6e: /* outsb */
  3244. case 0x6f: /* outsw/outsd */
  3245. c->dst.val = c->regs[VCPU_REGS_RDX];
  3246. goto do_io_out;
  3247. break;
  3248. case 0x70 ... 0x7f: /* jcc (short) */
  3249. if (test_cc(c->b, ctxt->eflags))
  3250. jmp_rel(c, c->src.val);
  3251. break;
  3252. case 0x80 ... 0x83: /* Grp1 */
  3253. switch (c->modrm_reg) {
  3254. case 0:
  3255. goto add;
  3256. case 1:
  3257. goto or;
  3258. case 2:
  3259. goto adc;
  3260. case 3:
  3261. goto sbb;
  3262. case 4:
  3263. goto and;
  3264. case 5:
  3265. goto sub;
  3266. case 6:
  3267. goto xor;
  3268. case 7:
  3269. goto cmp;
  3270. }
  3271. break;
  3272. case 0x84 ... 0x85:
  3273. test:
  3274. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  3275. break;
  3276. case 0x86 ... 0x87: /* xchg */
  3277. xchg:
  3278. /* Write back the register source. */
  3279. c->src.val = c->dst.val;
  3280. write_register_operand(&c->src);
  3281. /*
  3282. * Write back the memory destination with implicit LOCK
  3283. * prefix.
  3284. */
  3285. c->dst.val = c->src.orig_val;
  3286. c->lock_prefix = 1;
  3287. break;
  3288. case 0x8c: /* mov r/m, sreg */
  3289. if (c->modrm_reg > VCPU_SREG_GS) {
  3290. rc = emulate_ud(ctxt);
  3291. goto done;
  3292. }
  3293. c->dst.val = ops->get_segment_selector(ctxt, c->modrm_reg);
  3294. break;
  3295. case 0x8d: /* lea r16/r32, m */
  3296. c->dst.val = c->src.addr.mem.ea;
  3297. break;
  3298. case 0x8e: { /* mov seg, r/m16 */
  3299. uint16_t sel;
  3300. sel = c->src.val;
  3301. if (c->modrm_reg == VCPU_SREG_CS ||
  3302. c->modrm_reg > VCPU_SREG_GS) {
  3303. rc = emulate_ud(ctxt);
  3304. goto done;
  3305. }
  3306. if (c->modrm_reg == VCPU_SREG_SS)
  3307. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  3308. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  3309. c->dst.type = OP_NONE; /* Disable writeback. */
  3310. break;
  3311. }
  3312. case 0x8f: /* pop (sole member of Grp1a) */
  3313. rc = emulate_grp1a(ctxt, ops);
  3314. break;
  3315. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3316. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  3317. break;
  3318. goto xchg;
  3319. case 0x98: /* cbw/cwde/cdqe */
  3320. switch (c->op_bytes) {
  3321. case 2: c->dst.val = (s8)c->dst.val; break;
  3322. case 4: c->dst.val = (s16)c->dst.val; break;
  3323. case 8: c->dst.val = (s32)c->dst.val; break;
  3324. }
  3325. break;
  3326. case 0x9c: /* pushf */
  3327. c->src.val = (unsigned long) ctxt->eflags;
  3328. rc = em_push(ctxt);
  3329. break;
  3330. case 0x9d: /* popf */
  3331. c->dst.type = OP_REG;
  3332. c->dst.addr.reg = &ctxt->eflags;
  3333. c->dst.bytes = c->op_bytes;
  3334. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  3335. break;
  3336. case 0xa6 ... 0xa7: /* cmps */
  3337. goto cmp;
  3338. case 0xa8 ... 0xa9: /* test ax, imm */
  3339. goto test;
  3340. case 0xae ... 0xaf: /* scas */
  3341. goto cmp;
  3342. case 0xc0 ... 0xc1:
  3343. emulate_grp2(ctxt);
  3344. break;
  3345. case 0xc3: /* ret */
  3346. c->dst.type = OP_REG;
  3347. c->dst.addr.reg = &c->eip;
  3348. c->dst.bytes = c->op_bytes;
  3349. goto pop_instruction;
  3350. case 0xc4: /* les */
  3351. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  3352. break;
  3353. case 0xc5: /* lds */
  3354. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  3355. break;
  3356. case 0xcb: /* ret far */
  3357. rc = emulate_ret_far(ctxt, ops);
  3358. break;
  3359. case 0xcc: /* int3 */
  3360. irq = 3;
  3361. goto do_interrupt;
  3362. case 0xcd: /* int n */
  3363. irq = c->src.val;
  3364. do_interrupt:
  3365. rc = emulate_int(ctxt, ops, irq);
  3366. break;
  3367. case 0xce: /* into */
  3368. if (ctxt->eflags & EFLG_OF) {
  3369. irq = 4;
  3370. goto do_interrupt;
  3371. }
  3372. break;
  3373. case 0xcf: /* iret */
  3374. rc = emulate_iret(ctxt, ops);
  3375. break;
  3376. case 0xd0 ... 0xd1: /* Grp2 */
  3377. emulate_grp2(ctxt);
  3378. break;
  3379. case 0xd2 ... 0xd3: /* Grp2 */
  3380. c->src.val = c->regs[VCPU_REGS_RCX];
  3381. emulate_grp2(ctxt);
  3382. break;
  3383. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  3384. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3385. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  3386. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  3387. jmp_rel(c, c->src.val);
  3388. break;
  3389. case 0xe3: /* jcxz/jecxz/jrcxz */
  3390. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  3391. jmp_rel(c, c->src.val);
  3392. break;
  3393. case 0xe4: /* inb */
  3394. case 0xe5: /* in */
  3395. goto do_io_in;
  3396. case 0xe6: /* outb */
  3397. case 0xe7: /* out */
  3398. goto do_io_out;
  3399. case 0xe8: /* call (near) */ {
  3400. long int rel = c->src.val;
  3401. c->src.val = (unsigned long) c->eip;
  3402. jmp_rel(c, rel);
  3403. rc = em_push(ctxt);
  3404. break;
  3405. }
  3406. case 0xe9: /* jmp rel */
  3407. goto jmp;
  3408. case 0xea: { /* jmp far */
  3409. unsigned short sel;
  3410. jump_far:
  3411. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  3412. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  3413. goto done;
  3414. c->eip = 0;
  3415. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  3416. break;
  3417. }
  3418. case 0xeb:
  3419. jmp: /* jmp rel short */
  3420. jmp_rel(c, c->src.val);
  3421. c->dst.type = OP_NONE; /* Disable writeback. */
  3422. break;
  3423. case 0xec: /* in al,dx */
  3424. case 0xed: /* in (e/r)ax,dx */
  3425. c->src.val = c->regs[VCPU_REGS_RDX];
  3426. do_io_in:
  3427. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  3428. &c->dst.val))
  3429. goto done; /* IO is needed */
  3430. break;
  3431. case 0xee: /* out dx,al */
  3432. case 0xef: /* out dx,(e/r)ax */
  3433. c->dst.val = c->regs[VCPU_REGS_RDX];
  3434. do_io_out:
  3435. ops->pio_out_emulated(ctxt, c->src.bytes, c->dst.val,
  3436. &c->src.val, 1);
  3437. c->dst.type = OP_NONE; /* Disable writeback. */
  3438. break;
  3439. case 0xf4: /* hlt */
  3440. ctxt->vcpu->arch.halt_request = 1;
  3441. break;
  3442. case 0xf5: /* cmc */
  3443. /* complement carry flag from eflags reg */
  3444. ctxt->eflags ^= EFLG_CF;
  3445. break;
  3446. case 0xf6 ... 0xf7: /* Grp3 */
  3447. rc = emulate_grp3(ctxt, ops);
  3448. break;
  3449. case 0xf8: /* clc */
  3450. ctxt->eflags &= ~EFLG_CF;
  3451. break;
  3452. case 0xf9: /* stc */
  3453. ctxt->eflags |= EFLG_CF;
  3454. break;
  3455. case 0xfa: /* cli */
  3456. if (emulator_bad_iopl(ctxt, ops)) {
  3457. rc = emulate_gp(ctxt, 0);
  3458. goto done;
  3459. } else
  3460. ctxt->eflags &= ~X86_EFLAGS_IF;
  3461. break;
  3462. case 0xfb: /* sti */
  3463. if (emulator_bad_iopl(ctxt, ops)) {
  3464. rc = emulate_gp(ctxt, 0);
  3465. goto done;
  3466. } else {
  3467. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3468. ctxt->eflags |= X86_EFLAGS_IF;
  3469. }
  3470. break;
  3471. case 0xfc: /* cld */
  3472. ctxt->eflags &= ~EFLG_DF;
  3473. break;
  3474. case 0xfd: /* std */
  3475. ctxt->eflags |= EFLG_DF;
  3476. break;
  3477. case 0xfe: /* Grp4 */
  3478. grp45:
  3479. rc = emulate_grp45(ctxt);
  3480. break;
  3481. case 0xff: /* Grp5 */
  3482. if (c->modrm_reg == 5)
  3483. goto jump_far;
  3484. goto grp45;
  3485. default:
  3486. goto cannot_emulate;
  3487. }
  3488. if (rc != X86EMUL_CONTINUE)
  3489. goto done;
  3490. writeback:
  3491. rc = writeback(ctxt, ops);
  3492. if (rc != X86EMUL_CONTINUE)
  3493. goto done;
  3494. /*
  3495. * restore dst type in case the decoding will be reused
  3496. * (happens for string instruction )
  3497. */
  3498. c->dst.type = saved_dst_type;
  3499. if ((c->d & SrcMask) == SrcSI)
  3500. string_addr_inc(ctxt, seg_override(ctxt, ops, c),
  3501. VCPU_REGS_RSI, &c->src);
  3502. if ((c->d & DstMask) == DstDI)
  3503. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3504. &c->dst);
  3505. if (c->rep_prefix && (c->d & String)) {
  3506. struct read_cache *r = &ctxt->decode.io_read;
  3507. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3508. if (!string_insn_completed(ctxt)) {
  3509. /*
  3510. * Re-enter guest when pio read ahead buffer is empty
  3511. * or, if it is not used, after each 1024 iteration.
  3512. */
  3513. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3514. (r->end == 0 || r->end != r->pos)) {
  3515. /*
  3516. * Reset read cache. Usually happens before
  3517. * decode, but since instruction is restarted
  3518. * we have to do it here.
  3519. */
  3520. ctxt->decode.mem_read.end = 0;
  3521. return EMULATION_RESTART;
  3522. }
  3523. goto done; /* skip rip writeback */
  3524. }
  3525. }
  3526. ctxt->eip = c->eip;
  3527. done:
  3528. if (rc == X86EMUL_PROPAGATE_FAULT)
  3529. ctxt->have_exception = true;
  3530. if (rc == X86EMUL_INTERCEPTED)
  3531. return EMULATION_INTERCEPTED;
  3532. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3533. twobyte_insn:
  3534. switch (c->b) {
  3535. case 0x01: /* lgdt, lidt, lmsw */
  3536. switch (c->modrm_reg) {
  3537. case 0: /* vmcall */
  3538. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3539. goto cannot_emulate;
  3540. rc = kvm_fix_hypercall(ctxt->vcpu);
  3541. if (rc != X86EMUL_CONTINUE)
  3542. goto done;
  3543. /* Let the processor re-execute the fixed hypercall */
  3544. c->eip = ctxt->eip;
  3545. /* Disable writeback. */
  3546. c->dst.type = OP_NONE;
  3547. break;
  3548. case 2: /* lgdt */
  3549. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3550. &desc_ptr.size, &desc_ptr.address,
  3551. c->op_bytes);
  3552. if (rc != X86EMUL_CONTINUE)
  3553. goto done;
  3554. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  3555. /* Disable writeback. */
  3556. c->dst.type = OP_NONE;
  3557. break;
  3558. case 3: /* lidt/vmmcall */
  3559. if (c->modrm_mod == 3) {
  3560. switch (c->modrm_rm) {
  3561. case 1:
  3562. rc = kvm_fix_hypercall(ctxt->vcpu);
  3563. break;
  3564. default:
  3565. goto cannot_emulate;
  3566. }
  3567. } else {
  3568. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3569. &desc_ptr.size,
  3570. &desc_ptr.address,
  3571. c->op_bytes);
  3572. if (rc != X86EMUL_CONTINUE)
  3573. goto done;
  3574. ctxt->ops->set_idt(ctxt, &desc_ptr);
  3575. }
  3576. /* Disable writeback. */
  3577. c->dst.type = OP_NONE;
  3578. break;
  3579. case 4: /* smsw */
  3580. c->dst.bytes = 2;
  3581. c->dst.val = ops->get_cr(ctxt, 0);
  3582. break;
  3583. case 6: /* lmsw */
  3584. ops->set_cr(ctxt, 0, (ops->get_cr(ctxt, 0) & ~0x0eul) |
  3585. (c->src.val & 0x0f));
  3586. c->dst.type = OP_NONE;
  3587. break;
  3588. case 5: /* not defined */
  3589. emulate_ud(ctxt);
  3590. rc = X86EMUL_PROPAGATE_FAULT;
  3591. goto done;
  3592. case 7: /* invlpg*/
  3593. rc = em_invlpg(ctxt);
  3594. break;
  3595. default:
  3596. goto cannot_emulate;
  3597. }
  3598. break;
  3599. case 0x05: /* syscall */
  3600. rc = emulate_syscall(ctxt, ops);
  3601. break;
  3602. case 0x06:
  3603. emulate_clts(ctxt->vcpu);
  3604. break;
  3605. case 0x09: /* wbinvd */
  3606. kvm_emulate_wbinvd(ctxt->vcpu);
  3607. break;
  3608. case 0x08: /* invd */
  3609. case 0x0d: /* GrpP (prefetch) */
  3610. case 0x18: /* Grp16 (prefetch/nop) */
  3611. break;
  3612. case 0x20: /* mov cr, reg */
  3613. c->dst.val = ops->get_cr(ctxt, c->modrm_reg);
  3614. break;
  3615. case 0x21: /* mov from dr to reg */
  3616. ops->get_dr(ctxt, c->modrm_reg, &c->dst.val);
  3617. break;
  3618. case 0x22: /* mov reg, cr */
  3619. if (ops->set_cr(ctxt, c->modrm_reg, c->src.val)) {
  3620. emulate_gp(ctxt, 0);
  3621. rc = X86EMUL_PROPAGATE_FAULT;
  3622. goto done;
  3623. }
  3624. c->dst.type = OP_NONE;
  3625. break;
  3626. case 0x23: /* mov from reg to dr */
  3627. if (ops->set_dr(ctxt, c->modrm_reg, c->src.val &
  3628. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3629. ~0ULL : ~0U)) < 0) {
  3630. /* #UD condition is already handled by the code above */
  3631. emulate_gp(ctxt, 0);
  3632. rc = X86EMUL_PROPAGATE_FAULT;
  3633. goto done;
  3634. }
  3635. c->dst.type = OP_NONE; /* no writeback */
  3636. break;
  3637. case 0x30:
  3638. /* wrmsr */
  3639. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3640. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3641. if (ops->set_msr(ctxt, c->regs[VCPU_REGS_RCX], msr_data)) {
  3642. emulate_gp(ctxt, 0);
  3643. rc = X86EMUL_PROPAGATE_FAULT;
  3644. goto done;
  3645. }
  3646. rc = X86EMUL_CONTINUE;
  3647. break;
  3648. case 0x32:
  3649. /* rdmsr */
  3650. if (ops->get_msr(ctxt, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3651. emulate_gp(ctxt, 0);
  3652. rc = X86EMUL_PROPAGATE_FAULT;
  3653. goto done;
  3654. } else {
  3655. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3656. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3657. }
  3658. rc = X86EMUL_CONTINUE;
  3659. break;
  3660. case 0x34: /* sysenter */
  3661. rc = emulate_sysenter(ctxt, ops);
  3662. break;
  3663. case 0x35: /* sysexit */
  3664. rc = emulate_sysexit(ctxt, ops);
  3665. break;
  3666. case 0x40 ... 0x4f: /* cmov */
  3667. c->dst.val = c->dst.orig_val = c->src.val;
  3668. if (!test_cc(c->b, ctxt->eflags))
  3669. c->dst.type = OP_NONE; /* no writeback */
  3670. break;
  3671. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3672. if (test_cc(c->b, ctxt->eflags))
  3673. jmp_rel(c, c->src.val);
  3674. break;
  3675. case 0x90 ... 0x9f: /* setcc r/m8 */
  3676. c->dst.val = test_cc(c->b, ctxt->eflags);
  3677. break;
  3678. case 0xa0: /* push fs */
  3679. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3680. break;
  3681. case 0xa1: /* pop fs */
  3682. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3683. break;
  3684. case 0xa3:
  3685. bt: /* bt */
  3686. c->dst.type = OP_NONE;
  3687. /* only subword offset */
  3688. c->src.val &= (c->dst.bytes << 3) - 1;
  3689. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3690. break;
  3691. case 0xa4: /* shld imm8, r, r/m */
  3692. case 0xa5: /* shld cl, r, r/m */
  3693. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3694. break;
  3695. case 0xa8: /* push gs */
  3696. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3697. break;
  3698. case 0xa9: /* pop gs */
  3699. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3700. break;
  3701. case 0xab:
  3702. bts: /* bts */
  3703. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3704. break;
  3705. case 0xac: /* shrd imm8, r, r/m */
  3706. case 0xad: /* shrd cl, r, r/m */
  3707. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3708. break;
  3709. case 0xae: /* clflush */
  3710. break;
  3711. case 0xb0 ... 0xb1: /* cmpxchg */
  3712. /*
  3713. * Save real source value, then compare EAX against
  3714. * destination.
  3715. */
  3716. c->src.orig_val = c->src.val;
  3717. c->src.val = c->regs[VCPU_REGS_RAX];
  3718. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3719. if (ctxt->eflags & EFLG_ZF) {
  3720. /* Success: write back to memory. */
  3721. c->dst.val = c->src.orig_val;
  3722. } else {
  3723. /* Failure: write the value we saw to EAX. */
  3724. c->dst.type = OP_REG;
  3725. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3726. }
  3727. break;
  3728. case 0xb2: /* lss */
  3729. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3730. break;
  3731. case 0xb3:
  3732. btr: /* btr */
  3733. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3734. break;
  3735. case 0xb4: /* lfs */
  3736. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3737. break;
  3738. case 0xb5: /* lgs */
  3739. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3740. break;
  3741. case 0xb6 ... 0xb7: /* movzx */
  3742. c->dst.bytes = c->op_bytes;
  3743. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3744. : (u16) c->src.val;
  3745. break;
  3746. case 0xba: /* Grp8 */
  3747. switch (c->modrm_reg & 3) {
  3748. case 0:
  3749. goto bt;
  3750. case 1:
  3751. goto bts;
  3752. case 2:
  3753. goto btr;
  3754. case 3:
  3755. goto btc;
  3756. }
  3757. break;
  3758. case 0xbb:
  3759. btc: /* btc */
  3760. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3761. break;
  3762. case 0xbc: { /* bsf */
  3763. u8 zf;
  3764. __asm__ ("bsf %2, %0; setz %1"
  3765. : "=r"(c->dst.val), "=q"(zf)
  3766. : "r"(c->src.val));
  3767. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3768. if (zf) {
  3769. ctxt->eflags |= X86_EFLAGS_ZF;
  3770. c->dst.type = OP_NONE; /* Disable writeback. */
  3771. }
  3772. break;
  3773. }
  3774. case 0xbd: { /* bsr */
  3775. u8 zf;
  3776. __asm__ ("bsr %2, %0; setz %1"
  3777. : "=r"(c->dst.val), "=q"(zf)
  3778. : "r"(c->src.val));
  3779. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3780. if (zf) {
  3781. ctxt->eflags |= X86_EFLAGS_ZF;
  3782. c->dst.type = OP_NONE; /* Disable writeback. */
  3783. }
  3784. break;
  3785. }
  3786. case 0xbe ... 0xbf: /* movsx */
  3787. c->dst.bytes = c->op_bytes;
  3788. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3789. (s16) c->src.val;
  3790. break;
  3791. case 0xc0 ... 0xc1: /* xadd */
  3792. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3793. /* Write back the register source. */
  3794. c->src.val = c->dst.orig_val;
  3795. write_register_operand(&c->src);
  3796. break;
  3797. case 0xc3: /* movnti */
  3798. c->dst.bytes = c->op_bytes;
  3799. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3800. (u64) c->src.val;
  3801. break;
  3802. case 0xc7: /* Grp9 (cmpxchg8b) */
  3803. rc = emulate_grp9(ctxt, ops);
  3804. break;
  3805. default:
  3806. goto cannot_emulate;
  3807. }
  3808. if (rc != X86EMUL_CONTINUE)
  3809. goto done;
  3810. goto writeback;
  3811. cannot_emulate:
  3812. return EMULATION_FAILED;
  3813. }