mc13xxx-core.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723
  1. /*
  2. * Copyright 2009-2010 Pengutronix
  3. * Uwe Kleine-Koenig <u.kleine-koenig@pengutronix.de>
  4. *
  5. * loosely based on an earlier driver that has
  6. * Copyright 2009 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it under
  9. * the terms of the GNU General Public License version 2 as published by the
  10. * Free Software Foundation.
  11. */
  12. #include <linux/slab.h>
  13. #include <linux/module.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/mutex.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/mfd/core.h>
  18. #include <linux/mfd/mc13xxx.h>
  19. #include <linux/of.h>
  20. #include <linux/of_device.h>
  21. #include <linux/of_gpio.h>
  22. #include "mc13xxx.h"
  23. #define MC13XXX_IRQSTAT0 0
  24. #define MC13XXX_IRQSTAT0_ADCDONEI (1 << 0)
  25. #define MC13XXX_IRQSTAT0_ADCBISDONEI (1 << 1)
  26. #define MC13XXX_IRQSTAT0_TSI (1 << 2)
  27. #define MC13783_IRQSTAT0_WHIGHI (1 << 3)
  28. #define MC13783_IRQSTAT0_WLOWI (1 << 4)
  29. #define MC13XXX_IRQSTAT0_CHGDETI (1 << 6)
  30. #define MC13783_IRQSTAT0_CHGOVI (1 << 7)
  31. #define MC13XXX_IRQSTAT0_CHGREVI (1 << 8)
  32. #define MC13XXX_IRQSTAT0_CHGSHORTI (1 << 9)
  33. #define MC13XXX_IRQSTAT0_CCCVI (1 << 10)
  34. #define MC13XXX_IRQSTAT0_CHGCURRI (1 << 11)
  35. #define MC13XXX_IRQSTAT0_BPONI (1 << 12)
  36. #define MC13XXX_IRQSTAT0_LOBATLI (1 << 13)
  37. #define MC13XXX_IRQSTAT0_LOBATHI (1 << 14)
  38. #define MC13783_IRQSTAT0_UDPI (1 << 15)
  39. #define MC13783_IRQSTAT0_USBI (1 << 16)
  40. #define MC13783_IRQSTAT0_IDI (1 << 19)
  41. #define MC13783_IRQSTAT0_SE1I (1 << 21)
  42. #define MC13783_IRQSTAT0_CKDETI (1 << 22)
  43. #define MC13783_IRQSTAT0_UDMI (1 << 23)
  44. #define MC13XXX_IRQMASK0 1
  45. #define MC13XXX_IRQMASK0_ADCDONEM MC13XXX_IRQSTAT0_ADCDONEI
  46. #define MC13XXX_IRQMASK0_ADCBISDONEM MC13XXX_IRQSTAT0_ADCBISDONEI
  47. #define MC13XXX_IRQMASK0_TSM MC13XXX_IRQSTAT0_TSI
  48. #define MC13783_IRQMASK0_WHIGHM MC13783_IRQSTAT0_WHIGHI
  49. #define MC13783_IRQMASK0_WLOWM MC13783_IRQSTAT0_WLOWI
  50. #define MC13XXX_IRQMASK0_CHGDETM MC13XXX_IRQSTAT0_CHGDETI
  51. #define MC13783_IRQMASK0_CHGOVM MC13783_IRQSTAT0_CHGOVI
  52. #define MC13XXX_IRQMASK0_CHGREVM MC13XXX_IRQSTAT0_CHGREVI
  53. #define MC13XXX_IRQMASK0_CHGSHORTM MC13XXX_IRQSTAT0_CHGSHORTI
  54. #define MC13XXX_IRQMASK0_CCCVM MC13XXX_IRQSTAT0_CCCVI
  55. #define MC13XXX_IRQMASK0_CHGCURRM MC13XXX_IRQSTAT0_CHGCURRI
  56. #define MC13XXX_IRQMASK0_BPONM MC13XXX_IRQSTAT0_BPONI
  57. #define MC13XXX_IRQMASK0_LOBATLM MC13XXX_IRQSTAT0_LOBATLI
  58. #define MC13XXX_IRQMASK0_LOBATHM MC13XXX_IRQSTAT0_LOBATHI
  59. #define MC13783_IRQMASK0_UDPM MC13783_IRQSTAT0_UDPI
  60. #define MC13783_IRQMASK0_USBM MC13783_IRQSTAT0_USBI
  61. #define MC13783_IRQMASK0_IDM MC13783_IRQSTAT0_IDI
  62. #define MC13783_IRQMASK0_SE1M MC13783_IRQSTAT0_SE1I
  63. #define MC13783_IRQMASK0_CKDETM MC13783_IRQSTAT0_CKDETI
  64. #define MC13783_IRQMASK0_UDMM MC13783_IRQSTAT0_UDMI
  65. #define MC13XXX_IRQSTAT1 3
  66. #define MC13XXX_IRQSTAT1_1HZI (1 << 0)
  67. #define MC13XXX_IRQSTAT1_TODAI (1 << 1)
  68. #define MC13783_IRQSTAT1_ONOFD1I (1 << 3)
  69. #define MC13783_IRQSTAT1_ONOFD2I (1 << 4)
  70. #define MC13783_IRQSTAT1_ONOFD3I (1 << 5)
  71. #define MC13XXX_IRQSTAT1_SYSRSTI (1 << 6)
  72. #define MC13XXX_IRQSTAT1_RTCRSTI (1 << 7)
  73. #define MC13XXX_IRQSTAT1_PCI (1 << 8)
  74. #define MC13XXX_IRQSTAT1_WARMI (1 << 9)
  75. #define MC13XXX_IRQSTAT1_MEMHLDI (1 << 10)
  76. #define MC13783_IRQSTAT1_PWRRDYI (1 << 11)
  77. #define MC13XXX_IRQSTAT1_THWARNLI (1 << 12)
  78. #define MC13XXX_IRQSTAT1_THWARNHI (1 << 13)
  79. #define MC13XXX_IRQSTAT1_CLKI (1 << 14)
  80. #define MC13783_IRQSTAT1_SEMAFI (1 << 15)
  81. #define MC13783_IRQSTAT1_MC2BI (1 << 17)
  82. #define MC13783_IRQSTAT1_HSDETI (1 << 18)
  83. #define MC13783_IRQSTAT1_HSLI (1 << 19)
  84. #define MC13783_IRQSTAT1_ALSPTHI (1 << 20)
  85. #define MC13783_IRQSTAT1_AHSSHORTI (1 << 21)
  86. #define MC13XXX_IRQMASK1 4
  87. #define MC13XXX_IRQMASK1_1HZM MC13XXX_IRQSTAT1_1HZI
  88. #define MC13XXX_IRQMASK1_TODAM MC13XXX_IRQSTAT1_TODAI
  89. #define MC13783_IRQMASK1_ONOFD1M MC13783_IRQSTAT1_ONOFD1I
  90. #define MC13783_IRQMASK1_ONOFD2M MC13783_IRQSTAT1_ONOFD2I
  91. #define MC13783_IRQMASK1_ONOFD3M MC13783_IRQSTAT1_ONOFD3I
  92. #define MC13XXX_IRQMASK1_SYSRSTM MC13XXX_IRQSTAT1_SYSRSTI
  93. #define MC13XXX_IRQMASK1_RTCRSTM MC13XXX_IRQSTAT1_RTCRSTI
  94. #define MC13XXX_IRQMASK1_PCM MC13XXX_IRQSTAT1_PCI
  95. #define MC13XXX_IRQMASK1_WARMM MC13XXX_IRQSTAT1_WARMI
  96. #define MC13XXX_IRQMASK1_MEMHLDM MC13XXX_IRQSTAT1_MEMHLDI
  97. #define MC13783_IRQMASK1_PWRRDYM MC13783_IRQSTAT1_PWRRDYI
  98. #define MC13XXX_IRQMASK1_THWARNLM MC13XXX_IRQSTAT1_THWARNLI
  99. #define MC13XXX_IRQMASK1_THWARNHM MC13XXX_IRQSTAT1_THWARNHI
  100. #define MC13XXX_IRQMASK1_CLKM MC13XXX_IRQSTAT1_CLKI
  101. #define MC13783_IRQMASK1_SEMAFM MC13783_IRQSTAT1_SEMAFI
  102. #define MC13783_IRQMASK1_MC2BM MC13783_IRQSTAT1_MC2BI
  103. #define MC13783_IRQMASK1_HSDETM MC13783_IRQSTAT1_HSDETI
  104. #define MC13783_IRQMASK1_HSLM MC13783_IRQSTAT1_HSLI
  105. #define MC13783_IRQMASK1_ALSPTHM MC13783_IRQSTAT1_ALSPTHI
  106. #define MC13783_IRQMASK1_AHSSHORTM MC13783_IRQSTAT1_AHSSHORTI
  107. #define MC13XXX_REVISION 7
  108. #define MC13XXX_REVISION_REVMETAL (0x07 << 0)
  109. #define MC13XXX_REVISION_REVFULL (0x03 << 3)
  110. #define MC13XXX_REVISION_ICID (0x07 << 6)
  111. #define MC13XXX_REVISION_FIN (0x03 << 9)
  112. #define MC13XXX_REVISION_FAB (0x03 << 11)
  113. #define MC13XXX_REVISION_ICIDCODE (0x3f << 13)
  114. #define MC34708_REVISION_REVMETAL (0x07 << 0)
  115. #define MC34708_REVISION_REVFULL (0x07 << 3)
  116. #define MC34708_REVISION_FIN (0x07 << 6)
  117. #define MC34708_REVISION_FAB (0x07 << 9)
  118. #define MC13XXX_ADC1 44
  119. #define MC13XXX_ADC1_ADEN (1 << 0)
  120. #define MC13XXX_ADC1_RAND (1 << 1)
  121. #define MC13XXX_ADC1_ADSEL (1 << 3)
  122. #define MC13XXX_ADC1_ASC (1 << 20)
  123. #define MC13XXX_ADC1_ADTRIGIGN (1 << 21)
  124. #define MC13XXX_ADC2 45
  125. void mc13xxx_lock(struct mc13xxx *mc13xxx)
  126. {
  127. if (!mutex_trylock(&mc13xxx->lock)) {
  128. dev_dbg(mc13xxx->dev, "wait for %s from %pf\n",
  129. __func__, __builtin_return_address(0));
  130. mutex_lock(&mc13xxx->lock);
  131. }
  132. dev_dbg(mc13xxx->dev, "%s from %pf\n",
  133. __func__, __builtin_return_address(0));
  134. }
  135. EXPORT_SYMBOL(mc13xxx_lock);
  136. void mc13xxx_unlock(struct mc13xxx *mc13xxx)
  137. {
  138. dev_dbg(mc13xxx->dev, "%s from %pf\n",
  139. __func__, __builtin_return_address(0));
  140. mutex_unlock(&mc13xxx->lock);
  141. }
  142. EXPORT_SYMBOL(mc13xxx_unlock);
  143. int mc13xxx_reg_read(struct mc13xxx *mc13xxx, unsigned int offset, u32 *val)
  144. {
  145. int ret;
  146. if (offset > MC13XXX_NUMREGS)
  147. return -EINVAL;
  148. ret = regmap_read(mc13xxx->regmap, offset, val);
  149. dev_vdbg(mc13xxx->dev, "[0x%02x] -> 0x%06x\n", offset, *val);
  150. return ret;
  151. }
  152. EXPORT_SYMBOL(mc13xxx_reg_read);
  153. int mc13xxx_reg_write(struct mc13xxx *mc13xxx, unsigned int offset, u32 val)
  154. {
  155. dev_vdbg(mc13xxx->dev, "[0x%02x] <- 0x%06x\n", offset, val);
  156. if (offset > MC13XXX_NUMREGS || val > 0xffffff)
  157. return -EINVAL;
  158. return regmap_write(mc13xxx->regmap, offset, val);
  159. }
  160. EXPORT_SYMBOL(mc13xxx_reg_write);
  161. int mc13xxx_reg_rmw(struct mc13xxx *mc13xxx, unsigned int offset,
  162. u32 mask, u32 val)
  163. {
  164. BUG_ON(val & ~mask);
  165. dev_vdbg(mc13xxx->dev, "[0x%02x] <- 0x%06x (mask: 0x%06x)\n",
  166. offset, val, mask);
  167. return regmap_update_bits(mc13xxx->regmap, offset, mask, val);
  168. }
  169. EXPORT_SYMBOL(mc13xxx_reg_rmw);
  170. int mc13xxx_irq_mask(struct mc13xxx *mc13xxx, int irq)
  171. {
  172. int ret;
  173. unsigned int offmask = irq < 24 ? MC13XXX_IRQMASK0 : MC13XXX_IRQMASK1;
  174. u32 irqbit = 1 << (irq < 24 ? irq : irq - 24);
  175. u32 mask;
  176. if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
  177. return -EINVAL;
  178. ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
  179. if (ret)
  180. return ret;
  181. if (mask & irqbit)
  182. /* already masked */
  183. return 0;
  184. return mc13xxx_reg_write(mc13xxx, offmask, mask | irqbit);
  185. }
  186. EXPORT_SYMBOL(mc13xxx_irq_mask);
  187. int mc13xxx_irq_unmask(struct mc13xxx *mc13xxx, int irq)
  188. {
  189. int ret;
  190. unsigned int offmask = irq < 24 ? MC13XXX_IRQMASK0 : MC13XXX_IRQMASK1;
  191. u32 irqbit = 1 << (irq < 24 ? irq : irq - 24);
  192. u32 mask;
  193. if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
  194. return -EINVAL;
  195. ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
  196. if (ret)
  197. return ret;
  198. if (!(mask & irqbit))
  199. /* already unmasked */
  200. return 0;
  201. return mc13xxx_reg_write(mc13xxx, offmask, mask & ~irqbit);
  202. }
  203. EXPORT_SYMBOL(mc13xxx_irq_unmask);
  204. int mc13xxx_irq_status(struct mc13xxx *mc13xxx, int irq,
  205. int *enabled, int *pending)
  206. {
  207. int ret;
  208. unsigned int offmask = irq < 24 ? MC13XXX_IRQMASK0 : MC13XXX_IRQMASK1;
  209. unsigned int offstat = irq < 24 ? MC13XXX_IRQSTAT0 : MC13XXX_IRQSTAT1;
  210. u32 irqbit = 1 << (irq < 24 ? irq : irq - 24);
  211. if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
  212. return -EINVAL;
  213. if (enabled) {
  214. u32 mask;
  215. ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
  216. if (ret)
  217. return ret;
  218. *enabled = mask & irqbit;
  219. }
  220. if (pending) {
  221. u32 stat;
  222. ret = mc13xxx_reg_read(mc13xxx, offstat, &stat);
  223. if (ret)
  224. return ret;
  225. *pending = stat & irqbit;
  226. }
  227. return 0;
  228. }
  229. EXPORT_SYMBOL(mc13xxx_irq_status);
  230. int mc13xxx_irq_ack(struct mc13xxx *mc13xxx, int irq)
  231. {
  232. unsigned int offstat = irq < 24 ? MC13XXX_IRQSTAT0 : MC13XXX_IRQSTAT1;
  233. unsigned int val = 1 << (irq < 24 ? irq : irq - 24);
  234. BUG_ON(irq < 0 || irq >= MC13XXX_NUM_IRQ);
  235. return mc13xxx_reg_write(mc13xxx, offstat, val);
  236. }
  237. EXPORT_SYMBOL(mc13xxx_irq_ack);
  238. int mc13xxx_irq_request_nounmask(struct mc13xxx *mc13xxx, int irq,
  239. irq_handler_t handler, const char *name, void *dev)
  240. {
  241. BUG_ON(!mutex_is_locked(&mc13xxx->lock));
  242. BUG_ON(!handler);
  243. if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
  244. return -EINVAL;
  245. if (mc13xxx->irqhandler[irq])
  246. return -EBUSY;
  247. mc13xxx->irqhandler[irq] = handler;
  248. mc13xxx->irqdata[irq] = dev;
  249. return 0;
  250. }
  251. EXPORT_SYMBOL(mc13xxx_irq_request_nounmask);
  252. int mc13xxx_irq_request(struct mc13xxx *mc13xxx, int irq,
  253. irq_handler_t handler, const char *name, void *dev)
  254. {
  255. int ret;
  256. ret = mc13xxx_irq_request_nounmask(mc13xxx, irq, handler, name, dev);
  257. if (ret)
  258. return ret;
  259. ret = mc13xxx_irq_unmask(mc13xxx, irq);
  260. if (ret) {
  261. mc13xxx->irqhandler[irq] = NULL;
  262. mc13xxx->irqdata[irq] = NULL;
  263. return ret;
  264. }
  265. return 0;
  266. }
  267. EXPORT_SYMBOL(mc13xxx_irq_request);
  268. int mc13xxx_irq_free(struct mc13xxx *mc13xxx, int irq, void *dev)
  269. {
  270. int ret;
  271. BUG_ON(!mutex_is_locked(&mc13xxx->lock));
  272. if (irq < 0 || irq >= MC13XXX_NUM_IRQ || !mc13xxx->irqhandler[irq] ||
  273. mc13xxx->irqdata[irq] != dev)
  274. return -EINVAL;
  275. ret = mc13xxx_irq_mask(mc13xxx, irq);
  276. if (ret)
  277. return ret;
  278. mc13xxx->irqhandler[irq] = NULL;
  279. mc13xxx->irqdata[irq] = NULL;
  280. return 0;
  281. }
  282. EXPORT_SYMBOL(mc13xxx_irq_free);
  283. static inline irqreturn_t mc13xxx_irqhandler(struct mc13xxx *mc13xxx, int irq)
  284. {
  285. return mc13xxx->irqhandler[irq](irq, mc13xxx->irqdata[irq]);
  286. }
  287. /*
  288. * returns: number of handled irqs or negative error
  289. * locking: holds mc13xxx->lock
  290. */
  291. static int mc13xxx_irq_handle(struct mc13xxx *mc13xxx,
  292. unsigned int offstat, unsigned int offmask, int baseirq)
  293. {
  294. u32 stat, mask;
  295. int ret = mc13xxx_reg_read(mc13xxx, offstat, &stat);
  296. int num_handled = 0;
  297. if (ret)
  298. return ret;
  299. ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
  300. if (ret)
  301. return ret;
  302. while (stat & ~mask) {
  303. int irq = __ffs(stat & ~mask);
  304. stat &= ~(1 << irq);
  305. if (likely(mc13xxx->irqhandler[baseirq + irq])) {
  306. irqreturn_t handled;
  307. handled = mc13xxx_irqhandler(mc13xxx, baseirq + irq);
  308. if (handled == IRQ_HANDLED)
  309. num_handled++;
  310. } else {
  311. dev_err(mc13xxx->dev,
  312. "BUG: irq %u but no handler\n",
  313. baseirq + irq);
  314. mask |= 1 << irq;
  315. ret = mc13xxx_reg_write(mc13xxx, offmask, mask);
  316. }
  317. }
  318. return num_handled;
  319. }
  320. static irqreturn_t mc13xxx_irq_thread(int irq, void *data)
  321. {
  322. struct mc13xxx *mc13xxx = data;
  323. irqreturn_t ret;
  324. int handled = 0;
  325. mc13xxx_lock(mc13xxx);
  326. ret = mc13xxx_irq_handle(mc13xxx, MC13XXX_IRQSTAT0,
  327. MC13XXX_IRQMASK0, 0);
  328. if (ret > 0)
  329. handled = 1;
  330. ret = mc13xxx_irq_handle(mc13xxx, MC13XXX_IRQSTAT1,
  331. MC13XXX_IRQMASK1, 24);
  332. if (ret > 0)
  333. handled = 1;
  334. mc13xxx_unlock(mc13xxx);
  335. return IRQ_RETVAL(handled);
  336. }
  337. #define maskval(reg, mask) (((reg) & (mask)) >> __ffs(mask))
  338. static void mc13xxx_print_revision(struct mc13xxx *mc13xxx, u32 revision)
  339. {
  340. dev_info(mc13xxx->dev, "%s: rev: %d.%d, "
  341. "fin: %d, fab: %d, icid: %d/%d\n",
  342. mc13xxx->variant->name,
  343. maskval(revision, MC13XXX_REVISION_REVFULL),
  344. maskval(revision, MC13XXX_REVISION_REVMETAL),
  345. maskval(revision, MC13XXX_REVISION_FIN),
  346. maskval(revision, MC13XXX_REVISION_FAB),
  347. maskval(revision, MC13XXX_REVISION_ICID),
  348. maskval(revision, MC13XXX_REVISION_ICIDCODE));
  349. }
  350. static void mc34708_print_revision(struct mc13xxx *mc13xxx, u32 revision)
  351. {
  352. dev_info(mc13xxx->dev, "%s: rev %d.%d, fin: %d, fab: %d\n",
  353. mc13xxx->variant->name,
  354. maskval(revision, MC34708_REVISION_REVFULL),
  355. maskval(revision, MC34708_REVISION_REVMETAL),
  356. maskval(revision, MC34708_REVISION_FIN),
  357. maskval(revision, MC34708_REVISION_FAB));
  358. }
  359. /* These are only exported for mc13xxx-i2c and mc13xxx-spi */
  360. struct mc13xxx_variant mc13xxx_variant_mc13783 = {
  361. .name = "mc13783",
  362. .print_revision = mc13xxx_print_revision,
  363. };
  364. EXPORT_SYMBOL_GPL(mc13xxx_variant_mc13783);
  365. struct mc13xxx_variant mc13xxx_variant_mc13892 = {
  366. .name = "mc13892",
  367. .print_revision = mc13xxx_print_revision,
  368. };
  369. EXPORT_SYMBOL_GPL(mc13xxx_variant_mc13892);
  370. struct mc13xxx_variant mc13xxx_variant_mc34708 = {
  371. .name = "mc34708",
  372. .print_revision = mc34708_print_revision,
  373. };
  374. EXPORT_SYMBOL_GPL(mc13xxx_variant_mc34708);
  375. static const char *mc13xxx_get_chipname(struct mc13xxx *mc13xxx)
  376. {
  377. return mc13xxx->variant->name;
  378. }
  379. int mc13xxx_get_flags(struct mc13xxx *mc13xxx)
  380. {
  381. return mc13xxx->flags;
  382. }
  383. EXPORT_SYMBOL(mc13xxx_get_flags);
  384. #define MC13XXX_ADC1_CHAN0_SHIFT 5
  385. #define MC13XXX_ADC1_CHAN1_SHIFT 8
  386. #define MC13783_ADC1_ATO_SHIFT 11
  387. #define MC13783_ADC1_ATOX (1 << 19)
  388. struct mc13xxx_adcdone_data {
  389. struct mc13xxx *mc13xxx;
  390. struct completion done;
  391. };
  392. static irqreturn_t mc13xxx_handler_adcdone(int irq, void *data)
  393. {
  394. struct mc13xxx_adcdone_data *adcdone_data = data;
  395. mc13xxx_irq_ack(adcdone_data->mc13xxx, irq);
  396. complete_all(&adcdone_data->done);
  397. return IRQ_HANDLED;
  398. }
  399. #define MC13XXX_ADC_WORKING (1 << 0)
  400. int mc13xxx_adc_do_conversion(struct mc13xxx *mc13xxx, unsigned int mode,
  401. unsigned int channel, u8 ato, bool atox,
  402. unsigned int *sample)
  403. {
  404. u32 adc0, adc1, old_adc0;
  405. int i, ret;
  406. struct mc13xxx_adcdone_data adcdone_data = {
  407. .mc13xxx = mc13xxx,
  408. };
  409. init_completion(&adcdone_data.done);
  410. dev_dbg(mc13xxx->dev, "%s\n", __func__);
  411. mc13xxx_lock(mc13xxx);
  412. if (mc13xxx->adcflags & MC13XXX_ADC_WORKING) {
  413. ret = -EBUSY;
  414. goto out;
  415. }
  416. mc13xxx->adcflags |= MC13XXX_ADC_WORKING;
  417. mc13xxx_reg_read(mc13xxx, MC13XXX_ADC0, &old_adc0);
  418. adc0 = MC13XXX_ADC0_ADINC1 | MC13XXX_ADC0_ADINC2;
  419. adc1 = MC13XXX_ADC1_ADEN | MC13XXX_ADC1_ADTRIGIGN | MC13XXX_ADC1_ASC;
  420. if (channel > 7)
  421. adc1 |= MC13XXX_ADC1_ADSEL;
  422. switch (mode) {
  423. case MC13XXX_ADC_MODE_TS:
  424. adc0 |= MC13XXX_ADC0_ADREFEN | MC13XXX_ADC0_TSMOD0 |
  425. MC13XXX_ADC0_TSMOD1;
  426. adc1 |= 4 << MC13XXX_ADC1_CHAN1_SHIFT;
  427. break;
  428. case MC13XXX_ADC_MODE_SINGLE_CHAN:
  429. adc0 |= old_adc0 & MC13XXX_ADC0_CONFIG_MASK;
  430. adc1 |= (channel & 0x7) << MC13XXX_ADC1_CHAN0_SHIFT;
  431. adc1 |= MC13XXX_ADC1_RAND;
  432. break;
  433. case MC13XXX_ADC_MODE_MULT_CHAN:
  434. adc0 |= old_adc0 & MC13XXX_ADC0_CONFIG_MASK;
  435. adc1 |= 4 << MC13XXX_ADC1_CHAN1_SHIFT;
  436. break;
  437. default:
  438. mc13xxx_unlock(mc13xxx);
  439. return -EINVAL;
  440. }
  441. adc1 |= ato << MC13783_ADC1_ATO_SHIFT;
  442. if (atox)
  443. adc1 |= MC13783_ADC1_ATOX;
  444. dev_dbg(mc13xxx->dev, "%s: request irq\n", __func__);
  445. mc13xxx_irq_request(mc13xxx, MC13XXX_IRQ_ADCDONE,
  446. mc13xxx_handler_adcdone, __func__, &adcdone_data);
  447. mc13xxx_irq_ack(mc13xxx, MC13XXX_IRQ_ADCDONE);
  448. mc13xxx_reg_write(mc13xxx, MC13XXX_ADC0, adc0);
  449. mc13xxx_reg_write(mc13xxx, MC13XXX_ADC1, adc1);
  450. mc13xxx_unlock(mc13xxx);
  451. ret = wait_for_completion_interruptible_timeout(&adcdone_data.done, HZ);
  452. if (!ret)
  453. ret = -ETIMEDOUT;
  454. mc13xxx_lock(mc13xxx);
  455. mc13xxx_irq_free(mc13xxx, MC13XXX_IRQ_ADCDONE, &adcdone_data);
  456. if (ret > 0)
  457. for (i = 0; i < 4; ++i) {
  458. ret = mc13xxx_reg_read(mc13xxx,
  459. MC13XXX_ADC2, &sample[i]);
  460. if (ret)
  461. break;
  462. }
  463. if (mode == MC13XXX_ADC_MODE_TS)
  464. /* restore TSMOD */
  465. mc13xxx_reg_write(mc13xxx, MC13XXX_ADC0, old_adc0);
  466. mc13xxx->adcflags &= ~MC13XXX_ADC_WORKING;
  467. out:
  468. mc13xxx_unlock(mc13xxx);
  469. return ret;
  470. }
  471. EXPORT_SYMBOL_GPL(mc13xxx_adc_do_conversion);
  472. static int mc13xxx_add_subdevice_pdata(struct mc13xxx *mc13xxx,
  473. const char *format, void *pdata, size_t pdata_size)
  474. {
  475. char buf[30];
  476. const char *name = mc13xxx_get_chipname(mc13xxx);
  477. struct mfd_cell cell = {
  478. .platform_data = pdata,
  479. .pdata_size = pdata_size,
  480. };
  481. /* there is no asnprintf in the kernel :-( */
  482. if (snprintf(buf, sizeof(buf), format, name) > sizeof(buf))
  483. return -E2BIG;
  484. cell.name = kmemdup(buf, strlen(buf) + 1, GFP_KERNEL);
  485. if (!cell.name)
  486. return -ENOMEM;
  487. return mfd_add_devices(mc13xxx->dev, -1, &cell, 1, NULL, 0, NULL);
  488. }
  489. static int mc13xxx_add_subdevice(struct mc13xxx *mc13xxx, const char *format)
  490. {
  491. return mc13xxx_add_subdevice_pdata(mc13xxx, format, NULL, 0);
  492. }
  493. #ifdef CONFIG_OF
  494. static int mc13xxx_probe_flags_dt(struct mc13xxx *mc13xxx)
  495. {
  496. struct device_node *np = mc13xxx->dev->of_node;
  497. if (!np)
  498. return -ENODEV;
  499. if (of_get_property(np, "fsl,mc13xxx-uses-adc", NULL))
  500. mc13xxx->flags |= MC13XXX_USE_ADC;
  501. if (of_get_property(np, "fsl,mc13xxx-uses-codec", NULL))
  502. mc13xxx->flags |= MC13XXX_USE_CODEC;
  503. if (of_get_property(np, "fsl,mc13xxx-uses-rtc", NULL))
  504. mc13xxx->flags |= MC13XXX_USE_RTC;
  505. if (of_get_property(np, "fsl,mc13xxx-uses-touch", NULL))
  506. mc13xxx->flags |= MC13XXX_USE_TOUCHSCREEN;
  507. return 0;
  508. }
  509. #else
  510. static inline int mc13xxx_probe_flags_dt(struct mc13xxx *mc13xxx)
  511. {
  512. return -ENODEV;
  513. }
  514. #endif
  515. int mc13xxx_common_init(struct mc13xxx *mc13xxx,
  516. struct mc13xxx_platform_data *pdata, int irq)
  517. {
  518. int ret;
  519. u32 revision;
  520. mc13xxx_lock(mc13xxx);
  521. ret = mc13xxx_reg_read(mc13xxx, MC13XXX_REVISION, &revision);
  522. if (ret)
  523. goto err_revision;
  524. mc13xxx->variant->print_revision(mc13xxx, revision);
  525. /* mask all irqs */
  526. ret = mc13xxx_reg_write(mc13xxx, MC13XXX_IRQMASK0, 0x00ffffff);
  527. if (ret)
  528. goto err_mask;
  529. ret = mc13xxx_reg_write(mc13xxx, MC13XXX_IRQMASK1, 0x00ffffff);
  530. if (ret)
  531. goto err_mask;
  532. ret = request_threaded_irq(irq, NULL, mc13xxx_irq_thread,
  533. IRQF_ONESHOT | IRQF_TRIGGER_HIGH, "mc13xxx", mc13xxx);
  534. if (ret) {
  535. err_mask:
  536. err_revision:
  537. mc13xxx_unlock(mc13xxx);
  538. return ret;
  539. }
  540. mc13xxx->irq = irq;
  541. mc13xxx_unlock(mc13xxx);
  542. if (mc13xxx_probe_flags_dt(mc13xxx) < 0 && pdata)
  543. mc13xxx->flags = pdata->flags;
  544. if (mc13xxx->flags & MC13XXX_USE_ADC)
  545. mc13xxx_add_subdevice(mc13xxx, "%s-adc");
  546. if (mc13xxx->flags & MC13XXX_USE_CODEC)
  547. mc13xxx_add_subdevice_pdata(mc13xxx, "%s-codec",
  548. pdata->codec, sizeof(*pdata->codec));
  549. if (mc13xxx->flags & MC13XXX_USE_RTC)
  550. mc13xxx_add_subdevice(mc13xxx, "%s-rtc");
  551. if (mc13xxx->flags & MC13XXX_USE_TOUCHSCREEN)
  552. mc13xxx_add_subdevice_pdata(mc13xxx, "%s-ts",
  553. &pdata->touch, sizeof(pdata->touch));
  554. if (pdata) {
  555. mc13xxx_add_subdevice_pdata(mc13xxx, "%s-regulator",
  556. &pdata->regulators, sizeof(pdata->regulators));
  557. mc13xxx_add_subdevice_pdata(mc13xxx, "%s-led",
  558. pdata->leds, sizeof(*pdata->leds));
  559. mc13xxx_add_subdevice_pdata(mc13xxx, "%s-pwrbutton",
  560. pdata->buttons, sizeof(*pdata->buttons));
  561. } else {
  562. mc13xxx_add_subdevice(mc13xxx, "%s-regulator");
  563. mc13xxx_add_subdevice(mc13xxx, "%s-led");
  564. mc13xxx_add_subdevice(mc13xxx, "%s-pwrbutton");
  565. }
  566. return 0;
  567. }
  568. EXPORT_SYMBOL_GPL(mc13xxx_common_init);
  569. void mc13xxx_common_cleanup(struct mc13xxx *mc13xxx)
  570. {
  571. free_irq(mc13xxx->irq, mc13xxx);
  572. mfd_remove_devices(mc13xxx->dev);
  573. }
  574. EXPORT_SYMBOL_GPL(mc13xxx_common_cleanup);
  575. MODULE_DESCRIPTION("Core driver for Freescale MC13XXX PMIC");
  576. MODULE_AUTHOR("Uwe Kleine-Koenig <u.kleine-koenig@pengutronix.de>");
  577. MODULE_LICENSE("GPL v2");