omap-mcbsp.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540
  1. /*
  2. * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
  3. *
  4. * Copyright (C) 2008 Nokia Corporation
  5. *
  6. * Contact: Jarkko Nikula <jarkko.nikula@nokia.com>
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/device.h>
  26. #include <sound/core.h>
  27. #include <sound/pcm.h>
  28. #include <sound/pcm_params.h>
  29. #include <sound/initval.h>
  30. #include <sound/soc.h>
  31. #include <mach/control.h>
  32. #include <mach/dma.h>
  33. #include <mach/mcbsp.h>
  34. #include "omap-mcbsp.h"
  35. #include "omap-pcm.h"
  36. #define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_8000_96000)
  37. struct omap_mcbsp_data {
  38. unsigned int bus_id;
  39. struct omap_mcbsp_reg_cfg regs;
  40. unsigned int fmt;
  41. /*
  42. * Flags indicating is the bus already activated and configured by
  43. * another substream
  44. */
  45. int active;
  46. int configured;
  47. };
  48. #define to_mcbsp(priv) container_of((priv), struct omap_mcbsp_data, bus_id)
  49. static struct omap_mcbsp_data mcbsp_data[NUM_LINKS];
  50. /*
  51. * Stream DMA parameters. DMA request line and port address are set runtime
  52. * since they are different between OMAP1 and later OMAPs
  53. */
  54. static struct omap_pcm_dma_data omap_mcbsp_dai_dma_params[NUM_LINKS][2];
  55. #if defined(CONFIG_ARCH_OMAP15XX) || defined(CONFIG_ARCH_OMAP16XX)
  56. static const int omap1_dma_reqs[][2] = {
  57. { OMAP_DMA_MCBSP1_TX, OMAP_DMA_MCBSP1_RX },
  58. { OMAP_DMA_MCBSP2_TX, OMAP_DMA_MCBSP2_RX },
  59. { OMAP_DMA_MCBSP3_TX, OMAP_DMA_MCBSP3_RX },
  60. };
  61. static const unsigned long omap1_mcbsp_port[][2] = {
  62. { OMAP1510_MCBSP1_BASE + OMAP_MCBSP_REG_DXR1,
  63. OMAP1510_MCBSP1_BASE + OMAP_MCBSP_REG_DRR1 },
  64. { OMAP1510_MCBSP2_BASE + OMAP_MCBSP_REG_DXR1,
  65. OMAP1510_MCBSP2_BASE + OMAP_MCBSP_REG_DRR1 },
  66. { OMAP1510_MCBSP3_BASE + OMAP_MCBSP_REG_DXR1,
  67. OMAP1510_MCBSP3_BASE + OMAP_MCBSP_REG_DRR1 },
  68. };
  69. #else
  70. static const int omap1_dma_reqs[][2] = {};
  71. static const unsigned long omap1_mcbsp_port[][2] = {};
  72. #endif
  73. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  74. static const int omap24xx_dma_reqs[][2] = {
  75. { OMAP24XX_DMA_MCBSP1_TX, OMAP24XX_DMA_MCBSP1_RX },
  76. { OMAP24XX_DMA_MCBSP2_TX, OMAP24XX_DMA_MCBSP2_RX },
  77. #if defined(CONFIG_ARCH_OMAP2430) || defined(CONFIG_ARCH_OMAP34XX)
  78. { OMAP24XX_DMA_MCBSP3_TX, OMAP24XX_DMA_MCBSP3_RX },
  79. { OMAP24XX_DMA_MCBSP4_TX, OMAP24XX_DMA_MCBSP4_RX },
  80. { OMAP24XX_DMA_MCBSP5_TX, OMAP24XX_DMA_MCBSP5_RX },
  81. #endif
  82. };
  83. #else
  84. static const int omap24xx_dma_reqs[][2] = {};
  85. #endif
  86. #if defined(CONFIG_ARCH_OMAP2420)
  87. static const unsigned long omap2420_mcbsp_port[][2] = {
  88. { OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR1,
  89. OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR1 },
  90. { OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR1,
  91. OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR1 },
  92. };
  93. #else
  94. static const unsigned long omap2420_mcbsp_port[][2] = {};
  95. #endif
  96. #if defined(CONFIG_ARCH_OMAP2430)
  97. static const unsigned long omap2430_mcbsp_port[][2] = {
  98. { OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR,
  99. OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR },
  100. { OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR,
  101. OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR },
  102. { OMAP2430_MCBSP3_BASE + OMAP_MCBSP_REG_DXR,
  103. OMAP2430_MCBSP3_BASE + OMAP_MCBSP_REG_DRR },
  104. { OMAP2430_MCBSP4_BASE + OMAP_MCBSP_REG_DXR,
  105. OMAP2430_MCBSP4_BASE + OMAP_MCBSP_REG_DRR },
  106. { OMAP2430_MCBSP5_BASE + OMAP_MCBSP_REG_DXR,
  107. OMAP2430_MCBSP5_BASE + OMAP_MCBSP_REG_DRR },
  108. };
  109. #else
  110. static const unsigned long omap2430_mcbsp_port[][2] = {};
  111. #endif
  112. #if defined(CONFIG_ARCH_OMAP34XX)
  113. static const unsigned long omap34xx_mcbsp_port[][2] = {
  114. { OMAP34XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR,
  115. OMAP34XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR },
  116. { OMAP34XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR,
  117. OMAP34XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR },
  118. { OMAP34XX_MCBSP3_BASE + OMAP_MCBSP_REG_DXR,
  119. OMAP34XX_MCBSP3_BASE + OMAP_MCBSP_REG_DRR },
  120. { OMAP34XX_MCBSP4_BASE + OMAP_MCBSP_REG_DXR,
  121. OMAP34XX_MCBSP4_BASE + OMAP_MCBSP_REG_DRR },
  122. { OMAP34XX_MCBSP5_BASE + OMAP_MCBSP_REG_DXR,
  123. OMAP34XX_MCBSP5_BASE + OMAP_MCBSP_REG_DRR },
  124. };
  125. #else
  126. static const unsigned long omap34xx_mcbsp_port[][2] = {};
  127. #endif
  128. static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
  129. struct snd_soc_dai *dai)
  130. {
  131. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  132. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  133. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  134. int err = 0;
  135. if (cpu_is_omap343x() && mcbsp_data->bus_id == 1) {
  136. /*
  137. * McBSP2 in OMAP3 has 1024 * 32-bit internal audio buffer.
  138. * Set constraint for minimum buffer size to the same than FIFO
  139. * size in order to avoid underruns in playback startup because
  140. * HW is keeping the DMA request active until FIFO is filled.
  141. */
  142. snd_pcm_hw_constraint_minmax(substream->runtime,
  143. SNDRV_PCM_HW_PARAM_BUFFER_BYTES, 4096, UINT_MAX);
  144. }
  145. if (!cpu_dai->active)
  146. err = omap_mcbsp_request(mcbsp_data->bus_id);
  147. return err;
  148. }
  149. static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
  150. struct snd_soc_dai *dai)
  151. {
  152. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  153. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  154. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  155. if (!cpu_dai->active) {
  156. omap_mcbsp_free(mcbsp_data->bus_id);
  157. mcbsp_data->configured = 0;
  158. }
  159. }
  160. static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
  161. struct snd_soc_dai *dai)
  162. {
  163. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  164. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  165. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  166. int err = 0;
  167. switch (cmd) {
  168. case SNDRV_PCM_TRIGGER_START:
  169. case SNDRV_PCM_TRIGGER_RESUME:
  170. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  171. if (!mcbsp_data->active++)
  172. omap_mcbsp_start(mcbsp_data->bus_id);
  173. break;
  174. case SNDRV_PCM_TRIGGER_STOP:
  175. case SNDRV_PCM_TRIGGER_SUSPEND:
  176. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  177. if (!--mcbsp_data->active)
  178. omap_mcbsp_stop(mcbsp_data->bus_id);
  179. break;
  180. default:
  181. err = -EINVAL;
  182. }
  183. return err;
  184. }
  185. static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
  186. struct snd_pcm_hw_params *params,
  187. struct snd_soc_dai *dai)
  188. {
  189. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  190. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  191. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  192. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  193. int dma, bus_id = mcbsp_data->bus_id, id = cpu_dai->id;
  194. int wlen, channels, wpf;
  195. unsigned long port;
  196. unsigned int format;
  197. if (cpu_class_is_omap1()) {
  198. dma = omap1_dma_reqs[bus_id][substream->stream];
  199. port = omap1_mcbsp_port[bus_id][substream->stream];
  200. } else if (cpu_is_omap2420()) {
  201. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  202. port = omap2420_mcbsp_port[bus_id][substream->stream];
  203. } else if (cpu_is_omap2430()) {
  204. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  205. port = omap2430_mcbsp_port[bus_id][substream->stream];
  206. } else if (cpu_is_omap343x()) {
  207. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  208. port = omap34xx_mcbsp_port[bus_id][substream->stream];
  209. } else {
  210. return -ENODEV;
  211. }
  212. omap_mcbsp_dai_dma_params[id][substream->stream].name =
  213. substream->stream ? "Audio Capture" : "Audio Playback";
  214. omap_mcbsp_dai_dma_params[id][substream->stream].dma_req = dma;
  215. omap_mcbsp_dai_dma_params[id][substream->stream].port_addr = port;
  216. cpu_dai->dma_data = &omap_mcbsp_dai_dma_params[id][substream->stream];
  217. if (mcbsp_data->configured) {
  218. /* McBSP already configured by another stream */
  219. return 0;
  220. }
  221. format = mcbsp_data->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
  222. wpf = channels = params_channels(params);
  223. switch (channels) {
  224. case 2:
  225. if (format == SND_SOC_DAIFMT_I2S) {
  226. /* Use dual-phase frames */
  227. regs->rcr2 |= RPHASE;
  228. regs->xcr2 |= XPHASE;
  229. /* Set 1 word per (McBSP) frame for phase1 and phase2 */
  230. wpf--;
  231. regs->rcr2 |= RFRLEN2(wpf - 1);
  232. regs->xcr2 |= XFRLEN2(wpf - 1);
  233. }
  234. case 1:
  235. /* Set word per (McBSP) frame for phase1 */
  236. regs->rcr1 |= RFRLEN1(wpf - 1);
  237. regs->xcr1 |= XFRLEN1(wpf - 1);
  238. break;
  239. default:
  240. /* Unsupported number of channels */
  241. return -EINVAL;
  242. }
  243. switch (params_format(params)) {
  244. case SNDRV_PCM_FORMAT_S16_LE:
  245. /* Set word lengths */
  246. wlen = 16;
  247. regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
  248. regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
  249. regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
  250. regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
  251. break;
  252. default:
  253. /* Unsupported PCM format */
  254. return -EINVAL;
  255. }
  256. /* Set FS period and length in terms of bit clock periods */
  257. switch (format) {
  258. case SND_SOC_DAIFMT_I2S:
  259. regs->srgr2 |= FPER(wlen * channels - 1);
  260. regs->srgr1 |= FWID(wlen - 1);
  261. break;
  262. case SND_SOC_DAIFMT_DSP_B:
  263. regs->srgr2 |= FPER(wlen * channels - 1);
  264. regs->srgr1 |= FWID(wlen * channels - 2);
  265. break;
  266. }
  267. omap_mcbsp_config(bus_id, &mcbsp_data->regs);
  268. mcbsp_data->configured = 1;
  269. return 0;
  270. }
  271. /*
  272. * This must be called before _set_clkdiv and _set_sysclk since McBSP register
  273. * cache is initialized here
  274. */
  275. static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  276. unsigned int fmt)
  277. {
  278. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  279. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  280. if (mcbsp_data->configured)
  281. return 0;
  282. mcbsp_data->fmt = fmt;
  283. memset(regs, 0, sizeof(*regs));
  284. /* Generic McBSP register settings */
  285. regs->spcr2 |= XINTM(3) | FREE;
  286. regs->spcr1 |= RINTM(3);
  287. regs->rcr2 |= RFIG;
  288. regs->xcr2 |= XFIG;
  289. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  290. regs->xccr = DXENDLY(1) | XDMAEN;
  291. regs->rccr = RFULL_CYCLE | RDMAEN;
  292. }
  293. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  294. case SND_SOC_DAIFMT_I2S:
  295. /* 1-bit data delay */
  296. regs->rcr2 |= RDATDLY(1);
  297. regs->xcr2 |= XDATDLY(1);
  298. break;
  299. case SND_SOC_DAIFMT_DSP_B:
  300. /* 0-bit data delay */
  301. regs->rcr2 |= RDATDLY(0);
  302. regs->xcr2 |= XDATDLY(0);
  303. break;
  304. default:
  305. /* Unsupported data format */
  306. return -EINVAL;
  307. }
  308. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  309. case SND_SOC_DAIFMT_CBS_CFS:
  310. /* McBSP master. Set FS and bit clocks as outputs */
  311. regs->pcr0 |= FSXM | FSRM |
  312. CLKXM | CLKRM;
  313. /* Sample rate generator drives the FS */
  314. regs->srgr2 |= FSGM;
  315. break;
  316. case SND_SOC_DAIFMT_CBM_CFM:
  317. /* McBSP slave */
  318. break;
  319. default:
  320. /* Unsupported master/slave configuration */
  321. return -EINVAL;
  322. }
  323. /* Set bit clock (CLKX/CLKR) and FS polarities */
  324. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  325. case SND_SOC_DAIFMT_NB_NF:
  326. /*
  327. * Normal BCLK + FS.
  328. * FS active low. TX data driven on falling edge of bit clock
  329. * and RX data sampled on rising edge of bit clock.
  330. */
  331. regs->pcr0 |= FSXP | FSRP |
  332. CLKXP | CLKRP;
  333. break;
  334. case SND_SOC_DAIFMT_NB_IF:
  335. regs->pcr0 |= CLKXP | CLKRP;
  336. break;
  337. case SND_SOC_DAIFMT_IB_NF:
  338. regs->pcr0 |= FSXP | FSRP;
  339. break;
  340. case SND_SOC_DAIFMT_IB_IF:
  341. break;
  342. default:
  343. return -EINVAL;
  344. }
  345. return 0;
  346. }
  347. static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
  348. int div_id, int div)
  349. {
  350. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  351. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  352. if (div_id != OMAP_MCBSP_CLKGDV)
  353. return -ENODEV;
  354. regs->srgr1 |= CLKGDV(div - 1);
  355. return 0;
  356. }
  357. static int omap_mcbsp_dai_set_clks_src(struct omap_mcbsp_data *mcbsp_data,
  358. int clk_id)
  359. {
  360. int sel_bit;
  361. u16 reg, reg_devconf1 = OMAP243X_CONTROL_DEVCONF1;
  362. if (cpu_class_is_omap1()) {
  363. /* OMAP1's can use only external source clock */
  364. if (unlikely(clk_id == OMAP_MCBSP_SYSCLK_CLKS_FCLK))
  365. return -EINVAL;
  366. else
  367. return 0;
  368. }
  369. if (cpu_is_omap2420() && mcbsp_data->bus_id > 1)
  370. return -EINVAL;
  371. if (cpu_is_omap343x())
  372. reg_devconf1 = OMAP343X_CONTROL_DEVCONF1;
  373. switch (mcbsp_data->bus_id) {
  374. case 0:
  375. reg = OMAP2_CONTROL_DEVCONF0;
  376. sel_bit = 2;
  377. break;
  378. case 1:
  379. reg = OMAP2_CONTROL_DEVCONF0;
  380. sel_bit = 6;
  381. break;
  382. case 2:
  383. reg = reg_devconf1;
  384. sel_bit = 0;
  385. break;
  386. case 3:
  387. reg = reg_devconf1;
  388. sel_bit = 2;
  389. break;
  390. case 4:
  391. reg = reg_devconf1;
  392. sel_bit = 4;
  393. break;
  394. default:
  395. return -EINVAL;
  396. }
  397. if (clk_id == OMAP_MCBSP_SYSCLK_CLKS_FCLK)
  398. omap_ctrl_writel(omap_ctrl_readl(reg) & ~(1 << sel_bit), reg);
  399. else
  400. omap_ctrl_writel(omap_ctrl_readl(reg) | (1 << sel_bit), reg);
  401. return 0;
  402. }
  403. static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
  404. int clk_id, unsigned int freq,
  405. int dir)
  406. {
  407. struct omap_mcbsp_data *mcbsp_data = to_mcbsp(cpu_dai->private_data);
  408. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  409. int err = 0;
  410. switch (clk_id) {
  411. case OMAP_MCBSP_SYSCLK_CLK:
  412. regs->srgr2 |= CLKSM;
  413. break;
  414. case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
  415. case OMAP_MCBSP_SYSCLK_CLKS_EXT:
  416. err = omap_mcbsp_dai_set_clks_src(mcbsp_data, clk_id);
  417. break;
  418. case OMAP_MCBSP_SYSCLK_CLKX_EXT:
  419. regs->srgr2 |= CLKSM;
  420. case OMAP_MCBSP_SYSCLK_CLKR_EXT:
  421. regs->pcr0 |= SCLKME;
  422. break;
  423. default:
  424. err = -ENODEV;
  425. }
  426. return err;
  427. }
  428. static struct snd_soc_dai_ops omap_mcbsp_dai_ops = {
  429. .startup = omap_mcbsp_dai_startup,
  430. .shutdown = omap_mcbsp_dai_shutdown,
  431. .trigger = omap_mcbsp_dai_trigger,
  432. .hw_params = omap_mcbsp_dai_hw_params,
  433. .set_fmt = omap_mcbsp_dai_set_dai_fmt,
  434. .set_clkdiv = omap_mcbsp_dai_set_clkdiv,
  435. .set_sysclk = omap_mcbsp_dai_set_dai_sysclk,
  436. };
  437. #define OMAP_MCBSP_DAI_BUILDER(link_id) \
  438. { \
  439. .name = "omap-mcbsp-dai-"#link_id, \
  440. .id = (link_id), \
  441. .playback = { \
  442. .channels_min = 1, \
  443. .channels_max = 2, \
  444. .rates = OMAP_MCBSP_RATES, \
  445. .formats = SNDRV_PCM_FMTBIT_S16_LE, \
  446. }, \
  447. .capture = { \
  448. .channels_min = 1, \
  449. .channels_max = 2, \
  450. .rates = OMAP_MCBSP_RATES, \
  451. .formats = SNDRV_PCM_FMTBIT_S16_LE, \
  452. }, \
  453. .ops = &omap_mcbsp_dai_ops, \
  454. .private_data = &mcbsp_data[(link_id)].bus_id, \
  455. }
  456. struct snd_soc_dai omap_mcbsp_dai[] = {
  457. OMAP_MCBSP_DAI_BUILDER(0),
  458. OMAP_MCBSP_DAI_BUILDER(1),
  459. #if NUM_LINKS >= 3
  460. OMAP_MCBSP_DAI_BUILDER(2),
  461. #endif
  462. #if NUM_LINKS == 5
  463. OMAP_MCBSP_DAI_BUILDER(3),
  464. OMAP_MCBSP_DAI_BUILDER(4),
  465. #endif
  466. };
  467. EXPORT_SYMBOL_GPL(omap_mcbsp_dai);
  468. static int __init snd_omap_mcbsp_init(void)
  469. {
  470. return snd_soc_register_dais(omap_mcbsp_dai,
  471. ARRAY_SIZE(omap_mcbsp_dai));
  472. }
  473. module_init(snd_omap_mcbsp_init);
  474. static void __exit snd_omap_mcbsp_exit(void)
  475. {
  476. snd_soc_unregister_dais(omap_mcbsp_dai, ARRAY_SIZE(omap_mcbsp_dai));
  477. }
  478. module_exit(snd_omap_mcbsp_exit);
  479. MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@nokia.com>");
  480. MODULE_DESCRIPTION("OMAP I2S SoC Interface");
  481. MODULE_LICENSE("GPL");