intel-agp.c 75 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. /*
  12. * If we have Intel graphics, we're not going to have anything other than
  13. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  14. * on the Intel IOMMU support (CONFIG_DMAR).
  15. * Only newer chipsets need to bother with this, of course.
  16. */
  17. #ifdef CONFIG_DMAR
  18. #define USE_PCI_DMA_API 1
  19. #endif
  20. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  21. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  22. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  23. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  24. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  25. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  26. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  27. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  28. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  29. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  30. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  31. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  32. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  33. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  34. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  35. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  36. #define PCI_DEVICE_ID_INTEL_IGDGM_HB 0xA010
  37. #define PCI_DEVICE_ID_INTEL_IGDGM_IG 0xA011
  38. #define PCI_DEVICE_ID_INTEL_IGDG_HB 0xA000
  39. #define PCI_DEVICE_ID_INTEL_IGDG_IG 0xA001
  40. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  41. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  42. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  43. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  44. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  45. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  46. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  47. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  48. #define PCI_DEVICE_ID_INTEL_IGD_E_HB 0x2E00
  49. #define PCI_DEVICE_ID_INTEL_IGD_E_IG 0x2E02
  50. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  51. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  52. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  53. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  54. #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
  55. #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
  56. #define PCI_DEVICE_ID_INTEL_IGDNG_D_HB 0x0040
  57. #define PCI_DEVICE_ID_INTEL_IGDNG_D_IG 0x0042
  58. #define PCI_DEVICE_ID_INTEL_IGDNG_M_HB 0x0044
  59. #define PCI_DEVICE_ID_INTEL_IGDNG_M_IG 0x0046
  60. /* cover 915 and 945 variants */
  61. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  62. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  63. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  64. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  65. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  66. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  67. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  68. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  69. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  70. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  71. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  72. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  73. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  74. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  75. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
  76. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
  77. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
  78. #define IS_IGD (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
  79. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
  80. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_E_HB || \
  81. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  82. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  83. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
  84. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
  85. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_D_HB || \
  86. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_M_HB)
  87. extern int agp_memory_reserved;
  88. /* Intel 815 register */
  89. #define INTEL_815_APCONT 0x51
  90. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  91. /* Intel i820 registers */
  92. #define INTEL_I820_RDCR 0x51
  93. #define INTEL_I820_ERRSTS 0xc8
  94. /* Intel i840 registers */
  95. #define INTEL_I840_MCHCFG 0x50
  96. #define INTEL_I840_ERRSTS 0xc8
  97. /* Intel i850 registers */
  98. #define INTEL_I850_MCHCFG 0x50
  99. #define INTEL_I850_ERRSTS 0xc8
  100. /* intel 915G registers */
  101. #define I915_GMADDR 0x18
  102. #define I915_MMADDR 0x10
  103. #define I915_PTEADDR 0x1C
  104. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  105. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  106. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  107. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  108. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  109. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  110. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  111. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  112. #define I915_IFPADDR 0x60
  113. /* Intel 965G registers */
  114. #define I965_MSAC 0x62
  115. #define I965_IFPADDR 0x70
  116. /* Intel 7505 registers */
  117. #define INTEL_I7505_APSIZE 0x74
  118. #define INTEL_I7505_NCAPID 0x60
  119. #define INTEL_I7505_NISTAT 0x6c
  120. #define INTEL_I7505_ATTBASE 0x78
  121. #define INTEL_I7505_ERRSTS 0x42
  122. #define INTEL_I7505_AGPCTRL 0x70
  123. #define INTEL_I7505_MCHCFG 0x50
  124. static const struct aper_size_info_fixed intel_i810_sizes[] =
  125. {
  126. {64, 16384, 4},
  127. /* The 32M mode still requires a 64k gatt */
  128. {32, 8192, 4}
  129. };
  130. #define AGP_DCACHE_MEMORY 1
  131. #define AGP_PHYS_MEMORY 2
  132. #define INTEL_AGP_CACHED_MEMORY 3
  133. static struct gatt_mask intel_i810_masks[] =
  134. {
  135. {.mask = I810_PTE_VALID, .type = 0},
  136. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  137. {.mask = I810_PTE_VALID, .type = 0},
  138. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  139. .type = INTEL_AGP_CACHED_MEMORY}
  140. };
  141. static struct _intel_private {
  142. struct pci_dev *pcidev; /* device one */
  143. u8 __iomem *registers;
  144. u32 __iomem *gtt; /* I915G */
  145. int num_dcache_entries;
  146. /* gtt_entries is the number of gtt entries that are already mapped
  147. * to stolen memory. Stolen memory is larger than the memory mapped
  148. * through gtt_entries, as it includes some reserved space for the BIOS
  149. * popup and for the GTT.
  150. */
  151. int gtt_entries; /* i830+ */
  152. union {
  153. void __iomem *i9xx_flush_page;
  154. void *i8xx_flush_page;
  155. };
  156. struct page *i8xx_page;
  157. struct resource ifp_resource;
  158. int resource_valid;
  159. } intel_private;
  160. #ifdef USE_PCI_DMA_API
  161. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  162. {
  163. *ret = pci_map_page(intel_private.pcidev, page, 0,
  164. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  165. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  166. return -EINVAL;
  167. return 0;
  168. }
  169. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  170. {
  171. pci_unmap_page(intel_private.pcidev, dma,
  172. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  173. }
  174. static int intel_agp_map_memory(struct agp_memory *mem)
  175. {
  176. struct scatterlist *sg;
  177. int i;
  178. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  179. if ((mem->page_count * sizeof(*mem->sg_list)) < 2*PAGE_SIZE)
  180. mem->sg_list = kcalloc(mem->page_count, sizeof(*mem->sg_list),
  181. GFP_KERNEL);
  182. if (mem->sg_list == NULL) {
  183. mem->sg_list = vmalloc(mem->page_count * sizeof(*mem->sg_list));
  184. mem->sg_vmalloc_flag = 1;
  185. }
  186. if (!mem->sg_list) {
  187. mem->sg_vmalloc_flag = 0;
  188. return -ENOMEM;
  189. }
  190. sg_init_table(mem->sg_list, mem->page_count);
  191. sg = mem->sg_list;
  192. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  193. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  194. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  195. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  196. if (!mem->num_sg) {
  197. if (mem->sg_vmalloc_flag)
  198. vfree(mem->sg_list);
  199. else
  200. kfree(mem->sg_list);
  201. mem->sg_list = NULL;
  202. mem->sg_vmalloc_flag = 0;
  203. return -ENOMEM;
  204. }
  205. return 0;
  206. }
  207. static void intel_agp_unmap_memory(struct agp_memory *mem)
  208. {
  209. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  210. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  211. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  212. if (mem->sg_vmalloc_flag)
  213. vfree(mem->sg_list);
  214. else
  215. kfree(mem->sg_list);
  216. mem->sg_vmalloc_flag = 0;
  217. mem->sg_list = NULL;
  218. mem->num_sg = 0;
  219. }
  220. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  221. off_t pg_start, int mask_type)
  222. {
  223. struct scatterlist *sg;
  224. int i, j;
  225. j = pg_start;
  226. WARN_ON(!mem->num_sg);
  227. if (mem->num_sg == mem->page_count) {
  228. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  229. writel(agp_bridge->driver->mask_memory(agp_bridge,
  230. sg_dma_address(sg), mask_type),
  231. intel_private.gtt+j);
  232. j++;
  233. }
  234. } else {
  235. /* sg may merge pages, but we have to seperate
  236. * per-page addr for GTT */
  237. unsigned int len, m;
  238. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  239. len = sg_dma_len(sg) / PAGE_SIZE;
  240. for (m = 0; m < len; m++) {
  241. writel(agp_bridge->driver->mask_memory(agp_bridge,
  242. sg_dma_address(sg) + m * PAGE_SIZE,
  243. mask_type),
  244. intel_private.gtt+j);
  245. j++;
  246. }
  247. }
  248. }
  249. readl(intel_private.gtt+j-1);
  250. }
  251. #else
  252. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  253. off_t pg_start, int mask_type)
  254. {
  255. int i, j;
  256. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  257. writel(agp_bridge->driver->mask_memory(agp_bridge,
  258. phys_to_gart(page_to_phys(mem->pages[i])), mask_type),
  259. intel_private.gtt+j);
  260. }
  261. readl(intel_private.gtt+j-1);
  262. }
  263. #endif
  264. static int intel_i810_fetch_size(void)
  265. {
  266. u32 smram_miscc;
  267. struct aper_size_info_fixed *values;
  268. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  269. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  270. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  271. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  272. return 0;
  273. }
  274. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  275. agp_bridge->previous_size =
  276. agp_bridge->current_size = (void *) (values + 1);
  277. agp_bridge->aperture_size_idx = 1;
  278. return values[1].size;
  279. } else {
  280. agp_bridge->previous_size =
  281. agp_bridge->current_size = (void *) (values);
  282. agp_bridge->aperture_size_idx = 0;
  283. return values[0].size;
  284. }
  285. return 0;
  286. }
  287. static int intel_i810_configure(void)
  288. {
  289. struct aper_size_info_fixed *current_size;
  290. u32 temp;
  291. int i;
  292. current_size = A_SIZE_FIX(agp_bridge->current_size);
  293. if (!intel_private.registers) {
  294. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  295. temp &= 0xfff80000;
  296. intel_private.registers = ioremap(temp, 128 * 4096);
  297. if (!intel_private.registers) {
  298. dev_err(&intel_private.pcidev->dev,
  299. "can't remap memory\n");
  300. return -ENOMEM;
  301. }
  302. }
  303. if ((readl(intel_private.registers+I810_DRAM_CTL)
  304. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  305. /* This will need to be dynamically assigned */
  306. dev_info(&intel_private.pcidev->dev,
  307. "detected 4MB dedicated video ram\n");
  308. intel_private.num_dcache_entries = 1024;
  309. }
  310. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  311. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  312. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  313. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  314. if (agp_bridge->driver->needs_scratch_page) {
  315. for (i = 0; i < current_size->num_entries; i++) {
  316. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  317. }
  318. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  319. }
  320. global_cache_flush();
  321. return 0;
  322. }
  323. static void intel_i810_cleanup(void)
  324. {
  325. writel(0, intel_private.registers+I810_PGETBL_CTL);
  326. readl(intel_private.registers); /* PCI Posting. */
  327. iounmap(intel_private.registers);
  328. }
  329. static void intel_i810_tlbflush(struct agp_memory *mem)
  330. {
  331. return;
  332. }
  333. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  334. {
  335. return;
  336. }
  337. /* Exists to support ARGB cursors */
  338. static struct page *i8xx_alloc_pages(void)
  339. {
  340. struct page *page;
  341. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  342. if (page == NULL)
  343. return NULL;
  344. if (set_pages_uc(page, 4) < 0) {
  345. set_pages_wb(page, 4);
  346. __free_pages(page, 2);
  347. return NULL;
  348. }
  349. get_page(page);
  350. atomic_inc(&agp_bridge->current_memory_agp);
  351. return page;
  352. }
  353. static void i8xx_destroy_pages(struct page *page)
  354. {
  355. if (page == NULL)
  356. return;
  357. set_pages_wb(page, 4);
  358. put_page(page);
  359. __free_pages(page, 2);
  360. atomic_dec(&agp_bridge->current_memory_agp);
  361. }
  362. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  363. int type)
  364. {
  365. if (type < AGP_USER_TYPES)
  366. return type;
  367. else if (type == AGP_USER_CACHED_MEMORY)
  368. return INTEL_AGP_CACHED_MEMORY;
  369. else
  370. return 0;
  371. }
  372. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  373. int type)
  374. {
  375. int i, j, num_entries;
  376. void *temp;
  377. int ret = -EINVAL;
  378. int mask_type;
  379. if (mem->page_count == 0)
  380. goto out;
  381. temp = agp_bridge->current_size;
  382. num_entries = A_SIZE_FIX(temp)->num_entries;
  383. if ((pg_start + mem->page_count) > num_entries)
  384. goto out_err;
  385. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  386. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  387. ret = -EBUSY;
  388. goto out_err;
  389. }
  390. }
  391. if (type != mem->type)
  392. goto out_err;
  393. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  394. switch (mask_type) {
  395. case AGP_DCACHE_MEMORY:
  396. if (!mem->is_flushed)
  397. global_cache_flush();
  398. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  399. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  400. intel_private.registers+I810_PTE_BASE+(i*4));
  401. }
  402. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  403. break;
  404. case AGP_PHYS_MEMORY:
  405. case AGP_NORMAL_MEMORY:
  406. if (!mem->is_flushed)
  407. global_cache_flush();
  408. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  409. writel(agp_bridge->driver->mask_memory(agp_bridge,
  410. phys_to_gart(page_to_phys(mem->pages[i])),
  411. mask_type),
  412. intel_private.registers+I810_PTE_BASE+(j*4));
  413. }
  414. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  415. break;
  416. default:
  417. goto out_err;
  418. }
  419. agp_bridge->driver->tlb_flush(mem);
  420. out:
  421. ret = 0;
  422. out_err:
  423. mem->is_flushed = true;
  424. return ret;
  425. }
  426. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  427. int type)
  428. {
  429. int i;
  430. if (mem->page_count == 0)
  431. return 0;
  432. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  433. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  434. }
  435. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  436. agp_bridge->driver->tlb_flush(mem);
  437. return 0;
  438. }
  439. /*
  440. * The i810/i830 requires a physical address to program its mouse
  441. * pointer into hardware.
  442. * However the Xserver still writes to it through the agp aperture.
  443. */
  444. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  445. {
  446. struct agp_memory *new;
  447. struct page *page;
  448. switch (pg_count) {
  449. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  450. break;
  451. case 4:
  452. /* kludge to get 4 physical pages for ARGB cursor */
  453. page = i8xx_alloc_pages();
  454. break;
  455. default:
  456. return NULL;
  457. }
  458. if (page == NULL)
  459. return NULL;
  460. new = agp_create_memory(pg_count);
  461. if (new == NULL)
  462. return NULL;
  463. new->pages[0] = page;
  464. if (pg_count == 4) {
  465. /* kludge to get 4 physical pages for ARGB cursor */
  466. new->pages[1] = new->pages[0] + 1;
  467. new->pages[2] = new->pages[1] + 1;
  468. new->pages[3] = new->pages[2] + 1;
  469. }
  470. new->page_count = pg_count;
  471. new->num_scratch_pages = pg_count;
  472. new->type = AGP_PHYS_MEMORY;
  473. new->physical = page_to_phys(new->pages[0]);
  474. return new;
  475. }
  476. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  477. {
  478. struct agp_memory *new;
  479. if (type == AGP_DCACHE_MEMORY) {
  480. if (pg_count != intel_private.num_dcache_entries)
  481. return NULL;
  482. new = agp_create_memory(1);
  483. if (new == NULL)
  484. return NULL;
  485. new->type = AGP_DCACHE_MEMORY;
  486. new->page_count = pg_count;
  487. new->num_scratch_pages = 0;
  488. agp_free_page_array(new);
  489. return new;
  490. }
  491. if (type == AGP_PHYS_MEMORY)
  492. return alloc_agpphysmem_i8xx(pg_count, type);
  493. return NULL;
  494. }
  495. static void intel_i810_free_by_type(struct agp_memory *curr)
  496. {
  497. agp_free_key(curr->key);
  498. if (curr->type == AGP_PHYS_MEMORY) {
  499. if (curr->page_count == 4)
  500. i8xx_destroy_pages(curr->pages[0]);
  501. else {
  502. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  503. AGP_PAGE_DESTROY_UNMAP);
  504. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  505. AGP_PAGE_DESTROY_FREE);
  506. }
  507. agp_free_page_array(curr);
  508. }
  509. kfree(curr);
  510. }
  511. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  512. dma_addr_t addr, int type)
  513. {
  514. /* Type checking must be done elsewhere */
  515. return addr | bridge->driver->masks[type].mask;
  516. }
  517. static struct aper_size_info_fixed intel_i830_sizes[] =
  518. {
  519. {128, 32768, 5},
  520. /* The 64M mode still requires a 128k gatt */
  521. {64, 16384, 5},
  522. {256, 65536, 6},
  523. {512, 131072, 7},
  524. };
  525. static void intel_i830_init_gtt_entries(void)
  526. {
  527. u16 gmch_ctrl;
  528. int gtt_entries;
  529. u8 rdct;
  530. int local = 0;
  531. static const int ddt[4] = { 0, 16, 32, 64 };
  532. int size; /* reserved space (in kb) at the top of stolen memory */
  533. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  534. if (IS_I965) {
  535. u32 pgetbl_ctl;
  536. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  537. /* The 965 has a field telling us the size of the GTT,
  538. * which may be larger than what is necessary to map the
  539. * aperture.
  540. */
  541. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  542. case I965_PGETBL_SIZE_128KB:
  543. size = 128;
  544. break;
  545. case I965_PGETBL_SIZE_256KB:
  546. size = 256;
  547. break;
  548. case I965_PGETBL_SIZE_512KB:
  549. size = 512;
  550. break;
  551. case I965_PGETBL_SIZE_1MB:
  552. size = 1024;
  553. break;
  554. case I965_PGETBL_SIZE_2MB:
  555. size = 2048;
  556. break;
  557. case I965_PGETBL_SIZE_1_5MB:
  558. size = 1024 + 512;
  559. break;
  560. default:
  561. dev_info(&intel_private.pcidev->dev,
  562. "unknown page table size, assuming 512KB\n");
  563. size = 512;
  564. }
  565. size += 4; /* add in BIOS popup space */
  566. } else if (IS_G33 && !IS_IGD) {
  567. /* G33's GTT size defined in gmch_ctrl */
  568. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  569. case G33_PGETBL_SIZE_1M:
  570. size = 1024;
  571. break;
  572. case G33_PGETBL_SIZE_2M:
  573. size = 2048;
  574. break;
  575. default:
  576. dev_info(&agp_bridge->dev->dev,
  577. "unknown page table size 0x%x, assuming 512KB\n",
  578. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  579. size = 512;
  580. }
  581. size += 4;
  582. } else if (IS_G4X || IS_IGD) {
  583. /* On 4 series hardware, GTT stolen is separate from graphics
  584. * stolen, ignore it in stolen gtt entries counting. However,
  585. * 4KB of the stolen memory doesn't get mapped to the GTT.
  586. */
  587. size = 4;
  588. } else {
  589. /* On previous hardware, the GTT size was just what was
  590. * required to map the aperture.
  591. */
  592. size = agp_bridge->driver->fetch_size() + 4;
  593. }
  594. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  595. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  596. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  597. case I830_GMCH_GMS_STOLEN_512:
  598. gtt_entries = KB(512) - KB(size);
  599. break;
  600. case I830_GMCH_GMS_STOLEN_1024:
  601. gtt_entries = MB(1) - KB(size);
  602. break;
  603. case I830_GMCH_GMS_STOLEN_8192:
  604. gtt_entries = MB(8) - KB(size);
  605. break;
  606. case I830_GMCH_GMS_LOCAL:
  607. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  608. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  609. MB(ddt[I830_RDRAM_DDT(rdct)]);
  610. local = 1;
  611. break;
  612. default:
  613. gtt_entries = 0;
  614. break;
  615. }
  616. } else {
  617. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  618. case I855_GMCH_GMS_STOLEN_1M:
  619. gtt_entries = MB(1) - KB(size);
  620. break;
  621. case I855_GMCH_GMS_STOLEN_4M:
  622. gtt_entries = MB(4) - KB(size);
  623. break;
  624. case I855_GMCH_GMS_STOLEN_8M:
  625. gtt_entries = MB(8) - KB(size);
  626. break;
  627. case I855_GMCH_GMS_STOLEN_16M:
  628. gtt_entries = MB(16) - KB(size);
  629. break;
  630. case I855_GMCH_GMS_STOLEN_32M:
  631. gtt_entries = MB(32) - KB(size);
  632. break;
  633. case I915_GMCH_GMS_STOLEN_48M:
  634. /* Check it's really I915G */
  635. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  636. gtt_entries = MB(48) - KB(size);
  637. else
  638. gtt_entries = 0;
  639. break;
  640. case I915_GMCH_GMS_STOLEN_64M:
  641. /* Check it's really I915G */
  642. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  643. gtt_entries = MB(64) - KB(size);
  644. else
  645. gtt_entries = 0;
  646. break;
  647. case G33_GMCH_GMS_STOLEN_128M:
  648. if (IS_G33 || IS_I965 || IS_G4X)
  649. gtt_entries = MB(128) - KB(size);
  650. else
  651. gtt_entries = 0;
  652. break;
  653. case G33_GMCH_GMS_STOLEN_256M:
  654. if (IS_G33 || IS_I965 || IS_G4X)
  655. gtt_entries = MB(256) - KB(size);
  656. else
  657. gtt_entries = 0;
  658. break;
  659. case INTEL_GMCH_GMS_STOLEN_96M:
  660. if (IS_I965 || IS_G4X)
  661. gtt_entries = MB(96) - KB(size);
  662. else
  663. gtt_entries = 0;
  664. break;
  665. case INTEL_GMCH_GMS_STOLEN_160M:
  666. if (IS_I965 || IS_G4X)
  667. gtt_entries = MB(160) - KB(size);
  668. else
  669. gtt_entries = 0;
  670. break;
  671. case INTEL_GMCH_GMS_STOLEN_224M:
  672. if (IS_I965 || IS_G4X)
  673. gtt_entries = MB(224) - KB(size);
  674. else
  675. gtt_entries = 0;
  676. break;
  677. case INTEL_GMCH_GMS_STOLEN_352M:
  678. if (IS_I965 || IS_G4X)
  679. gtt_entries = MB(352) - KB(size);
  680. else
  681. gtt_entries = 0;
  682. break;
  683. default:
  684. gtt_entries = 0;
  685. break;
  686. }
  687. }
  688. if (gtt_entries > 0) {
  689. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  690. gtt_entries / KB(1), local ? "local" : "stolen");
  691. gtt_entries /= KB(4);
  692. } else {
  693. dev_info(&agp_bridge->dev->dev,
  694. "no pre-allocated video memory detected\n");
  695. gtt_entries = 0;
  696. }
  697. intel_private.gtt_entries = gtt_entries;
  698. }
  699. static void intel_i830_fini_flush(void)
  700. {
  701. kunmap(intel_private.i8xx_page);
  702. intel_private.i8xx_flush_page = NULL;
  703. unmap_page_from_agp(intel_private.i8xx_page);
  704. __free_page(intel_private.i8xx_page);
  705. intel_private.i8xx_page = NULL;
  706. }
  707. static void intel_i830_setup_flush(void)
  708. {
  709. /* return if we've already set the flush mechanism up */
  710. if (intel_private.i8xx_page)
  711. return;
  712. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  713. if (!intel_private.i8xx_page)
  714. return;
  715. /* make page uncached */
  716. map_page_into_agp(intel_private.i8xx_page);
  717. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  718. if (!intel_private.i8xx_flush_page)
  719. intel_i830_fini_flush();
  720. }
  721. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  722. {
  723. unsigned int *pg = intel_private.i8xx_flush_page;
  724. int i;
  725. for (i = 0; i < 256; i += 2)
  726. *(pg + i) = i;
  727. wmb();
  728. }
  729. /* The intel i830 automatically initializes the agp aperture during POST.
  730. * Use the memory already set aside for in the GTT.
  731. */
  732. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  733. {
  734. int page_order;
  735. struct aper_size_info_fixed *size;
  736. int num_entries;
  737. u32 temp;
  738. size = agp_bridge->current_size;
  739. page_order = size->page_order;
  740. num_entries = size->num_entries;
  741. agp_bridge->gatt_table_real = NULL;
  742. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  743. temp &= 0xfff80000;
  744. intel_private.registers = ioremap(temp, 128 * 4096);
  745. if (!intel_private.registers)
  746. return -ENOMEM;
  747. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  748. global_cache_flush(); /* FIXME: ?? */
  749. /* we have to call this as early as possible after the MMIO base address is known */
  750. intel_i830_init_gtt_entries();
  751. agp_bridge->gatt_table = NULL;
  752. agp_bridge->gatt_bus_addr = temp;
  753. return 0;
  754. }
  755. /* Return the gatt table to a sane state. Use the top of stolen
  756. * memory for the GTT.
  757. */
  758. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  759. {
  760. return 0;
  761. }
  762. static int intel_i830_fetch_size(void)
  763. {
  764. u16 gmch_ctrl;
  765. struct aper_size_info_fixed *values;
  766. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  767. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  768. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  769. /* 855GM/852GM/865G has 128MB aperture size */
  770. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  771. agp_bridge->aperture_size_idx = 0;
  772. return values[0].size;
  773. }
  774. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  775. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  776. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  777. agp_bridge->aperture_size_idx = 0;
  778. return values[0].size;
  779. } else {
  780. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  781. agp_bridge->aperture_size_idx = 1;
  782. return values[1].size;
  783. }
  784. return 0;
  785. }
  786. static int intel_i830_configure(void)
  787. {
  788. struct aper_size_info_fixed *current_size;
  789. u32 temp;
  790. u16 gmch_ctrl;
  791. int i;
  792. current_size = A_SIZE_FIX(agp_bridge->current_size);
  793. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  794. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  795. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  796. gmch_ctrl |= I830_GMCH_ENABLED;
  797. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  798. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  799. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  800. if (agp_bridge->driver->needs_scratch_page) {
  801. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  802. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  803. }
  804. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  805. }
  806. global_cache_flush();
  807. intel_i830_setup_flush();
  808. return 0;
  809. }
  810. static void intel_i830_cleanup(void)
  811. {
  812. iounmap(intel_private.registers);
  813. }
  814. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  815. int type)
  816. {
  817. int i, j, num_entries;
  818. void *temp;
  819. int ret = -EINVAL;
  820. int mask_type;
  821. if (mem->page_count == 0)
  822. goto out;
  823. temp = agp_bridge->current_size;
  824. num_entries = A_SIZE_FIX(temp)->num_entries;
  825. if (pg_start < intel_private.gtt_entries) {
  826. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  827. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  828. pg_start, intel_private.gtt_entries);
  829. dev_info(&intel_private.pcidev->dev,
  830. "trying to insert into local/stolen memory\n");
  831. goto out_err;
  832. }
  833. if ((pg_start + mem->page_count) > num_entries)
  834. goto out_err;
  835. /* The i830 can't check the GTT for entries since its read only,
  836. * depend on the caller to make the correct offset decisions.
  837. */
  838. if (type != mem->type)
  839. goto out_err;
  840. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  841. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  842. mask_type != INTEL_AGP_CACHED_MEMORY)
  843. goto out_err;
  844. if (!mem->is_flushed)
  845. global_cache_flush();
  846. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  847. writel(agp_bridge->driver->mask_memory(agp_bridge,
  848. phys_to_gart(page_to_phys(mem->pages[i])), mask_type),
  849. intel_private.registers+I810_PTE_BASE+(j*4));
  850. }
  851. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  852. agp_bridge->driver->tlb_flush(mem);
  853. out:
  854. ret = 0;
  855. out_err:
  856. mem->is_flushed = true;
  857. return ret;
  858. }
  859. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  860. int type)
  861. {
  862. int i;
  863. if (mem->page_count == 0)
  864. return 0;
  865. if (pg_start < intel_private.gtt_entries) {
  866. dev_info(&intel_private.pcidev->dev,
  867. "trying to disable local/stolen memory\n");
  868. return -EINVAL;
  869. }
  870. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  871. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  872. }
  873. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  874. agp_bridge->driver->tlb_flush(mem);
  875. return 0;
  876. }
  877. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  878. {
  879. if (type == AGP_PHYS_MEMORY)
  880. return alloc_agpphysmem_i8xx(pg_count, type);
  881. /* always return NULL for other allocation types for now */
  882. return NULL;
  883. }
  884. static int intel_alloc_chipset_flush_resource(void)
  885. {
  886. int ret;
  887. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  888. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  889. pcibios_align_resource, agp_bridge->dev);
  890. return ret;
  891. }
  892. static void intel_i915_setup_chipset_flush(void)
  893. {
  894. int ret;
  895. u32 temp;
  896. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  897. if (!(temp & 0x1)) {
  898. intel_alloc_chipset_flush_resource();
  899. intel_private.resource_valid = 1;
  900. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  901. } else {
  902. temp &= ~1;
  903. intel_private.resource_valid = 1;
  904. intel_private.ifp_resource.start = temp;
  905. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  906. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  907. /* some BIOSes reserve this area in a pnp some don't */
  908. if (ret)
  909. intel_private.resource_valid = 0;
  910. }
  911. }
  912. static void intel_i965_g33_setup_chipset_flush(void)
  913. {
  914. u32 temp_hi, temp_lo;
  915. int ret;
  916. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  917. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  918. if (!(temp_lo & 0x1)) {
  919. intel_alloc_chipset_flush_resource();
  920. intel_private.resource_valid = 1;
  921. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  922. upper_32_bits(intel_private.ifp_resource.start));
  923. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  924. } else {
  925. u64 l64;
  926. temp_lo &= ~0x1;
  927. l64 = ((u64)temp_hi << 32) | temp_lo;
  928. intel_private.resource_valid = 1;
  929. intel_private.ifp_resource.start = l64;
  930. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  931. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  932. /* some BIOSes reserve this area in a pnp some don't */
  933. if (ret)
  934. intel_private.resource_valid = 0;
  935. }
  936. }
  937. static void intel_i9xx_setup_flush(void)
  938. {
  939. /* return if already configured */
  940. if (intel_private.ifp_resource.start)
  941. return;
  942. /* setup a resource for this object */
  943. intel_private.ifp_resource.name = "Intel Flush Page";
  944. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  945. /* Setup chipset flush for 915 */
  946. if (IS_I965 || IS_G33 || IS_G4X) {
  947. intel_i965_g33_setup_chipset_flush();
  948. } else {
  949. intel_i915_setup_chipset_flush();
  950. }
  951. if (intel_private.ifp_resource.start) {
  952. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  953. if (!intel_private.i9xx_flush_page)
  954. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  955. }
  956. }
  957. static int intel_i915_configure(void)
  958. {
  959. struct aper_size_info_fixed *current_size;
  960. u32 temp;
  961. u16 gmch_ctrl;
  962. int i;
  963. current_size = A_SIZE_FIX(agp_bridge->current_size);
  964. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  965. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  966. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  967. gmch_ctrl |= I830_GMCH_ENABLED;
  968. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  969. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  970. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  971. if (agp_bridge->driver->needs_scratch_page) {
  972. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  973. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  974. }
  975. readl(intel_private.gtt+i-1); /* PCI Posting. */
  976. }
  977. global_cache_flush();
  978. intel_i9xx_setup_flush();
  979. return 0;
  980. }
  981. static void intel_i915_cleanup(void)
  982. {
  983. if (intel_private.i9xx_flush_page)
  984. iounmap(intel_private.i9xx_flush_page);
  985. if (intel_private.resource_valid)
  986. release_resource(&intel_private.ifp_resource);
  987. intel_private.ifp_resource.start = 0;
  988. intel_private.resource_valid = 0;
  989. iounmap(intel_private.gtt);
  990. iounmap(intel_private.registers);
  991. }
  992. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  993. {
  994. if (intel_private.i9xx_flush_page)
  995. writel(1, intel_private.i9xx_flush_page);
  996. }
  997. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  998. int type)
  999. {
  1000. int num_entries;
  1001. void *temp;
  1002. int ret = -EINVAL;
  1003. int mask_type;
  1004. if (mem->page_count == 0)
  1005. goto out;
  1006. temp = agp_bridge->current_size;
  1007. num_entries = A_SIZE_FIX(temp)->num_entries;
  1008. if (pg_start < intel_private.gtt_entries) {
  1009. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1010. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  1011. pg_start, intel_private.gtt_entries);
  1012. dev_info(&intel_private.pcidev->dev,
  1013. "trying to insert into local/stolen memory\n");
  1014. goto out_err;
  1015. }
  1016. if ((pg_start + mem->page_count) > num_entries)
  1017. goto out_err;
  1018. /* The i915 can't check the GTT for entries since it's read only;
  1019. * depend on the caller to make the correct offset decisions.
  1020. */
  1021. if (type != mem->type)
  1022. goto out_err;
  1023. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1024. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1025. mask_type != INTEL_AGP_CACHED_MEMORY)
  1026. goto out_err;
  1027. if (!mem->is_flushed)
  1028. global_cache_flush();
  1029. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1030. agp_bridge->driver->tlb_flush(mem);
  1031. out:
  1032. ret = 0;
  1033. out_err:
  1034. mem->is_flushed = true;
  1035. return ret;
  1036. }
  1037. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1038. int type)
  1039. {
  1040. int i;
  1041. if (mem->page_count == 0)
  1042. return 0;
  1043. if (pg_start < intel_private.gtt_entries) {
  1044. dev_info(&intel_private.pcidev->dev,
  1045. "trying to disable local/stolen memory\n");
  1046. return -EINVAL;
  1047. }
  1048. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1049. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1050. readl(intel_private.gtt+i-1);
  1051. agp_bridge->driver->tlb_flush(mem);
  1052. return 0;
  1053. }
  1054. /* Return the aperture size by just checking the resource length. The effect
  1055. * described in the spec of the MSAC registers is just changing of the
  1056. * resource size.
  1057. */
  1058. static int intel_i9xx_fetch_size(void)
  1059. {
  1060. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1061. int aper_size; /* size in megabytes */
  1062. int i;
  1063. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1064. for (i = 0; i < num_sizes; i++) {
  1065. if (aper_size == intel_i830_sizes[i].size) {
  1066. agp_bridge->current_size = intel_i830_sizes + i;
  1067. agp_bridge->previous_size = agp_bridge->current_size;
  1068. return aper_size;
  1069. }
  1070. }
  1071. return 0;
  1072. }
  1073. /* The intel i915 automatically initializes the agp aperture during POST.
  1074. * Use the memory already set aside for in the GTT.
  1075. */
  1076. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1077. {
  1078. int page_order;
  1079. struct aper_size_info_fixed *size;
  1080. int num_entries;
  1081. u32 temp, temp2;
  1082. int gtt_map_size = 256 * 1024;
  1083. size = agp_bridge->current_size;
  1084. page_order = size->page_order;
  1085. num_entries = size->num_entries;
  1086. agp_bridge->gatt_table_real = NULL;
  1087. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1088. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1089. if (IS_G33)
  1090. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  1091. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1092. if (!intel_private.gtt)
  1093. return -ENOMEM;
  1094. temp &= 0xfff80000;
  1095. intel_private.registers = ioremap(temp, 128 * 4096);
  1096. if (!intel_private.registers) {
  1097. iounmap(intel_private.gtt);
  1098. return -ENOMEM;
  1099. }
  1100. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1101. global_cache_flush(); /* FIXME: ? */
  1102. /* we have to call this as early as possible after the MMIO base address is known */
  1103. intel_i830_init_gtt_entries();
  1104. agp_bridge->gatt_table = NULL;
  1105. agp_bridge->gatt_bus_addr = temp;
  1106. return 0;
  1107. }
  1108. /*
  1109. * The i965 supports 36-bit physical addresses, but to keep
  1110. * the format of the GTT the same, the bits that don't fit
  1111. * in a 32-bit word are shifted down to bits 4..7.
  1112. *
  1113. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1114. * is always zero on 32-bit architectures, so no need to make
  1115. * this conditional.
  1116. */
  1117. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1118. dma_addr_t addr, int type)
  1119. {
  1120. /* Shift high bits down */
  1121. addr |= (addr >> 28) & 0xf0;
  1122. /* Type checking must be done elsewhere */
  1123. return addr | bridge->driver->masks[type].mask;
  1124. }
  1125. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1126. {
  1127. switch (agp_bridge->dev->device) {
  1128. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1129. case PCI_DEVICE_ID_INTEL_IGD_E_HB:
  1130. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1131. case PCI_DEVICE_ID_INTEL_G45_HB:
  1132. case PCI_DEVICE_ID_INTEL_G41_HB:
  1133. case PCI_DEVICE_ID_INTEL_IGDNG_D_HB:
  1134. case PCI_DEVICE_ID_INTEL_IGDNG_M_HB:
  1135. *gtt_offset = *gtt_size = MB(2);
  1136. break;
  1137. default:
  1138. *gtt_offset = *gtt_size = KB(512);
  1139. }
  1140. }
  1141. /* The intel i965 automatically initializes the agp aperture during POST.
  1142. * Use the memory already set aside for in the GTT.
  1143. */
  1144. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1145. {
  1146. int page_order;
  1147. struct aper_size_info_fixed *size;
  1148. int num_entries;
  1149. u32 temp;
  1150. int gtt_offset, gtt_size;
  1151. size = agp_bridge->current_size;
  1152. page_order = size->page_order;
  1153. num_entries = size->num_entries;
  1154. agp_bridge->gatt_table_real = NULL;
  1155. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1156. temp &= 0xfff00000;
  1157. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1158. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1159. if (!intel_private.gtt)
  1160. return -ENOMEM;
  1161. intel_private.registers = ioremap(temp, 128 * 4096);
  1162. if (!intel_private.registers) {
  1163. iounmap(intel_private.gtt);
  1164. return -ENOMEM;
  1165. }
  1166. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1167. global_cache_flush(); /* FIXME: ? */
  1168. /* we have to call this as early as possible after the MMIO base address is known */
  1169. intel_i830_init_gtt_entries();
  1170. agp_bridge->gatt_table = NULL;
  1171. agp_bridge->gatt_bus_addr = temp;
  1172. return 0;
  1173. }
  1174. static int intel_fetch_size(void)
  1175. {
  1176. int i;
  1177. u16 temp;
  1178. struct aper_size_info_16 *values;
  1179. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1180. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1181. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1182. if (temp == values[i].size_value) {
  1183. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1184. agp_bridge->aperture_size_idx = i;
  1185. return values[i].size;
  1186. }
  1187. }
  1188. return 0;
  1189. }
  1190. static int __intel_8xx_fetch_size(u8 temp)
  1191. {
  1192. int i;
  1193. struct aper_size_info_8 *values;
  1194. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1195. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1196. if (temp == values[i].size_value) {
  1197. agp_bridge->previous_size =
  1198. agp_bridge->current_size = (void *) (values + i);
  1199. agp_bridge->aperture_size_idx = i;
  1200. return values[i].size;
  1201. }
  1202. }
  1203. return 0;
  1204. }
  1205. static int intel_8xx_fetch_size(void)
  1206. {
  1207. u8 temp;
  1208. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1209. return __intel_8xx_fetch_size(temp);
  1210. }
  1211. static int intel_815_fetch_size(void)
  1212. {
  1213. u8 temp;
  1214. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1215. * one non-reserved bit, so mask the others out ... */
  1216. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1217. temp &= (1 << 3);
  1218. return __intel_8xx_fetch_size(temp);
  1219. }
  1220. static void intel_tlbflush(struct agp_memory *mem)
  1221. {
  1222. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1223. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1224. }
  1225. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1226. {
  1227. u32 temp;
  1228. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1229. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1230. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1231. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1232. }
  1233. static void intel_cleanup(void)
  1234. {
  1235. u16 temp;
  1236. struct aper_size_info_16 *previous_size;
  1237. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1238. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1239. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1240. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1241. }
  1242. static void intel_8xx_cleanup(void)
  1243. {
  1244. u16 temp;
  1245. struct aper_size_info_8 *previous_size;
  1246. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1247. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1248. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1249. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1250. }
  1251. static int intel_configure(void)
  1252. {
  1253. u32 temp;
  1254. u16 temp2;
  1255. struct aper_size_info_16 *current_size;
  1256. current_size = A_SIZE_16(agp_bridge->current_size);
  1257. /* aperture size */
  1258. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1259. /* address to map to */
  1260. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1261. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1262. /* attbase - aperture base */
  1263. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1264. /* agpctrl */
  1265. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1266. /* paccfg/nbxcfg */
  1267. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1268. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1269. (temp2 & ~(1 << 10)) | (1 << 9));
  1270. /* clear any possible error conditions */
  1271. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1272. return 0;
  1273. }
  1274. static int intel_815_configure(void)
  1275. {
  1276. u32 temp, addr;
  1277. u8 temp2;
  1278. struct aper_size_info_8 *current_size;
  1279. /* attbase - aperture base */
  1280. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1281. * ATTBASE register are reserved -> try not to write them */
  1282. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1283. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1284. return -EINVAL;
  1285. }
  1286. current_size = A_SIZE_8(agp_bridge->current_size);
  1287. /* aperture size */
  1288. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1289. current_size->size_value);
  1290. /* address to map to */
  1291. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1292. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1293. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1294. addr &= INTEL_815_ATTBASE_MASK;
  1295. addr |= agp_bridge->gatt_bus_addr;
  1296. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1297. /* agpctrl */
  1298. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1299. /* apcont */
  1300. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1301. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1302. /* clear any possible error conditions */
  1303. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1304. return 0;
  1305. }
  1306. static void intel_820_tlbflush(struct agp_memory *mem)
  1307. {
  1308. return;
  1309. }
  1310. static void intel_820_cleanup(void)
  1311. {
  1312. u8 temp;
  1313. struct aper_size_info_8 *previous_size;
  1314. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1315. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1316. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1317. temp & ~(1 << 1));
  1318. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1319. previous_size->size_value);
  1320. }
  1321. static int intel_820_configure(void)
  1322. {
  1323. u32 temp;
  1324. u8 temp2;
  1325. struct aper_size_info_8 *current_size;
  1326. current_size = A_SIZE_8(agp_bridge->current_size);
  1327. /* aperture size */
  1328. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1329. /* address to map to */
  1330. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1331. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1332. /* attbase - aperture base */
  1333. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1334. /* agpctrl */
  1335. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1336. /* global enable aperture access */
  1337. /* This flag is not accessed through MCHCFG register as in */
  1338. /* i850 chipset. */
  1339. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1340. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1341. /* clear any possible AGP-related error conditions */
  1342. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1343. return 0;
  1344. }
  1345. static int intel_840_configure(void)
  1346. {
  1347. u32 temp;
  1348. u16 temp2;
  1349. struct aper_size_info_8 *current_size;
  1350. current_size = A_SIZE_8(agp_bridge->current_size);
  1351. /* aperture size */
  1352. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1353. /* address to map to */
  1354. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1355. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1356. /* attbase - aperture base */
  1357. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1358. /* agpctrl */
  1359. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1360. /* mcgcfg */
  1361. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1362. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1363. /* clear any possible error conditions */
  1364. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1365. return 0;
  1366. }
  1367. static int intel_845_configure(void)
  1368. {
  1369. u32 temp;
  1370. u8 temp2;
  1371. struct aper_size_info_8 *current_size;
  1372. current_size = A_SIZE_8(agp_bridge->current_size);
  1373. /* aperture size */
  1374. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1375. if (agp_bridge->apbase_config != 0) {
  1376. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1377. agp_bridge->apbase_config);
  1378. } else {
  1379. /* address to map to */
  1380. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1381. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1382. agp_bridge->apbase_config = temp;
  1383. }
  1384. /* attbase - aperture base */
  1385. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1386. /* agpctrl */
  1387. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1388. /* agpm */
  1389. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1390. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1391. /* clear any possible error conditions */
  1392. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1393. intel_i830_setup_flush();
  1394. return 0;
  1395. }
  1396. static int intel_850_configure(void)
  1397. {
  1398. u32 temp;
  1399. u16 temp2;
  1400. struct aper_size_info_8 *current_size;
  1401. current_size = A_SIZE_8(agp_bridge->current_size);
  1402. /* aperture size */
  1403. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1404. /* address to map to */
  1405. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1406. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1407. /* attbase - aperture base */
  1408. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1409. /* agpctrl */
  1410. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1411. /* mcgcfg */
  1412. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1413. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1414. /* clear any possible AGP-related error conditions */
  1415. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1416. return 0;
  1417. }
  1418. static int intel_860_configure(void)
  1419. {
  1420. u32 temp;
  1421. u16 temp2;
  1422. struct aper_size_info_8 *current_size;
  1423. current_size = A_SIZE_8(agp_bridge->current_size);
  1424. /* aperture size */
  1425. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1426. /* address to map to */
  1427. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1428. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1429. /* attbase - aperture base */
  1430. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1431. /* agpctrl */
  1432. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1433. /* mcgcfg */
  1434. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1435. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1436. /* clear any possible AGP-related error conditions */
  1437. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1438. return 0;
  1439. }
  1440. static int intel_830mp_configure(void)
  1441. {
  1442. u32 temp;
  1443. u16 temp2;
  1444. struct aper_size_info_8 *current_size;
  1445. current_size = A_SIZE_8(agp_bridge->current_size);
  1446. /* aperture size */
  1447. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1448. /* address to map to */
  1449. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1450. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1451. /* attbase - aperture base */
  1452. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1453. /* agpctrl */
  1454. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1455. /* gmch */
  1456. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1457. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1458. /* clear any possible AGP-related error conditions */
  1459. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1460. return 0;
  1461. }
  1462. static int intel_7505_configure(void)
  1463. {
  1464. u32 temp;
  1465. u16 temp2;
  1466. struct aper_size_info_8 *current_size;
  1467. current_size = A_SIZE_8(agp_bridge->current_size);
  1468. /* aperture size */
  1469. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1470. /* address to map to */
  1471. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1472. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1473. /* attbase - aperture base */
  1474. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1475. /* agpctrl */
  1476. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1477. /* mchcfg */
  1478. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1479. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1480. return 0;
  1481. }
  1482. /* Setup function */
  1483. static const struct gatt_mask intel_generic_masks[] =
  1484. {
  1485. {.mask = 0x00000017, .type = 0}
  1486. };
  1487. static const struct aper_size_info_8 intel_815_sizes[2] =
  1488. {
  1489. {64, 16384, 4, 0},
  1490. {32, 8192, 3, 8},
  1491. };
  1492. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1493. {
  1494. {256, 65536, 6, 0},
  1495. {128, 32768, 5, 32},
  1496. {64, 16384, 4, 48},
  1497. {32, 8192, 3, 56},
  1498. {16, 4096, 2, 60},
  1499. {8, 2048, 1, 62},
  1500. {4, 1024, 0, 63}
  1501. };
  1502. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1503. {
  1504. {256, 65536, 6, 0},
  1505. {128, 32768, 5, 32},
  1506. {64, 16384, 4, 48},
  1507. {32, 8192, 3, 56},
  1508. {16, 4096, 2, 60},
  1509. {8, 2048, 1, 62},
  1510. {4, 1024, 0, 63}
  1511. };
  1512. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1513. {
  1514. {256, 65536, 6, 0},
  1515. {128, 32768, 5, 32},
  1516. {64, 16384, 4, 48},
  1517. {32, 8192, 3, 56}
  1518. };
  1519. static const struct agp_bridge_driver intel_generic_driver = {
  1520. .owner = THIS_MODULE,
  1521. .aperture_sizes = intel_generic_sizes,
  1522. .size_type = U16_APER_SIZE,
  1523. .num_aperture_sizes = 7,
  1524. .configure = intel_configure,
  1525. .fetch_size = intel_fetch_size,
  1526. .cleanup = intel_cleanup,
  1527. .tlb_flush = intel_tlbflush,
  1528. .mask_memory = agp_generic_mask_memory,
  1529. .masks = intel_generic_masks,
  1530. .agp_enable = agp_generic_enable,
  1531. .cache_flush = global_cache_flush,
  1532. .create_gatt_table = agp_generic_create_gatt_table,
  1533. .free_gatt_table = agp_generic_free_gatt_table,
  1534. .insert_memory = agp_generic_insert_memory,
  1535. .remove_memory = agp_generic_remove_memory,
  1536. .alloc_by_type = agp_generic_alloc_by_type,
  1537. .free_by_type = agp_generic_free_by_type,
  1538. .agp_alloc_page = agp_generic_alloc_page,
  1539. .agp_alloc_pages = agp_generic_alloc_pages,
  1540. .agp_destroy_page = agp_generic_destroy_page,
  1541. .agp_destroy_pages = agp_generic_destroy_pages,
  1542. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1543. };
  1544. static const struct agp_bridge_driver intel_810_driver = {
  1545. .owner = THIS_MODULE,
  1546. .aperture_sizes = intel_i810_sizes,
  1547. .size_type = FIXED_APER_SIZE,
  1548. .num_aperture_sizes = 2,
  1549. .needs_scratch_page = true,
  1550. .configure = intel_i810_configure,
  1551. .fetch_size = intel_i810_fetch_size,
  1552. .cleanup = intel_i810_cleanup,
  1553. .tlb_flush = intel_i810_tlbflush,
  1554. .mask_memory = intel_i810_mask_memory,
  1555. .masks = intel_i810_masks,
  1556. .agp_enable = intel_i810_agp_enable,
  1557. .cache_flush = global_cache_flush,
  1558. .create_gatt_table = agp_generic_create_gatt_table,
  1559. .free_gatt_table = agp_generic_free_gatt_table,
  1560. .insert_memory = intel_i810_insert_entries,
  1561. .remove_memory = intel_i810_remove_entries,
  1562. .alloc_by_type = intel_i810_alloc_by_type,
  1563. .free_by_type = intel_i810_free_by_type,
  1564. .agp_alloc_page = agp_generic_alloc_page,
  1565. .agp_alloc_pages = agp_generic_alloc_pages,
  1566. .agp_destroy_page = agp_generic_destroy_page,
  1567. .agp_destroy_pages = agp_generic_destroy_pages,
  1568. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1569. };
  1570. static const struct agp_bridge_driver intel_815_driver = {
  1571. .owner = THIS_MODULE,
  1572. .aperture_sizes = intel_815_sizes,
  1573. .size_type = U8_APER_SIZE,
  1574. .num_aperture_sizes = 2,
  1575. .configure = intel_815_configure,
  1576. .fetch_size = intel_815_fetch_size,
  1577. .cleanup = intel_8xx_cleanup,
  1578. .tlb_flush = intel_8xx_tlbflush,
  1579. .mask_memory = agp_generic_mask_memory,
  1580. .masks = intel_generic_masks,
  1581. .agp_enable = agp_generic_enable,
  1582. .cache_flush = global_cache_flush,
  1583. .create_gatt_table = agp_generic_create_gatt_table,
  1584. .free_gatt_table = agp_generic_free_gatt_table,
  1585. .insert_memory = agp_generic_insert_memory,
  1586. .remove_memory = agp_generic_remove_memory,
  1587. .alloc_by_type = agp_generic_alloc_by_type,
  1588. .free_by_type = agp_generic_free_by_type,
  1589. .agp_alloc_page = agp_generic_alloc_page,
  1590. .agp_alloc_pages = agp_generic_alloc_pages,
  1591. .agp_destroy_page = agp_generic_destroy_page,
  1592. .agp_destroy_pages = agp_generic_destroy_pages,
  1593. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1594. };
  1595. static const struct agp_bridge_driver intel_830_driver = {
  1596. .owner = THIS_MODULE,
  1597. .aperture_sizes = intel_i830_sizes,
  1598. .size_type = FIXED_APER_SIZE,
  1599. .num_aperture_sizes = 4,
  1600. .needs_scratch_page = true,
  1601. .configure = intel_i830_configure,
  1602. .fetch_size = intel_i830_fetch_size,
  1603. .cleanup = intel_i830_cleanup,
  1604. .tlb_flush = intel_i810_tlbflush,
  1605. .mask_memory = intel_i810_mask_memory,
  1606. .masks = intel_i810_masks,
  1607. .agp_enable = intel_i810_agp_enable,
  1608. .cache_flush = global_cache_flush,
  1609. .create_gatt_table = intel_i830_create_gatt_table,
  1610. .free_gatt_table = intel_i830_free_gatt_table,
  1611. .insert_memory = intel_i830_insert_entries,
  1612. .remove_memory = intel_i830_remove_entries,
  1613. .alloc_by_type = intel_i830_alloc_by_type,
  1614. .free_by_type = intel_i810_free_by_type,
  1615. .agp_alloc_page = agp_generic_alloc_page,
  1616. .agp_alloc_pages = agp_generic_alloc_pages,
  1617. .agp_destroy_page = agp_generic_destroy_page,
  1618. .agp_destroy_pages = agp_generic_destroy_pages,
  1619. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1620. .chipset_flush = intel_i830_chipset_flush,
  1621. };
  1622. static const struct agp_bridge_driver intel_820_driver = {
  1623. .owner = THIS_MODULE,
  1624. .aperture_sizes = intel_8xx_sizes,
  1625. .size_type = U8_APER_SIZE,
  1626. .num_aperture_sizes = 7,
  1627. .configure = intel_820_configure,
  1628. .fetch_size = intel_8xx_fetch_size,
  1629. .cleanup = intel_820_cleanup,
  1630. .tlb_flush = intel_820_tlbflush,
  1631. .mask_memory = agp_generic_mask_memory,
  1632. .masks = intel_generic_masks,
  1633. .agp_enable = agp_generic_enable,
  1634. .cache_flush = global_cache_flush,
  1635. .create_gatt_table = agp_generic_create_gatt_table,
  1636. .free_gatt_table = agp_generic_free_gatt_table,
  1637. .insert_memory = agp_generic_insert_memory,
  1638. .remove_memory = agp_generic_remove_memory,
  1639. .alloc_by_type = agp_generic_alloc_by_type,
  1640. .free_by_type = agp_generic_free_by_type,
  1641. .agp_alloc_page = agp_generic_alloc_page,
  1642. .agp_alloc_pages = agp_generic_alloc_pages,
  1643. .agp_destroy_page = agp_generic_destroy_page,
  1644. .agp_destroy_pages = agp_generic_destroy_pages,
  1645. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1646. };
  1647. static const struct agp_bridge_driver intel_830mp_driver = {
  1648. .owner = THIS_MODULE,
  1649. .aperture_sizes = intel_830mp_sizes,
  1650. .size_type = U8_APER_SIZE,
  1651. .num_aperture_sizes = 4,
  1652. .configure = intel_830mp_configure,
  1653. .fetch_size = intel_8xx_fetch_size,
  1654. .cleanup = intel_8xx_cleanup,
  1655. .tlb_flush = intel_8xx_tlbflush,
  1656. .mask_memory = agp_generic_mask_memory,
  1657. .masks = intel_generic_masks,
  1658. .agp_enable = agp_generic_enable,
  1659. .cache_flush = global_cache_flush,
  1660. .create_gatt_table = agp_generic_create_gatt_table,
  1661. .free_gatt_table = agp_generic_free_gatt_table,
  1662. .insert_memory = agp_generic_insert_memory,
  1663. .remove_memory = agp_generic_remove_memory,
  1664. .alloc_by_type = agp_generic_alloc_by_type,
  1665. .free_by_type = agp_generic_free_by_type,
  1666. .agp_alloc_page = agp_generic_alloc_page,
  1667. .agp_alloc_pages = agp_generic_alloc_pages,
  1668. .agp_destroy_page = agp_generic_destroy_page,
  1669. .agp_destroy_pages = agp_generic_destroy_pages,
  1670. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1671. };
  1672. static const struct agp_bridge_driver intel_840_driver = {
  1673. .owner = THIS_MODULE,
  1674. .aperture_sizes = intel_8xx_sizes,
  1675. .size_type = U8_APER_SIZE,
  1676. .num_aperture_sizes = 7,
  1677. .configure = intel_840_configure,
  1678. .fetch_size = intel_8xx_fetch_size,
  1679. .cleanup = intel_8xx_cleanup,
  1680. .tlb_flush = intel_8xx_tlbflush,
  1681. .mask_memory = agp_generic_mask_memory,
  1682. .masks = intel_generic_masks,
  1683. .agp_enable = agp_generic_enable,
  1684. .cache_flush = global_cache_flush,
  1685. .create_gatt_table = agp_generic_create_gatt_table,
  1686. .free_gatt_table = agp_generic_free_gatt_table,
  1687. .insert_memory = agp_generic_insert_memory,
  1688. .remove_memory = agp_generic_remove_memory,
  1689. .alloc_by_type = agp_generic_alloc_by_type,
  1690. .free_by_type = agp_generic_free_by_type,
  1691. .agp_alloc_page = agp_generic_alloc_page,
  1692. .agp_alloc_pages = agp_generic_alloc_pages,
  1693. .agp_destroy_page = agp_generic_destroy_page,
  1694. .agp_destroy_pages = agp_generic_destroy_pages,
  1695. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1696. };
  1697. static const struct agp_bridge_driver intel_845_driver = {
  1698. .owner = THIS_MODULE,
  1699. .aperture_sizes = intel_8xx_sizes,
  1700. .size_type = U8_APER_SIZE,
  1701. .num_aperture_sizes = 7,
  1702. .configure = intel_845_configure,
  1703. .fetch_size = intel_8xx_fetch_size,
  1704. .cleanup = intel_8xx_cleanup,
  1705. .tlb_flush = intel_8xx_tlbflush,
  1706. .mask_memory = agp_generic_mask_memory,
  1707. .masks = intel_generic_masks,
  1708. .agp_enable = agp_generic_enable,
  1709. .cache_flush = global_cache_flush,
  1710. .create_gatt_table = agp_generic_create_gatt_table,
  1711. .free_gatt_table = agp_generic_free_gatt_table,
  1712. .insert_memory = agp_generic_insert_memory,
  1713. .remove_memory = agp_generic_remove_memory,
  1714. .alloc_by_type = agp_generic_alloc_by_type,
  1715. .free_by_type = agp_generic_free_by_type,
  1716. .agp_alloc_page = agp_generic_alloc_page,
  1717. .agp_alloc_pages = agp_generic_alloc_pages,
  1718. .agp_destroy_page = agp_generic_destroy_page,
  1719. .agp_destroy_pages = agp_generic_destroy_pages,
  1720. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1721. .chipset_flush = intel_i830_chipset_flush,
  1722. };
  1723. static const struct agp_bridge_driver intel_850_driver = {
  1724. .owner = THIS_MODULE,
  1725. .aperture_sizes = intel_8xx_sizes,
  1726. .size_type = U8_APER_SIZE,
  1727. .num_aperture_sizes = 7,
  1728. .configure = intel_850_configure,
  1729. .fetch_size = intel_8xx_fetch_size,
  1730. .cleanup = intel_8xx_cleanup,
  1731. .tlb_flush = intel_8xx_tlbflush,
  1732. .mask_memory = agp_generic_mask_memory,
  1733. .masks = intel_generic_masks,
  1734. .agp_enable = agp_generic_enable,
  1735. .cache_flush = global_cache_flush,
  1736. .create_gatt_table = agp_generic_create_gatt_table,
  1737. .free_gatt_table = agp_generic_free_gatt_table,
  1738. .insert_memory = agp_generic_insert_memory,
  1739. .remove_memory = agp_generic_remove_memory,
  1740. .alloc_by_type = agp_generic_alloc_by_type,
  1741. .free_by_type = agp_generic_free_by_type,
  1742. .agp_alloc_page = agp_generic_alloc_page,
  1743. .agp_alloc_pages = agp_generic_alloc_pages,
  1744. .agp_destroy_page = agp_generic_destroy_page,
  1745. .agp_destroy_pages = agp_generic_destroy_pages,
  1746. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1747. };
  1748. static const struct agp_bridge_driver intel_860_driver = {
  1749. .owner = THIS_MODULE,
  1750. .aperture_sizes = intel_8xx_sizes,
  1751. .size_type = U8_APER_SIZE,
  1752. .num_aperture_sizes = 7,
  1753. .configure = intel_860_configure,
  1754. .fetch_size = intel_8xx_fetch_size,
  1755. .cleanup = intel_8xx_cleanup,
  1756. .tlb_flush = intel_8xx_tlbflush,
  1757. .mask_memory = agp_generic_mask_memory,
  1758. .masks = intel_generic_masks,
  1759. .agp_enable = agp_generic_enable,
  1760. .cache_flush = global_cache_flush,
  1761. .create_gatt_table = agp_generic_create_gatt_table,
  1762. .free_gatt_table = agp_generic_free_gatt_table,
  1763. .insert_memory = agp_generic_insert_memory,
  1764. .remove_memory = agp_generic_remove_memory,
  1765. .alloc_by_type = agp_generic_alloc_by_type,
  1766. .free_by_type = agp_generic_free_by_type,
  1767. .agp_alloc_page = agp_generic_alloc_page,
  1768. .agp_alloc_pages = agp_generic_alloc_pages,
  1769. .agp_destroy_page = agp_generic_destroy_page,
  1770. .agp_destroy_pages = agp_generic_destroy_pages,
  1771. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1772. };
  1773. static const struct agp_bridge_driver intel_915_driver = {
  1774. .owner = THIS_MODULE,
  1775. .aperture_sizes = intel_i830_sizes,
  1776. .size_type = FIXED_APER_SIZE,
  1777. .num_aperture_sizes = 4,
  1778. .needs_scratch_page = true,
  1779. .configure = intel_i915_configure,
  1780. .fetch_size = intel_i9xx_fetch_size,
  1781. .cleanup = intel_i915_cleanup,
  1782. .tlb_flush = intel_i810_tlbflush,
  1783. .mask_memory = intel_i810_mask_memory,
  1784. .masks = intel_i810_masks,
  1785. .agp_enable = intel_i810_agp_enable,
  1786. .cache_flush = global_cache_flush,
  1787. .create_gatt_table = intel_i915_create_gatt_table,
  1788. .free_gatt_table = intel_i830_free_gatt_table,
  1789. .insert_memory = intel_i915_insert_entries,
  1790. .remove_memory = intel_i915_remove_entries,
  1791. .alloc_by_type = intel_i830_alloc_by_type,
  1792. .free_by_type = intel_i810_free_by_type,
  1793. .agp_alloc_page = agp_generic_alloc_page,
  1794. .agp_alloc_pages = agp_generic_alloc_pages,
  1795. .agp_destroy_page = agp_generic_destroy_page,
  1796. .agp_destroy_pages = agp_generic_destroy_pages,
  1797. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1798. .chipset_flush = intel_i915_chipset_flush,
  1799. #ifdef USE_PCI_DMA_API
  1800. .agp_map_page = intel_agp_map_page,
  1801. .agp_unmap_page = intel_agp_unmap_page,
  1802. .agp_map_memory = intel_agp_map_memory,
  1803. .agp_unmap_memory = intel_agp_unmap_memory,
  1804. #endif
  1805. };
  1806. static const struct agp_bridge_driver intel_i965_driver = {
  1807. .owner = THIS_MODULE,
  1808. .aperture_sizes = intel_i830_sizes,
  1809. .size_type = FIXED_APER_SIZE,
  1810. .num_aperture_sizes = 4,
  1811. .needs_scratch_page = true,
  1812. .configure = intel_i915_configure,
  1813. .fetch_size = intel_i9xx_fetch_size,
  1814. .cleanup = intel_i915_cleanup,
  1815. .tlb_flush = intel_i810_tlbflush,
  1816. .mask_memory = intel_i965_mask_memory,
  1817. .masks = intel_i810_masks,
  1818. .agp_enable = intel_i810_agp_enable,
  1819. .cache_flush = global_cache_flush,
  1820. .create_gatt_table = intel_i965_create_gatt_table,
  1821. .free_gatt_table = intel_i830_free_gatt_table,
  1822. .insert_memory = intel_i915_insert_entries,
  1823. .remove_memory = intel_i915_remove_entries,
  1824. .alloc_by_type = intel_i830_alloc_by_type,
  1825. .free_by_type = intel_i810_free_by_type,
  1826. .agp_alloc_page = agp_generic_alloc_page,
  1827. .agp_alloc_pages = agp_generic_alloc_pages,
  1828. .agp_destroy_page = agp_generic_destroy_page,
  1829. .agp_destroy_pages = agp_generic_destroy_pages,
  1830. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1831. .chipset_flush = intel_i915_chipset_flush,
  1832. #ifdef USE_PCI_DMA_API
  1833. .agp_map_page = intel_agp_map_page,
  1834. .agp_unmap_page = intel_agp_unmap_page,
  1835. .agp_map_memory = intel_agp_map_memory,
  1836. .agp_unmap_memory = intel_agp_unmap_memory,
  1837. #endif
  1838. };
  1839. static const struct agp_bridge_driver intel_7505_driver = {
  1840. .owner = THIS_MODULE,
  1841. .aperture_sizes = intel_8xx_sizes,
  1842. .size_type = U8_APER_SIZE,
  1843. .num_aperture_sizes = 7,
  1844. .configure = intel_7505_configure,
  1845. .fetch_size = intel_8xx_fetch_size,
  1846. .cleanup = intel_8xx_cleanup,
  1847. .tlb_flush = intel_8xx_tlbflush,
  1848. .mask_memory = agp_generic_mask_memory,
  1849. .masks = intel_generic_masks,
  1850. .agp_enable = agp_generic_enable,
  1851. .cache_flush = global_cache_flush,
  1852. .create_gatt_table = agp_generic_create_gatt_table,
  1853. .free_gatt_table = agp_generic_free_gatt_table,
  1854. .insert_memory = agp_generic_insert_memory,
  1855. .remove_memory = agp_generic_remove_memory,
  1856. .alloc_by_type = agp_generic_alloc_by_type,
  1857. .free_by_type = agp_generic_free_by_type,
  1858. .agp_alloc_page = agp_generic_alloc_page,
  1859. .agp_alloc_pages = agp_generic_alloc_pages,
  1860. .agp_destroy_page = agp_generic_destroy_page,
  1861. .agp_destroy_pages = agp_generic_destroy_pages,
  1862. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1863. };
  1864. static const struct agp_bridge_driver intel_g33_driver = {
  1865. .owner = THIS_MODULE,
  1866. .aperture_sizes = intel_i830_sizes,
  1867. .size_type = FIXED_APER_SIZE,
  1868. .num_aperture_sizes = 4,
  1869. .needs_scratch_page = true,
  1870. .configure = intel_i915_configure,
  1871. .fetch_size = intel_i9xx_fetch_size,
  1872. .cleanup = intel_i915_cleanup,
  1873. .tlb_flush = intel_i810_tlbflush,
  1874. .mask_memory = intel_i965_mask_memory,
  1875. .masks = intel_i810_masks,
  1876. .agp_enable = intel_i810_agp_enable,
  1877. .cache_flush = global_cache_flush,
  1878. .create_gatt_table = intel_i915_create_gatt_table,
  1879. .free_gatt_table = intel_i830_free_gatt_table,
  1880. .insert_memory = intel_i915_insert_entries,
  1881. .remove_memory = intel_i915_remove_entries,
  1882. .alloc_by_type = intel_i830_alloc_by_type,
  1883. .free_by_type = intel_i810_free_by_type,
  1884. .agp_alloc_page = agp_generic_alloc_page,
  1885. .agp_alloc_pages = agp_generic_alloc_pages,
  1886. .agp_destroy_page = agp_generic_destroy_page,
  1887. .agp_destroy_pages = agp_generic_destroy_pages,
  1888. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1889. .chipset_flush = intel_i915_chipset_flush,
  1890. #ifdef USE_PCI_DMA_API
  1891. .agp_map_page = intel_agp_map_page,
  1892. .agp_unmap_page = intel_agp_unmap_page,
  1893. .agp_map_memory = intel_agp_map_memory,
  1894. .agp_unmap_memory = intel_agp_unmap_memory,
  1895. #endif
  1896. };
  1897. static int find_gmch(u16 device)
  1898. {
  1899. struct pci_dev *gmch_device;
  1900. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1901. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1902. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1903. device, gmch_device);
  1904. }
  1905. if (!gmch_device)
  1906. return 0;
  1907. intel_private.pcidev = gmch_device;
  1908. return 1;
  1909. }
  1910. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1911. * driver and gmch_driver must be non-null, and find_gmch will determine
  1912. * which one should be used if a gmch_chip_id is present.
  1913. */
  1914. static const struct intel_driver_description {
  1915. unsigned int chip_id;
  1916. unsigned int gmch_chip_id;
  1917. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1918. char *name;
  1919. const struct agp_bridge_driver *driver;
  1920. const struct agp_bridge_driver *gmch_driver;
  1921. } intel_agp_chipsets[] = {
  1922. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1923. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1924. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1925. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1926. NULL, &intel_810_driver },
  1927. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1928. NULL, &intel_810_driver },
  1929. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1930. NULL, &intel_810_driver },
  1931. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1932. &intel_815_driver, &intel_810_driver },
  1933. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1934. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1935. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1936. &intel_830mp_driver, &intel_830_driver },
  1937. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1938. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1939. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1940. &intel_845_driver, &intel_830_driver },
  1941. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1942. { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
  1943. &intel_845_driver, &intel_830_driver },
  1944. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1945. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1946. &intel_845_driver, &intel_830_driver },
  1947. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1948. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1949. &intel_845_driver, &intel_830_driver },
  1950. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1951. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1952. NULL, &intel_915_driver },
  1953. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1954. NULL, &intel_915_driver },
  1955. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1956. NULL, &intel_915_driver },
  1957. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1958. NULL, &intel_915_driver },
  1959. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1960. NULL, &intel_915_driver },
  1961. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1962. NULL, &intel_915_driver },
  1963. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1964. NULL, &intel_i965_driver },
  1965. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  1966. NULL, &intel_i965_driver },
  1967. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1968. NULL, &intel_i965_driver },
  1969. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1970. NULL, &intel_i965_driver },
  1971. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1972. NULL, &intel_i965_driver },
  1973. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1974. NULL, &intel_i965_driver },
  1975. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1976. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1977. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1978. NULL, &intel_g33_driver },
  1979. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1980. NULL, &intel_g33_driver },
  1981. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  1982. NULL, &intel_g33_driver },
  1983. { PCI_DEVICE_ID_INTEL_IGDGM_HB, PCI_DEVICE_ID_INTEL_IGDGM_IG, 0, "IGD",
  1984. NULL, &intel_g33_driver },
  1985. { PCI_DEVICE_ID_INTEL_IGDG_HB, PCI_DEVICE_ID_INTEL_IGDG_IG, 0, "IGD",
  1986. NULL, &intel_g33_driver },
  1987. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  1988. "Mobile Intel® GM45 Express", NULL, &intel_i965_driver },
  1989. { PCI_DEVICE_ID_INTEL_IGD_E_HB, PCI_DEVICE_ID_INTEL_IGD_E_IG, 0,
  1990. "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
  1991. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  1992. "Q45/Q43", NULL, &intel_i965_driver },
  1993. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  1994. "G45/G43", NULL, &intel_i965_driver },
  1995. { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
  1996. "G41", NULL, &intel_i965_driver },
  1997. { PCI_DEVICE_ID_INTEL_IGDNG_D_HB, PCI_DEVICE_ID_INTEL_IGDNG_D_IG, 0,
  1998. "IGDNG/D", NULL, &intel_i965_driver },
  1999. { PCI_DEVICE_ID_INTEL_IGDNG_M_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
  2000. "IGDNG/M", NULL, &intel_i965_driver },
  2001. { 0, 0, 0, NULL, NULL, NULL }
  2002. };
  2003. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  2004. const struct pci_device_id *ent)
  2005. {
  2006. struct agp_bridge_data *bridge;
  2007. u8 cap_ptr = 0;
  2008. struct resource *r;
  2009. int i;
  2010. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  2011. bridge = agp_alloc_bridge();
  2012. if (!bridge)
  2013. return -ENOMEM;
  2014. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  2015. /* In case that multiple models of gfx chip may
  2016. stand on same host bridge type, this can be
  2017. sure we detect the right IGD. */
  2018. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  2019. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  2020. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  2021. bridge->driver =
  2022. intel_agp_chipsets[i].gmch_driver;
  2023. break;
  2024. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  2025. continue;
  2026. } else {
  2027. bridge->driver = intel_agp_chipsets[i].driver;
  2028. break;
  2029. }
  2030. }
  2031. }
  2032. if (intel_agp_chipsets[i].name == NULL) {
  2033. if (cap_ptr)
  2034. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  2035. pdev->vendor, pdev->device);
  2036. agp_put_bridge(bridge);
  2037. return -ENODEV;
  2038. }
  2039. if (bridge->driver == NULL) {
  2040. /* bridge has no AGP and no IGD detected */
  2041. if (cap_ptr)
  2042. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  2043. intel_agp_chipsets[i].gmch_chip_id);
  2044. agp_put_bridge(bridge);
  2045. return -ENODEV;
  2046. }
  2047. bridge->dev = pdev;
  2048. bridge->capndx = cap_ptr;
  2049. bridge->dev_private_data = &intel_private;
  2050. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  2051. /*
  2052. * The following fixes the case where the BIOS has "forgotten" to
  2053. * provide an address range for the GART.
  2054. * 20030610 - hamish@zot.org
  2055. */
  2056. r = &pdev->resource[0];
  2057. if (!r->start && r->end) {
  2058. if (pci_assign_resource(pdev, 0)) {
  2059. dev_err(&pdev->dev, "can't assign resource 0\n");
  2060. agp_put_bridge(bridge);
  2061. return -ENODEV;
  2062. }
  2063. }
  2064. /*
  2065. * If the device has not been properly setup, the following will catch
  2066. * the problem and should stop the system from crashing.
  2067. * 20030610 - hamish@zot.org
  2068. */
  2069. if (pci_enable_device(pdev)) {
  2070. dev_err(&pdev->dev, "can't enable PCI device\n");
  2071. agp_put_bridge(bridge);
  2072. return -ENODEV;
  2073. }
  2074. /* Fill in the mode register */
  2075. if (cap_ptr) {
  2076. pci_read_config_dword(pdev,
  2077. bridge->capndx+PCI_AGP_STATUS,
  2078. &bridge->mode);
  2079. }
  2080. pci_set_drvdata(pdev, bridge);
  2081. return agp_add_bridge(bridge);
  2082. }
  2083. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  2084. {
  2085. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2086. agp_remove_bridge(bridge);
  2087. if (intel_private.pcidev)
  2088. pci_dev_put(intel_private.pcidev);
  2089. agp_put_bridge(bridge);
  2090. }
  2091. #ifdef CONFIG_PM
  2092. static int agp_intel_resume(struct pci_dev *pdev)
  2093. {
  2094. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2095. int ret_val;
  2096. pci_restore_state(pdev);
  2097. /* We should restore our graphics device's config space,
  2098. * as host bridge (00:00) resumes before graphics device (02:00),
  2099. * then our access to its pci space can work right.
  2100. */
  2101. if (intel_private.pcidev)
  2102. pci_restore_state(intel_private.pcidev);
  2103. if (bridge->driver == &intel_generic_driver)
  2104. intel_configure();
  2105. else if (bridge->driver == &intel_850_driver)
  2106. intel_850_configure();
  2107. else if (bridge->driver == &intel_845_driver)
  2108. intel_845_configure();
  2109. else if (bridge->driver == &intel_830mp_driver)
  2110. intel_830mp_configure();
  2111. else if (bridge->driver == &intel_915_driver)
  2112. intel_i915_configure();
  2113. else if (bridge->driver == &intel_830_driver)
  2114. intel_i830_configure();
  2115. else if (bridge->driver == &intel_810_driver)
  2116. intel_i810_configure();
  2117. else if (bridge->driver == &intel_i965_driver)
  2118. intel_i915_configure();
  2119. ret_val = agp_rebind_memory();
  2120. if (ret_val != 0)
  2121. return ret_val;
  2122. return 0;
  2123. }
  2124. #endif
  2125. static struct pci_device_id agp_intel_pci_table[] = {
  2126. #define ID(x) \
  2127. { \
  2128. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  2129. .class_mask = ~0, \
  2130. .vendor = PCI_VENDOR_ID_INTEL, \
  2131. .device = x, \
  2132. .subvendor = PCI_ANY_ID, \
  2133. .subdevice = PCI_ANY_ID, \
  2134. }
  2135. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  2136. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  2137. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  2138. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  2139. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  2140. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  2141. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  2142. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  2143. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  2144. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  2145. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  2146. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  2147. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  2148. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  2149. ID(PCI_DEVICE_ID_INTEL_82854_HB),
  2150. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  2151. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  2152. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  2153. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  2154. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  2155. ID(PCI_DEVICE_ID_INTEL_7505_0),
  2156. ID(PCI_DEVICE_ID_INTEL_7205_0),
  2157. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  2158. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  2159. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  2160. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  2161. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  2162. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  2163. ID(PCI_DEVICE_ID_INTEL_IGDGM_HB),
  2164. ID(PCI_DEVICE_ID_INTEL_IGDG_HB),
  2165. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  2166. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  2167. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  2168. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  2169. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  2170. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  2171. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  2172. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  2173. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  2174. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  2175. ID(PCI_DEVICE_ID_INTEL_IGD_E_HB),
  2176. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  2177. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  2178. ID(PCI_DEVICE_ID_INTEL_G41_HB),
  2179. ID(PCI_DEVICE_ID_INTEL_IGDNG_D_HB),
  2180. ID(PCI_DEVICE_ID_INTEL_IGDNG_M_HB),
  2181. { }
  2182. };
  2183. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  2184. static struct pci_driver agp_intel_pci_driver = {
  2185. .name = "agpgart-intel",
  2186. .id_table = agp_intel_pci_table,
  2187. .probe = agp_intel_probe,
  2188. .remove = __devexit_p(agp_intel_remove),
  2189. #ifdef CONFIG_PM
  2190. .resume = agp_intel_resume,
  2191. #endif
  2192. };
  2193. static int __init agp_intel_init(void)
  2194. {
  2195. if (agp_off)
  2196. return -EINVAL;
  2197. return pci_register_driver(&agp_intel_pci_driver);
  2198. }
  2199. static void __exit agp_intel_cleanup(void)
  2200. {
  2201. pci_unregister_driver(&agp_intel_pci_driver);
  2202. }
  2203. module_init(agp_intel_init);
  2204. module_exit(agp_intel_cleanup);
  2205. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  2206. MODULE_LICENSE("GPL and additional rights");