mv_u3d_core.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081
  1. /*
  2. * Copyright (C) 2011 Marvell International Ltd. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. */
  8. #include <linux/module.h>
  9. #include <linux/dma-mapping.h>
  10. #include <linux/dmapool.h>
  11. #include <linux/kernel.h>
  12. #include <linux/delay.h>
  13. #include <linux/ioport.h>
  14. #include <linux/sched.h>
  15. #include <linux/slab.h>
  16. #include <linux/errno.h>
  17. #include <linux/init.h>
  18. #include <linux/timer.h>
  19. #include <linux/list.h>
  20. #include <linux/notifier.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/moduleparam.h>
  23. #include <linux/device.h>
  24. #include <linux/usb/ch9.h>
  25. #include <linux/usb/gadget.h>
  26. #include <linux/pm.h>
  27. #include <linux/io.h>
  28. #include <linux/irq.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/platform_data/mv_usb.h>
  31. #include <linux/clk.h>
  32. #include "mv_u3d.h"
  33. #define DRIVER_DESC "Marvell PXA USB3.0 Device Controller driver"
  34. static const char driver_name[] = "mv_u3d";
  35. static const char driver_desc[] = DRIVER_DESC;
  36. static void mv_u3d_nuke(struct mv_u3d_ep *ep, int status);
  37. static void mv_u3d_stop_activity(struct mv_u3d *u3d,
  38. struct usb_gadget_driver *driver);
  39. /* for endpoint 0 operations */
  40. static const struct usb_endpoint_descriptor mv_u3d_ep0_desc = {
  41. .bLength = USB_DT_ENDPOINT_SIZE,
  42. .bDescriptorType = USB_DT_ENDPOINT,
  43. .bEndpointAddress = 0,
  44. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  45. .wMaxPacketSize = MV_U3D_EP0_MAX_PKT_SIZE,
  46. };
  47. static void mv_u3d_ep0_reset(struct mv_u3d *u3d)
  48. {
  49. struct mv_u3d_ep *ep;
  50. u32 epxcr;
  51. int i;
  52. for (i = 0; i < 2; i++) {
  53. ep = &u3d->eps[i];
  54. ep->u3d = u3d;
  55. /* ep0 ep context, ep0 in and out share the same ep context */
  56. ep->ep_context = &u3d->ep_context[1];
  57. }
  58. /* reset ep state machine */
  59. /* reset ep0 out */
  60. epxcr = ioread32(&u3d->vuc_regs->epcr[0].epxoutcr0);
  61. epxcr |= MV_U3D_EPXCR_EP_INIT;
  62. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxoutcr0);
  63. udelay(5);
  64. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  65. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxoutcr0);
  66. epxcr = ((MV_U3D_EP0_MAX_PKT_SIZE
  67. << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  68. | (1 << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  69. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  70. | MV_U3D_EPXCR_EP_TYPE_CONTROL);
  71. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxoutcr1);
  72. /* reset ep0 in */
  73. epxcr = ioread32(&u3d->vuc_regs->epcr[0].epxincr0);
  74. epxcr |= MV_U3D_EPXCR_EP_INIT;
  75. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxincr0);
  76. udelay(5);
  77. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  78. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxincr0);
  79. epxcr = ((MV_U3D_EP0_MAX_PKT_SIZE
  80. << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  81. | (1 << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  82. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  83. | MV_U3D_EPXCR_EP_TYPE_CONTROL);
  84. iowrite32(epxcr, &u3d->vuc_regs->epcr[0].epxincr1);
  85. }
  86. static void mv_u3d_ep0_stall(struct mv_u3d *u3d)
  87. {
  88. u32 tmp;
  89. dev_dbg(u3d->dev, "%s\n", __func__);
  90. /* set TX and RX to stall */
  91. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxoutcr0);
  92. tmp |= MV_U3D_EPXCR_EP_HALT;
  93. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxoutcr0);
  94. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxincr0);
  95. tmp |= MV_U3D_EPXCR_EP_HALT;
  96. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxincr0);
  97. /* update ep0 state */
  98. u3d->ep0_state = MV_U3D_WAIT_FOR_SETUP;
  99. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  100. }
  101. static int mv_u3d_process_ep_req(struct mv_u3d *u3d, int index,
  102. struct mv_u3d_req *curr_req)
  103. {
  104. struct mv_u3d_trb *curr_trb;
  105. dma_addr_t cur_deq_lo;
  106. struct mv_u3d_ep_context *curr_ep_context;
  107. int trb_complete, actual, remaining_length = 0;
  108. int direction, ep_num;
  109. int retval = 0;
  110. u32 tmp, status, length;
  111. curr_ep_context = &u3d->ep_context[index];
  112. direction = index % 2;
  113. ep_num = index / 2;
  114. trb_complete = 0;
  115. actual = curr_req->req.length;
  116. while (!list_empty(&curr_req->trb_list)) {
  117. curr_trb = list_entry(curr_req->trb_list.next,
  118. struct mv_u3d_trb, trb_list);
  119. if (!curr_trb->trb_hw->ctrl.own) {
  120. dev_err(u3d->dev, "%s, TRB own error!\n",
  121. u3d->eps[index].name);
  122. return 1;
  123. }
  124. curr_trb->trb_hw->ctrl.own = 0;
  125. if (direction == MV_U3D_EP_DIR_OUT) {
  126. tmp = ioread32(&u3d->vuc_regs->rxst[ep_num].statuslo);
  127. cur_deq_lo =
  128. ioread32(&u3d->vuc_regs->rxst[ep_num].curdeqlo);
  129. } else {
  130. tmp = ioread32(&u3d->vuc_regs->txst[ep_num].statuslo);
  131. cur_deq_lo =
  132. ioread32(&u3d->vuc_regs->txst[ep_num].curdeqlo);
  133. }
  134. status = tmp >> MV_U3D_XFERSTATUS_COMPLETE_SHIFT;
  135. length = tmp & MV_U3D_XFERSTATUS_TRB_LENGTH_MASK;
  136. if (status == MV_U3D_COMPLETE_SUCCESS ||
  137. (status == MV_U3D_COMPLETE_SHORT_PACKET &&
  138. direction == MV_U3D_EP_DIR_OUT)) {
  139. remaining_length += length;
  140. actual -= remaining_length;
  141. } else {
  142. dev_err(u3d->dev,
  143. "complete_tr error: ep=%d %s: error = 0x%x\n",
  144. index >> 1, direction ? "SEND" : "RECV",
  145. status);
  146. retval = -EPROTO;
  147. }
  148. list_del_init(&curr_trb->trb_list);
  149. }
  150. if (retval)
  151. return retval;
  152. curr_req->req.actual = actual;
  153. return 0;
  154. }
  155. /*
  156. * mv_u3d_done() - retire a request; caller blocked irqs
  157. * @status : request status to be set, only works when
  158. * request is still in progress.
  159. */
  160. static
  161. void mv_u3d_done(struct mv_u3d_ep *ep, struct mv_u3d_req *req, int status)
  162. __releases(&ep->udc->lock)
  163. __acquires(&ep->udc->lock)
  164. {
  165. struct mv_u3d *u3d = (struct mv_u3d *)ep->u3d;
  166. dev_dbg(u3d->dev, "mv_u3d_done: remove req->queue\n");
  167. /* Removed the req from ep queue */
  168. list_del_init(&req->queue);
  169. /* req.status should be set as -EINPROGRESS in ep_queue() */
  170. if (req->req.status == -EINPROGRESS)
  171. req->req.status = status;
  172. else
  173. status = req->req.status;
  174. /* Free trb for the request */
  175. if (!req->chain)
  176. dma_pool_free(u3d->trb_pool,
  177. req->trb_head->trb_hw, req->trb_head->trb_dma);
  178. else {
  179. dma_unmap_single(ep->u3d->gadget.dev.parent,
  180. (dma_addr_t)req->trb_head->trb_dma,
  181. req->trb_count * sizeof(struct mv_u3d_trb_hw),
  182. DMA_BIDIRECTIONAL);
  183. kfree(req->trb_head->trb_hw);
  184. }
  185. kfree(req->trb_head);
  186. usb_gadget_unmap_request(&u3d->gadget, &req->req, mv_u3d_ep_dir(ep));
  187. if (status && (status != -ESHUTDOWN)) {
  188. dev_dbg(u3d->dev, "complete %s req %p stat %d len %u/%u",
  189. ep->ep.name, &req->req, status,
  190. req->req.actual, req->req.length);
  191. }
  192. spin_unlock(&ep->u3d->lock);
  193. /*
  194. * complete() is from gadget layer,
  195. * eg fsg->bulk_in_complete()
  196. */
  197. if (req->req.complete)
  198. req->req.complete(&ep->ep, &req->req);
  199. spin_lock(&ep->u3d->lock);
  200. }
  201. static int mv_u3d_queue_trb(struct mv_u3d_ep *ep, struct mv_u3d_req *req)
  202. {
  203. u32 tmp, direction;
  204. struct mv_u3d *u3d;
  205. struct mv_u3d_ep_context *ep_context;
  206. int retval = 0;
  207. u3d = ep->u3d;
  208. direction = mv_u3d_ep_dir(ep);
  209. /* ep0 in and out share the same ep context slot 1*/
  210. if (ep->ep_num == 0)
  211. ep_context = &(u3d->ep_context[1]);
  212. else
  213. ep_context = &(u3d->ep_context[ep->ep_num * 2 + direction]);
  214. /* check if the pipe is empty or not */
  215. if (!list_empty(&ep->queue)) {
  216. dev_err(u3d->dev, "add trb to non-empty queue!\n");
  217. retval = -ENOMEM;
  218. WARN_ON(1);
  219. } else {
  220. ep_context->rsvd0 = cpu_to_le32(1);
  221. ep_context->rsvd1 = 0;
  222. /* Configure the trb address and set the DCS bit.
  223. * Both DCS bit and own bit in trb should be set.
  224. */
  225. ep_context->trb_addr_lo =
  226. cpu_to_le32(req->trb_head->trb_dma | DCS_ENABLE);
  227. ep_context->trb_addr_hi = 0;
  228. /* Ensure that updates to the EP Context will
  229. * occure before Ring Bell.
  230. */
  231. wmb();
  232. /* ring bell the ep */
  233. if (ep->ep_num == 0)
  234. tmp = 0x1;
  235. else
  236. tmp = ep->ep_num * 2
  237. + ((direction == MV_U3D_EP_DIR_OUT) ? 0 : 1);
  238. iowrite32(tmp, &u3d->op_regs->doorbell);
  239. }
  240. return retval;
  241. }
  242. static struct mv_u3d_trb *mv_u3d_build_trb_one(struct mv_u3d_req *req,
  243. unsigned *length, dma_addr_t *dma)
  244. {
  245. u32 temp;
  246. unsigned int direction;
  247. struct mv_u3d_trb *trb;
  248. struct mv_u3d_trb_hw *trb_hw;
  249. struct mv_u3d *u3d;
  250. /* how big will this transfer be? */
  251. *length = req->req.length - req->req.actual;
  252. BUG_ON(*length > (unsigned)MV_U3D_EP_MAX_LENGTH_TRANSFER);
  253. u3d = req->ep->u3d;
  254. trb = kzalloc(sizeof(*trb), GFP_ATOMIC);
  255. if (!trb) {
  256. dev_err(u3d->dev, "%s, trb alloc fail\n", __func__);
  257. return NULL;
  258. }
  259. /*
  260. * Be careful that no _GFP_HIGHMEM is set,
  261. * or we can not use dma_to_virt
  262. * cannot use GFP_KERNEL in spin lock
  263. */
  264. trb_hw = dma_pool_alloc(u3d->trb_pool, GFP_ATOMIC, dma);
  265. if (!trb_hw) {
  266. kfree(trb);
  267. dev_err(u3d->dev,
  268. "%s, dma_pool_alloc fail\n", __func__);
  269. return NULL;
  270. }
  271. trb->trb_dma = *dma;
  272. trb->trb_hw = trb_hw;
  273. /* initialize buffer page pointers */
  274. temp = (u32)(req->req.dma + req->req.actual);
  275. trb_hw->buf_addr_lo = cpu_to_le32(temp);
  276. trb_hw->buf_addr_hi = 0;
  277. trb_hw->trb_len = cpu_to_le32(*length);
  278. trb_hw->ctrl.own = 1;
  279. if (req->ep->ep_num == 0)
  280. trb_hw->ctrl.type = TYPE_DATA;
  281. else
  282. trb_hw->ctrl.type = TYPE_NORMAL;
  283. req->req.actual += *length;
  284. direction = mv_u3d_ep_dir(req->ep);
  285. if (direction == MV_U3D_EP_DIR_IN)
  286. trb_hw->ctrl.dir = 1;
  287. else
  288. trb_hw->ctrl.dir = 0;
  289. /* Enable interrupt for the last trb of a request */
  290. if (!req->req.no_interrupt)
  291. trb_hw->ctrl.ioc = 1;
  292. trb_hw->ctrl.chain = 0;
  293. wmb();
  294. return trb;
  295. }
  296. static int mv_u3d_build_trb_chain(struct mv_u3d_req *req, unsigned *length,
  297. struct mv_u3d_trb *trb, int *is_last)
  298. {
  299. u32 temp;
  300. unsigned int direction;
  301. struct mv_u3d *u3d;
  302. /* how big will this transfer be? */
  303. *length = min(req->req.length - req->req.actual,
  304. (unsigned)MV_U3D_EP_MAX_LENGTH_TRANSFER);
  305. u3d = req->ep->u3d;
  306. trb->trb_dma = 0;
  307. /* initialize buffer page pointers */
  308. temp = (u32)(req->req.dma + req->req.actual);
  309. trb->trb_hw->buf_addr_lo = cpu_to_le32(temp);
  310. trb->trb_hw->buf_addr_hi = 0;
  311. trb->trb_hw->trb_len = cpu_to_le32(*length);
  312. trb->trb_hw->ctrl.own = 1;
  313. if (req->ep->ep_num == 0)
  314. trb->trb_hw->ctrl.type = TYPE_DATA;
  315. else
  316. trb->trb_hw->ctrl.type = TYPE_NORMAL;
  317. req->req.actual += *length;
  318. direction = mv_u3d_ep_dir(req->ep);
  319. if (direction == MV_U3D_EP_DIR_IN)
  320. trb->trb_hw->ctrl.dir = 1;
  321. else
  322. trb->trb_hw->ctrl.dir = 0;
  323. /* zlp is needed if req->req.zero is set */
  324. if (req->req.zero) {
  325. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  326. *is_last = 1;
  327. else
  328. *is_last = 0;
  329. } else if (req->req.length == req->req.actual)
  330. *is_last = 1;
  331. else
  332. *is_last = 0;
  333. /* Enable interrupt for the last trb of a request */
  334. if (*is_last && !req->req.no_interrupt)
  335. trb->trb_hw->ctrl.ioc = 1;
  336. if (*is_last)
  337. trb->trb_hw->ctrl.chain = 0;
  338. else {
  339. trb->trb_hw->ctrl.chain = 1;
  340. dev_dbg(u3d->dev, "chain trb\n");
  341. }
  342. wmb();
  343. return 0;
  344. }
  345. /* generate TRB linked list for a request
  346. * usb controller only supports continous trb chain,
  347. * that trb structure physical address should be continous.
  348. */
  349. static int mv_u3d_req_to_trb(struct mv_u3d_req *req)
  350. {
  351. unsigned count;
  352. int is_last;
  353. struct mv_u3d_trb *trb;
  354. struct mv_u3d_trb_hw *trb_hw;
  355. struct mv_u3d *u3d;
  356. dma_addr_t dma;
  357. unsigned length;
  358. unsigned trb_num;
  359. u3d = req->ep->u3d;
  360. INIT_LIST_HEAD(&req->trb_list);
  361. length = req->req.length - req->req.actual;
  362. /* normally the request transfer length is less than 16KB.
  363. * we use buil_trb_one() to optimize it.
  364. */
  365. if (length <= (unsigned)MV_U3D_EP_MAX_LENGTH_TRANSFER) {
  366. trb = mv_u3d_build_trb_one(req, &count, &dma);
  367. list_add_tail(&trb->trb_list, &req->trb_list);
  368. req->trb_head = trb;
  369. req->trb_count = 1;
  370. req->chain = 0;
  371. } else {
  372. trb_num = length / MV_U3D_EP_MAX_LENGTH_TRANSFER;
  373. if (length % MV_U3D_EP_MAX_LENGTH_TRANSFER)
  374. trb_num++;
  375. trb = kcalloc(trb_num, sizeof(*trb), GFP_ATOMIC);
  376. if (!trb) {
  377. dev_err(u3d->dev,
  378. "%s, trb alloc fail\n", __func__);
  379. return -ENOMEM;
  380. }
  381. trb_hw = kcalloc(trb_num, sizeof(*trb_hw), GFP_ATOMIC);
  382. if (!trb_hw) {
  383. kfree(trb);
  384. dev_err(u3d->dev,
  385. "%s, trb_hw alloc fail\n", __func__);
  386. return -ENOMEM;
  387. }
  388. do {
  389. trb->trb_hw = trb_hw;
  390. if (mv_u3d_build_trb_chain(req, &count,
  391. trb, &is_last)) {
  392. dev_err(u3d->dev,
  393. "%s, mv_u3d_build_trb_chain fail\n",
  394. __func__);
  395. return -EIO;
  396. }
  397. list_add_tail(&trb->trb_list, &req->trb_list);
  398. req->trb_count++;
  399. trb++;
  400. trb_hw++;
  401. } while (!is_last);
  402. req->trb_head = list_entry(req->trb_list.next,
  403. struct mv_u3d_trb, trb_list);
  404. req->trb_head->trb_dma = dma_map_single(u3d->gadget.dev.parent,
  405. req->trb_head->trb_hw,
  406. trb_num * sizeof(*trb_hw),
  407. DMA_BIDIRECTIONAL);
  408. req->chain = 1;
  409. }
  410. return 0;
  411. }
  412. static int
  413. mv_u3d_start_queue(struct mv_u3d_ep *ep)
  414. {
  415. struct mv_u3d *u3d = ep->u3d;
  416. struct mv_u3d_req *req;
  417. int ret;
  418. if (!list_empty(&ep->req_list) && !ep->processing)
  419. req = list_entry(ep->req_list.next, struct mv_u3d_req, list);
  420. else
  421. return 0;
  422. ep->processing = 1;
  423. /* set up dma mapping */
  424. ret = usb_gadget_map_request(&u3d->gadget, &req->req,
  425. mv_u3d_ep_dir(ep));
  426. if (ret)
  427. return ret;
  428. req->req.status = -EINPROGRESS;
  429. req->req.actual = 0;
  430. req->trb_count = 0;
  431. /* build trbs and push them to device queue */
  432. if (!mv_u3d_req_to_trb(req)) {
  433. ret = mv_u3d_queue_trb(ep, req);
  434. if (ret) {
  435. ep->processing = 0;
  436. return ret;
  437. }
  438. } else {
  439. ep->processing = 0;
  440. dev_err(u3d->dev, "%s, mv_u3d_req_to_trb fail\n", __func__);
  441. return -ENOMEM;
  442. }
  443. /* irq handler advances the queue */
  444. if (req)
  445. list_add_tail(&req->queue, &ep->queue);
  446. return 0;
  447. }
  448. static int mv_u3d_ep_enable(struct usb_ep *_ep,
  449. const struct usb_endpoint_descriptor *desc)
  450. {
  451. struct mv_u3d *u3d;
  452. struct mv_u3d_ep *ep;
  453. struct mv_u3d_ep_context *ep_context;
  454. u16 max = 0;
  455. unsigned maxburst = 0;
  456. u32 epxcr, direction;
  457. if (!_ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT)
  458. return -EINVAL;
  459. ep = container_of(_ep, struct mv_u3d_ep, ep);
  460. u3d = ep->u3d;
  461. if (!u3d->driver || u3d->gadget.speed == USB_SPEED_UNKNOWN)
  462. return -ESHUTDOWN;
  463. direction = mv_u3d_ep_dir(ep);
  464. max = le16_to_cpu(desc->wMaxPacketSize);
  465. if (!_ep->maxburst)
  466. _ep->maxburst = 1;
  467. maxburst = _ep->maxburst;
  468. /* Get the endpoint context address */
  469. ep_context = (struct mv_u3d_ep_context *)ep->ep_context;
  470. /* Set the max burst size */
  471. switch (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK) {
  472. case USB_ENDPOINT_XFER_BULK:
  473. if (maxburst > 16) {
  474. dev_dbg(u3d->dev,
  475. "max burst should not be greater "
  476. "than 16 on bulk ep\n");
  477. maxburst = 1;
  478. _ep->maxburst = maxburst;
  479. }
  480. dev_dbg(u3d->dev,
  481. "maxburst: %d on bulk %s\n", maxburst, ep->name);
  482. break;
  483. case USB_ENDPOINT_XFER_CONTROL:
  484. /* control transfer only supports maxburst as one */
  485. maxburst = 1;
  486. _ep->maxburst = maxburst;
  487. break;
  488. case USB_ENDPOINT_XFER_INT:
  489. if (maxburst != 1) {
  490. dev_dbg(u3d->dev,
  491. "max burst should be 1 on int ep "
  492. "if transfer size is not 1024\n");
  493. maxburst = 1;
  494. _ep->maxburst = maxburst;
  495. }
  496. break;
  497. case USB_ENDPOINT_XFER_ISOC:
  498. if (maxburst != 1) {
  499. dev_dbg(u3d->dev,
  500. "max burst should be 1 on isoc ep "
  501. "if transfer size is not 1024\n");
  502. maxburst = 1;
  503. _ep->maxburst = maxburst;
  504. }
  505. break;
  506. default:
  507. goto en_done;
  508. }
  509. ep->ep.maxpacket = max;
  510. ep->ep.desc = desc;
  511. ep->enabled = 1;
  512. /* Enable the endpoint for Rx or Tx and set the endpoint type */
  513. if (direction == MV_U3D_EP_DIR_OUT) {
  514. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  515. epxcr |= MV_U3D_EPXCR_EP_INIT;
  516. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  517. udelay(5);
  518. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  519. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  520. epxcr = ((max << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  521. | ((maxburst - 1) << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  522. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  523. | (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK));
  524. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr1);
  525. } else {
  526. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  527. epxcr |= MV_U3D_EPXCR_EP_INIT;
  528. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  529. udelay(5);
  530. epxcr &= ~MV_U3D_EPXCR_EP_INIT;
  531. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  532. epxcr = ((max << MV_U3D_EPXCR_MAX_PACKET_SIZE_SHIFT)
  533. | ((maxburst - 1) << MV_U3D_EPXCR_MAX_BURST_SIZE_SHIFT)
  534. | (1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  535. | (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK));
  536. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr1);
  537. }
  538. return 0;
  539. en_done:
  540. return -EINVAL;
  541. }
  542. static int mv_u3d_ep_disable(struct usb_ep *_ep)
  543. {
  544. struct mv_u3d *u3d;
  545. struct mv_u3d_ep *ep;
  546. struct mv_u3d_ep_context *ep_context;
  547. u32 epxcr, direction;
  548. unsigned long flags;
  549. if (!_ep)
  550. return -EINVAL;
  551. ep = container_of(_ep, struct mv_u3d_ep, ep);
  552. if (!ep->ep.desc)
  553. return -EINVAL;
  554. u3d = ep->u3d;
  555. /* Get the endpoint context address */
  556. ep_context = ep->ep_context;
  557. direction = mv_u3d_ep_dir(ep);
  558. /* nuke all pending requests (does flush) */
  559. spin_lock_irqsave(&u3d->lock, flags);
  560. mv_u3d_nuke(ep, -ESHUTDOWN);
  561. spin_unlock_irqrestore(&u3d->lock, flags);
  562. /* Disable the endpoint for Rx or Tx and reset the endpoint type */
  563. if (direction == MV_U3D_EP_DIR_OUT) {
  564. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr1);
  565. epxcr &= ~((1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  566. | USB_ENDPOINT_XFERTYPE_MASK);
  567. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr1);
  568. } else {
  569. epxcr = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr1);
  570. epxcr &= ~((1 << MV_U3D_EPXCR_EP_ENABLE_SHIFT)
  571. | USB_ENDPOINT_XFERTYPE_MASK);
  572. iowrite32(epxcr, &u3d->vuc_regs->epcr[ep->ep_num].epxincr1);
  573. }
  574. ep->enabled = 0;
  575. ep->ep.desc = NULL;
  576. return 0;
  577. }
  578. static struct usb_request *
  579. mv_u3d_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  580. {
  581. struct mv_u3d_req *req = NULL;
  582. req = kzalloc(sizeof *req, gfp_flags);
  583. if (!req)
  584. return NULL;
  585. INIT_LIST_HEAD(&req->queue);
  586. return &req->req;
  587. }
  588. static void mv_u3d_free_request(struct usb_ep *_ep, struct usb_request *_req)
  589. {
  590. struct mv_u3d_req *req = container_of(_req, struct mv_u3d_req, req);
  591. kfree(req);
  592. }
  593. static void mv_u3d_ep_fifo_flush(struct usb_ep *_ep)
  594. {
  595. struct mv_u3d *u3d;
  596. u32 direction;
  597. struct mv_u3d_ep *ep = container_of(_ep, struct mv_u3d_ep, ep);
  598. unsigned int loops;
  599. u32 tmp;
  600. /* if endpoint is not enabled, cannot flush endpoint */
  601. if (!ep->enabled)
  602. return;
  603. u3d = ep->u3d;
  604. direction = mv_u3d_ep_dir(ep);
  605. /* ep0 need clear bit after flushing fifo. */
  606. if (!ep->ep_num) {
  607. if (direction == MV_U3D_EP_DIR_OUT) {
  608. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxoutcr0);
  609. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  610. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxoutcr0);
  611. udelay(10);
  612. tmp &= ~MV_U3D_EPXCR_EP_FLUSH;
  613. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxoutcr0);
  614. } else {
  615. tmp = ioread32(&u3d->vuc_regs->epcr[0].epxincr0);
  616. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  617. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxincr0);
  618. udelay(10);
  619. tmp &= ~MV_U3D_EPXCR_EP_FLUSH;
  620. iowrite32(tmp, &u3d->vuc_regs->epcr[0].epxincr0);
  621. }
  622. return;
  623. }
  624. if (direction == MV_U3D_EP_DIR_OUT) {
  625. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  626. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  627. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  628. /* Wait until flushing completed */
  629. loops = LOOPS(MV_U3D_FLUSH_TIMEOUT);
  630. while (ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0) &
  631. MV_U3D_EPXCR_EP_FLUSH) {
  632. /*
  633. * EP_FLUSH bit should be cleared to indicate this
  634. * operation is complete
  635. */
  636. if (loops == 0) {
  637. dev_dbg(u3d->dev,
  638. "EP FLUSH TIMEOUT for ep%d%s\n", ep->ep_num,
  639. direction ? "in" : "out");
  640. return;
  641. }
  642. loops--;
  643. udelay(LOOPS_USEC);
  644. }
  645. } else { /* EP_DIR_IN */
  646. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  647. tmp |= MV_U3D_EPXCR_EP_FLUSH;
  648. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  649. /* Wait until flushing completed */
  650. loops = LOOPS(MV_U3D_FLUSH_TIMEOUT);
  651. while (ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0) &
  652. MV_U3D_EPXCR_EP_FLUSH) {
  653. /*
  654. * EP_FLUSH bit should be cleared to indicate this
  655. * operation is complete
  656. */
  657. if (loops == 0) {
  658. dev_dbg(u3d->dev,
  659. "EP FLUSH TIMEOUT for ep%d%s\n", ep->ep_num,
  660. direction ? "in" : "out");
  661. return;
  662. }
  663. loops--;
  664. udelay(LOOPS_USEC);
  665. }
  666. }
  667. }
  668. /* queues (submits) an I/O request to an endpoint */
  669. static int
  670. mv_u3d_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  671. {
  672. struct mv_u3d_ep *ep;
  673. struct mv_u3d_req *req;
  674. struct mv_u3d *u3d;
  675. unsigned long flags;
  676. int is_first_req = 0;
  677. if (unlikely(!_ep || !_req))
  678. return -EINVAL;
  679. ep = container_of(_ep, struct mv_u3d_ep, ep);
  680. u3d = ep->u3d;
  681. req = container_of(_req, struct mv_u3d_req, req);
  682. if (!ep->ep_num
  683. && u3d->ep0_state == MV_U3D_STATUS_STAGE
  684. && !_req->length) {
  685. dev_dbg(u3d->dev, "ep0 status stage\n");
  686. u3d->ep0_state = MV_U3D_WAIT_FOR_SETUP;
  687. return 0;
  688. }
  689. dev_dbg(u3d->dev, "%s: %s, req: 0x%p\n",
  690. __func__, _ep->name, req);
  691. /* catch various bogus parameters */
  692. if (!req->req.complete || !req->req.buf
  693. || !list_empty(&req->queue)) {
  694. dev_err(u3d->dev,
  695. "%s, bad params, _req: 0x%p,"
  696. "req->req.complete: 0x%p, req->req.buf: 0x%p,"
  697. "list_empty: 0x%x\n",
  698. __func__, _req,
  699. req->req.complete, req->req.buf,
  700. list_empty(&req->queue));
  701. return -EINVAL;
  702. }
  703. if (unlikely(!ep->ep.desc)) {
  704. dev_err(u3d->dev, "%s, bad ep\n", __func__);
  705. return -EINVAL;
  706. }
  707. if (ep->ep.desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  708. if (req->req.length > ep->ep.maxpacket)
  709. return -EMSGSIZE;
  710. }
  711. if (!u3d->driver || u3d->gadget.speed == USB_SPEED_UNKNOWN) {
  712. dev_err(u3d->dev,
  713. "bad params of driver/speed\n");
  714. return -ESHUTDOWN;
  715. }
  716. req->ep = ep;
  717. /* Software list handles usb request. */
  718. spin_lock_irqsave(&ep->req_lock, flags);
  719. is_first_req = list_empty(&ep->req_list);
  720. list_add_tail(&req->list, &ep->req_list);
  721. spin_unlock_irqrestore(&ep->req_lock, flags);
  722. if (!is_first_req) {
  723. dev_dbg(u3d->dev, "list is not empty\n");
  724. return 0;
  725. }
  726. dev_dbg(u3d->dev, "call mv_u3d_start_queue from usb_ep_queue\n");
  727. spin_lock_irqsave(&u3d->lock, flags);
  728. mv_u3d_start_queue(ep);
  729. spin_unlock_irqrestore(&u3d->lock, flags);
  730. return 0;
  731. }
  732. /* dequeues (cancels, unlinks) an I/O request from an endpoint */
  733. static int mv_u3d_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  734. {
  735. struct mv_u3d_ep *ep;
  736. struct mv_u3d_req *req;
  737. struct mv_u3d *u3d;
  738. struct mv_u3d_ep_context *ep_context;
  739. struct mv_u3d_req *next_req;
  740. unsigned long flags;
  741. int ret = 0;
  742. if (!_ep || !_req)
  743. return -EINVAL;
  744. ep = container_of(_ep, struct mv_u3d_ep, ep);
  745. u3d = ep->u3d;
  746. spin_lock_irqsave(&ep->u3d->lock, flags);
  747. /* make sure it's actually queued on this endpoint */
  748. list_for_each_entry(req, &ep->queue, queue) {
  749. if (&req->req == _req)
  750. break;
  751. }
  752. if (&req->req != _req) {
  753. ret = -EINVAL;
  754. goto out;
  755. }
  756. /* The request is in progress, or completed but not dequeued */
  757. if (ep->queue.next == &req->queue) {
  758. _req->status = -ECONNRESET;
  759. mv_u3d_ep_fifo_flush(_ep);
  760. /* The request isn't the last request in this ep queue */
  761. if (req->queue.next != &ep->queue) {
  762. dev_dbg(u3d->dev,
  763. "it is the last request in this ep queue\n");
  764. ep_context = ep->ep_context;
  765. next_req = list_entry(req->queue.next,
  766. struct mv_u3d_req, queue);
  767. /* Point first TRB of next request to the EP context. */
  768. iowrite32((unsigned long) next_req->trb_head,
  769. &ep_context->trb_addr_lo);
  770. } else {
  771. struct mv_u3d_ep_context *ep_context;
  772. ep_context = ep->ep_context;
  773. ep_context->trb_addr_lo = 0;
  774. ep_context->trb_addr_hi = 0;
  775. }
  776. } else
  777. WARN_ON(1);
  778. mv_u3d_done(ep, req, -ECONNRESET);
  779. /* remove the req from the ep req list */
  780. if (!list_empty(&ep->req_list)) {
  781. struct mv_u3d_req *curr_req;
  782. curr_req = list_entry(ep->req_list.next,
  783. struct mv_u3d_req, list);
  784. if (curr_req == req) {
  785. list_del_init(&req->list);
  786. ep->processing = 0;
  787. }
  788. }
  789. out:
  790. spin_unlock_irqrestore(&ep->u3d->lock, flags);
  791. return ret;
  792. }
  793. static void
  794. mv_u3d_ep_set_stall(struct mv_u3d *u3d, u8 ep_num, u8 direction, int stall)
  795. {
  796. u32 tmp;
  797. struct mv_u3d_ep *ep = u3d->eps;
  798. dev_dbg(u3d->dev, "%s\n", __func__);
  799. if (direction == MV_U3D_EP_DIR_OUT) {
  800. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  801. if (stall)
  802. tmp |= MV_U3D_EPXCR_EP_HALT;
  803. else
  804. tmp &= ~MV_U3D_EPXCR_EP_HALT;
  805. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxoutcr0);
  806. } else {
  807. tmp = ioread32(&u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  808. if (stall)
  809. tmp |= MV_U3D_EPXCR_EP_HALT;
  810. else
  811. tmp &= ~MV_U3D_EPXCR_EP_HALT;
  812. iowrite32(tmp, &u3d->vuc_regs->epcr[ep->ep_num].epxincr0);
  813. }
  814. }
  815. static int mv_u3d_ep_set_halt_wedge(struct usb_ep *_ep, int halt, int wedge)
  816. {
  817. struct mv_u3d_ep *ep;
  818. unsigned long flags = 0;
  819. int status = 0;
  820. struct mv_u3d *u3d;
  821. ep = container_of(_ep, struct mv_u3d_ep, ep);
  822. u3d = ep->u3d;
  823. if (!ep->ep.desc) {
  824. status = -EINVAL;
  825. goto out;
  826. }
  827. if (ep->ep.desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  828. status = -EOPNOTSUPP;
  829. goto out;
  830. }
  831. /*
  832. * Attempt to halt IN ep will fail if any transfer requests
  833. * are still queue
  834. */
  835. if (halt && (mv_u3d_ep_dir(ep) == MV_U3D_EP_DIR_IN)
  836. && !list_empty(&ep->queue)) {
  837. status = -EAGAIN;
  838. goto out;
  839. }
  840. spin_lock_irqsave(&ep->u3d->lock, flags);
  841. mv_u3d_ep_set_stall(u3d, ep->ep_num, mv_u3d_ep_dir(ep), halt);
  842. if (halt && wedge)
  843. ep->wedge = 1;
  844. else if (!halt)
  845. ep->wedge = 0;
  846. spin_unlock_irqrestore(&ep->u3d->lock, flags);
  847. if (ep->ep_num == 0)
  848. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  849. out:
  850. return status;
  851. }
  852. static int mv_u3d_ep_set_halt(struct usb_ep *_ep, int halt)
  853. {
  854. return mv_u3d_ep_set_halt_wedge(_ep, halt, 0);
  855. }
  856. static int mv_u3d_ep_set_wedge(struct usb_ep *_ep)
  857. {
  858. return mv_u3d_ep_set_halt_wedge(_ep, 1, 1);
  859. }
  860. static struct usb_ep_ops mv_u3d_ep_ops = {
  861. .enable = mv_u3d_ep_enable,
  862. .disable = mv_u3d_ep_disable,
  863. .alloc_request = mv_u3d_alloc_request,
  864. .free_request = mv_u3d_free_request,
  865. .queue = mv_u3d_ep_queue,
  866. .dequeue = mv_u3d_ep_dequeue,
  867. .set_wedge = mv_u3d_ep_set_wedge,
  868. .set_halt = mv_u3d_ep_set_halt,
  869. .fifo_flush = mv_u3d_ep_fifo_flush,
  870. };
  871. static void mv_u3d_controller_stop(struct mv_u3d *u3d)
  872. {
  873. u32 tmp;
  874. if (!u3d->clock_gating && u3d->vbus_valid_detect)
  875. iowrite32(MV_U3D_INTR_ENABLE_VBUS_VALID,
  876. &u3d->vuc_regs->intrenable);
  877. else
  878. iowrite32(0, &u3d->vuc_regs->intrenable);
  879. iowrite32(~0x0, &u3d->vuc_regs->endcomplete);
  880. iowrite32(~0x0, &u3d->vuc_regs->trbunderrun);
  881. iowrite32(~0x0, &u3d->vuc_regs->trbcomplete);
  882. iowrite32(~0x0, &u3d->vuc_regs->linkchange);
  883. iowrite32(0x1, &u3d->vuc_regs->setuplock);
  884. /* Reset the RUN bit in the command register to stop USB */
  885. tmp = ioread32(&u3d->op_regs->usbcmd);
  886. tmp &= ~MV_U3D_CMD_RUN_STOP;
  887. iowrite32(tmp, &u3d->op_regs->usbcmd);
  888. dev_dbg(u3d->dev, "after u3d_stop, USBCMD 0x%x\n",
  889. ioread32(&u3d->op_regs->usbcmd));
  890. }
  891. static void mv_u3d_controller_start(struct mv_u3d *u3d)
  892. {
  893. u32 usbintr;
  894. u32 temp;
  895. /* enable link LTSSM state machine */
  896. temp = ioread32(&u3d->vuc_regs->ltssm);
  897. temp |= MV_U3D_LTSSM_PHY_INIT_DONE;
  898. iowrite32(temp, &u3d->vuc_regs->ltssm);
  899. /* Enable interrupts */
  900. usbintr = MV_U3D_INTR_ENABLE_LINK_CHG | MV_U3D_INTR_ENABLE_TXDESC_ERR |
  901. MV_U3D_INTR_ENABLE_RXDESC_ERR | MV_U3D_INTR_ENABLE_TX_COMPLETE |
  902. MV_U3D_INTR_ENABLE_RX_COMPLETE | MV_U3D_INTR_ENABLE_SETUP |
  903. (u3d->vbus_valid_detect ? MV_U3D_INTR_ENABLE_VBUS_VALID : 0);
  904. iowrite32(usbintr, &u3d->vuc_regs->intrenable);
  905. /* Enable ctrl ep */
  906. iowrite32(0x1, &u3d->vuc_regs->ctrlepenable);
  907. /* Set the Run bit in the command register */
  908. iowrite32(MV_U3D_CMD_RUN_STOP, &u3d->op_regs->usbcmd);
  909. dev_dbg(u3d->dev, "after u3d_start, USBCMD 0x%x\n",
  910. ioread32(&u3d->op_regs->usbcmd));
  911. }
  912. static int mv_u3d_controller_reset(struct mv_u3d *u3d)
  913. {
  914. unsigned int loops;
  915. u32 tmp;
  916. /* Stop the controller */
  917. tmp = ioread32(&u3d->op_regs->usbcmd);
  918. tmp &= ~MV_U3D_CMD_RUN_STOP;
  919. iowrite32(tmp, &u3d->op_regs->usbcmd);
  920. /* Reset the controller to get default values */
  921. iowrite32(MV_U3D_CMD_CTRL_RESET, &u3d->op_regs->usbcmd);
  922. /* wait for reset to complete */
  923. loops = LOOPS(MV_U3D_RESET_TIMEOUT);
  924. while (ioread32(&u3d->op_regs->usbcmd) & MV_U3D_CMD_CTRL_RESET) {
  925. if (loops == 0) {
  926. dev_err(u3d->dev,
  927. "Wait for RESET completed TIMEOUT\n");
  928. return -ETIMEDOUT;
  929. }
  930. loops--;
  931. udelay(LOOPS_USEC);
  932. }
  933. /* Configure the Endpoint Context Address */
  934. iowrite32(u3d->ep_context_dma, &u3d->op_regs->dcbaapl);
  935. iowrite32(0, &u3d->op_regs->dcbaaph);
  936. return 0;
  937. }
  938. static int mv_u3d_enable(struct mv_u3d *u3d)
  939. {
  940. struct mv_usb_platform_data *pdata = dev_get_platdata(u3d->dev);
  941. int retval;
  942. if (u3d->active)
  943. return 0;
  944. if (!u3d->clock_gating) {
  945. u3d->active = 1;
  946. return 0;
  947. }
  948. dev_dbg(u3d->dev, "enable u3d\n");
  949. clk_enable(u3d->clk);
  950. if (pdata->phy_init) {
  951. retval = pdata->phy_init(u3d->phy_regs);
  952. if (retval) {
  953. dev_err(u3d->dev,
  954. "init phy error %d\n", retval);
  955. clk_disable(u3d->clk);
  956. return retval;
  957. }
  958. }
  959. u3d->active = 1;
  960. return 0;
  961. }
  962. static void mv_u3d_disable(struct mv_u3d *u3d)
  963. {
  964. struct mv_usb_platform_data *pdata = dev_get_platdata(u3d->dev);
  965. if (u3d->clock_gating && u3d->active) {
  966. dev_dbg(u3d->dev, "disable u3d\n");
  967. if (pdata->phy_deinit)
  968. pdata->phy_deinit(u3d->phy_regs);
  969. clk_disable(u3d->clk);
  970. u3d->active = 0;
  971. }
  972. }
  973. static int mv_u3d_vbus_session(struct usb_gadget *gadget, int is_active)
  974. {
  975. struct mv_u3d *u3d;
  976. unsigned long flags;
  977. int retval = 0;
  978. u3d = container_of(gadget, struct mv_u3d, gadget);
  979. spin_lock_irqsave(&u3d->lock, flags);
  980. u3d->vbus_active = (is_active != 0);
  981. dev_dbg(u3d->dev, "%s: softconnect %d, vbus_active %d\n",
  982. __func__, u3d->softconnect, u3d->vbus_active);
  983. /*
  984. * 1. external VBUS detect: we can disable/enable clock on demand.
  985. * 2. UDC VBUS detect: we have to enable clock all the time.
  986. * 3. No VBUS detect: we have to enable clock all the time.
  987. */
  988. if (u3d->driver && u3d->softconnect && u3d->vbus_active) {
  989. retval = mv_u3d_enable(u3d);
  990. if (retval == 0) {
  991. /*
  992. * after clock is disabled, we lost all the register
  993. * context. We have to re-init registers
  994. */
  995. mv_u3d_controller_reset(u3d);
  996. mv_u3d_ep0_reset(u3d);
  997. mv_u3d_controller_start(u3d);
  998. }
  999. } else if (u3d->driver && u3d->softconnect) {
  1000. if (!u3d->active)
  1001. goto out;
  1002. /* stop all the transfer in queue*/
  1003. mv_u3d_stop_activity(u3d, u3d->driver);
  1004. mv_u3d_controller_stop(u3d);
  1005. mv_u3d_disable(u3d);
  1006. }
  1007. out:
  1008. spin_unlock_irqrestore(&u3d->lock, flags);
  1009. return retval;
  1010. }
  1011. /* constrain controller's VBUS power usage
  1012. * This call is used by gadget drivers during SET_CONFIGURATION calls,
  1013. * reporting how much power the device may consume. For example, this
  1014. * could affect how quickly batteries are recharged.
  1015. *
  1016. * Returns zero on success, else negative errno.
  1017. */
  1018. static int mv_u3d_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1019. {
  1020. struct mv_u3d *u3d = container_of(gadget, struct mv_u3d, gadget);
  1021. u3d->power = mA;
  1022. return 0;
  1023. }
  1024. static int mv_u3d_pullup(struct usb_gadget *gadget, int is_on)
  1025. {
  1026. struct mv_u3d *u3d = container_of(gadget, struct mv_u3d, gadget);
  1027. unsigned long flags;
  1028. int retval = 0;
  1029. spin_lock_irqsave(&u3d->lock, flags);
  1030. dev_dbg(u3d->dev, "%s: softconnect %d, vbus_active %d\n",
  1031. __func__, u3d->softconnect, u3d->vbus_active);
  1032. u3d->softconnect = (is_on != 0);
  1033. if (u3d->driver && u3d->softconnect && u3d->vbus_active) {
  1034. retval = mv_u3d_enable(u3d);
  1035. if (retval == 0) {
  1036. /*
  1037. * after clock is disabled, we lost all the register
  1038. * context. We have to re-init registers
  1039. */
  1040. mv_u3d_controller_reset(u3d);
  1041. mv_u3d_ep0_reset(u3d);
  1042. mv_u3d_controller_start(u3d);
  1043. }
  1044. } else if (u3d->driver && u3d->vbus_active) {
  1045. /* stop all the transfer in queue*/
  1046. mv_u3d_stop_activity(u3d, u3d->driver);
  1047. mv_u3d_controller_stop(u3d);
  1048. mv_u3d_disable(u3d);
  1049. }
  1050. spin_unlock_irqrestore(&u3d->lock, flags);
  1051. return retval;
  1052. }
  1053. static int mv_u3d_start(struct usb_gadget *g,
  1054. struct usb_gadget_driver *driver)
  1055. {
  1056. struct mv_u3d *u3d = container_of(g, struct mv_u3d, gadget);
  1057. struct mv_usb_platform_data *pdata = dev_get_platdata(u3d->dev);
  1058. unsigned long flags;
  1059. if (u3d->driver)
  1060. return -EBUSY;
  1061. spin_lock_irqsave(&u3d->lock, flags);
  1062. if (!u3d->clock_gating) {
  1063. clk_enable(u3d->clk);
  1064. if (pdata->phy_init)
  1065. pdata->phy_init(u3d->phy_regs);
  1066. }
  1067. /* hook up the driver ... */
  1068. driver->driver.bus = NULL;
  1069. u3d->driver = driver;
  1070. u3d->ep0_dir = USB_DIR_OUT;
  1071. spin_unlock_irqrestore(&u3d->lock, flags);
  1072. u3d->vbus_valid_detect = 1;
  1073. return 0;
  1074. }
  1075. static int mv_u3d_stop(struct usb_gadget *g,
  1076. struct usb_gadget_driver *driver)
  1077. {
  1078. struct mv_u3d *u3d = container_of(g, struct mv_u3d, gadget);
  1079. struct mv_usb_platform_data *pdata = dev_get_platdata(u3d->dev);
  1080. unsigned long flags;
  1081. u3d->vbus_valid_detect = 0;
  1082. spin_lock_irqsave(&u3d->lock, flags);
  1083. /* enable clock to access controller register */
  1084. clk_enable(u3d->clk);
  1085. if (pdata->phy_init)
  1086. pdata->phy_init(u3d->phy_regs);
  1087. mv_u3d_controller_stop(u3d);
  1088. /* stop all usb activities */
  1089. u3d->gadget.speed = USB_SPEED_UNKNOWN;
  1090. mv_u3d_stop_activity(u3d, driver);
  1091. mv_u3d_disable(u3d);
  1092. if (pdata->phy_deinit)
  1093. pdata->phy_deinit(u3d->phy_regs);
  1094. clk_disable(u3d->clk);
  1095. spin_unlock_irqrestore(&u3d->lock, flags);
  1096. u3d->driver = NULL;
  1097. return 0;
  1098. }
  1099. /* device controller usb_gadget_ops structure */
  1100. static const struct usb_gadget_ops mv_u3d_ops = {
  1101. /* notify controller that VBUS is powered or not */
  1102. .vbus_session = mv_u3d_vbus_session,
  1103. /* constrain controller's VBUS power usage */
  1104. .vbus_draw = mv_u3d_vbus_draw,
  1105. .pullup = mv_u3d_pullup,
  1106. .udc_start = mv_u3d_start,
  1107. .udc_stop = mv_u3d_stop,
  1108. };
  1109. static int mv_u3d_eps_init(struct mv_u3d *u3d)
  1110. {
  1111. struct mv_u3d_ep *ep;
  1112. char name[14];
  1113. int i;
  1114. /* initialize ep0, ep0 in/out use eps[1] */
  1115. ep = &u3d->eps[1];
  1116. ep->u3d = u3d;
  1117. strncpy(ep->name, "ep0", sizeof(ep->name));
  1118. ep->ep.name = ep->name;
  1119. ep->ep.ops = &mv_u3d_ep_ops;
  1120. ep->wedge = 0;
  1121. ep->ep.maxpacket = MV_U3D_EP0_MAX_PKT_SIZE;
  1122. ep->ep_num = 0;
  1123. ep->ep.desc = &mv_u3d_ep0_desc;
  1124. INIT_LIST_HEAD(&ep->queue);
  1125. INIT_LIST_HEAD(&ep->req_list);
  1126. ep->ep_type = USB_ENDPOINT_XFER_CONTROL;
  1127. /* add ep0 ep_context */
  1128. ep->ep_context = &u3d->ep_context[1];
  1129. /* initialize other endpoints */
  1130. for (i = 2; i < u3d->max_eps * 2; i++) {
  1131. ep = &u3d->eps[i];
  1132. if (i & 1) {
  1133. snprintf(name, sizeof(name), "ep%din", i >> 1);
  1134. ep->direction = MV_U3D_EP_DIR_IN;
  1135. } else {
  1136. snprintf(name, sizeof(name), "ep%dout", i >> 1);
  1137. ep->direction = MV_U3D_EP_DIR_OUT;
  1138. }
  1139. ep->u3d = u3d;
  1140. strncpy(ep->name, name, sizeof(ep->name));
  1141. ep->ep.name = ep->name;
  1142. ep->ep.ops = &mv_u3d_ep_ops;
  1143. ep->ep.maxpacket = (unsigned short) ~0;
  1144. ep->ep_num = i / 2;
  1145. INIT_LIST_HEAD(&ep->queue);
  1146. list_add_tail(&ep->ep.ep_list, &u3d->gadget.ep_list);
  1147. INIT_LIST_HEAD(&ep->req_list);
  1148. spin_lock_init(&ep->req_lock);
  1149. ep->ep_context = &u3d->ep_context[i];
  1150. }
  1151. return 0;
  1152. }
  1153. /* delete all endpoint requests, called with spinlock held */
  1154. static void mv_u3d_nuke(struct mv_u3d_ep *ep, int status)
  1155. {
  1156. /* endpoint fifo flush */
  1157. mv_u3d_ep_fifo_flush(&ep->ep);
  1158. while (!list_empty(&ep->queue)) {
  1159. struct mv_u3d_req *req = NULL;
  1160. req = list_entry(ep->queue.next, struct mv_u3d_req, queue);
  1161. mv_u3d_done(ep, req, status);
  1162. }
  1163. }
  1164. /* stop all USB activities */
  1165. static
  1166. void mv_u3d_stop_activity(struct mv_u3d *u3d, struct usb_gadget_driver *driver)
  1167. {
  1168. struct mv_u3d_ep *ep;
  1169. mv_u3d_nuke(&u3d->eps[1], -ESHUTDOWN);
  1170. list_for_each_entry(ep, &u3d->gadget.ep_list, ep.ep_list) {
  1171. mv_u3d_nuke(ep, -ESHUTDOWN);
  1172. }
  1173. /* report disconnect; the driver is already quiesced */
  1174. if (driver) {
  1175. spin_unlock(&u3d->lock);
  1176. driver->disconnect(&u3d->gadget);
  1177. spin_lock(&u3d->lock);
  1178. }
  1179. }
  1180. static void mv_u3d_irq_process_error(struct mv_u3d *u3d)
  1181. {
  1182. /* Increment the error count */
  1183. u3d->errors++;
  1184. dev_err(u3d->dev, "%s\n", __func__);
  1185. }
  1186. static void mv_u3d_irq_process_link_change(struct mv_u3d *u3d)
  1187. {
  1188. u32 linkchange;
  1189. linkchange = ioread32(&u3d->vuc_regs->linkchange);
  1190. iowrite32(linkchange, &u3d->vuc_regs->linkchange);
  1191. dev_dbg(u3d->dev, "linkchange: 0x%x\n", linkchange);
  1192. if (linkchange & MV_U3D_LINK_CHANGE_LINK_UP) {
  1193. dev_dbg(u3d->dev, "link up: ltssm state: 0x%x\n",
  1194. ioread32(&u3d->vuc_regs->ltssmstate));
  1195. u3d->usb_state = USB_STATE_DEFAULT;
  1196. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  1197. u3d->ep0_state = MV_U3D_WAIT_FOR_SETUP;
  1198. /* set speed */
  1199. u3d->gadget.speed = USB_SPEED_SUPER;
  1200. }
  1201. if (linkchange & MV_U3D_LINK_CHANGE_SUSPEND) {
  1202. dev_dbg(u3d->dev, "link suspend\n");
  1203. u3d->resume_state = u3d->usb_state;
  1204. u3d->usb_state = USB_STATE_SUSPENDED;
  1205. }
  1206. if (linkchange & MV_U3D_LINK_CHANGE_RESUME) {
  1207. dev_dbg(u3d->dev, "link resume\n");
  1208. u3d->usb_state = u3d->resume_state;
  1209. u3d->resume_state = 0;
  1210. }
  1211. if (linkchange & MV_U3D_LINK_CHANGE_WRESET) {
  1212. dev_dbg(u3d->dev, "warm reset\n");
  1213. u3d->usb_state = USB_STATE_POWERED;
  1214. }
  1215. if (linkchange & MV_U3D_LINK_CHANGE_HRESET) {
  1216. dev_dbg(u3d->dev, "hot reset\n");
  1217. u3d->usb_state = USB_STATE_DEFAULT;
  1218. }
  1219. if (linkchange & MV_U3D_LINK_CHANGE_INACT)
  1220. dev_dbg(u3d->dev, "inactive\n");
  1221. if (linkchange & MV_U3D_LINK_CHANGE_DISABLE_AFTER_U0)
  1222. dev_dbg(u3d->dev, "ss.disabled\n");
  1223. if (linkchange & MV_U3D_LINK_CHANGE_VBUS_INVALID) {
  1224. dev_dbg(u3d->dev, "vbus invalid\n");
  1225. u3d->usb_state = USB_STATE_ATTACHED;
  1226. u3d->vbus_valid_detect = 1;
  1227. /* if external vbus detect is not supported,
  1228. * we handle it here.
  1229. */
  1230. if (!u3d->vbus) {
  1231. spin_unlock(&u3d->lock);
  1232. mv_u3d_vbus_session(&u3d->gadget, 0);
  1233. spin_lock(&u3d->lock);
  1234. }
  1235. }
  1236. }
  1237. static void mv_u3d_ch9setaddress(struct mv_u3d *u3d,
  1238. struct usb_ctrlrequest *setup)
  1239. {
  1240. u32 tmp;
  1241. if (u3d->usb_state != USB_STATE_DEFAULT) {
  1242. dev_err(u3d->dev,
  1243. "%s, cannot setaddr in this state (%d)\n",
  1244. __func__, u3d->usb_state);
  1245. goto err;
  1246. }
  1247. u3d->dev_addr = (u8)setup->wValue;
  1248. dev_dbg(u3d->dev, "%s: 0x%x\n", __func__, u3d->dev_addr);
  1249. if (u3d->dev_addr > 127) {
  1250. dev_err(u3d->dev,
  1251. "%s, u3d address is wrong (out of range)\n", __func__);
  1252. u3d->dev_addr = 0;
  1253. goto err;
  1254. }
  1255. /* update usb state */
  1256. u3d->usb_state = USB_STATE_ADDRESS;
  1257. /* set the new address */
  1258. tmp = ioread32(&u3d->vuc_regs->devaddrtiebrkr);
  1259. tmp &= ~0x7F;
  1260. tmp |= (u32)u3d->dev_addr;
  1261. iowrite32(tmp, &u3d->vuc_regs->devaddrtiebrkr);
  1262. return;
  1263. err:
  1264. mv_u3d_ep0_stall(u3d);
  1265. }
  1266. static int mv_u3d_is_set_configuration(struct usb_ctrlrequest *setup)
  1267. {
  1268. if ((setup->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
  1269. if (setup->bRequest == USB_REQ_SET_CONFIGURATION)
  1270. return 1;
  1271. return 0;
  1272. }
  1273. static void mv_u3d_handle_setup_packet(struct mv_u3d *u3d, u8 ep_num,
  1274. struct usb_ctrlrequest *setup)
  1275. __releases(&u3c->lock)
  1276. __acquires(&u3c->lock)
  1277. {
  1278. bool delegate = false;
  1279. mv_u3d_nuke(&u3d->eps[ep_num * 2 + MV_U3D_EP_DIR_IN], -ESHUTDOWN);
  1280. dev_dbg(u3d->dev, "SETUP %02x.%02x v%04x i%04x l%04x\n",
  1281. setup->bRequestType, setup->bRequest,
  1282. setup->wValue, setup->wIndex, setup->wLength);
  1283. /* We process some stardard setup requests here */
  1284. if ((setup->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD) {
  1285. switch (setup->bRequest) {
  1286. case USB_REQ_GET_STATUS:
  1287. delegate = true;
  1288. break;
  1289. case USB_REQ_SET_ADDRESS:
  1290. mv_u3d_ch9setaddress(u3d, setup);
  1291. break;
  1292. case USB_REQ_CLEAR_FEATURE:
  1293. delegate = true;
  1294. break;
  1295. case USB_REQ_SET_FEATURE:
  1296. delegate = true;
  1297. break;
  1298. default:
  1299. delegate = true;
  1300. }
  1301. } else
  1302. delegate = true;
  1303. /* delegate USB standard requests to the gadget driver */
  1304. if (delegate == true) {
  1305. /* USB requests handled by gadget */
  1306. if (setup->wLength) {
  1307. /* DATA phase from gadget, STATUS phase from u3d */
  1308. u3d->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1309. ? MV_U3D_EP_DIR_IN : MV_U3D_EP_DIR_OUT;
  1310. spin_unlock(&u3d->lock);
  1311. if (u3d->driver->setup(&u3d->gadget,
  1312. &u3d->local_setup_buff) < 0) {
  1313. dev_err(u3d->dev, "setup error!\n");
  1314. mv_u3d_ep0_stall(u3d);
  1315. }
  1316. spin_lock(&u3d->lock);
  1317. } else {
  1318. /* no DATA phase, STATUS phase from gadget */
  1319. u3d->ep0_dir = MV_U3D_EP_DIR_IN;
  1320. u3d->ep0_state = MV_U3D_STATUS_STAGE;
  1321. spin_unlock(&u3d->lock);
  1322. if (u3d->driver->setup(&u3d->gadget,
  1323. &u3d->local_setup_buff) < 0)
  1324. mv_u3d_ep0_stall(u3d);
  1325. spin_lock(&u3d->lock);
  1326. }
  1327. if (mv_u3d_is_set_configuration(setup)) {
  1328. dev_dbg(u3d->dev, "u3d configured\n");
  1329. u3d->usb_state = USB_STATE_CONFIGURED;
  1330. }
  1331. }
  1332. }
  1333. static void mv_u3d_get_setup_data(struct mv_u3d *u3d, u8 ep_num, u8 *buffer_ptr)
  1334. {
  1335. struct mv_u3d_ep_context *epcontext;
  1336. epcontext = &u3d->ep_context[ep_num * 2 + MV_U3D_EP_DIR_IN];
  1337. /* Copy the setup packet to local buffer */
  1338. memcpy(buffer_ptr, (u8 *) &epcontext->setup_buffer, 8);
  1339. }
  1340. static void mv_u3d_irq_process_setup(struct mv_u3d *u3d)
  1341. {
  1342. u32 tmp, i;
  1343. /* Process all Setup packet received interrupts */
  1344. tmp = ioread32(&u3d->vuc_regs->setuplock);
  1345. if (tmp) {
  1346. for (i = 0; i < u3d->max_eps; i++) {
  1347. if (tmp & (1 << i)) {
  1348. mv_u3d_get_setup_data(u3d, i,
  1349. (u8 *)(&u3d->local_setup_buff));
  1350. mv_u3d_handle_setup_packet(u3d, i,
  1351. &u3d->local_setup_buff);
  1352. }
  1353. }
  1354. }
  1355. iowrite32(tmp, &u3d->vuc_regs->setuplock);
  1356. }
  1357. static void mv_u3d_irq_process_tr_complete(struct mv_u3d *u3d)
  1358. {
  1359. u32 tmp, bit_pos;
  1360. int i, ep_num = 0, direction = 0;
  1361. struct mv_u3d_ep *curr_ep;
  1362. struct mv_u3d_req *curr_req, *temp_req;
  1363. int status;
  1364. tmp = ioread32(&u3d->vuc_regs->endcomplete);
  1365. dev_dbg(u3d->dev, "tr_complete: ep: 0x%x\n", tmp);
  1366. if (!tmp)
  1367. return;
  1368. iowrite32(tmp, &u3d->vuc_regs->endcomplete);
  1369. for (i = 0; i < u3d->max_eps * 2; i++) {
  1370. ep_num = i >> 1;
  1371. direction = i % 2;
  1372. bit_pos = 1 << (ep_num + 16 * direction);
  1373. if (!(bit_pos & tmp))
  1374. continue;
  1375. if (i == 0)
  1376. curr_ep = &u3d->eps[1];
  1377. else
  1378. curr_ep = &u3d->eps[i];
  1379. /* remove req out of ep request list after completion */
  1380. dev_dbg(u3d->dev, "tr comp: check req_list\n");
  1381. spin_lock(&curr_ep->req_lock);
  1382. if (!list_empty(&curr_ep->req_list)) {
  1383. struct mv_u3d_req *req;
  1384. req = list_entry(curr_ep->req_list.next,
  1385. struct mv_u3d_req, list);
  1386. list_del_init(&req->list);
  1387. curr_ep->processing = 0;
  1388. }
  1389. spin_unlock(&curr_ep->req_lock);
  1390. /* process the req queue until an uncomplete request */
  1391. list_for_each_entry_safe(curr_req, temp_req,
  1392. &curr_ep->queue, queue) {
  1393. status = mv_u3d_process_ep_req(u3d, i, curr_req);
  1394. if (status)
  1395. break;
  1396. /* write back status to req */
  1397. curr_req->req.status = status;
  1398. /* ep0 request completion */
  1399. if (ep_num == 0) {
  1400. mv_u3d_done(curr_ep, curr_req, 0);
  1401. break;
  1402. } else {
  1403. mv_u3d_done(curr_ep, curr_req, status);
  1404. }
  1405. }
  1406. dev_dbg(u3d->dev, "call mv_u3d_start_queue from ep complete\n");
  1407. mv_u3d_start_queue(curr_ep);
  1408. }
  1409. }
  1410. static irqreturn_t mv_u3d_irq(int irq, void *dev)
  1411. {
  1412. struct mv_u3d *u3d = (struct mv_u3d *)dev;
  1413. u32 status, intr;
  1414. u32 bridgesetting;
  1415. u32 trbunderrun;
  1416. spin_lock(&u3d->lock);
  1417. status = ioread32(&u3d->vuc_regs->intrcause);
  1418. intr = ioread32(&u3d->vuc_regs->intrenable);
  1419. status &= intr;
  1420. if (status == 0) {
  1421. spin_unlock(&u3d->lock);
  1422. dev_err(u3d->dev, "irq error!\n");
  1423. return IRQ_NONE;
  1424. }
  1425. if (status & MV_U3D_USBINT_VBUS_VALID) {
  1426. bridgesetting = ioread32(&u3d->vuc_regs->bridgesetting);
  1427. if (bridgesetting & MV_U3D_BRIDGE_SETTING_VBUS_VALID) {
  1428. /* write vbus valid bit of bridge setting to clear */
  1429. bridgesetting = MV_U3D_BRIDGE_SETTING_VBUS_VALID;
  1430. iowrite32(bridgesetting, &u3d->vuc_regs->bridgesetting);
  1431. dev_dbg(u3d->dev, "vbus valid\n");
  1432. u3d->usb_state = USB_STATE_POWERED;
  1433. u3d->vbus_valid_detect = 0;
  1434. /* if external vbus detect is not supported,
  1435. * we handle it here.
  1436. */
  1437. if (!u3d->vbus) {
  1438. spin_unlock(&u3d->lock);
  1439. mv_u3d_vbus_session(&u3d->gadget, 1);
  1440. spin_lock(&u3d->lock);
  1441. }
  1442. } else
  1443. dev_err(u3d->dev, "vbus bit is not set\n");
  1444. }
  1445. /* RX data is already in the 16KB FIFO.*/
  1446. if (status & MV_U3D_USBINT_UNDER_RUN) {
  1447. trbunderrun = ioread32(&u3d->vuc_regs->trbunderrun);
  1448. dev_err(u3d->dev, "under run, ep%d\n", trbunderrun);
  1449. iowrite32(trbunderrun, &u3d->vuc_regs->trbunderrun);
  1450. mv_u3d_irq_process_error(u3d);
  1451. }
  1452. if (status & (MV_U3D_USBINT_RXDESC_ERR | MV_U3D_USBINT_TXDESC_ERR)) {
  1453. /* write one to clear */
  1454. iowrite32(status & (MV_U3D_USBINT_RXDESC_ERR
  1455. | MV_U3D_USBINT_TXDESC_ERR),
  1456. &u3d->vuc_regs->intrcause);
  1457. dev_err(u3d->dev, "desc err 0x%x\n", status);
  1458. mv_u3d_irq_process_error(u3d);
  1459. }
  1460. if (status & MV_U3D_USBINT_LINK_CHG)
  1461. mv_u3d_irq_process_link_change(u3d);
  1462. if (status & MV_U3D_USBINT_TX_COMPLETE)
  1463. mv_u3d_irq_process_tr_complete(u3d);
  1464. if (status & MV_U3D_USBINT_RX_COMPLETE)
  1465. mv_u3d_irq_process_tr_complete(u3d);
  1466. if (status & MV_U3D_USBINT_SETUP)
  1467. mv_u3d_irq_process_setup(u3d);
  1468. spin_unlock(&u3d->lock);
  1469. return IRQ_HANDLED;
  1470. }
  1471. static int mv_u3d_remove(struct platform_device *dev)
  1472. {
  1473. struct mv_u3d *u3d = platform_get_drvdata(dev);
  1474. BUG_ON(u3d == NULL);
  1475. usb_del_gadget_udc(&u3d->gadget);
  1476. /* free memory allocated in probe */
  1477. if (u3d->trb_pool)
  1478. dma_pool_destroy(u3d->trb_pool);
  1479. if (u3d->ep_context)
  1480. dma_free_coherent(&dev->dev, u3d->ep_context_size,
  1481. u3d->ep_context, u3d->ep_context_dma);
  1482. kfree(u3d->eps);
  1483. if (u3d->irq)
  1484. free_irq(u3d->irq, u3d);
  1485. if (u3d->cap_regs)
  1486. iounmap(u3d->cap_regs);
  1487. u3d->cap_regs = NULL;
  1488. kfree(u3d->status_req);
  1489. clk_put(u3d->clk);
  1490. kfree(u3d);
  1491. return 0;
  1492. }
  1493. static int mv_u3d_probe(struct platform_device *dev)
  1494. {
  1495. struct mv_u3d *u3d = NULL;
  1496. struct mv_usb_platform_data *pdata = dev_get_platdata(&dev->dev);
  1497. int retval = 0;
  1498. struct resource *r;
  1499. size_t size;
  1500. if (!dev_get_platdata(&dev->dev)) {
  1501. dev_err(&dev->dev, "missing platform_data\n");
  1502. retval = -ENODEV;
  1503. goto err_pdata;
  1504. }
  1505. u3d = kzalloc(sizeof(*u3d), GFP_KERNEL);
  1506. if (!u3d) {
  1507. dev_err(&dev->dev, "failed to allocate memory for u3d\n");
  1508. retval = -ENOMEM;
  1509. goto err_alloc_private;
  1510. }
  1511. spin_lock_init(&u3d->lock);
  1512. platform_set_drvdata(dev, u3d);
  1513. u3d->dev = &dev->dev;
  1514. u3d->vbus = pdata->vbus;
  1515. u3d->clk = clk_get(&dev->dev, NULL);
  1516. if (IS_ERR(u3d->clk)) {
  1517. retval = PTR_ERR(u3d->clk);
  1518. goto err_get_clk;
  1519. }
  1520. r = platform_get_resource_byname(dev, IORESOURCE_MEM, "capregs");
  1521. if (!r) {
  1522. dev_err(&dev->dev, "no I/O memory resource defined\n");
  1523. retval = -ENODEV;
  1524. goto err_get_cap_regs;
  1525. }
  1526. u3d->cap_regs = (struct mv_u3d_cap_regs __iomem *)
  1527. ioremap(r->start, resource_size(r));
  1528. if (!u3d->cap_regs) {
  1529. dev_err(&dev->dev, "failed to map I/O memory\n");
  1530. retval = -EBUSY;
  1531. goto err_map_cap_regs;
  1532. } else {
  1533. dev_dbg(&dev->dev, "cap_regs address: 0x%lx/0x%lx\n",
  1534. (unsigned long) r->start,
  1535. (unsigned long) u3d->cap_regs);
  1536. }
  1537. /* we will access controller register, so enable the u3d controller */
  1538. clk_enable(u3d->clk);
  1539. if (pdata->phy_init) {
  1540. retval = pdata->phy_init(u3d->phy_regs);
  1541. if (retval) {
  1542. dev_err(&dev->dev, "init phy error %d\n", retval);
  1543. goto err_u3d_enable;
  1544. }
  1545. }
  1546. u3d->op_regs = (struct mv_u3d_op_regs __iomem *)(u3d->cap_regs
  1547. + MV_U3D_USB3_OP_REGS_OFFSET);
  1548. u3d->vuc_regs = (struct mv_u3d_vuc_regs __iomem *)(u3d->cap_regs
  1549. + ioread32(&u3d->cap_regs->vuoff));
  1550. u3d->max_eps = 16;
  1551. /*
  1552. * some platform will use usb to download image, it may not disconnect
  1553. * usb gadget before loading kernel. So first stop u3d here.
  1554. */
  1555. mv_u3d_controller_stop(u3d);
  1556. iowrite32(0xFFFFFFFF, &u3d->vuc_regs->intrcause);
  1557. if (pdata->phy_deinit)
  1558. pdata->phy_deinit(u3d->phy_regs);
  1559. clk_disable(u3d->clk);
  1560. size = u3d->max_eps * sizeof(struct mv_u3d_ep_context) * 2;
  1561. size = (size + MV_U3D_EP_CONTEXT_ALIGNMENT - 1)
  1562. & ~(MV_U3D_EP_CONTEXT_ALIGNMENT - 1);
  1563. u3d->ep_context = dma_alloc_coherent(&dev->dev, size,
  1564. &u3d->ep_context_dma, GFP_KERNEL);
  1565. if (!u3d->ep_context) {
  1566. dev_err(&dev->dev, "allocate ep context memory failed\n");
  1567. retval = -ENOMEM;
  1568. goto err_alloc_ep_context;
  1569. }
  1570. u3d->ep_context_size = size;
  1571. /* create TRB dma_pool resource */
  1572. u3d->trb_pool = dma_pool_create("u3d_trb",
  1573. &dev->dev,
  1574. sizeof(struct mv_u3d_trb_hw),
  1575. MV_U3D_TRB_ALIGNMENT,
  1576. MV_U3D_DMA_BOUNDARY);
  1577. if (!u3d->trb_pool) {
  1578. retval = -ENOMEM;
  1579. goto err_alloc_trb_pool;
  1580. }
  1581. size = u3d->max_eps * sizeof(struct mv_u3d_ep) * 2;
  1582. u3d->eps = kzalloc(size, GFP_KERNEL);
  1583. if (!u3d->eps) {
  1584. dev_err(&dev->dev, "allocate ep memory failed\n");
  1585. retval = -ENOMEM;
  1586. goto err_alloc_eps;
  1587. }
  1588. /* initialize ep0 status request structure */
  1589. u3d->status_req = kzalloc(sizeof(struct mv_u3d_req) + 8, GFP_KERNEL);
  1590. if (!u3d->status_req) {
  1591. dev_err(&dev->dev, "allocate status_req memory failed\n");
  1592. retval = -ENOMEM;
  1593. goto err_alloc_status_req;
  1594. }
  1595. INIT_LIST_HEAD(&u3d->status_req->queue);
  1596. /* allocate a small amount of memory to get valid address */
  1597. u3d->status_req->req.buf = (char *)u3d->status_req
  1598. + sizeof(struct mv_u3d_req);
  1599. u3d->status_req->req.dma = virt_to_phys(u3d->status_req->req.buf);
  1600. u3d->resume_state = USB_STATE_NOTATTACHED;
  1601. u3d->usb_state = USB_STATE_ATTACHED;
  1602. u3d->ep0_dir = MV_U3D_EP_DIR_OUT;
  1603. u3d->remote_wakeup = 0;
  1604. r = platform_get_resource(dev, IORESOURCE_IRQ, 0);
  1605. if (!r) {
  1606. dev_err(&dev->dev, "no IRQ resource defined\n");
  1607. retval = -ENODEV;
  1608. goto err_get_irq;
  1609. }
  1610. u3d->irq = r->start;
  1611. if (request_irq(u3d->irq, mv_u3d_irq,
  1612. IRQF_SHARED, driver_name, u3d)) {
  1613. u3d->irq = 0;
  1614. dev_err(&dev->dev, "Request irq %d for u3d failed\n",
  1615. u3d->irq);
  1616. retval = -ENODEV;
  1617. goto err_request_irq;
  1618. }
  1619. /* initialize gadget structure */
  1620. u3d->gadget.ops = &mv_u3d_ops; /* usb_gadget_ops */
  1621. u3d->gadget.ep0 = &u3d->eps[1].ep; /* gadget ep0 */
  1622. INIT_LIST_HEAD(&u3d->gadget.ep_list); /* ep_list */
  1623. u3d->gadget.speed = USB_SPEED_UNKNOWN; /* speed */
  1624. /* the "gadget" abstracts/virtualizes the controller */
  1625. u3d->gadget.name = driver_name; /* gadget name */
  1626. mv_u3d_eps_init(u3d);
  1627. /* external vbus detection */
  1628. if (u3d->vbus) {
  1629. u3d->clock_gating = 1;
  1630. dev_err(&dev->dev, "external vbus detection\n");
  1631. }
  1632. if (!u3d->clock_gating)
  1633. u3d->vbus_active = 1;
  1634. /* enable usb3 controller vbus detection */
  1635. u3d->vbus_valid_detect = 1;
  1636. retval = usb_add_gadget_udc(&dev->dev, &u3d->gadget);
  1637. if (retval)
  1638. goto err_unregister;
  1639. dev_dbg(&dev->dev, "successful probe usb3 device %s clock gating.\n",
  1640. u3d->clock_gating ? "with" : "without");
  1641. return 0;
  1642. err_unregister:
  1643. free_irq(u3d->irq, u3d);
  1644. err_request_irq:
  1645. err_get_irq:
  1646. kfree(u3d->status_req);
  1647. err_alloc_status_req:
  1648. kfree(u3d->eps);
  1649. err_alloc_eps:
  1650. dma_pool_destroy(u3d->trb_pool);
  1651. err_alloc_trb_pool:
  1652. dma_free_coherent(&dev->dev, u3d->ep_context_size,
  1653. u3d->ep_context, u3d->ep_context_dma);
  1654. err_alloc_ep_context:
  1655. if (pdata->phy_deinit)
  1656. pdata->phy_deinit(u3d->phy_regs);
  1657. clk_disable(u3d->clk);
  1658. err_u3d_enable:
  1659. iounmap(u3d->cap_regs);
  1660. err_map_cap_regs:
  1661. err_get_cap_regs:
  1662. err_get_clk:
  1663. clk_put(u3d->clk);
  1664. kfree(u3d);
  1665. err_alloc_private:
  1666. err_pdata:
  1667. return retval;
  1668. }
  1669. #ifdef CONFIG_PM_SLEEP
  1670. static int mv_u3d_suspend(struct device *dev)
  1671. {
  1672. struct mv_u3d *u3d = dev_get_drvdata(dev);
  1673. /*
  1674. * only cable is unplugged, usb can suspend.
  1675. * So do not care about clock_gating == 1, it is handled by
  1676. * vbus session.
  1677. */
  1678. if (!u3d->clock_gating) {
  1679. mv_u3d_controller_stop(u3d);
  1680. spin_lock_irq(&u3d->lock);
  1681. /* stop all usb activities */
  1682. mv_u3d_stop_activity(u3d, u3d->driver);
  1683. spin_unlock_irq(&u3d->lock);
  1684. mv_u3d_disable(u3d);
  1685. }
  1686. return 0;
  1687. }
  1688. static int mv_u3d_resume(struct device *dev)
  1689. {
  1690. struct mv_u3d *u3d = dev_get_drvdata(dev);
  1691. int retval;
  1692. if (!u3d->clock_gating) {
  1693. retval = mv_u3d_enable(u3d);
  1694. if (retval)
  1695. return retval;
  1696. if (u3d->driver && u3d->softconnect) {
  1697. mv_u3d_controller_reset(u3d);
  1698. mv_u3d_ep0_reset(u3d);
  1699. mv_u3d_controller_start(u3d);
  1700. }
  1701. }
  1702. return 0;
  1703. }
  1704. #endif
  1705. static SIMPLE_DEV_PM_OPS(mv_u3d_pm_ops, mv_u3d_suspend, mv_u3d_resume);
  1706. static void mv_u3d_shutdown(struct platform_device *dev)
  1707. {
  1708. struct mv_u3d *u3d = platform_get_drvdata(dev);
  1709. u32 tmp;
  1710. tmp = ioread32(&u3d->op_regs->usbcmd);
  1711. tmp &= ~MV_U3D_CMD_RUN_STOP;
  1712. iowrite32(tmp, &u3d->op_regs->usbcmd);
  1713. }
  1714. static struct platform_driver mv_u3d_driver = {
  1715. .probe = mv_u3d_probe,
  1716. .remove = mv_u3d_remove,
  1717. .shutdown = mv_u3d_shutdown,
  1718. .driver = {
  1719. .owner = THIS_MODULE,
  1720. .name = "mv-u3d",
  1721. .pm = &mv_u3d_pm_ops,
  1722. },
  1723. };
  1724. module_platform_driver(mv_u3d_driver);
  1725. MODULE_ALIAS("platform:mv-u3d");
  1726. MODULE_DESCRIPTION(DRIVER_DESC);
  1727. MODULE_AUTHOR("Yu Xu <yuxu@marvell.com>");
  1728. MODULE_LICENSE("GPL");