imx6qdl.dtsi 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. / {
  14. aliases {
  15. gpio0 = &gpio1;
  16. gpio1 = &gpio2;
  17. gpio2 = &gpio3;
  18. gpio3 = &gpio4;
  19. gpio4 = &gpio5;
  20. gpio5 = &gpio6;
  21. gpio6 = &gpio7;
  22. i2c0 = &i2c1;
  23. i2c1 = &i2c2;
  24. i2c2 = &i2c3;
  25. serial0 = &uart1;
  26. serial1 = &uart2;
  27. serial2 = &uart3;
  28. serial3 = &uart4;
  29. serial4 = &uart5;
  30. spi0 = &ecspi1;
  31. spi1 = &ecspi2;
  32. spi2 = &ecspi3;
  33. spi3 = &ecspi4;
  34. };
  35. intc: interrupt-controller@00a01000 {
  36. compatible = "arm,cortex-a9-gic";
  37. #interrupt-cells = <3>;
  38. #address-cells = <1>;
  39. #size-cells = <1>;
  40. interrupt-controller;
  41. reg = <0x00a01000 0x1000>,
  42. <0x00a00100 0x100>;
  43. };
  44. clocks {
  45. #address-cells = <1>;
  46. #size-cells = <0>;
  47. ckil {
  48. compatible = "fsl,imx-ckil", "fixed-clock";
  49. clock-frequency = <32768>;
  50. };
  51. ckih1 {
  52. compatible = "fsl,imx-ckih1", "fixed-clock";
  53. clock-frequency = <0>;
  54. };
  55. osc {
  56. compatible = "fsl,imx-osc", "fixed-clock";
  57. clock-frequency = <24000000>;
  58. };
  59. };
  60. soc {
  61. #address-cells = <1>;
  62. #size-cells = <1>;
  63. compatible = "simple-bus";
  64. interrupt-parent = <&intc>;
  65. ranges;
  66. dma_apbh: dma-apbh@00110000 {
  67. compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
  68. reg = <0x00110000 0x2000>;
  69. interrupts = <0 13 0x04>, <0 13 0x04>, <0 13 0x04>, <0 13 0x04>;
  70. interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
  71. #dma-cells = <1>;
  72. dma-channels = <4>;
  73. clocks = <&clks 106>;
  74. };
  75. gpmi: gpmi-nand@00112000 {
  76. compatible = "fsl,imx6q-gpmi-nand";
  77. #address-cells = <1>;
  78. #size-cells = <1>;
  79. reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
  80. reg-names = "gpmi-nand", "bch";
  81. interrupts = <0 13 0x04>, <0 15 0x04>;
  82. interrupt-names = "gpmi-dma", "bch";
  83. clocks = <&clks 152>, <&clks 153>, <&clks 151>,
  84. <&clks 150>, <&clks 149>;
  85. clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
  86. "gpmi_bch_apb", "per1_bch";
  87. dmas = <&dma_apbh 0>;
  88. dma-names = "rx-tx";
  89. fsl,gpmi-dma-channel = <0>;
  90. status = "disabled";
  91. };
  92. ocram: sram@00900000 {
  93. compatible = "mmio-sram";
  94. reg = <0x00900000 0x3f000>;
  95. clocks = <&clks 142>;
  96. };
  97. timer@00a00600 {
  98. compatible = "arm,cortex-a9-twd-timer";
  99. reg = <0x00a00600 0x20>;
  100. interrupts = <1 13 0xf01>;
  101. clocks = <&clks 15>;
  102. };
  103. L2: l2-cache@00a02000 {
  104. compatible = "arm,pl310-cache";
  105. reg = <0x00a02000 0x1000>;
  106. interrupts = <0 92 0x04>;
  107. cache-unified;
  108. cache-level = <2>;
  109. arm,tag-latency = <4 2 3>;
  110. arm,data-latency = <4 2 3>;
  111. };
  112. pmu {
  113. compatible = "arm,cortex-a9-pmu";
  114. interrupts = <0 94 0x04>;
  115. };
  116. aips-bus@02000000 { /* AIPS1 */
  117. compatible = "fsl,aips-bus", "simple-bus";
  118. #address-cells = <1>;
  119. #size-cells = <1>;
  120. reg = <0x02000000 0x100000>;
  121. ranges;
  122. spba-bus@02000000 {
  123. compatible = "fsl,spba-bus", "simple-bus";
  124. #address-cells = <1>;
  125. #size-cells = <1>;
  126. reg = <0x02000000 0x40000>;
  127. ranges;
  128. spdif: spdif@02004000 {
  129. reg = <0x02004000 0x4000>;
  130. interrupts = <0 52 0x04>;
  131. };
  132. ecspi1: ecspi@02008000 {
  133. #address-cells = <1>;
  134. #size-cells = <0>;
  135. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  136. reg = <0x02008000 0x4000>;
  137. interrupts = <0 31 0x04>;
  138. clocks = <&clks 112>, <&clks 112>;
  139. clock-names = "ipg", "per";
  140. status = "disabled";
  141. };
  142. ecspi2: ecspi@0200c000 {
  143. #address-cells = <1>;
  144. #size-cells = <0>;
  145. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  146. reg = <0x0200c000 0x4000>;
  147. interrupts = <0 32 0x04>;
  148. clocks = <&clks 113>, <&clks 113>;
  149. clock-names = "ipg", "per";
  150. status = "disabled";
  151. };
  152. ecspi3: ecspi@02010000 {
  153. #address-cells = <1>;
  154. #size-cells = <0>;
  155. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  156. reg = <0x02010000 0x4000>;
  157. interrupts = <0 33 0x04>;
  158. clocks = <&clks 114>, <&clks 114>;
  159. clock-names = "ipg", "per";
  160. status = "disabled";
  161. };
  162. ecspi4: ecspi@02014000 {
  163. #address-cells = <1>;
  164. #size-cells = <0>;
  165. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  166. reg = <0x02014000 0x4000>;
  167. interrupts = <0 34 0x04>;
  168. clocks = <&clks 115>, <&clks 115>;
  169. clock-names = "ipg", "per";
  170. status = "disabled";
  171. };
  172. uart1: serial@02020000 {
  173. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  174. reg = <0x02020000 0x4000>;
  175. interrupts = <0 26 0x04>;
  176. clocks = <&clks 160>, <&clks 161>;
  177. clock-names = "ipg", "per";
  178. status = "disabled";
  179. };
  180. esai: esai@02024000 {
  181. reg = <0x02024000 0x4000>;
  182. interrupts = <0 51 0x04>;
  183. };
  184. ssi1: ssi@02028000 {
  185. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  186. reg = <0x02028000 0x4000>;
  187. interrupts = <0 46 0x04>;
  188. clocks = <&clks 178>;
  189. fsl,fifo-depth = <15>;
  190. fsl,ssi-dma-events = <38 37>;
  191. status = "disabled";
  192. };
  193. ssi2: ssi@0202c000 {
  194. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  195. reg = <0x0202c000 0x4000>;
  196. interrupts = <0 47 0x04>;
  197. clocks = <&clks 179>;
  198. fsl,fifo-depth = <15>;
  199. fsl,ssi-dma-events = <42 41>;
  200. status = "disabled";
  201. };
  202. ssi3: ssi@02030000 {
  203. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  204. reg = <0x02030000 0x4000>;
  205. interrupts = <0 48 0x04>;
  206. clocks = <&clks 180>;
  207. fsl,fifo-depth = <15>;
  208. fsl,ssi-dma-events = <46 45>;
  209. status = "disabled";
  210. };
  211. asrc: asrc@02034000 {
  212. reg = <0x02034000 0x4000>;
  213. interrupts = <0 50 0x04>;
  214. };
  215. spba@0203c000 {
  216. reg = <0x0203c000 0x4000>;
  217. };
  218. };
  219. vpu: vpu@02040000 {
  220. reg = <0x02040000 0x3c000>;
  221. interrupts = <0 3 0x04 0 12 0x04>;
  222. };
  223. aipstz@0207c000 { /* AIPSTZ1 */
  224. reg = <0x0207c000 0x4000>;
  225. };
  226. pwm1: pwm@02080000 {
  227. #pwm-cells = <2>;
  228. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  229. reg = <0x02080000 0x4000>;
  230. interrupts = <0 83 0x04>;
  231. clocks = <&clks 62>, <&clks 145>;
  232. clock-names = "ipg", "per";
  233. };
  234. pwm2: pwm@02084000 {
  235. #pwm-cells = <2>;
  236. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  237. reg = <0x02084000 0x4000>;
  238. interrupts = <0 84 0x04>;
  239. clocks = <&clks 62>, <&clks 146>;
  240. clock-names = "ipg", "per";
  241. };
  242. pwm3: pwm@02088000 {
  243. #pwm-cells = <2>;
  244. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  245. reg = <0x02088000 0x4000>;
  246. interrupts = <0 85 0x04>;
  247. clocks = <&clks 62>, <&clks 147>;
  248. clock-names = "ipg", "per";
  249. };
  250. pwm4: pwm@0208c000 {
  251. #pwm-cells = <2>;
  252. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  253. reg = <0x0208c000 0x4000>;
  254. interrupts = <0 86 0x04>;
  255. clocks = <&clks 62>, <&clks 148>;
  256. clock-names = "ipg", "per";
  257. };
  258. can1: flexcan@02090000 {
  259. compatible = "fsl,imx6q-flexcan";
  260. reg = <0x02090000 0x4000>;
  261. interrupts = <0 110 0x04>;
  262. clocks = <&clks 108>, <&clks 109>;
  263. clock-names = "ipg", "per";
  264. };
  265. can2: flexcan@02094000 {
  266. compatible = "fsl,imx6q-flexcan";
  267. reg = <0x02094000 0x4000>;
  268. interrupts = <0 111 0x04>;
  269. clocks = <&clks 110>, <&clks 111>;
  270. clock-names = "ipg", "per";
  271. };
  272. gpt: gpt@02098000 {
  273. compatible = "fsl,imx6q-gpt", "fsl,imx31-gpt";
  274. reg = <0x02098000 0x4000>;
  275. interrupts = <0 55 0x04>;
  276. clocks = <&clks 119>, <&clks 120>;
  277. clock-names = "ipg", "per";
  278. };
  279. gpio1: gpio@0209c000 {
  280. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  281. reg = <0x0209c000 0x4000>;
  282. interrupts = <0 66 0x04 0 67 0x04>;
  283. gpio-controller;
  284. #gpio-cells = <2>;
  285. interrupt-controller;
  286. #interrupt-cells = <2>;
  287. };
  288. gpio2: gpio@020a0000 {
  289. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  290. reg = <0x020a0000 0x4000>;
  291. interrupts = <0 68 0x04 0 69 0x04>;
  292. gpio-controller;
  293. #gpio-cells = <2>;
  294. interrupt-controller;
  295. #interrupt-cells = <2>;
  296. };
  297. gpio3: gpio@020a4000 {
  298. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  299. reg = <0x020a4000 0x4000>;
  300. interrupts = <0 70 0x04 0 71 0x04>;
  301. gpio-controller;
  302. #gpio-cells = <2>;
  303. interrupt-controller;
  304. #interrupt-cells = <2>;
  305. };
  306. gpio4: gpio@020a8000 {
  307. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  308. reg = <0x020a8000 0x4000>;
  309. interrupts = <0 72 0x04 0 73 0x04>;
  310. gpio-controller;
  311. #gpio-cells = <2>;
  312. interrupt-controller;
  313. #interrupt-cells = <2>;
  314. };
  315. gpio5: gpio@020ac000 {
  316. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  317. reg = <0x020ac000 0x4000>;
  318. interrupts = <0 74 0x04 0 75 0x04>;
  319. gpio-controller;
  320. #gpio-cells = <2>;
  321. interrupt-controller;
  322. #interrupt-cells = <2>;
  323. };
  324. gpio6: gpio@020b0000 {
  325. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  326. reg = <0x020b0000 0x4000>;
  327. interrupts = <0 76 0x04 0 77 0x04>;
  328. gpio-controller;
  329. #gpio-cells = <2>;
  330. interrupt-controller;
  331. #interrupt-cells = <2>;
  332. };
  333. gpio7: gpio@020b4000 {
  334. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  335. reg = <0x020b4000 0x4000>;
  336. interrupts = <0 78 0x04 0 79 0x04>;
  337. gpio-controller;
  338. #gpio-cells = <2>;
  339. interrupt-controller;
  340. #interrupt-cells = <2>;
  341. };
  342. kpp: kpp@020b8000 {
  343. reg = <0x020b8000 0x4000>;
  344. interrupts = <0 82 0x04>;
  345. };
  346. wdog1: wdog@020bc000 {
  347. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  348. reg = <0x020bc000 0x4000>;
  349. interrupts = <0 80 0x04>;
  350. clocks = <&clks 0>;
  351. };
  352. wdog2: wdog@020c0000 {
  353. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  354. reg = <0x020c0000 0x4000>;
  355. interrupts = <0 81 0x04>;
  356. clocks = <&clks 0>;
  357. status = "disabled";
  358. };
  359. clks: ccm@020c4000 {
  360. compatible = "fsl,imx6q-ccm";
  361. reg = <0x020c4000 0x4000>;
  362. interrupts = <0 87 0x04 0 88 0x04>;
  363. #clock-cells = <1>;
  364. };
  365. anatop: anatop@020c8000 {
  366. compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
  367. reg = <0x020c8000 0x1000>;
  368. interrupts = <0 49 0x04 0 54 0x04 0 127 0x04>;
  369. regulator-1p1@110 {
  370. compatible = "fsl,anatop-regulator";
  371. regulator-name = "vdd1p1";
  372. regulator-min-microvolt = <800000>;
  373. regulator-max-microvolt = <1375000>;
  374. regulator-always-on;
  375. anatop-reg-offset = <0x110>;
  376. anatop-vol-bit-shift = <8>;
  377. anatop-vol-bit-width = <5>;
  378. anatop-min-bit-val = <4>;
  379. anatop-min-voltage = <800000>;
  380. anatop-max-voltage = <1375000>;
  381. };
  382. regulator-3p0@120 {
  383. compatible = "fsl,anatop-regulator";
  384. regulator-name = "vdd3p0";
  385. regulator-min-microvolt = <2800000>;
  386. regulator-max-microvolt = <3150000>;
  387. regulator-always-on;
  388. anatop-reg-offset = <0x120>;
  389. anatop-vol-bit-shift = <8>;
  390. anatop-vol-bit-width = <5>;
  391. anatop-min-bit-val = <0>;
  392. anatop-min-voltage = <2625000>;
  393. anatop-max-voltage = <3400000>;
  394. };
  395. regulator-2p5@130 {
  396. compatible = "fsl,anatop-regulator";
  397. regulator-name = "vdd2p5";
  398. regulator-min-microvolt = <2000000>;
  399. regulator-max-microvolt = <2750000>;
  400. regulator-always-on;
  401. anatop-reg-offset = <0x130>;
  402. anatop-vol-bit-shift = <8>;
  403. anatop-vol-bit-width = <5>;
  404. anatop-min-bit-val = <0>;
  405. anatop-min-voltage = <2000000>;
  406. anatop-max-voltage = <2750000>;
  407. };
  408. reg_arm: regulator-vddcore@140 {
  409. compatible = "fsl,anatop-regulator";
  410. regulator-name = "cpu";
  411. regulator-min-microvolt = <725000>;
  412. regulator-max-microvolt = <1450000>;
  413. regulator-always-on;
  414. anatop-reg-offset = <0x140>;
  415. anatop-vol-bit-shift = <0>;
  416. anatop-vol-bit-width = <5>;
  417. anatop-delay-reg-offset = <0x170>;
  418. anatop-delay-bit-shift = <24>;
  419. anatop-delay-bit-width = <2>;
  420. anatop-min-bit-val = <1>;
  421. anatop-min-voltage = <725000>;
  422. anatop-max-voltage = <1450000>;
  423. };
  424. reg_pu: regulator-vddpu@140 {
  425. compatible = "fsl,anatop-regulator";
  426. regulator-name = "vddpu";
  427. regulator-min-microvolt = <725000>;
  428. regulator-max-microvolt = <1450000>;
  429. regulator-always-on;
  430. anatop-reg-offset = <0x140>;
  431. anatop-vol-bit-shift = <9>;
  432. anatop-vol-bit-width = <5>;
  433. anatop-delay-reg-offset = <0x170>;
  434. anatop-delay-bit-shift = <26>;
  435. anatop-delay-bit-width = <2>;
  436. anatop-min-bit-val = <1>;
  437. anatop-min-voltage = <725000>;
  438. anatop-max-voltage = <1450000>;
  439. };
  440. reg_soc: regulator-vddsoc@140 {
  441. compatible = "fsl,anatop-regulator";
  442. regulator-name = "vddsoc";
  443. regulator-min-microvolt = <725000>;
  444. regulator-max-microvolt = <1450000>;
  445. regulator-always-on;
  446. anatop-reg-offset = <0x140>;
  447. anatop-vol-bit-shift = <18>;
  448. anatop-vol-bit-width = <5>;
  449. anatop-delay-reg-offset = <0x170>;
  450. anatop-delay-bit-shift = <28>;
  451. anatop-delay-bit-width = <2>;
  452. anatop-min-bit-val = <1>;
  453. anatop-min-voltage = <725000>;
  454. anatop-max-voltage = <1450000>;
  455. };
  456. };
  457. usbphy1: usbphy@020c9000 {
  458. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  459. reg = <0x020c9000 0x1000>;
  460. interrupts = <0 44 0x04>;
  461. clocks = <&clks 182>;
  462. };
  463. usbphy2: usbphy@020ca000 {
  464. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  465. reg = <0x020ca000 0x1000>;
  466. interrupts = <0 45 0x04>;
  467. clocks = <&clks 183>;
  468. };
  469. snvs@020cc000 {
  470. compatible = "fsl,sec-v4.0-mon", "simple-bus";
  471. #address-cells = <1>;
  472. #size-cells = <1>;
  473. ranges = <0 0x020cc000 0x4000>;
  474. snvs-rtc-lp@34 {
  475. compatible = "fsl,sec-v4.0-mon-rtc-lp";
  476. reg = <0x34 0x58>;
  477. interrupts = <0 19 0x04 0 20 0x04>;
  478. };
  479. };
  480. epit1: epit@020d0000 { /* EPIT1 */
  481. reg = <0x020d0000 0x4000>;
  482. interrupts = <0 56 0x04>;
  483. };
  484. epit2: epit@020d4000 { /* EPIT2 */
  485. reg = <0x020d4000 0x4000>;
  486. interrupts = <0 57 0x04>;
  487. };
  488. src: src@020d8000 {
  489. compatible = "fsl,imx6q-src", "fsl,imx51-src";
  490. reg = <0x020d8000 0x4000>;
  491. interrupts = <0 91 0x04 0 96 0x04>;
  492. #reset-cells = <1>;
  493. };
  494. gpc: gpc@020dc000 {
  495. compatible = "fsl,imx6q-gpc";
  496. reg = <0x020dc000 0x4000>;
  497. interrupts = <0 89 0x04 0 90 0x04>;
  498. };
  499. gpr: iomuxc-gpr@020e0000 {
  500. compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
  501. reg = <0x020e0000 0x38>;
  502. };
  503. iomuxc: iomuxc@020e0000 {
  504. compatible = "fsl,imx6dl-iomuxc", "fsl,imx6q-iomuxc";
  505. reg = <0x020e0000 0x4000>;
  506. audmux {
  507. pinctrl_audmux_1: audmux-1 {
  508. fsl,pins = <
  509. MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x80000000
  510. MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x80000000
  511. MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x80000000
  512. MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x80000000
  513. >;
  514. };
  515. pinctrl_audmux_2: audmux-2 {
  516. fsl,pins = <
  517. MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x80000000
  518. MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x80000000
  519. MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x80000000
  520. MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x80000000
  521. >;
  522. };
  523. pinctrl_audmux_3: audmux-3 {
  524. fsl,pins = <
  525. MX6QDL_PAD_DISP0_DAT16__AUD5_TXC 0x80000000
  526. MX6QDL_PAD_DISP0_DAT18__AUD5_TXFS 0x80000000
  527. MX6QDL_PAD_DISP0_DAT19__AUD5_RXD 0x80000000
  528. >;
  529. };
  530. };
  531. ecspi1 {
  532. pinctrl_ecspi1_1: ecspi1grp-1 {
  533. fsl,pins = <
  534. MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1
  535. MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1
  536. MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1
  537. >;
  538. };
  539. pinctrl_ecspi1_2: ecspi1grp-2 {
  540. fsl,pins = <
  541. MX6QDL_PAD_KEY_COL1__ECSPI1_MISO 0x100b1
  542. MX6QDL_PAD_KEY_ROW0__ECSPI1_MOSI 0x100b1
  543. MX6QDL_PAD_KEY_COL0__ECSPI1_SCLK 0x100b1
  544. >;
  545. };
  546. };
  547. ecspi3 {
  548. pinctrl_ecspi3_1: ecspi3grp-1 {
  549. fsl,pins = <
  550. MX6QDL_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1
  551. MX6QDL_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1
  552. MX6QDL_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1
  553. >;
  554. };
  555. };
  556. enet {
  557. pinctrl_enet_1: enetgrp-1 {
  558. fsl,pins = <
  559. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  560. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  561. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  562. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  563. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  564. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  565. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  566. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  567. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  568. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  569. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  570. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  571. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  572. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  573. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  574. MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  575. >;
  576. };
  577. pinctrl_enet_2: enetgrp-2 {
  578. fsl,pins = <
  579. MX6QDL_PAD_KEY_COL1__ENET_MDIO 0x1b0b0
  580. MX6QDL_PAD_KEY_COL2__ENET_MDC 0x1b0b0
  581. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  582. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  583. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  584. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  585. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  586. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  587. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  588. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  589. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  590. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  591. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  592. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  593. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  594. >;
  595. };
  596. pinctrl_enet_3: enetgrp-3 {
  597. fsl,pins = <
  598. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  599. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  600. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  601. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  602. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  603. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  604. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  605. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  606. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  607. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  608. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  609. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  610. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  611. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  612. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  613. MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x1b0b0
  614. >;
  615. };
  616. };
  617. esai {
  618. pinctrl_esai_1: esaigrp-1 {
  619. fsl,pins = <
  620. MX6QDL_PAD_ENET_RXD0__ESAI_TX_HF_CLK 0x1b030
  621. MX6QDL_PAD_ENET_CRS_DV__ESAI_TX_CLK 0x1b030
  622. MX6QDL_PAD_ENET_RXD1__ESAI_TX_FS 0x1b030
  623. MX6QDL_PAD_ENET_TX_EN__ESAI_TX3_RX2 0x1b030
  624. MX6QDL_PAD_ENET_TXD1__ESAI_TX2_RX3 0x1b030
  625. MX6QDL_PAD_ENET_TXD0__ESAI_TX4_RX1 0x1b030
  626. MX6QDL_PAD_ENET_MDC__ESAI_TX5_RX0 0x1b030
  627. MX6QDL_PAD_NANDF_CS2__ESAI_TX0 0x1b030
  628. MX6QDL_PAD_NANDF_CS3__ESAI_TX1 0x1b030
  629. >;
  630. };
  631. pinctrl_esai_2: esaigrp-2 {
  632. fsl,pins = <
  633. MX6QDL_PAD_ENET_CRS_DV__ESAI_TX_CLK 0x1b030
  634. MX6QDL_PAD_ENET_RXD1__ESAI_TX_FS 0x1b030
  635. MX6QDL_PAD_ENET_TX_EN__ESAI_TX3_RX2 0x1b030
  636. MX6QDL_PAD_GPIO_5__ESAI_TX2_RX3 0x1b030
  637. MX6QDL_PAD_ENET_TXD0__ESAI_TX4_RX1 0x1b030
  638. MX6QDL_PAD_ENET_MDC__ESAI_TX5_RX0 0x1b030
  639. MX6QDL_PAD_GPIO_17__ESAI_TX0 0x1b030
  640. MX6QDL_PAD_NANDF_CS3__ESAI_TX1 0x1b030
  641. MX6QDL_PAD_ENET_MDIO__ESAI_RX_CLK 0x1b030
  642. MX6QDL_PAD_GPIO_9__ESAI_RX_FS 0x1b030
  643. >;
  644. };
  645. };
  646. flexcan1 {
  647. pinctrl_flexcan1_1: flexcan1grp-1 {
  648. fsl,pins = <
  649. MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x80000000
  650. MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x80000000
  651. >;
  652. };
  653. pinctrl_flexcan1_2: flexcan1grp-2 {
  654. fsl,pins = <
  655. MX6QDL_PAD_GPIO_7__FLEXCAN1_TX 0x80000000
  656. MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x80000000
  657. >;
  658. };
  659. };
  660. flexcan2 {
  661. pinctrl_flexcan2_1: flexcan2grp-1 {
  662. fsl,pins = <
  663. MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0x80000000
  664. MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0x80000000
  665. >;
  666. };
  667. };
  668. gpmi-nand {
  669. pinctrl_gpmi_nand_1: gpmi-nand-1 {
  670. fsl,pins = <
  671. MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  672. MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  673. MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  674. MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
  675. MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  676. MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1
  677. MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  678. MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  679. MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  680. MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  681. MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  682. MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  683. MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  684. MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  685. MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  686. MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  687. MX6QDL_PAD_SD4_DAT0__NAND_DQS 0x00b1
  688. >;
  689. };
  690. };
  691. hdmi_hdcp {
  692. pinctrl_hdmi_hdcp_1: hdmihdcpgrp-1 {
  693. fsl,pins = <
  694. MX6QDL_PAD_KEY_COL3__HDMI_TX_DDC_SCL 0x4001b8b1
  695. MX6QDL_PAD_KEY_ROW3__HDMI_TX_DDC_SDA 0x4001b8b1
  696. >;
  697. };
  698. pinctrl_hdmi_hdcp_2: hdmihdcpgrp-2 {
  699. fsl,pins = <
  700. MX6QDL_PAD_EIM_EB2__HDMI_TX_DDC_SCL 0x4001b8b1
  701. MX6QDL_PAD_EIM_D16__HDMI_TX_DDC_SDA 0x4001b8b1
  702. >;
  703. };
  704. pinctrl_hdmi_hdcp_3: hdmihdcpgrp-3 {
  705. fsl,pins = <
  706. MX6QDL_PAD_EIM_EB2__HDMI_TX_DDC_SCL 0x4001b8b1
  707. MX6QDL_PAD_KEY_ROW3__HDMI_TX_DDC_SDA 0x4001b8b1
  708. >;
  709. };
  710. };
  711. hdmi_cec {
  712. pinctrl_hdmi_cec_1: hdmicecgrp-1 {
  713. fsl,pins = <
  714. MX6QDL_PAD_EIM_A25__HDMI_TX_CEC_LINE 0x1f8b0
  715. >;
  716. };
  717. pinctrl_hdmi_cec_2: hdmicecgrp-2 {
  718. fsl,pins = <
  719. MX6QDL_PAD_KEY_ROW2__HDMI_TX_CEC_LINE 0x1f8b0
  720. >;
  721. };
  722. };
  723. i2c1 {
  724. pinctrl_i2c1_1: i2c1grp-1 {
  725. fsl,pins = <
  726. MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
  727. MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
  728. >;
  729. };
  730. pinctrl_i2c1_2: i2c1grp-2 {
  731. fsl,pins = <
  732. MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1
  733. MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1
  734. >;
  735. };
  736. };
  737. i2c2 {
  738. pinctrl_i2c2_1: i2c2grp-1 {
  739. fsl,pins = <
  740. MX6QDL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1
  741. MX6QDL_PAD_EIM_D16__I2C2_SDA 0x4001b8b1
  742. >;
  743. };
  744. pinctrl_i2c2_2: i2c2grp-2 {
  745. fsl,pins = <
  746. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  747. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  748. >;
  749. };
  750. pinctrl_i2c2_3: i2c2grp-3 {
  751. fsl,pins = <
  752. MX6QDL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1
  753. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  754. >;
  755. };
  756. };
  757. i2c3 {
  758. pinctrl_i2c3_1: i2c3grp-1 {
  759. fsl,pins = <
  760. MX6QDL_PAD_EIM_D17__I2C3_SCL 0x4001b8b1
  761. MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
  762. >;
  763. };
  764. pinctrl_i2c3_2: i2c3grp-2 {
  765. fsl,pins = <
  766. MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
  767. MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
  768. >;
  769. };
  770. pinctrl_i2c3_3: i2c3grp-3 {
  771. fsl,pins = <
  772. MX6QDL_PAD_GPIO_5__I2C3_SCL 0x4001b8b1
  773. MX6QDL_PAD_GPIO_16__I2C3_SDA 0x4001b8b1
  774. >;
  775. };
  776. pinctrl_i2c3_4: i2c3grp-4 {
  777. fsl,pins = <
  778. MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
  779. MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
  780. >;
  781. };
  782. };
  783. ipu1 {
  784. pinctrl_ipu1_1: ipu1grp-1 {
  785. fsl,pins = <
  786. MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10
  787. MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x10
  788. MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x10
  789. MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x10
  790. MX6QDL_PAD_DI0_PIN4__IPU1_DI0_PIN04 0x80000000
  791. MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0x10
  792. MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x10
  793. MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x10
  794. MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x10
  795. MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x10
  796. MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x10
  797. MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x10
  798. MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x10
  799. MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x10
  800. MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x10
  801. MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x10
  802. MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x10
  803. MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x10
  804. MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x10
  805. MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x10
  806. MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x10
  807. MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x10
  808. MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x10
  809. MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x10
  810. MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x10
  811. MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x10
  812. MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x10
  813. MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x10
  814. MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x10
  815. >;
  816. };
  817. pinctrl_ipu1_2: ipu1grp-2 { /* parallel camera */
  818. fsl,pins = <
  819. MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12 0x80000000
  820. MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13 0x80000000
  821. MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14 0x80000000
  822. MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15 0x80000000
  823. MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16 0x80000000
  824. MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17 0x80000000
  825. MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18 0x80000000
  826. MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19 0x80000000
  827. MX6QDL_PAD_CSI0_DATA_EN__IPU1_CSI0_DATA_EN 0x80000000
  828. MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK 0x80000000
  829. MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC 0x80000000
  830. MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC 0x80000000
  831. >;
  832. };
  833. pinctrl_ipu1_3: ipu1grp-3 { /* parallel port 16-bit */
  834. fsl,pins = <
  835. MX6QDL_PAD_CSI0_DAT4__IPU1_CSI0_DATA04 0x80000000
  836. MX6QDL_PAD_CSI0_DAT5__IPU1_CSI0_DATA05 0x80000000
  837. MX6QDL_PAD_CSI0_DAT6__IPU1_CSI0_DATA06 0x80000000
  838. MX6QDL_PAD_CSI0_DAT7__IPU1_CSI0_DATA07 0x80000000
  839. MX6QDL_PAD_CSI0_DAT8__IPU1_CSI0_DATA08 0x80000000
  840. MX6QDL_PAD_CSI0_DAT9__IPU1_CSI0_DATA09 0x80000000
  841. MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10 0x80000000
  842. MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11 0x80000000
  843. MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12 0x80000000
  844. MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13 0x80000000
  845. MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14 0x80000000
  846. MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15 0x80000000
  847. MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16 0x80000000
  848. MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17 0x80000000
  849. MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18 0x80000000
  850. MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19 0x80000000
  851. MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK 0x80000000
  852. MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC 0x80000000
  853. MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC 0x80000000
  854. >;
  855. };
  856. };
  857. mlb {
  858. pinctrl_mlb_1: mlbgrp-1 {
  859. fsl,pins = <
  860. MX6QDL_PAD_GPIO_3__MLB_CLK 0x71
  861. MX6QDL_PAD_GPIO_6__MLB_SIG 0x71
  862. MX6QDL_PAD_GPIO_2__MLB_DATA 0x71
  863. >;
  864. };
  865. pinctrl_mlb_2: mlbgrp-2 {
  866. fsl,pins = <
  867. MX6QDL_PAD_ENET_TXD1__MLB_CLK 0x71
  868. MX6QDL_PAD_GPIO_6__MLB_SIG 0x71
  869. MX6QDL_PAD_GPIO_2__MLB_DATA 0x71
  870. >;
  871. };
  872. };
  873. pwm0 {
  874. pinctrl_pwm0_1: pwm0grp-1 {
  875. fsl,pins = <
  876. MX6QDL_PAD_SD1_DAT3__PWM1_OUT 0x1b0b1
  877. >;
  878. };
  879. };
  880. pwm3 {
  881. pinctrl_pwm3_1: pwm3grp-1 {
  882. fsl,pins = <
  883. MX6QDL_PAD_SD4_DAT1__PWM3_OUT 0x1b0b1
  884. >;
  885. };
  886. };
  887. spdif {
  888. pinctrl_spdif_1: spdifgrp-1 {
  889. fsl,pins = <
  890. MX6QDL_PAD_KEY_COL3__SPDIF_IN 0x1b0b0
  891. >;
  892. };
  893. pinctrl_spdif_2: spdifgrp-2 {
  894. fsl,pins = <
  895. MX6QDL_PAD_GPIO_16__SPDIF_IN 0x1b0b0
  896. MX6QDL_PAD_GPIO_17__SPDIF_OUT 0x1b0b0
  897. >;
  898. };
  899. };
  900. uart1 {
  901. pinctrl_uart1_1: uart1grp-1 {
  902. fsl,pins = <
  903. MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
  904. MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
  905. >;
  906. };
  907. };
  908. uart2 {
  909. pinctrl_uart2_1: uart2grp-1 {
  910. fsl,pins = <
  911. MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1
  912. MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1
  913. >;
  914. };
  915. pinctrl_uart2_2: uart2grp-2 { /* DTE mode */
  916. fsl,pins = <
  917. MX6QDL_PAD_EIM_D26__UART2_RX_DATA 0x1b0b1
  918. MX6QDL_PAD_EIM_D27__UART2_TX_DATA 0x1b0b1
  919. MX6QDL_PAD_EIM_D28__UART2_DTE_CTS_B 0x1b0b1
  920. MX6QDL_PAD_EIM_D29__UART2_DTE_RTS_B 0x1b0b1
  921. >;
  922. };
  923. };
  924. uart3 {
  925. pinctrl_uart3_1: uart3grp-1 {
  926. fsl,pins = <
  927. MX6QDL_PAD_SD4_CLK__UART3_RX_DATA 0x1b0b1
  928. MX6QDL_PAD_SD4_CMD__UART3_TX_DATA 0x1b0b1
  929. MX6QDL_PAD_EIM_D30__UART3_CTS_B 0x1b0b1
  930. MX6QDL_PAD_EIM_EB3__UART3_RTS_B 0x1b0b1
  931. >;
  932. };
  933. };
  934. uart4 {
  935. pinctrl_uart4_1: uart4grp-1 {
  936. fsl,pins = <
  937. MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1
  938. MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1
  939. >;
  940. };
  941. };
  942. usbotg {
  943. pinctrl_usbotg_1: usbotggrp-1 {
  944. fsl,pins = <
  945. MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
  946. >;
  947. };
  948. pinctrl_usbotg_2: usbotggrp-2 {
  949. fsl,pins = <
  950. MX6QDL_PAD_ENET_RX_ER__USB_OTG_ID 0x17059
  951. >;
  952. };
  953. };
  954. usbh2 {
  955. pinctrl_usbh2_1: usbh2grp-1 {
  956. fsl,pins = <
  957. MX6QDL_PAD_RGMII_TXC__USB_H2_DATA 0x40013030
  958. MX6QDL_PAD_RGMII_TX_CTL__USB_H2_STROBE 0x40013030
  959. >;
  960. };
  961. pinctrl_usbh2_2: usbh2grp-2 {
  962. fsl,pins = <
  963. MX6QDL_PAD_RGMII_TX_CTL__USB_H2_STROBE 0x40017030
  964. >;
  965. };
  966. };
  967. usbh3 {
  968. pinctrl_usbh3_1: usbh3grp-1 {
  969. fsl,pins = <
  970. MX6QDL_PAD_RGMII_RX_CTL__USB_H3_DATA 0x40013030
  971. MX6QDL_PAD_RGMII_RXC__USB_H3_STROBE 0x40013030
  972. >;
  973. };
  974. pinctrl_usbh3_2: usbh3grp-2 {
  975. fsl,pins = <
  976. MX6QDL_PAD_RGMII_RXC__USB_H3_STROBE 0x40017030
  977. >;
  978. };
  979. };
  980. usdhc2 {
  981. pinctrl_usdhc2_1: usdhc2grp-1 {
  982. fsl,pins = <
  983. MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059
  984. MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059
  985. MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  986. MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  987. MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  988. MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  989. MX6QDL_PAD_NANDF_D4__SD2_DATA4 0x17059
  990. MX6QDL_PAD_NANDF_D5__SD2_DATA5 0x17059
  991. MX6QDL_PAD_NANDF_D6__SD2_DATA6 0x17059
  992. MX6QDL_PAD_NANDF_D7__SD2_DATA7 0x17059
  993. >;
  994. };
  995. pinctrl_usdhc2_2: usdhc2grp-2 {
  996. fsl,pins = <
  997. MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059
  998. MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059
  999. MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  1000. MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  1001. MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  1002. MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  1003. >;
  1004. };
  1005. };
  1006. usdhc3 {
  1007. pinctrl_usdhc3_1: usdhc3grp-1 {
  1008. fsl,pins = <
  1009. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  1010. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  1011. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  1012. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  1013. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  1014. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  1015. MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x17059
  1016. MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x17059
  1017. MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x17059
  1018. MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x17059
  1019. >;
  1020. };
  1021. pinctrl_usdhc3_2: usdhc3grp-2 {
  1022. fsl,pins = <
  1023. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  1024. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  1025. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  1026. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  1027. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  1028. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  1029. >;
  1030. };
  1031. };
  1032. usdhc4 {
  1033. pinctrl_usdhc4_1: usdhc4grp-1 {
  1034. fsl,pins = <
  1035. MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059
  1036. MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059
  1037. MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059
  1038. MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059
  1039. MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059
  1040. MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059
  1041. MX6QDL_PAD_SD4_DAT4__SD4_DATA4 0x17059
  1042. MX6QDL_PAD_SD4_DAT5__SD4_DATA5 0x17059
  1043. MX6QDL_PAD_SD4_DAT6__SD4_DATA6 0x17059
  1044. MX6QDL_PAD_SD4_DAT7__SD4_DATA7 0x17059
  1045. >;
  1046. };
  1047. pinctrl_usdhc4_2: usdhc4grp-2 {
  1048. fsl,pins = <
  1049. MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059
  1050. MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059
  1051. MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059
  1052. MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059
  1053. MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059
  1054. MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059
  1055. >;
  1056. };
  1057. };
  1058. weim {
  1059. pinctrl_weim_cs0_1: weim_cs0grp-1 {
  1060. fsl,pins = <
  1061. MX6QDL_PAD_EIM_CS0__EIM_CS0_B 0xb0b1
  1062. >;
  1063. };
  1064. pinctrl_weim_nor_1: weim_norgrp-1 {
  1065. fsl,pins = <
  1066. MX6QDL_PAD_EIM_OE__EIM_OE_B 0xb0b1
  1067. MX6QDL_PAD_EIM_RW__EIM_RW 0xb0b1
  1068. MX6QDL_PAD_EIM_WAIT__EIM_WAIT_B 0xb060
  1069. /* data */
  1070. MX6QDL_PAD_EIM_D16__EIM_DATA16 0x1b0b0
  1071. MX6QDL_PAD_EIM_D17__EIM_DATA17 0x1b0b0
  1072. MX6QDL_PAD_EIM_D18__EIM_DATA18 0x1b0b0
  1073. MX6QDL_PAD_EIM_D19__EIM_DATA19 0x1b0b0
  1074. MX6QDL_PAD_EIM_D20__EIM_DATA20 0x1b0b0
  1075. MX6QDL_PAD_EIM_D21__EIM_DATA21 0x1b0b0
  1076. MX6QDL_PAD_EIM_D22__EIM_DATA22 0x1b0b0
  1077. MX6QDL_PAD_EIM_D23__EIM_DATA23 0x1b0b0
  1078. MX6QDL_PAD_EIM_D24__EIM_DATA24 0x1b0b0
  1079. MX6QDL_PAD_EIM_D25__EIM_DATA25 0x1b0b0
  1080. MX6QDL_PAD_EIM_D26__EIM_DATA26 0x1b0b0
  1081. MX6QDL_PAD_EIM_D27__EIM_DATA27 0x1b0b0
  1082. MX6QDL_PAD_EIM_D28__EIM_DATA28 0x1b0b0
  1083. MX6QDL_PAD_EIM_D29__EIM_DATA29 0x1b0b0
  1084. MX6QDL_PAD_EIM_D30__EIM_DATA30 0x1b0b0
  1085. MX6QDL_PAD_EIM_D31__EIM_DATA31 0x1b0b0
  1086. /* address */
  1087. MX6QDL_PAD_EIM_A23__EIM_ADDR23 0xb0b1
  1088. MX6QDL_PAD_EIM_A22__EIM_ADDR22 0xb0b1
  1089. MX6QDL_PAD_EIM_A21__EIM_ADDR21 0xb0b1
  1090. MX6QDL_PAD_EIM_A20__EIM_ADDR20 0xb0b1
  1091. MX6QDL_PAD_EIM_A19__EIM_ADDR19 0xb0b1
  1092. MX6QDL_PAD_EIM_A18__EIM_ADDR18 0xb0b1
  1093. MX6QDL_PAD_EIM_A17__EIM_ADDR17 0xb0b1
  1094. MX6QDL_PAD_EIM_A16__EIM_ADDR16 0xb0b1
  1095. MX6QDL_PAD_EIM_DA15__EIM_AD15 0xb0b1
  1096. MX6QDL_PAD_EIM_DA14__EIM_AD14 0xb0b1
  1097. MX6QDL_PAD_EIM_DA13__EIM_AD13 0xb0b1
  1098. MX6QDL_PAD_EIM_DA12__EIM_AD12 0xb0b1
  1099. MX6QDL_PAD_EIM_DA11__EIM_AD11 0xb0b1
  1100. MX6QDL_PAD_EIM_DA10__EIM_AD10 0xb0b1
  1101. MX6QDL_PAD_EIM_DA9__EIM_AD09 0xb0b1
  1102. MX6QDL_PAD_EIM_DA8__EIM_AD08 0xb0b1
  1103. MX6QDL_PAD_EIM_DA7__EIM_AD07 0xb0b1
  1104. MX6QDL_PAD_EIM_DA6__EIM_AD06 0xb0b1
  1105. MX6QDL_PAD_EIM_DA5__EIM_AD05 0xb0b1
  1106. MX6QDL_PAD_EIM_DA4__EIM_AD04 0xb0b1
  1107. MX6QDL_PAD_EIM_DA3__EIM_AD03 0xb0b1
  1108. MX6QDL_PAD_EIM_DA2__EIM_AD02 0xb0b1
  1109. MX6QDL_PAD_EIM_DA1__EIM_AD01 0xb0b1
  1110. MX6QDL_PAD_EIM_DA0__EIM_AD00 0xb0b1
  1111. >;
  1112. };
  1113. };
  1114. };
  1115. ldb: ldb@020e0008 {
  1116. #address-cells = <1>;
  1117. #size-cells = <0>;
  1118. compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb";
  1119. gpr = <&gpr>;
  1120. status = "disabled";
  1121. lvds-channel@0 {
  1122. reg = <0>;
  1123. status = "disabled";
  1124. };
  1125. lvds-channel@1 {
  1126. reg = <1>;
  1127. status = "disabled";
  1128. };
  1129. };
  1130. dcic1: dcic@020e4000 {
  1131. reg = <0x020e4000 0x4000>;
  1132. interrupts = <0 124 0x04>;
  1133. };
  1134. dcic2: dcic@020e8000 {
  1135. reg = <0x020e8000 0x4000>;
  1136. interrupts = <0 125 0x04>;
  1137. };
  1138. sdma: sdma@020ec000 {
  1139. compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
  1140. reg = <0x020ec000 0x4000>;
  1141. interrupts = <0 2 0x04>;
  1142. clocks = <&clks 155>, <&clks 155>;
  1143. clock-names = "ipg", "ahb";
  1144. #dma-cells = <3>;
  1145. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
  1146. };
  1147. };
  1148. aips-bus@02100000 { /* AIPS2 */
  1149. compatible = "fsl,aips-bus", "simple-bus";
  1150. #address-cells = <1>;
  1151. #size-cells = <1>;
  1152. reg = <0x02100000 0x100000>;
  1153. ranges;
  1154. caam@02100000 {
  1155. reg = <0x02100000 0x40000>;
  1156. interrupts = <0 105 0x04 0 106 0x04>;
  1157. };
  1158. aipstz@0217c000 { /* AIPSTZ2 */
  1159. reg = <0x0217c000 0x4000>;
  1160. };
  1161. usbotg: usb@02184000 {
  1162. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  1163. reg = <0x02184000 0x200>;
  1164. interrupts = <0 43 0x04>;
  1165. clocks = <&clks 162>;
  1166. fsl,usbphy = <&usbphy1>;
  1167. fsl,usbmisc = <&usbmisc 0>;
  1168. status = "disabled";
  1169. };
  1170. usbh1: usb@02184200 {
  1171. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  1172. reg = <0x02184200 0x200>;
  1173. interrupts = <0 40 0x04>;
  1174. clocks = <&clks 162>;
  1175. fsl,usbphy = <&usbphy2>;
  1176. fsl,usbmisc = <&usbmisc 1>;
  1177. status = "disabled";
  1178. };
  1179. usbh2: usb@02184400 {
  1180. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  1181. reg = <0x02184400 0x200>;
  1182. interrupts = <0 41 0x04>;
  1183. clocks = <&clks 162>;
  1184. fsl,usbmisc = <&usbmisc 2>;
  1185. status = "disabled";
  1186. };
  1187. usbh3: usb@02184600 {
  1188. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  1189. reg = <0x02184600 0x200>;
  1190. interrupts = <0 42 0x04>;
  1191. clocks = <&clks 162>;
  1192. fsl,usbmisc = <&usbmisc 3>;
  1193. status = "disabled";
  1194. };
  1195. usbmisc: usbmisc@02184800 {
  1196. #index-cells = <1>;
  1197. compatible = "fsl,imx6q-usbmisc";
  1198. reg = <0x02184800 0x200>;
  1199. clocks = <&clks 162>;
  1200. };
  1201. fec: ethernet@02188000 {
  1202. compatible = "fsl,imx6q-fec";
  1203. reg = <0x02188000 0x4000>;
  1204. interrupts = <0 118 0x04 0 119 0x04>;
  1205. clocks = <&clks 117>, <&clks 117>, <&clks 190>;
  1206. clock-names = "ipg", "ahb", "ptp";
  1207. status = "disabled";
  1208. };
  1209. mlb@0218c000 {
  1210. reg = <0x0218c000 0x4000>;
  1211. interrupts = <0 53 0x04 0 117 0x04 0 126 0x04>;
  1212. };
  1213. usdhc1: usdhc@02190000 {
  1214. compatible = "fsl,imx6q-usdhc";
  1215. reg = <0x02190000 0x4000>;
  1216. interrupts = <0 22 0x04>;
  1217. clocks = <&clks 163>, <&clks 163>, <&clks 163>;
  1218. clock-names = "ipg", "ahb", "per";
  1219. bus-width = <4>;
  1220. status = "disabled";
  1221. };
  1222. usdhc2: usdhc@02194000 {
  1223. compatible = "fsl,imx6q-usdhc";
  1224. reg = <0x02194000 0x4000>;
  1225. interrupts = <0 23 0x04>;
  1226. clocks = <&clks 164>, <&clks 164>, <&clks 164>;
  1227. clock-names = "ipg", "ahb", "per";
  1228. bus-width = <4>;
  1229. status = "disabled";
  1230. };
  1231. usdhc3: usdhc@02198000 {
  1232. compatible = "fsl,imx6q-usdhc";
  1233. reg = <0x02198000 0x4000>;
  1234. interrupts = <0 24 0x04>;
  1235. clocks = <&clks 165>, <&clks 165>, <&clks 165>;
  1236. clock-names = "ipg", "ahb", "per";
  1237. bus-width = <4>;
  1238. status = "disabled";
  1239. };
  1240. usdhc4: usdhc@0219c000 {
  1241. compatible = "fsl,imx6q-usdhc";
  1242. reg = <0x0219c000 0x4000>;
  1243. interrupts = <0 25 0x04>;
  1244. clocks = <&clks 166>, <&clks 166>, <&clks 166>;
  1245. clock-names = "ipg", "ahb", "per";
  1246. bus-width = <4>;
  1247. status = "disabled";
  1248. };
  1249. i2c1: i2c@021a0000 {
  1250. #address-cells = <1>;
  1251. #size-cells = <0>;
  1252. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  1253. reg = <0x021a0000 0x4000>;
  1254. interrupts = <0 36 0x04>;
  1255. clocks = <&clks 125>;
  1256. status = "disabled";
  1257. };
  1258. i2c2: i2c@021a4000 {
  1259. #address-cells = <1>;
  1260. #size-cells = <0>;
  1261. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  1262. reg = <0x021a4000 0x4000>;
  1263. interrupts = <0 37 0x04>;
  1264. clocks = <&clks 126>;
  1265. status = "disabled";
  1266. };
  1267. i2c3: i2c@021a8000 {
  1268. #address-cells = <1>;
  1269. #size-cells = <0>;
  1270. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  1271. reg = <0x021a8000 0x4000>;
  1272. interrupts = <0 38 0x04>;
  1273. clocks = <&clks 127>;
  1274. status = "disabled";
  1275. };
  1276. romcp@021ac000 {
  1277. reg = <0x021ac000 0x4000>;
  1278. };
  1279. mmdc0: mmdc@021b0000 { /* MMDC0 */
  1280. compatible = "fsl,imx6q-mmdc";
  1281. reg = <0x021b0000 0x4000>;
  1282. };
  1283. mmdc1: mmdc@021b4000 { /* MMDC1 */
  1284. reg = <0x021b4000 0x4000>;
  1285. };
  1286. weim: weim@021b8000 {
  1287. compatible = "fsl,imx6q-weim";
  1288. reg = <0x021b8000 0x4000>;
  1289. interrupts = <0 14 0x04>;
  1290. clocks = <&clks 196>;
  1291. };
  1292. ocotp@021bc000 {
  1293. compatible = "fsl,imx6q-ocotp";
  1294. reg = <0x021bc000 0x4000>;
  1295. };
  1296. tzasc@021d0000 { /* TZASC1 */
  1297. reg = <0x021d0000 0x4000>;
  1298. interrupts = <0 108 0x04>;
  1299. };
  1300. tzasc@021d4000 { /* TZASC2 */
  1301. reg = <0x021d4000 0x4000>;
  1302. interrupts = <0 109 0x04>;
  1303. };
  1304. audmux: audmux@021d8000 {
  1305. compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
  1306. reg = <0x021d8000 0x4000>;
  1307. status = "disabled";
  1308. };
  1309. mipi@021dc000 { /* MIPI-CSI */
  1310. reg = <0x021dc000 0x4000>;
  1311. };
  1312. mipi@021e0000 { /* MIPI-DSI */
  1313. reg = <0x021e0000 0x4000>;
  1314. };
  1315. vdoa@021e4000 {
  1316. reg = <0x021e4000 0x4000>;
  1317. interrupts = <0 18 0x04>;
  1318. };
  1319. uart2: serial@021e8000 {
  1320. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1321. reg = <0x021e8000 0x4000>;
  1322. interrupts = <0 27 0x04>;
  1323. clocks = <&clks 160>, <&clks 161>;
  1324. clock-names = "ipg", "per";
  1325. status = "disabled";
  1326. };
  1327. uart3: serial@021ec000 {
  1328. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1329. reg = <0x021ec000 0x4000>;
  1330. interrupts = <0 28 0x04>;
  1331. clocks = <&clks 160>, <&clks 161>;
  1332. clock-names = "ipg", "per";
  1333. status = "disabled";
  1334. };
  1335. uart4: serial@021f0000 {
  1336. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1337. reg = <0x021f0000 0x4000>;
  1338. interrupts = <0 29 0x04>;
  1339. clocks = <&clks 160>, <&clks 161>;
  1340. clock-names = "ipg", "per";
  1341. status = "disabled";
  1342. };
  1343. uart5: serial@021f4000 {
  1344. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1345. reg = <0x021f4000 0x4000>;
  1346. interrupts = <0 30 0x04>;
  1347. clocks = <&clks 160>, <&clks 161>;
  1348. clock-names = "ipg", "per";
  1349. status = "disabled";
  1350. };
  1351. };
  1352. ipu1: ipu@02400000 {
  1353. #crtc-cells = <1>;
  1354. compatible = "fsl,imx6q-ipu";
  1355. reg = <0x02400000 0x400000>;
  1356. interrupts = <0 6 0x4 0 5 0x4>;
  1357. clocks = <&clks 130>, <&clks 131>, <&clks 132>;
  1358. clock-names = "bus", "di0", "di1";
  1359. resets = <&src 2>;
  1360. };
  1361. };
  1362. };