Kconfig 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_HAVE_CUSTOM_GPIO_H
  5. select HAVE_AOUT
  6. select HAVE_DMA_API_DEBUG
  7. select HAVE_IDE if PCI || ISA || PCMCIA
  8. select HAVE_DMA_ATTRS
  9. select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
  10. select HAVE_MEMBLOCK
  11. select RTC_LIB
  12. select SYS_SUPPORTS_APM_EMULATION
  13. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  14. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  15. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  16. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  17. select HAVE_ARCH_KGDB
  18. select HAVE_ARCH_TRACEHOOK
  19. select HAVE_KPROBES if !XIP_KERNEL
  20. select HAVE_KRETPROBES if (HAVE_KPROBES)
  21. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  22. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  23. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  24. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  25. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  26. select HAVE_GENERIC_DMA_COHERENT
  27. select HAVE_KERNEL_GZIP
  28. select HAVE_KERNEL_LZO
  29. select HAVE_KERNEL_LZMA
  30. select HAVE_KERNEL_XZ
  31. select HAVE_IRQ_WORK
  32. select HAVE_PERF_EVENTS
  33. select PERF_USE_VMALLOC
  34. select HAVE_REGS_AND_STACK_ACCESS_API
  35. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  36. select HAVE_C_RECORDMCOUNT
  37. select HAVE_GENERIC_HARDIRQS
  38. select HARDIRQS_SW_RESEND
  39. select GENERIC_IRQ_PROBE
  40. select GENERIC_IRQ_SHOW
  41. select GENERIC_IRQ_PROBE
  42. select ARCH_WANT_IPC_PARSE_VERSION
  43. select HARDIRQS_SW_RESEND
  44. select CPU_PM if (SUSPEND || CPU_IDLE)
  45. select GENERIC_PCI_IOMAP
  46. select HAVE_BPF_JIT
  47. select GENERIC_SMP_IDLE_THREAD
  48. select KTIME_SCALAR
  49. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  50. select GENERIC_STRNCPY_FROM_USER
  51. select GENERIC_STRNLEN_USER
  52. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
  53. help
  54. The ARM series is a line of low-power-consumption RISC chip designs
  55. licensed by ARM Ltd and targeted at embedded applications and
  56. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  57. manufactured, but legacy ARM-based PC hardware remains popular in
  58. Europe. There is an ARM Linux project with a web page at
  59. <http://www.arm.linux.org.uk/>.
  60. config ARM_HAS_SG_CHAIN
  61. bool
  62. config NEED_SG_DMA_LENGTH
  63. bool
  64. config ARM_DMA_USE_IOMMU
  65. select NEED_SG_DMA_LENGTH
  66. select ARM_HAS_SG_CHAIN
  67. bool
  68. config HAVE_PWM
  69. bool
  70. config MIGHT_HAVE_PCI
  71. bool
  72. config SYS_SUPPORTS_APM_EMULATION
  73. bool
  74. config GENERIC_GPIO
  75. bool
  76. config HAVE_TCM
  77. bool
  78. select GENERIC_ALLOCATOR
  79. config HAVE_PROC_CPU
  80. bool
  81. config NO_IOPORT
  82. bool
  83. config EISA
  84. bool
  85. ---help---
  86. The Extended Industry Standard Architecture (EISA) bus was
  87. developed as an open alternative to the IBM MicroChannel bus.
  88. The EISA bus provided some of the features of the IBM MicroChannel
  89. bus while maintaining backward compatibility with cards made for
  90. the older ISA bus. The EISA bus saw limited use between 1988 and
  91. 1995 when it was made obsolete by the PCI bus.
  92. Say Y here if you are building a kernel for an EISA-based machine.
  93. Otherwise, say N.
  94. config SBUS
  95. bool
  96. config STACKTRACE_SUPPORT
  97. bool
  98. default y
  99. config HAVE_LATENCYTOP_SUPPORT
  100. bool
  101. depends on !SMP
  102. default y
  103. config LOCKDEP_SUPPORT
  104. bool
  105. default y
  106. config TRACE_IRQFLAGS_SUPPORT
  107. bool
  108. default y
  109. config GENERIC_LOCKBREAK
  110. bool
  111. default y
  112. depends on SMP && PREEMPT
  113. config RWSEM_GENERIC_SPINLOCK
  114. bool
  115. default y
  116. config RWSEM_XCHGADD_ALGORITHM
  117. bool
  118. config ARCH_HAS_ILOG2_U32
  119. bool
  120. config ARCH_HAS_ILOG2_U64
  121. bool
  122. config ARCH_HAS_CPUFREQ
  123. bool
  124. help
  125. Internal node to signify that the ARCH has CPUFREQ support
  126. and that the relevant menu configurations are displayed for
  127. it.
  128. config GENERIC_HWEIGHT
  129. bool
  130. default y
  131. config GENERIC_CALIBRATE_DELAY
  132. bool
  133. default y
  134. config ARCH_MAY_HAVE_PC_FDC
  135. bool
  136. config ZONE_DMA
  137. bool
  138. config NEED_DMA_MAP_STATE
  139. def_bool y
  140. config ARCH_HAS_DMA_SET_COHERENT_MASK
  141. bool
  142. config GENERIC_ISA_DMA
  143. bool
  144. config FIQ
  145. bool
  146. config NEED_RET_TO_USER
  147. bool
  148. config ARCH_MTD_XIP
  149. bool
  150. config VECTORS_BASE
  151. hex
  152. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  153. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  154. default 0x00000000
  155. help
  156. The base address of exception vectors.
  157. config ARM_PATCH_PHYS_VIRT
  158. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  159. default y
  160. depends on !XIP_KERNEL && MMU
  161. depends on !ARCH_REALVIEW || !SPARSEMEM
  162. help
  163. Patch phys-to-virt and virt-to-phys translation functions at
  164. boot and module load time according to the position of the
  165. kernel in system memory.
  166. This can only be used with non-XIP MMU kernels where the base
  167. of physical memory is at a 16MB boundary.
  168. Only disable this option if you know that you do not require
  169. this feature (eg, building a kernel for a single machine) and
  170. you need to shrink the kernel to the minimal size.
  171. config NEED_MACH_IO_H
  172. bool
  173. help
  174. Select this when mach/io.h is required to provide special
  175. definitions for this platform. The need for mach/io.h should
  176. be avoided when possible.
  177. config NEED_MACH_MEMORY_H
  178. bool
  179. help
  180. Select this when mach/memory.h is required to provide special
  181. definitions for this platform. The need for mach/memory.h should
  182. be avoided when possible.
  183. config PHYS_OFFSET
  184. hex "Physical address of main memory" if MMU
  185. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  186. default DRAM_BASE if !MMU
  187. help
  188. Please provide the physical address corresponding to the
  189. location of main memory in your system.
  190. config GENERIC_BUG
  191. def_bool y
  192. depends on BUG
  193. source "init/Kconfig"
  194. source "kernel/Kconfig.freezer"
  195. menu "System Type"
  196. config MMU
  197. bool "MMU-based Paged Memory Management Support"
  198. default y
  199. help
  200. Select if you want MMU-based virtualised addressing space
  201. support by paged memory management. If unsure, say 'Y'.
  202. #
  203. # The "ARM system type" choice list is ordered alphabetically by option
  204. # text. Please add new entries in the option alphabetic order.
  205. #
  206. choice
  207. prompt "ARM system type"
  208. default ARCH_VERSATILE
  209. config ARCH_SOCFPGA
  210. bool "Altera SOCFPGA family"
  211. select ARCH_WANT_OPTIONAL_GPIOLIB
  212. select ARM_AMBA
  213. select ARM_GIC
  214. select CACHE_L2X0
  215. select CLKDEV_LOOKUP
  216. select COMMON_CLK
  217. select CPU_V7
  218. select DW_APB_TIMER
  219. select DW_APB_TIMER_OF
  220. select GENERIC_CLOCKEVENTS
  221. select GPIO_PL061 if GPIOLIB
  222. select HAVE_ARM_SCU
  223. select SPARSE_IRQ
  224. select USE_OF
  225. help
  226. This enables support for Altera SOCFPGA Cyclone V platform
  227. config ARCH_INTEGRATOR
  228. bool "ARM Ltd. Integrator family"
  229. select ARM_AMBA
  230. select ARCH_HAS_CPUFREQ
  231. select COMMON_CLK
  232. select CLK_VERSATILE
  233. select HAVE_TCM
  234. select ICST
  235. select GENERIC_CLOCKEVENTS
  236. select PLAT_VERSATILE
  237. select PLAT_VERSATILE_FPGA_IRQ
  238. select NEED_MACH_IO_H
  239. select NEED_MACH_MEMORY_H
  240. select SPARSE_IRQ
  241. select MULTI_IRQ_HANDLER
  242. help
  243. Support for ARM's Integrator platform.
  244. config ARCH_REALVIEW
  245. bool "ARM Ltd. RealView family"
  246. select ARM_AMBA
  247. select CLKDEV_LOOKUP
  248. select HAVE_MACH_CLKDEV
  249. select ICST
  250. select GENERIC_CLOCKEVENTS
  251. select ARCH_WANT_OPTIONAL_GPIOLIB
  252. select PLAT_VERSATILE
  253. select PLAT_VERSATILE_CLOCK
  254. select PLAT_VERSATILE_CLCD
  255. select ARM_TIMER_SP804
  256. select GPIO_PL061 if GPIOLIB
  257. select NEED_MACH_MEMORY_H
  258. help
  259. This enables support for ARM Ltd RealView boards.
  260. config ARCH_VERSATILE
  261. bool "ARM Ltd. Versatile family"
  262. select ARM_AMBA
  263. select ARM_VIC
  264. select CLKDEV_LOOKUP
  265. select HAVE_MACH_CLKDEV
  266. select ICST
  267. select GENERIC_CLOCKEVENTS
  268. select ARCH_WANT_OPTIONAL_GPIOLIB
  269. select NEED_MACH_IO_H if PCI
  270. select PLAT_VERSATILE
  271. select PLAT_VERSATILE_CLOCK
  272. select PLAT_VERSATILE_CLCD
  273. select PLAT_VERSATILE_FPGA_IRQ
  274. select ARM_TIMER_SP804
  275. help
  276. This enables support for ARM Ltd Versatile board.
  277. config ARCH_VEXPRESS
  278. bool "ARM Ltd. Versatile Express family"
  279. select ARCH_WANT_OPTIONAL_GPIOLIB
  280. select ARM_AMBA
  281. select ARM_TIMER_SP804
  282. select CLKDEV_LOOKUP
  283. select COMMON_CLK
  284. select GENERIC_CLOCKEVENTS
  285. select HAVE_CLK
  286. select HAVE_PATA_PLATFORM
  287. select ICST
  288. select NO_IOPORT
  289. select PLAT_VERSATILE
  290. select PLAT_VERSATILE_CLCD
  291. select REGULATOR_FIXED_VOLTAGE if REGULATOR
  292. help
  293. This enables support for the ARM Ltd Versatile Express boards.
  294. config ARCH_AT91
  295. bool "Atmel AT91"
  296. select ARCH_REQUIRE_GPIOLIB
  297. select HAVE_CLK
  298. select CLKDEV_LOOKUP
  299. select IRQ_DOMAIN
  300. select NEED_MACH_IO_H if PCCARD
  301. help
  302. This enables support for systems based on Atmel
  303. AT91RM9200 and AT91SAM9* processors.
  304. config ARCH_BCMRING
  305. bool "Broadcom BCMRING"
  306. depends on MMU
  307. select CPU_V6
  308. select ARM_AMBA
  309. select ARM_TIMER_SP804
  310. select CLKDEV_LOOKUP
  311. select GENERIC_CLOCKEVENTS
  312. select ARCH_WANT_OPTIONAL_GPIOLIB
  313. help
  314. Support for Broadcom's BCMRing platform.
  315. config ARCH_HIGHBANK
  316. bool "Calxeda Highbank-based"
  317. select ARCH_WANT_OPTIONAL_GPIOLIB
  318. select ARM_AMBA
  319. select ARM_GIC
  320. select ARM_TIMER_SP804
  321. select CACHE_L2X0
  322. select CLKDEV_LOOKUP
  323. select COMMON_CLK
  324. select CPU_V7
  325. select GENERIC_CLOCKEVENTS
  326. select HAVE_ARM_SCU
  327. select HAVE_SMP
  328. select SPARSE_IRQ
  329. select USE_OF
  330. help
  331. Support for the Calxeda Highbank SoC based boards.
  332. config ARCH_CLPS711X
  333. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  334. select CPU_ARM720T
  335. select ARCH_USES_GETTIMEOFFSET
  336. select NEED_MACH_MEMORY_H
  337. help
  338. Support for Cirrus Logic 711x/721x/731x based boards.
  339. config ARCH_CNS3XXX
  340. bool "Cavium Networks CNS3XXX family"
  341. select CPU_V6K
  342. select GENERIC_CLOCKEVENTS
  343. select ARM_GIC
  344. select MIGHT_HAVE_CACHE_L2X0
  345. select MIGHT_HAVE_PCI
  346. select PCI_DOMAINS if PCI
  347. help
  348. Support for Cavium Networks CNS3XXX platform.
  349. config ARCH_GEMINI
  350. bool "Cortina Systems Gemini"
  351. select CPU_FA526
  352. select ARCH_REQUIRE_GPIOLIB
  353. select ARCH_USES_GETTIMEOFFSET
  354. help
  355. Support for the Cortina Systems Gemini family SoCs
  356. config ARCH_PRIMA2
  357. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  358. select CPU_V7
  359. select NO_IOPORT
  360. select ARCH_REQUIRE_GPIOLIB
  361. select GENERIC_CLOCKEVENTS
  362. select CLKDEV_LOOKUP
  363. select GENERIC_IRQ_CHIP
  364. select MIGHT_HAVE_CACHE_L2X0
  365. select PINCTRL
  366. select PINCTRL_SIRF
  367. select USE_OF
  368. select ZONE_DMA
  369. help
  370. Support for CSR SiRFSoC ARM Cortex A9 Platform
  371. config ARCH_EBSA110
  372. bool "EBSA-110"
  373. select CPU_SA110
  374. select ISA
  375. select NO_IOPORT
  376. select ARCH_USES_GETTIMEOFFSET
  377. select NEED_MACH_IO_H
  378. select NEED_MACH_MEMORY_H
  379. help
  380. This is an evaluation board for the StrongARM processor available
  381. from Digital. It has limited hardware on-board, including an
  382. Ethernet interface, two PCMCIA sockets, two serial ports and a
  383. parallel port.
  384. config ARCH_EP93XX
  385. bool "EP93xx-based"
  386. select CPU_ARM920T
  387. select ARM_AMBA
  388. select ARM_VIC
  389. select CLKDEV_LOOKUP
  390. select ARCH_REQUIRE_GPIOLIB
  391. select ARCH_HAS_HOLES_MEMORYMODEL
  392. select ARCH_USES_GETTIMEOFFSET
  393. select NEED_MACH_MEMORY_H
  394. help
  395. This enables support for the Cirrus EP93xx series of CPUs.
  396. config ARCH_FOOTBRIDGE
  397. bool "FootBridge"
  398. select CPU_SA110
  399. select FOOTBRIDGE
  400. select GENERIC_CLOCKEVENTS
  401. select HAVE_IDE
  402. select NEED_MACH_IO_H
  403. select NEED_MACH_MEMORY_H
  404. help
  405. Support for systems based on the DC21285 companion chip
  406. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  407. config ARCH_MXC
  408. bool "Freescale MXC/iMX-based"
  409. select GENERIC_CLOCKEVENTS
  410. select ARCH_REQUIRE_GPIOLIB
  411. select CLKDEV_LOOKUP
  412. select CLKSRC_MMIO
  413. select GENERIC_IRQ_CHIP
  414. select MULTI_IRQ_HANDLER
  415. select SPARSE_IRQ
  416. select USE_OF
  417. help
  418. Support for Freescale MXC/iMX-based family of processors
  419. config ARCH_MXS
  420. bool "Freescale MXS-based"
  421. select GENERIC_CLOCKEVENTS
  422. select ARCH_REQUIRE_GPIOLIB
  423. select CLKDEV_LOOKUP
  424. select CLKSRC_MMIO
  425. select COMMON_CLK
  426. select HAVE_CLK_PREPARE
  427. select MULTI_IRQ_HANDLER
  428. select PINCTRL
  429. select SPARSE_IRQ
  430. select USE_OF
  431. help
  432. Support for Freescale MXS-based family of processors
  433. config ARCH_NETX
  434. bool "Hilscher NetX based"
  435. select CLKSRC_MMIO
  436. select CPU_ARM926T
  437. select ARM_VIC
  438. select GENERIC_CLOCKEVENTS
  439. help
  440. This enables support for systems based on the Hilscher NetX Soc
  441. config ARCH_H720X
  442. bool "Hynix HMS720x-based"
  443. select CPU_ARM720T
  444. select ISA_DMA_API
  445. select ARCH_USES_GETTIMEOFFSET
  446. help
  447. This enables support for systems based on the Hynix HMS720x
  448. config ARCH_IOP13XX
  449. bool "IOP13xx-based"
  450. depends on MMU
  451. select CPU_XSC3
  452. select PLAT_IOP
  453. select PCI
  454. select ARCH_SUPPORTS_MSI
  455. select VMSPLIT_1G
  456. select NEED_MACH_IO_H
  457. select NEED_MACH_MEMORY_H
  458. select NEED_RET_TO_USER
  459. help
  460. Support for Intel's IOP13XX (XScale) family of processors.
  461. config ARCH_IOP32X
  462. bool "IOP32x-based"
  463. depends on MMU
  464. select CPU_XSCALE
  465. select NEED_MACH_IO_H
  466. select NEED_RET_TO_USER
  467. select PLAT_IOP
  468. select PCI
  469. select ARCH_REQUIRE_GPIOLIB
  470. help
  471. Support for Intel's 80219 and IOP32X (XScale) family of
  472. processors.
  473. config ARCH_IOP33X
  474. bool "IOP33x-based"
  475. depends on MMU
  476. select CPU_XSCALE
  477. select NEED_MACH_IO_H
  478. select NEED_RET_TO_USER
  479. select PLAT_IOP
  480. select PCI
  481. select ARCH_REQUIRE_GPIOLIB
  482. help
  483. Support for Intel's IOP33X (XScale) family of processors.
  484. config ARCH_IXP4XX
  485. bool "IXP4xx-based"
  486. depends on MMU
  487. select ARCH_HAS_DMA_SET_COHERENT_MASK
  488. select CLKSRC_MMIO
  489. select CPU_XSCALE
  490. select ARCH_REQUIRE_GPIOLIB
  491. select GENERIC_CLOCKEVENTS
  492. select MIGHT_HAVE_PCI
  493. select NEED_MACH_IO_H
  494. select DMABOUNCE if PCI
  495. help
  496. Support for Intel's IXP4XX (XScale) family of processors.
  497. config ARCH_MVEBU
  498. bool "Marvell SOCs with Device Tree support"
  499. select GENERIC_CLOCKEVENTS
  500. select MULTI_IRQ_HANDLER
  501. select SPARSE_IRQ
  502. select CLKSRC_MMIO
  503. select GENERIC_IRQ_CHIP
  504. select IRQ_DOMAIN
  505. select COMMON_CLK
  506. help
  507. Support for the Marvell SoC Family with device tree support
  508. config ARCH_DOVE
  509. bool "Marvell Dove"
  510. select CPU_V7
  511. select PCI
  512. select ARCH_REQUIRE_GPIOLIB
  513. select GENERIC_CLOCKEVENTS
  514. select NEED_MACH_IO_H
  515. select PLAT_ORION
  516. help
  517. Support for the Marvell Dove SoC 88AP510
  518. config ARCH_KIRKWOOD
  519. bool "Marvell Kirkwood"
  520. select CPU_FEROCEON
  521. select PCI
  522. select ARCH_REQUIRE_GPIOLIB
  523. select GENERIC_CLOCKEVENTS
  524. select NEED_MACH_IO_H
  525. select PLAT_ORION
  526. help
  527. Support for the following Marvell Kirkwood series SoCs:
  528. 88F6180, 88F6192 and 88F6281.
  529. config ARCH_LPC32XX
  530. bool "NXP LPC32XX"
  531. select CLKSRC_MMIO
  532. select CPU_ARM926T
  533. select ARCH_REQUIRE_GPIOLIB
  534. select HAVE_IDE
  535. select ARM_AMBA
  536. select USB_ARCH_HAS_OHCI
  537. select CLKDEV_LOOKUP
  538. select GENERIC_CLOCKEVENTS
  539. select USE_OF
  540. select HAVE_PWM
  541. help
  542. Support for the NXP LPC32XX family of processors
  543. config ARCH_MV78XX0
  544. bool "Marvell MV78xx0"
  545. select CPU_FEROCEON
  546. select PCI
  547. select ARCH_REQUIRE_GPIOLIB
  548. select GENERIC_CLOCKEVENTS
  549. select NEED_MACH_IO_H
  550. select PLAT_ORION
  551. help
  552. Support for the following Marvell MV78xx0 series SoCs:
  553. MV781x0, MV782x0.
  554. config ARCH_ORION5X
  555. bool "Marvell Orion"
  556. depends on MMU
  557. select CPU_FEROCEON
  558. select PCI
  559. select ARCH_REQUIRE_GPIOLIB
  560. select GENERIC_CLOCKEVENTS
  561. select NEED_MACH_IO_H
  562. select PLAT_ORION
  563. help
  564. Support for the following Marvell Orion 5x series SoCs:
  565. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  566. Orion-2 (5281), Orion-1-90 (6183).
  567. config ARCH_MMP
  568. bool "Marvell PXA168/910/MMP2"
  569. depends on MMU
  570. select ARCH_REQUIRE_GPIOLIB
  571. select CLKDEV_LOOKUP
  572. select GENERIC_CLOCKEVENTS
  573. select GPIO_PXA
  574. select IRQ_DOMAIN
  575. select PLAT_PXA
  576. select SPARSE_IRQ
  577. select GENERIC_ALLOCATOR
  578. help
  579. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  580. config ARCH_KS8695
  581. bool "Micrel/Kendin KS8695"
  582. select CPU_ARM922T
  583. select ARCH_REQUIRE_GPIOLIB
  584. select ARCH_USES_GETTIMEOFFSET
  585. select NEED_MACH_MEMORY_H
  586. help
  587. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  588. System-on-Chip devices.
  589. config ARCH_W90X900
  590. bool "Nuvoton W90X900 CPU"
  591. select CPU_ARM926T
  592. select ARCH_REQUIRE_GPIOLIB
  593. select CLKDEV_LOOKUP
  594. select CLKSRC_MMIO
  595. select GENERIC_CLOCKEVENTS
  596. help
  597. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  598. At present, the w90x900 has been renamed nuc900, regarding
  599. the ARM series product line, you can login the following
  600. link address to know more.
  601. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  602. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  603. config ARCH_TEGRA
  604. bool "NVIDIA Tegra"
  605. select CLKDEV_LOOKUP
  606. select CLKSRC_MMIO
  607. select GENERIC_CLOCKEVENTS
  608. select GENERIC_GPIO
  609. select HAVE_CLK
  610. select HAVE_SMP
  611. select MIGHT_HAVE_CACHE_L2X0
  612. select NEED_MACH_IO_H if PCI
  613. select ARCH_HAS_CPUFREQ
  614. select USE_OF
  615. help
  616. This enables support for NVIDIA Tegra based systems (Tegra APX,
  617. Tegra 6xx and Tegra 2 series).
  618. config ARCH_PICOXCELL
  619. bool "Picochip picoXcell"
  620. select ARCH_REQUIRE_GPIOLIB
  621. select ARM_PATCH_PHYS_VIRT
  622. select ARM_VIC
  623. select CPU_V6K
  624. select DW_APB_TIMER
  625. select DW_APB_TIMER_OF
  626. select GENERIC_CLOCKEVENTS
  627. select GENERIC_GPIO
  628. select HAVE_TCM
  629. select NO_IOPORT
  630. select SPARSE_IRQ
  631. select USE_OF
  632. help
  633. This enables support for systems based on the Picochip picoXcell
  634. family of Femtocell devices. The picoxcell support requires device tree
  635. for all boards.
  636. config ARCH_PNX4008
  637. bool "Philips Nexperia PNX4008 Mobile"
  638. select CPU_ARM926T
  639. select CLKDEV_LOOKUP
  640. select ARCH_USES_GETTIMEOFFSET
  641. help
  642. This enables support for Philips PNX4008 mobile platform.
  643. config ARCH_PXA
  644. bool "PXA2xx/PXA3xx-based"
  645. depends on MMU
  646. select ARCH_MTD_XIP
  647. select ARCH_HAS_CPUFREQ
  648. select CLKDEV_LOOKUP
  649. select CLKSRC_MMIO
  650. select ARCH_REQUIRE_GPIOLIB
  651. select GENERIC_CLOCKEVENTS
  652. select GPIO_PXA
  653. select PLAT_PXA
  654. select SPARSE_IRQ
  655. select AUTO_ZRELADDR
  656. select MULTI_IRQ_HANDLER
  657. select ARM_CPU_SUSPEND if PM
  658. select HAVE_IDE
  659. help
  660. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  661. config ARCH_MSM
  662. bool "Qualcomm MSM"
  663. select HAVE_CLK
  664. select GENERIC_CLOCKEVENTS
  665. select ARCH_REQUIRE_GPIOLIB
  666. select CLKDEV_LOOKUP
  667. help
  668. Support for Qualcomm MSM/QSD based systems. This runs on the
  669. apps processor of the MSM/QSD and depends on a shared memory
  670. interface to the modem processor which runs the baseband
  671. stack and controls some vital subsystems
  672. (clock and power control, etc).
  673. config ARCH_SHMOBILE
  674. bool "Renesas SH-Mobile / R-Mobile"
  675. select HAVE_CLK
  676. select CLKDEV_LOOKUP
  677. select HAVE_MACH_CLKDEV
  678. select HAVE_SMP
  679. select GENERIC_CLOCKEVENTS
  680. select MIGHT_HAVE_CACHE_L2X0
  681. select NO_IOPORT
  682. select SPARSE_IRQ
  683. select MULTI_IRQ_HANDLER
  684. select PM_GENERIC_DOMAINS if PM
  685. select NEED_MACH_MEMORY_H
  686. help
  687. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  688. config ARCH_RPC
  689. bool "RiscPC"
  690. select ARCH_ACORN
  691. select FIQ
  692. select ARCH_MAY_HAVE_PC_FDC
  693. select HAVE_PATA_PLATFORM
  694. select ISA_DMA_API
  695. select NO_IOPORT
  696. select ARCH_SPARSEMEM_ENABLE
  697. select ARCH_USES_GETTIMEOFFSET
  698. select HAVE_IDE
  699. select NEED_MACH_IO_H
  700. select NEED_MACH_MEMORY_H
  701. help
  702. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  703. CD-ROM interface, serial and parallel port, and the floppy drive.
  704. config ARCH_SA1100
  705. bool "SA1100-based"
  706. select CLKSRC_MMIO
  707. select CPU_SA1100
  708. select ISA
  709. select ARCH_SPARSEMEM_ENABLE
  710. select ARCH_MTD_XIP
  711. select ARCH_HAS_CPUFREQ
  712. select CPU_FREQ
  713. select GENERIC_CLOCKEVENTS
  714. select CLKDEV_LOOKUP
  715. select ARCH_REQUIRE_GPIOLIB
  716. select HAVE_IDE
  717. select NEED_MACH_MEMORY_H
  718. select SPARSE_IRQ
  719. help
  720. Support for StrongARM 11x0 based boards.
  721. config ARCH_S3C24XX
  722. bool "Samsung S3C24XX SoCs"
  723. select GENERIC_GPIO
  724. select ARCH_HAS_CPUFREQ
  725. select HAVE_CLK
  726. select CLKDEV_LOOKUP
  727. select ARCH_USES_GETTIMEOFFSET
  728. select HAVE_S3C2410_I2C if I2C
  729. select HAVE_S3C_RTC if RTC_CLASS
  730. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  731. select NEED_MACH_IO_H
  732. help
  733. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  734. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  735. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  736. Samsung SMDK2410 development board (and derivatives).
  737. config ARCH_S3C64XX
  738. bool "Samsung S3C64XX"
  739. select PLAT_SAMSUNG
  740. select CPU_V6
  741. select ARM_VIC
  742. select HAVE_CLK
  743. select HAVE_TCM
  744. select CLKDEV_LOOKUP
  745. select NO_IOPORT
  746. select ARCH_USES_GETTIMEOFFSET
  747. select ARCH_HAS_CPUFREQ
  748. select ARCH_REQUIRE_GPIOLIB
  749. select SAMSUNG_CLKSRC
  750. select SAMSUNG_IRQ_VIC_TIMER
  751. select S3C_GPIO_TRACK
  752. select S3C_DEV_NAND
  753. select USB_ARCH_HAS_OHCI
  754. select SAMSUNG_GPIOLIB_4BIT
  755. select HAVE_S3C2410_I2C if I2C
  756. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  757. help
  758. Samsung S3C64XX series based systems
  759. config ARCH_S5P64X0
  760. bool "Samsung S5P6440 S5P6450"
  761. select CPU_V6
  762. select GENERIC_GPIO
  763. select HAVE_CLK
  764. select CLKDEV_LOOKUP
  765. select CLKSRC_MMIO
  766. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  767. select GENERIC_CLOCKEVENTS
  768. select HAVE_S3C2410_I2C if I2C
  769. select HAVE_S3C_RTC if RTC_CLASS
  770. help
  771. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  772. SMDK6450.
  773. config ARCH_S5PC100
  774. bool "Samsung S5PC100"
  775. select GENERIC_GPIO
  776. select HAVE_CLK
  777. select CLKDEV_LOOKUP
  778. select CPU_V7
  779. select ARCH_USES_GETTIMEOFFSET
  780. select HAVE_S3C2410_I2C if I2C
  781. select HAVE_S3C_RTC if RTC_CLASS
  782. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  783. help
  784. Samsung S5PC100 series based systems
  785. config ARCH_S5PV210
  786. bool "Samsung S5PV210/S5PC110"
  787. select CPU_V7
  788. select ARCH_SPARSEMEM_ENABLE
  789. select ARCH_HAS_HOLES_MEMORYMODEL
  790. select GENERIC_GPIO
  791. select HAVE_CLK
  792. select CLKDEV_LOOKUP
  793. select CLKSRC_MMIO
  794. select ARCH_HAS_CPUFREQ
  795. select GENERIC_CLOCKEVENTS
  796. select HAVE_S3C2410_I2C if I2C
  797. select HAVE_S3C_RTC if RTC_CLASS
  798. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  799. select NEED_MACH_MEMORY_H
  800. help
  801. Samsung S5PV210/S5PC110 series based systems
  802. config ARCH_EXYNOS
  803. bool "SAMSUNG EXYNOS"
  804. select CPU_V7
  805. select ARCH_SPARSEMEM_ENABLE
  806. select ARCH_HAS_HOLES_MEMORYMODEL
  807. select GENERIC_GPIO
  808. select HAVE_CLK
  809. select CLKDEV_LOOKUP
  810. select ARCH_HAS_CPUFREQ
  811. select GENERIC_CLOCKEVENTS
  812. select HAVE_S3C_RTC if RTC_CLASS
  813. select HAVE_S3C2410_I2C if I2C
  814. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  815. select NEED_MACH_MEMORY_H
  816. help
  817. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  818. config ARCH_SHARK
  819. bool "Shark"
  820. select CPU_SA110
  821. select ISA
  822. select ISA_DMA
  823. select ZONE_DMA
  824. select PCI
  825. select ARCH_USES_GETTIMEOFFSET
  826. select NEED_MACH_MEMORY_H
  827. select NEED_MACH_IO_H
  828. help
  829. Support for the StrongARM based Digital DNARD machine, also known
  830. as "Shark" (<http://www.shark-linux.de/shark.html>).
  831. config ARCH_U300
  832. bool "ST-Ericsson U300 Series"
  833. depends on MMU
  834. select CLKSRC_MMIO
  835. select CPU_ARM926T
  836. select HAVE_TCM
  837. select ARM_AMBA
  838. select ARM_PATCH_PHYS_VIRT
  839. select ARM_VIC
  840. select GENERIC_CLOCKEVENTS
  841. select CLKDEV_LOOKUP
  842. select COMMON_CLK
  843. select GENERIC_GPIO
  844. select ARCH_REQUIRE_GPIOLIB
  845. help
  846. Support for ST-Ericsson U300 series mobile platforms.
  847. config ARCH_U8500
  848. bool "ST-Ericsson U8500 Series"
  849. depends on MMU
  850. select CPU_V7
  851. select ARM_AMBA
  852. select GENERIC_CLOCKEVENTS
  853. select CLKDEV_LOOKUP
  854. select ARCH_REQUIRE_GPIOLIB
  855. select ARCH_HAS_CPUFREQ
  856. select HAVE_SMP
  857. select MIGHT_HAVE_CACHE_L2X0
  858. help
  859. Support for ST-Ericsson's Ux500 architecture
  860. config ARCH_NOMADIK
  861. bool "STMicroelectronics Nomadik"
  862. select ARM_AMBA
  863. select ARM_VIC
  864. select CPU_ARM926T
  865. select COMMON_CLK
  866. select GENERIC_CLOCKEVENTS
  867. select PINCTRL
  868. select MIGHT_HAVE_CACHE_L2X0
  869. select ARCH_REQUIRE_GPIOLIB
  870. help
  871. Support for the Nomadik platform by ST-Ericsson
  872. config ARCH_DAVINCI
  873. bool "TI DaVinci"
  874. select GENERIC_CLOCKEVENTS
  875. select ARCH_REQUIRE_GPIOLIB
  876. select ZONE_DMA
  877. select HAVE_IDE
  878. select CLKDEV_LOOKUP
  879. select GENERIC_ALLOCATOR
  880. select GENERIC_IRQ_CHIP
  881. select ARCH_HAS_HOLES_MEMORYMODEL
  882. help
  883. Support for TI's DaVinci platform.
  884. config ARCH_OMAP
  885. bool "TI OMAP"
  886. depends on MMU
  887. select HAVE_CLK
  888. select ARCH_REQUIRE_GPIOLIB
  889. select ARCH_HAS_CPUFREQ
  890. select CLKSRC_MMIO
  891. select GENERIC_CLOCKEVENTS
  892. select ARCH_HAS_HOLES_MEMORYMODEL
  893. help
  894. Support for TI's OMAP platform (OMAP1/2/3/4).
  895. config PLAT_SPEAR
  896. bool "ST SPEAr"
  897. select ARM_AMBA
  898. select ARCH_REQUIRE_GPIOLIB
  899. select CLKDEV_LOOKUP
  900. select COMMON_CLK
  901. select CLKSRC_MMIO
  902. select GENERIC_CLOCKEVENTS
  903. select HAVE_CLK
  904. help
  905. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  906. config ARCH_VT8500
  907. bool "VIA/WonderMedia 85xx"
  908. select CPU_ARM926T
  909. select GENERIC_GPIO
  910. select ARCH_HAS_CPUFREQ
  911. select GENERIC_CLOCKEVENTS
  912. select ARCH_REQUIRE_GPIOLIB
  913. help
  914. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  915. config ARCH_ZYNQ
  916. bool "Xilinx Zynq ARM Cortex A9 Platform"
  917. select CPU_V7
  918. select GENERIC_CLOCKEVENTS
  919. select CLKDEV_LOOKUP
  920. select ARM_GIC
  921. select ARM_AMBA
  922. select ICST
  923. select MIGHT_HAVE_CACHE_L2X0
  924. select USE_OF
  925. help
  926. Support for Xilinx Zynq ARM Cortex A9 Platform
  927. endchoice
  928. #
  929. # This is sorted alphabetically by mach-* pathname. However, plat-*
  930. # Kconfigs may be included either alphabetically (according to the
  931. # plat- suffix) or along side the corresponding mach-* source.
  932. #
  933. source "arch/arm/mach-mvebu/Kconfig"
  934. source "arch/arm/mach-at91/Kconfig"
  935. source "arch/arm/mach-bcmring/Kconfig"
  936. source "arch/arm/mach-clps711x/Kconfig"
  937. source "arch/arm/mach-cns3xxx/Kconfig"
  938. source "arch/arm/mach-davinci/Kconfig"
  939. source "arch/arm/mach-dove/Kconfig"
  940. source "arch/arm/mach-ep93xx/Kconfig"
  941. source "arch/arm/mach-footbridge/Kconfig"
  942. source "arch/arm/mach-gemini/Kconfig"
  943. source "arch/arm/mach-h720x/Kconfig"
  944. source "arch/arm/mach-integrator/Kconfig"
  945. source "arch/arm/mach-iop32x/Kconfig"
  946. source "arch/arm/mach-iop33x/Kconfig"
  947. source "arch/arm/mach-iop13xx/Kconfig"
  948. source "arch/arm/mach-ixp4xx/Kconfig"
  949. source "arch/arm/mach-kirkwood/Kconfig"
  950. source "arch/arm/mach-ks8695/Kconfig"
  951. source "arch/arm/mach-msm/Kconfig"
  952. source "arch/arm/mach-mv78xx0/Kconfig"
  953. source "arch/arm/plat-mxc/Kconfig"
  954. source "arch/arm/mach-mxs/Kconfig"
  955. source "arch/arm/mach-netx/Kconfig"
  956. source "arch/arm/mach-nomadik/Kconfig"
  957. source "arch/arm/plat-nomadik/Kconfig"
  958. source "arch/arm/plat-omap/Kconfig"
  959. source "arch/arm/mach-omap1/Kconfig"
  960. source "arch/arm/mach-omap2/Kconfig"
  961. source "arch/arm/mach-orion5x/Kconfig"
  962. source "arch/arm/mach-pxa/Kconfig"
  963. source "arch/arm/plat-pxa/Kconfig"
  964. source "arch/arm/mach-mmp/Kconfig"
  965. source "arch/arm/mach-realview/Kconfig"
  966. source "arch/arm/mach-sa1100/Kconfig"
  967. source "arch/arm/plat-samsung/Kconfig"
  968. source "arch/arm/plat-s3c24xx/Kconfig"
  969. source "arch/arm/plat-spear/Kconfig"
  970. source "arch/arm/mach-s3c24xx/Kconfig"
  971. if ARCH_S3C24XX
  972. source "arch/arm/mach-s3c2412/Kconfig"
  973. source "arch/arm/mach-s3c2440/Kconfig"
  974. endif
  975. if ARCH_S3C64XX
  976. source "arch/arm/mach-s3c64xx/Kconfig"
  977. endif
  978. source "arch/arm/mach-s5p64x0/Kconfig"
  979. source "arch/arm/mach-s5pc100/Kconfig"
  980. source "arch/arm/mach-s5pv210/Kconfig"
  981. source "arch/arm/mach-exynos/Kconfig"
  982. source "arch/arm/mach-shmobile/Kconfig"
  983. source "arch/arm/mach-tegra/Kconfig"
  984. source "arch/arm/mach-u300/Kconfig"
  985. source "arch/arm/mach-ux500/Kconfig"
  986. source "arch/arm/mach-versatile/Kconfig"
  987. source "arch/arm/mach-vexpress/Kconfig"
  988. source "arch/arm/plat-versatile/Kconfig"
  989. source "arch/arm/mach-vt8500/Kconfig"
  990. source "arch/arm/mach-w90x900/Kconfig"
  991. # Definitions to make life easier
  992. config ARCH_ACORN
  993. bool
  994. config PLAT_IOP
  995. bool
  996. select GENERIC_CLOCKEVENTS
  997. config PLAT_ORION
  998. bool
  999. select CLKSRC_MMIO
  1000. select GENERIC_IRQ_CHIP
  1001. select IRQ_DOMAIN
  1002. select COMMON_CLK
  1003. config PLAT_PXA
  1004. bool
  1005. config PLAT_VERSATILE
  1006. bool
  1007. config ARM_TIMER_SP804
  1008. bool
  1009. select CLKSRC_MMIO
  1010. select HAVE_SCHED_CLOCK
  1011. source arch/arm/mm/Kconfig
  1012. config ARM_NR_BANKS
  1013. int
  1014. default 16 if ARCH_EP93XX
  1015. default 8
  1016. config IWMMXT
  1017. bool "Enable iWMMXt support"
  1018. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  1019. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  1020. help
  1021. Enable support for iWMMXt context switching at run time if
  1022. running on a CPU that supports it.
  1023. config XSCALE_PMU
  1024. bool
  1025. depends on CPU_XSCALE
  1026. default y
  1027. config CPU_HAS_PMU
  1028. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  1029. (!ARCH_OMAP3 || OMAP3_EMU)
  1030. default y
  1031. bool
  1032. config MULTI_IRQ_HANDLER
  1033. bool
  1034. help
  1035. Allow each machine to specify it's own IRQ handler at run time.
  1036. if !MMU
  1037. source "arch/arm/Kconfig-nommu"
  1038. endif
  1039. config ARM_ERRATA_326103
  1040. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  1041. depends on CPU_V6
  1042. help
  1043. Executing a SWP instruction to read-only memory does not set bit 11
  1044. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  1045. treat the access as a read, preventing a COW from occurring and
  1046. causing the faulting task to livelock.
  1047. config ARM_ERRATA_411920
  1048. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1049. depends on CPU_V6 || CPU_V6K
  1050. help
  1051. Invalidation of the Instruction Cache operation can
  1052. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1053. It does not affect the MPCore. This option enables the ARM Ltd.
  1054. recommended workaround.
  1055. config ARM_ERRATA_430973
  1056. bool "ARM errata: Stale prediction on replaced interworking branch"
  1057. depends on CPU_V7
  1058. help
  1059. This option enables the workaround for the 430973 Cortex-A8
  1060. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1061. interworking branch is replaced with another code sequence at the
  1062. same virtual address, whether due to self-modifying code or virtual
  1063. to physical address re-mapping, Cortex-A8 does not recover from the
  1064. stale interworking branch prediction. This results in Cortex-A8
  1065. executing the new code sequence in the incorrect ARM or Thumb state.
  1066. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1067. and also flushes the branch target cache at every context switch.
  1068. Note that setting specific bits in the ACTLR register may not be
  1069. available in non-secure mode.
  1070. config ARM_ERRATA_458693
  1071. bool "ARM errata: Processor deadlock when a false hazard is created"
  1072. depends on CPU_V7
  1073. help
  1074. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1075. erratum. For very specific sequences of memory operations, it is
  1076. possible for a hazard condition intended for a cache line to instead
  1077. be incorrectly associated with a different cache line. This false
  1078. hazard might then cause a processor deadlock. The workaround enables
  1079. the L1 caching of the NEON accesses and disables the PLD instruction
  1080. in the ACTLR register. Note that setting specific bits in the ACTLR
  1081. register may not be available in non-secure mode.
  1082. config ARM_ERRATA_460075
  1083. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1084. depends on CPU_V7
  1085. help
  1086. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1087. erratum. Any asynchronous access to the L2 cache may encounter a
  1088. situation in which recent store transactions to the L2 cache are lost
  1089. and overwritten with stale memory contents from external memory. The
  1090. workaround disables the write-allocate mode for the L2 cache via the
  1091. ACTLR register. Note that setting specific bits in the ACTLR register
  1092. may not be available in non-secure mode.
  1093. config ARM_ERRATA_742230
  1094. bool "ARM errata: DMB operation may be faulty"
  1095. depends on CPU_V7 && SMP
  1096. help
  1097. This option enables the workaround for the 742230 Cortex-A9
  1098. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1099. between two write operations may not ensure the correct visibility
  1100. ordering of the two writes. This workaround sets a specific bit in
  1101. the diagnostic register of the Cortex-A9 which causes the DMB
  1102. instruction to behave as a DSB, ensuring the correct behaviour of
  1103. the two writes.
  1104. config ARM_ERRATA_742231
  1105. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1106. depends on CPU_V7 && SMP
  1107. help
  1108. This option enables the workaround for the 742231 Cortex-A9
  1109. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1110. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1111. accessing some data located in the same cache line, may get corrupted
  1112. data due to bad handling of the address hazard when the line gets
  1113. replaced from one of the CPUs at the same time as another CPU is
  1114. accessing it. This workaround sets specific bits in the diagnostic
  1115. register of the Cortex-A9 which reduces the linefill issuing
  1116. capabilities of the processor.
  1117. config PL310_ERRATA_588369
  1118. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1119. depends on CACHE_L2X0
  1120. help
  1121. The PL310 L2 cache controller implements three types of Clean &
  1122. Invalidate maintenance operations: by Physical Address
  1123. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1124. They are architecturally defined to behave as the execution of a
  1125. clean operation followed immediately by an invalidate operation,
  1126. both performing to the same memory location. This functionality
  1127. is not correctly implemented in PL310 as clean lines are not
  1128. invalidated as a result of these operations.
  1129. config ARM_ERRATA_720789
  1130. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1131. depends on CPU_V7
  1132. help
  1133. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1134. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1135. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1136. As a consequence of this erratum, some TLB entries which should be
  1137. invalidated are not, resulting in an incoherency in the system page
  1138. tables. The workaround changes the TLB flushing routines to invalidate
  1139. entries regardless of the ASID.
  1140. config PL310_ERRATA_727915
  1141. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1142. depends on CACHE_L2X0
  1143. help
  1144. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1145. operation (offset 0x7FC). This operation runs in background so that
  1146. PL310 can handle normal accesses while it is in progress. Under very
  1147. rare circumstances, due to this erratum, write data can be lost when
  1148. PL310 treats a cacheable write transaction during a Clean &
  1149. Invalidate by Way operation.
  1150. config ARM_ERRATA_743622
  1151. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1152. depends on CPU_V7
  1153. help
  1154. This option enables the workaround for the 743622 Cortex-A9
  1155. (r2p*) erratum. Under very rare conditions, a faulty
  1156. optimisation in the Cortex-A9 Store Buffer may lead to data
  1157. corruption. This workaround sets a specific bit in the diagnostic
  1158. register of the Cortex-A9 which disables the Store Buffer
  1159. optimisation, preventing the defect from occurring. This has no
  1160. visible impact on the overall performance or power consumption of the
  1161. processor.
  1162. config ARM_ERRATA_751472
  1163. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1164. depends on CPU_V7
  1165. help
  1166. This option enables the workaround for the 751472 Cortex-A9 (prior
  1167. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1168. completion of a following broadcasted operation if the second
  1169. operation is received by a CPU before the ICIALLUIS has completed,
  1170. potentially leading to corrupted entries in the cache or TLB.
  1171. config PL310_ERRATA_753970
  1172. bool "PL310 errata: cache sync operation may be faulty"
  1173. depends on CACHE_PL310
  1174. help
  1175. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1176. Under some condition the effect of cache sync operation on
  1177. the store buffer still remains when the operation completes.
  1178. This means that the store buffer is always asked to drain and
  1179. this prevents it from merging any further writes. The workaround
  1180. is to replace the normal offset of cache sync operation (0x730)
  1181. by another offset targeting an unmapped PL310 register 0x740.
  1182. This has the same effect as the cache sync operation: store buffer
  1183. drain and waiting for all buffers empty.
  1184. config ARM_ERRATA_754322
  1185. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1186. depends on CPU_V7
  1187. help
  1188. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1189. r3p*) erratum. A speculative memory access may cause a page table walk
  1190. which starts prior to an ASID switch but completes afterwards. This
  1191. can populate the micro-TLB with a stale entry which may be hit with
  1192. the new ASID. This workaround places two dsb instructions in the mm
  1193. switching code so that no page table walks can cross the ASID switch.
  1194. config ARM_ERRATA_754327
  1195. bool "ARM errata: no automatic Store Buffer drain"
  1196. depends on CPU_V7 && SMP
  1197. help
  1198. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1199. r2p0) erratum. The Store Buffer does not have any automatic draining
  1200. mechanism and therefore a livelock may occur if an external agent
  1201. continuously polls a memory location waiting to observe an update.
  1202. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1203. written polling loops from denying visibility of updates to memory.
  1204. config ARM_ERRATA_364296
  1205. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1206. depends on CPU_V6 && !SMP
  1207. help
  1208. This options enables the workaround for the 364296 ARM1136
  1209. r0p2 erratum (possible cache data corruption with
  1210. hit-under-miss enabled). It sets the undocumented bit 31 in
  1211. the auxiliary control register and the FI bit in the control
  1212. register, thus disabling hit-under-miss without putting the
  1213. processor into full low interrupt latency mode. ARM11MPCore
  1214. is not affected.
  1215. config ARM_ERRATA_764369
  1216. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1217. depends on CPU_V7 && SMP
  1218. help
  1219. This option enables the workaround for erratum 764369
  1220. affecting Cortex-A9 MPCore with two or more processors (all
  1221. current revisions). Under certain timing circumstances, a data
  1222. cache line maintenance operation by MVA targeting an Inner
  1223. Shareable memory region may fail to proceed up to either the
  1224. Point of Coherency or to the Point of Unification of the
  1225. system. This workaround adds a DSB instruction before the
  1226. relevant cache maintenance functions and sets a specific bit
  1227. in the diagnostic control register of the SCU.
  1228. config PL310_ERRATA_769419
  1229. bool "PL310 errata: no automatic Store Buffer drain"
  1230. depends on CACHE_L2X0
  1231. help
  1232. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1233. not automatically drain. This can cause normal, non-cacheable
  1234. writes to be retained when the memory system is idle, leading
  1235. to suboptimal I/O performance for drivers using coherent DMA.
  1236. This option adds a write barrier to the cpu_idle loop so that,
  1237. on systems with an outer cache, the store buffer is drained
  1238. explicitly.
  1239. endmenu
  1240. source "arch/arm/common/Kconfig"
  1241. menu "Bus support"
  1242. config ARM_AMBA
  1243. bool
  1244. config ISA
  1245. bool
  1246. help
  1247. Find out whether you have ISA slots on your motherboard. ISA is the
  1248. name of a bus system, i.e. the way the CPU talks to the other stuff
  1249. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1250. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1251. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1252. # Select ISA DMA controller support
  1253. config ISA_DMA
  1254. bool
  1255. select ISA_DMA_API
  1256. # Select ISA DMA interface
  1257. config ISA_DMA_API
  1258. bool
  1259. config PCI
  1260. bool "PCI support" if MIGHT_HAVE_PCI
  1261. help
  1262. Find out whether you have a PCI motherboard. PCI is the name of a
  1263. bus system, i.e. the way the CPU talks to the other stuff inside
  1264. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1265. VESA. If you have PCI, say Y, otherwise N.
  1266. config PCI_DOMAINS
  1267. bool
  1268. depends on PCI
  1269. config PCI_NANOENGINE
  1270. bool "BSE nanoEngine PCI support"
  1271. depends on SA1100_NANOENGINE
  1272. help
  1273. Enable PCI on the BSE nanoEngine board.
  1274. config PCI_SYSCALL
  1275. def_bool PCI
  1276. # Select the host bridge type
  1277. config PCI_HOST_VIA82C505
  1278. bool
  1279. depends on PCI && ARCH_SHARK
  1280. default y
  1281. config PCI_HOST_ITE8152
  1282. bool
  1283. depends on PCI && MACH_ARMCORE
  1284. default y
  1285. select DMABOUNCE
  1286. source "drivers/pci/Kconfig"
  1287. source "drivers/pcmcia/Kconfig"
  1288. endmenu
  1289. menu "Kernel Features"
  1290. config HAVE_SMP
  1291. bool
  1292. help
  1293. This option should be selected by machines which have an SMP-
  1294. capable CPU.
  1295. The only effect of this option is to make the SMP-related
  1296. options available to the user for configuration.
  1297. config SMP
  1298. bool "Symmetric Multi-Processing"
  1299. depends on CPU_V6K || CPU_V7
  1300. depends on GENERIC_CLOCKEVENTS
  1301. depends on HAVE_SMP
  1302. depends on MMU
  1303. select USE_GENERIC_SMP_HELPERS
  1304. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1305. help
  1306. This enables support for systems with more than one CPU. If you have
  1307. a system with only one CPU, like most personal computers, say N. If
  1308. you have a system with more than one CPU, say Y.
  1309. If you say N here, the kernel will run on single and multiprocessor
  1310. machines, but will use only one CPU of a multiprocessor machine. If
  1311. you say Y here, the kernel will run on many, but not all, single
  1312. processor machines. On a single processor machine, the kernel will
  1313. run faster if you say N here.
  1314. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1315. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1316. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1317. If you don't know what to do here, say N.
  1318. config SMP_ON_UP
  1319. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1320. depends on EXPERIMENTAL
  1321. depends on SMP && !XIP_KERNEL
  1322. default y
  1323. help
  1324. SMP kernels contain instructions which fail on non-SMP processors.
  1325. Enabling this option allows the kernel to modify itself to make
  1326. these instructions safe. Disabling it allows about 1K of space
  1327. savings.
  1328. If you don't know what to do here, say Y.
  1329. config ARM_CPU_TOPOLOGY
  1330. bool "Support cpu topology definition"
  1331. depends on SMP && CPU_V7
  1332. default y
  1333. help
  1334. Support ARM cpu topology definition. The MPIDR register defines
  1335. affinity between processors which is then used to describe the cpu
  1336. topology of an ARM System.
  1337. config SCHED_MC
  1338. bool "Multi-core scheduler support"
  1339. depends on ARM_CPU_TOPOLOGY
  1340. help
  1341. Multi-core scheduler support improves the CPU scheduler's decision
  1342. making when dealing with multi-core CPU chips at a cost of slightly
  1343. increased overhead in some places. If unsure say N here.
  1344. config SCHED_SMT
  1345. bool "SMT scheduler support"
  1346. depends on ARM_CPU_TOPOLOGY
  1347. help
  1348. Improves the CPU scheduler's decision making when dealing with
  1349. MultiThreading at a cost of slightly increased overhead in some
  1350. places. If unsure say N here.
  1351. config HAVE_ARM_SCU
  1352. bool
  1353. help
  1354. This option enables support for the ARM system coherency unit
  1355. config ARM_ARCH_TIMER
  1356. bool "Architected timer support"
  1357. depends on CPU_V7
  1358. help
  1359. This option enables support for the ARM architected timer
  1360. config HAVE_ARM_TWD
  1361. bool
  1362. depends on SMP
  1363. help
  1364. This options enables support for the ARM timer and watchdog unit
  1365. choice
  1366. prompt "Memory split"
  1367. default VMSPLIT_3G
  1368. help
  1369. Select the desired split between kernel and user memory.
  1370. If you are not absolutely sure what you are doing, leave this
  1371. option alone!
  1372. config VMSPLIT_3G
  1373. bool "3G/1G user/kernel split"
  1374. config VMSPLIT_2G
  1375. bool "2G/2G user/kernel split"
  1376. config VMSPLIT_1G
  1377. bool "1G/3G user/kernel split"
  1378. endchoice
  1379. config PAGE_OFFSET
  1380. hex
  1381. default 0x40000000 if VMSPLIT_1G
  1382. default 0x80000000 if VMSPLIT_2G
  1383. default 0xC0000000
  1384. config NR_CPUS
  1385. int "Maximum number of CPUs (2-32)"
  1386. range 2 32
  1387. depends on SMP
  1388. default "4"
  1389. config HOTPLUG_CPU
  1390. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1391. depends on SMP && HOTPLUG && EXPERIMENTAL
  1392. help
  1393. Say Y here to experiment with turning CPUs off and on. CPUs
  1394. can be controlled through /sys/devices/system/cpu.
  1395. config LOCAL_TIMERS
  1396. bool "Use local timer interrupts"
  1397. depends on SMP
  1398. default y
  1399. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1400. help
  1401. Enable support for local timers on SMP platforms, rather then the
  1402. legacy IPI broadcast method. Local timers allows the system
  1403. accounting to be spread across the timer interval, preventing a
  1404. "thundering herd" at every timer tick.
  1405. config ARCH_NR_GPIO
  1406. int
  1407. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1408. default 355 if ARCH_U8500
  1409. default 264 if MACH_H4700
  1410. default 512 if SOC_OMAP5
  1411. default 0
  1412. help
  1413. Maximum number of GPIOs in the system.
  1414. If unsure, leave the default value.
  1415. source kernel/Kconfig.preempt
  1416. config HZ
  1417. int
  1418. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1419. ARCH_S5PV210 || ARCH_EXYNOS4
  1420. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1421. default AT91_TIMER_HZ if ARCH_AT91
  1422. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1423. default 100
  1424. config THUMB2_KERNEL
  1425. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1426. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1427. select AEABI
  1428. select ARM_ASM_UNIFIED
  1429. select ARM_UNWIND
  1430. help
  1431. By enabling this option, the kernel will be compiled in
  1432. Thumb-2 mode. A compiler/assembler that understand the unified
  1433. ARM-Thumb syntax is needed.
  1434. If unsure, say N.
  1435. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1436. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1437. depends on THUMB2_KERNEL && MODULES
  1438. default y
  1439. help
  1440. Various binutils versions can resolve Thumb-2 branches to
  1441. locally-defined, preemptible global symbols as short-range "b.n"
  1442. branch instructions.
  1443. This is a problem, because there's no guarantee the final
  1444. destination of the symbol, or any candidate locations for a
  1445. trampoline, are within range of the branch. For this reason, the
  1446. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1447. relocation in modules at all, and it makes little sense to add
  1448. support.
  1449. The symptom is that the kernel fails with an "unsupported
  1450. relocation" error when loading some modules.
  1451. Until fixed tools are available, passing
  1452. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1453. code which hits this problem, at the cost of a bit of extra runtime
  1454. stack usage in some cases.
  1455. The problem is described in more detail at:
  1456. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1457. Only Thumb-2 kernels are affected.
  1458. Unless you are sure your tools don't have this problem, say Y.
  1459. config ARM_ASM_UNIFIED
  1460. bool
  1461. config AEABI
  1462. bool "Use the ARM EABI to compile the kernel"
  1463. help
  1464. This option allows for the kernel to be compiled using the latest
  1465. ARM ABI (aka EABI). This is only useful if you are using a user
  1466. space environment that is also compiled with EABI.
  1467. Since there are major incompatibilities between the legacy ABI and
  1468. EABI, especially with regard to structure member alignment, this
  1469. option also changes the kernel syscall calling convention to
  1470. disambiguate both ABIs and allow for backward compatibility support
  1471. (selected with CONFIG_OABI_COMPAT).
  1472. To use this you need GCC version 4.0.0 or later.
  1473. config OABI_COMPAT
  1474. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1475. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1476. default y
  1477. help
  1478. This option preserves the old syscall interface along with the
  1479. new (ARM EABI) one. It also provides a compatibility layer to
  1480. intercept syscalls that have structure arguments which layout
  1481. in memory differs between the legacy ABI and the new ARM EABI
  1482. (only for non "thumb" binaries). This option adds a tiny
  1483. overhead to all syscalls and produces a slightly larger kernel.
  1484. If you know you'll be using only pure EABI user space then you
  1485. can say N here. If this option is not selected and you attempt
  1486. to execute a legacy ABI binary then the result will be
  1487. UNPREDICTABLE (in fact it can be predicted that it won't work
  1488. at all). If in doubt say Y.
  1489. config ARCH_HAS_HOLES_MEMORYMODEL
  1490. bool
  1491. config ARCH_SPARSEMEM_ENABLE
  1492. bool
  1493. config ARCH_SPARSEMEM_DEFAULT
  1494. def_bool ARCH_SPARSEMEM_ENABLE
  1495. config ARCH_SELECT_MEMORY_MODEL
  1496. def_bool ARCH_SPARSEMEM_ENABLE
  1497. config HAVE_ARCH_PFN_VALID
  1498. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1499. config HIGHMEM
  1500. bool "High Memory Support"
  1501. depends on MMU
  1502. help
  1503. The address space of ARM processors is only 4 Gigabytes large
  1504. and it has to accommodate user address space, kernel address
  1505. space as well as some memory mapped IO. That means that, if you
  1506. have a large amount of physical memory and/or IO, not all of the
  1507. memory can be "permanently mapped" by the kernel. The physical
  1508. memory that is not permanently mapped is called "high memory".
  1509. Depending on the selected kernel/user memory split, minimum
  1510. vmalloc space and actual amount of RAM, you may not need this
  1511. option which should result in a slightly faster kernel.
  1512. If unsure, say n.
  1513. config HIGHPTE
  1514. bool "Allocate 2nd-level pagetables from highmem"
  1515. depends on HIGHMEM
  1516. config HW_PERF_EVENTS
  1517. bool "Enable hardware performance counter support for perf events"
  1518. depends on PERF_EVENTS && CPU_HAS_PMU
  1519. default y
  1520. help
  1521. Enable hardware performance counter support for perf events. If
  1522. disabled, perf events will use software events only.
  1523. source "mm/Kconfig"
  1524. config FORCE_MAX_ZONEORDER
  1525. int "Maximum zone order" if ARCH_SHMOBILE
  1526. range 11 64 if ARCH_SHMOBILE
  1527. default "9" if SA1111
  1528. default "11"
  1529. help
  1530. The kernel memory allocator divides physically contiguous memory
  1531. blocks into "zones", where each zone is a power of two number of
  1532. pages. This option selects the largest power of two that the kernel
  1533. keeps in the memory allocator. If you need to allocate very large
  1534. blocks of physically contiguous memory, then you may need to
  1535. increase this value.
  1536. This config option is actually maximum order plus one. For example,
  1537. a value of 11 means that the largest free memory block is 2^10 pages.
  1538. config LEDS
  1539. bool "Timer and CPU usage LEDs"
  1540. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1541. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1542. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1543. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1544. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1545. ARCH_AT91 || ARCH_DAVINCI || \
  1546. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1547. help
  1548. If you say Y here, the LEDs on your machine will be used
  1549. to provide useful information about your current system status.
  1550. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1551. be able to select which LEDs are active using the options below. If
  1552. you are compiling a kernel for the EBSA-110 or the LART however, the
  1553. red LED will simply flash regularly to indicate that the system is
  1554. still functional. It is safe to say Y here if you have a CATS
  1555. system, but the driver will do nothing.
  1556. config LEDS_TIMER
  1557. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1558. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1559. || MACH_OMAP_PERSEUS2
  1560. depends on LEDS
  1561. depends on !GENERIC_CLOCKEVENTS
  1562. default y if ARCH_EBSA110
  1563. help
  1564. If you say Y here, one of the system LEDs (the green one on the
  1565. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1566. will flash regularly to indicate that the system is still
  1567. operational. This is mainly useful to kernel hackers who are
  1568. debugging unstable kernels.
  1569. The LART uses the same LED for both Timer LED and CPU usage LED
  1570. functions. You may choose to use both, but the Timer LED function
  1571. will overrule the CPU usage LED.
  1572. config LEDS_CPU
  1573. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1574. !ARCH_OMAP) \
  1575. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1576. || MACH_OMAP_PERSEUS2
  1577. depends on LEDS
  1578. help
  1579. If you say Y here, the red LED will be used to give a good real
  1580. time indication of CPU usage, by lighting whenever the idle task
  1581. is not currently executing.
  1582. The LART uses the same LED for both Timer LED and CPU usage LED
  1583. functions. You may choose to use both, but the Timer LED function
  1584. will overrule the CPU usage LED.
  1585. config ALIGNMENT_TRAP
  1586. bool
  1587. depends on CPU_CP15_MMU
  1588. default y if !ARCH_EBSA110
  1589. select HAVE_PROC_CPU if PROC_FS
  1590. help
  1591. ARM processors cannot fetch/store information which is not
  1592. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1593. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1594. fetch/store instructions will be emulated in software if you say
  1595. here, which has a severe performance impact. This is necessary for
  1596. correct operation of some network protocols. With an IP-only
  1597. configuration it is safe to say N, otherwise say Y.
  1598. config UACCESS_WITH_MEMCPY
  1599. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1600. depends on MMU && EXPERIMENTAL
  1601. default y if CPU_FEROCEON
  1602. help
  1603. Implement faster copy_to_user and clear_user methods for CPU
  1604. cores where a 8-word STM instruction give significantly higher
  1605. memory write throughput than a sequence of individual 32bit stores.
  1606. A possible side effect is a slight increase in scheduling latency
  1607. between threads sharing the same address space if they invoke
  1608. such copy operations with large buffers.
  1609. However, if the CPU data cache is using a write-allocate mode,
  1610. this option is unlikely to provide any performance gain.
  1611. config SECCOMP
  1612. bool
  1613. prompt "Enable seccomp to safely compute untrusted bytecode"
  1614. ---help---
  1615. This kernel feature is useful for number crunching applications
  1616. that may need to compute untrusted bytecode during their
  1617. execution. By using pipes or other transports made available to
  1618. the process as file descriptors supporting the read/write
  1619. syscalls, it's possible to isolate those applications in
  1620. their own address space using seccomp. Once seccomp is
  1621. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1622. and the task is only allowed to execute a few safe syscalls
  1623. defined by each seccomp mode.
  1624. config CC_STACKPROTECTOR
  1625. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1626. depends on EXPERIMENTAL
  1627. help
  1628. This option turns on the -fstack-protector GCC feature. This
  1629. feature puts, at the beginning of functions, a canary value on
  1630. the stack just before the return address, and validates
  1631. the value just before actually returning. Stack based buffer
  1632. overflows (that need to overwrite this return address) now also
  1633. overwrite the canary, which gets detected and the attack is then
  1634. neutralized via a kernel panic.
  1635. This feature requires gcc version 4.2 or above.
  1636. config DEPRECATED_PARAM_STRUCT
  1637. bool "Provide old way to pass kernel parameters"
  1638. help
  1639. This was deprecated in 2001 and announced to live on for 5 years.
  1640. Some old boot loaders still use this way.
  1641. endmenu
  1642. menu "Boot options"
  1643. config USE_OF
  1644. bool "Flattened Device Tree support"
  1645. select OF
  1646. select OF_EARLY_FLATTREE
  1647. select IRQ_DOMAIN
  1648. help
  1649. Include support for flattened device tree machine descriptions.
  1650. # Compressed boot loader in ROM. Yes, we really want to ask about
  1651. # TEXT and BSS so we preserve their values in the config files.
  1652. config ZBOOT_ROM_TEXT
  1653. hex "Compressed ROM boot loader base address"
  1654. default "0"
  1655. help
  1656. The physical address at which the ROM-able zImage is to be
  1657. placed in the target. Platforms which normally make use of
  1658. ROM-able zImage formats normally set this to a suitable
  1659. value in their defconfig file.
  1660. If ZBOOT_ROM is not enabled, this has no effect.
  1661. config ZBOOT_ROM_BSS
  1662. hex "Compressed ROM boot loader BSS address"
  1663. default "0"
  1664. help
  1665. The base address of an area of read/write memory in the target
  1666. for the ROM-able zImage which must be available while the
  1667. decompressor is running. It must be large enough to hold the
  1668. entire decompressed kernel plus an additional 128 KiB.
  1669. Platforms which normally make use of ROM-able zImage formats
  1670. normally set this to a suitable value in their defconfig file.
  1671. If ZBOOT_ROM is not enabled, this has no effect.
  1672. config ZBOOT_ROM
  1673. bool "Compressed boot loader in ROM/flash"
  1674. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1675. help
  1676. Say Y here if you intend to execute your compressed kernel image
  1677. (zImage) directly from ROM or flash. If unsure, say N.
  1678. choice
  1679. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1680. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1681. default ZBOOT_ROM_NONE
  1682. help
  1683. Include experimental SD/MMC loading code in the ROM-able zImage.
  1684. With this enabled it is possible to write the ROM-able zImage
  1685. kernel image to an MMC or SD card and boot the kernel straight
  1686. from the reset vector. At reset the processor Mask ROM will load
  1687. the first part of the ROM-able zImage which in turn loads the
  1688. rest the kernel image to RAM.
  1689. config ZBOOT_ROM_NONE
  1690. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1691. help
  1692. Do not load image from SD or MMC
  1693. config ZBOOT_ROM_MMCIF
  1694. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1695. help
  1696. Load image from MMCIF hardware block.
  1697. config ZBOOT_ROM_SH_MOBILE_SDHI
  1698. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1699. help
  1700. Load image from SDHI hardware block
  1701. endchoice
  1702. config ARM_APPENDED_DTB
  1703. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1704. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1705. help
  1706. With this option, the boot code will look for a device tree binary
  1707. (DTB) appended to zImage
  1708. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1709. This is meant as a backward compatibility convenience for those
  1710. systems with a bootloader that can't be upgraded to accommodate
  1711. the documented boot protocol using a device tree.
  1712. Beware that there is very little in terms of protection against
  1713. this option being confused by leftover garbage in memory that might
  1714. look like a DTB header after a reboot if no actual DTB is appended
  1715. to zImage. Do not leave this option active in a production kernel
  1716. if you don't intend to always append a DTB. Proper passing of the
  1717. location into r2 of a bootloader provided DTB is always preferable
  1718. to this option.
  1719. config ARM_ATAG_DTB_COMPAT
  1720. bool "Supplement the appended DTB with traditional ATAG information"
  1721. depends on ARM_APPENDED_DTB
  1722. help
  1723. Some old bootloaders can't be updated to a DTB capable one, yet
  1724. they provide ATAGs with memory configuration, the ramdisk address,
  1725. the kernel cmdline string, etc. Such information is dynamically
  1726. provided by the bootloader and can't always be stored in a static
  1727. DTB. To allow a device tree enabled kernel to be used with such
  1728. bootloaders, this option allows zImage to extract the information
  1729. from the ATAG list and store it at run time into the appended DTB.
  1730. choice
  1731. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1732. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1733. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1734. bool "Use bootloader kernel arguments if available"
  1735. help
  1736. Uses the command-line options passed by the boot loader instead of
  1737. the device tree bootargs property. If the boot loader doesn't provide
  1738. any, the device tree bootargs property will be used.
  1739. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1740. bool "Extend with bootloader kernel arguments"
  1741. help
  1742. The command-line arguments provided by the boot loader will be
  1743. appended to the the device tree bootargs property.
  1744. endchoice
  1745. config CMDLINE
  1746. string "Default kernel command string"
  1747. default ""
  1748. help
  1749. On some architectures (EBSA110 and CATS), there is currently no way
  1750. for the boot loader to pass arguments to the kernel. For these
  1751. architectures, you should supply some command-line options at build
  1752. time by entering them here. As a minimum, you should specify the
  1753. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1754. choice
  1755. prompt "Kernel command line type" if CMDLINE != ""
  1756. default CMDLINE_FROM_BOOTLOADER
  1757. config CMDLINE_FROM_BOOTLOADER
  1758. bool "Use bootloader kernel arguments if available"
  1759. help
  1760. Uses the command-line options passed by the boot loader. If
  1761. the boot loader doesn't provide any, the default kernel command
  1762. string provided in CMDLINE will be used.
  1763. config CMDLINE_EXTEND
  1764. bool "Extend bootloader kernel arguments"
  1765. help
  1766. The command-line arguments provided by the boot loader will be
  1767. appended to the default kernel command string.
  1768. config CMDLINE_FORCE
  1769. bool "Always use the default kernel command string"
  1770. help
  1771. Always use the default kernel command string, even if the boot
  1772. loader passes other arguments to the kernel.
  1773. This is useful if you cannot or don't want to change the
  1774. command-line options your boot loader passes to the kernel.
  1775. endchoice
  1776. config XIP_KERNEL
  1777. bool "Kernel Execute-In-Place from ROM"
  1778. depends on !ZBOOT_ROM && !ARM_LPAE
  1779. help
  1780. Execute-In-Place allows the kernel to run from non-volatile storage
  1781. directly addressable by the CPU, such as NOR flash. This saves RAM
  1782. space since the text section of the kernel is not loaded from flash
  1783. to RAM. Read-write sections, such as the data section and stack,
  1784. are still copied to RAM. The XIP kernel is not compressed since
  1785. it has to run directly from flash, so it will take more space to
  1786. store it. The flash address used to link the kernel object files,
  1787. and for storing it, is configuration dependent. Therefore, if you
  1788. say Y here, you must know the proper physical address where to
  1789. store the kernel image depending on your own flash memory usage.
  1790. Also note that the make target becomes "make xipImage" rather than
  1791. "make zImage" or "make Image". The final kernel binary to put in
  1792. ROM memory will be arch/arm/boot/xipImage.
  1793. If unsure, say N.
  1794. config XIP_PHYS_ADDR
  1795. hex "XIP Kernel Physical Location"
  1796. depends on XIP_KERNEL
  1797. default "0x00080000"
  1798. help
  1799. This is the physical address in your flash memory the kernel will
  1800. be linked for and stored to. This address is dependent on your
  1801. own flash usage.
  1802. config KEXEC
  1803. bool "Kexec system call (EXPERIMENTAL)"
  1804. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1805. help
  1806. kexec is a system call that implements the ability to shutdown your
  1807. current kernel, and to start another kernel. It is like a reboot
  1808. but it is independent of the system firmware. And like a reboot
  1809. you can start any kernel with it, not just Linux.
  1810. It is an ongoing process to be certain the hardware in a machine
  1811. is properly shutdown, so do not be surprised if this code does not
  1812. initially work for you. It may help to enable device hotplugging
  1813. support.
  1814. config ATAGS_PROC
  1815. bool "Export atags in procfs"
  1816. depends on KEXEC
  1817. default y
  1818. help
  1819. Should the atags used to boot the kernel be exported in an "atags"
  1820. file in procfs. Useful with kexec.
  1821. config CRASH_DUMP
  1822. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1823. depends on EXPERIMENTAL
  1824. help
  1825. Generate crash dump after being started by kexec. This should
  1826. be normally only set in special crash dump kernels which are
  1827. loaded in the main kernel with kexec-tools into a specially
  1828. reserved region and then later executed after a crash by
  1829. kdump/kexec. The crash dump kernel must be compiled to a
  1830. memory address not used by the main kernel
  1831. For more details see Documentation/kdump/kdump.txt
  1832. config AUTO_ZRELADDR
  1833. bool "Auto calculation of the decompressed kernel image address"
  1834. depends on !ZBOOT_ROM && !ARCH_U300
  1835. help
  1836. ZRELADDR is the physical address where the decompressed kernel
  1837. image will be placed. If AUTO_ZRELADDR is selected, the address
  1838. will be determined at run-time by masking the current IP with
  1839. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1840. from start of memory.
  1841. endmenu
  1842. menu "CPU Power Management"
  1843. if ARCH_HAS_CPUFREQ
  1844. source "drivers/cpufreq/Kconfig"
  1845. config CPU_FREQ_IMX
  1846. tristate "CPUfreq driver for i.MX CPUs"
  1847. depends on ARCH_MXC && CPU_FREQ
  1848. help
  1849. This enables the CPUfreq driver for i.MX CPUs.
  1850. config CPU_FREQ_SA1100
  1851. bool
  1852. config CPU_FREQ_SA1110
  1853. bool
  1854. config CPU_FREQ_INTEGRATOR
  1855. tristate "CPUfreq driver for ARM Integrator CPUs"
  1856. depends on ARCH_INTEGRATOR && CPU_FREQ
  1857. default y
  1858. help
  1859. This enables the CPUfreq driver for ARM Integrator CPUs.
  1860. For details, take a look at <file:Documentation/cpu-freq>.
  1861. If in doubt, say Y.
  1862. config CPU_FREQ_PXA
  1863. bool
  1864. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1865. default y
  1866. select CPU_FREQ_TABLE
  1867. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1868. config CPU_FREQ_S3C
  1869. bool
  1870. help
  1871. Internal configuration node for common cpufreq on Samsung SoC
  1872. config CPU_FREQ_S3C24XX
  1873. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1874. depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
  1875. select CPU_FREQ_S3C
  1876. help
  1877. This enables the CPUfreq driver for the Samsung S3C24XX family
  1878. of CPUs.
  1879. For details, take a look at <file:Documentation/cpu-freq>.
  1880. If in doubt, say N.
  1881. config CPU_FREQ_S3C24XX_PLL
  1882. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1883. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1884. help
  1885. Compile in support for changing the PLL frequency from the
  1886. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1887. after a frequency change, so by default it is not enabled.
  1888. This also means that the PLL tables for the selected CPU(s) will
  1889. be built which may increase the size of the kernel image.
  1890. config CPU_FREQ_S3C24XX_DEBUG
  1891. bool "Debug CPUfreq Samsung driver core"
  1892. depends on CPU_FREQ_S3C24XX
  1893. help
  1894. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1895. config CPU_FREQ_S3C24XX_IODEBUG
  1896. bool "Debug CPUfreq Samsung driver IO timing"
  1897. depends on CPU_FREQ_S3C24XX
  1898. help
  1899. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1900. config CPU_FREQ_S3C24XX_DEBUGFS
  1901. bool "Export debugfs for CPUFreq"
  1902. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1903. help
  1904. Export status information via debugfs.
  1905. endif
  1906. source "drivers/cpuidle/Kconfig"
  1907. endmenu
  1908. menu "Floating point emulation"
  1909. comment "At least one emulation must be selected"
  1910. config FPE_NWFPE
  1911. bool "NWFPE math emulation"
  1912. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1913. ---help---
  1914. Say Y to include the NWFPE floating point emulator in the kernel.
  1915. This is necessary to run most binaries. Linux does not currently
  1916. support floating point hardware so you need to say Y here even if
  1917. your machine has an FPA or floating point co-processor podule.
  1918. You may say N here if you are going to load the Acorn FPEmulator
  1919. early in the bootup.
  1920. config FPE_NWFPE_XP
  1921. bool "Support extended precision"
  1922. depends on FPE_NWFPE
  1923. help
  1924. Say Y to include 80-bit support in the kernel floating-point
  1925. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1926. Note that gcc does not generate 80-bit operations by default,
  1927. so in most cases this option only enlarges the size of the
  1928. floating point emulator without any good reason.
  1929. You almost surely want to say N here.
  1930. config FPE_FASTFPE
  1931. bool "FastFPE math emulation (EXPERIMENTAL)"
  1932. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1933. ---help---
  1934. Say Y here to include the FAST floating point emulator in the kernel.
  1935. This is an experimental much faster emulator which now also has full
  1936. precision for the mantissa. It does not support any exceptions.
  1937. It is very simple, and approximately 3-6 times faster than NWFPE.
  1938. It should be sufficient for most programs. It may be not suitable
  1939. for scientific calculations, but you have to check this for yourself.
  1940. If you do not feel you need a faster FP emulation you should better
  1941. choose NWFPE.
  1942. config VFP
  1943. bool "VFP-format floating point maths"
  1944. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1945. help
  1946. Say Y to include VFP support code in the kernel. This is needed
  1947. if your hardware includes a VFP unit.
  1948. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1949. release notes and additional status information.
  1950. Say N if your target does not have VFP hardware.
  1951. config VFPv3
  1952. bool
  1953. depends on VFP
  1954. default y if CPU_V7
  1955. config NEON
  1956. bool "Advanced SIMD (NEON) Extension support"
  1957. depends on VFPv3 && CPU_V7
  1958. help
  1959. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1960. Extension.
  1961. endmenu
  1962. menu "Userspace binary formats"
  1963. source "fs/Kconfig.binfmt"
  1964. config ARTHUR
  1965. tristate "RISC OS personality"
  1966. depends on !AEABI
  1967. help
  1968. Say Y here to include the kernel code necessary if you want to run
  1969. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1970. experimental; if this sounds frightening, say N and sleep in peace.
  1971. You can also say M here to compile this support as a module (which
  1972. will be called arthur).
  1973. endmenu
  1974. menu "Power management options"
  1975. source "kernel/power/Kconfig"
  1976. config ARCH_SUSPEND_POSSIBLE
  1977. depends on !ARCH_S5PC100 && !ARCH_TEGRA
  1978. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1979. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1980. def_bool y
  1981. config ARM_CPU_SUSPEND
  1982. def_bool PM_SLEEP
  1983. endmenu
  1984. source "net/Kconfig"
  1985. source "drivers/Kconfig"
  1986. source "fs/Kconfig"
  1987. source "arch/arm/Kconfig.debug"
  1988. source "security/Kconfig"
  1989. source "crypto/Kconfig"
  1990. source "lib/Kconfig"