radeon_display.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "atom.h"
  30. #include <asm/div64.h>
  31. #include "drm_crtc_helper.h"
  32. #include "drm_edid.h"
  33. static int radeon_ddc_dump(struct drm_connector *connector);
  34. static void avivo_crtc_load_lut(struct drm_crtc *crtc)
  35. {
  36. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. int i;
  40. DRM_DEBUG("%d\n", radeon_crtc->crtc_id);
  41. WREG32(AVIVO_DC_LUTA_CONTROL + radeon_crtc->crtc_offset, 0);
  42. WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
  43. WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
  44. WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
  45. WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
  46. WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
  47. WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
  48. WREG32(AVIVO_DC_LUT_RW_SELECT, radeon_crtc->crtc_id);
  49. WREG32(AVIVO_DC_LUT_RW_MODE, 0);
  50. WREG32(AVIVO_DC_LUT_WRITE_EN_MASK, 0x0000003f);
  51. WREG8(AVIVO_DC_LUT_RW_INDEX, 0);
  52. for (i = 0; i < 256; i++) {
  53. WREG32(AVIVO_DC_LUT_30_COLOR,
  54. (radeon_crtc->lut_r[i] << 20) |
  55. (radeon_crtc->lut_g[i] << 10) |
  56. (radeon_crtc->lut_b[i] << 0));
  57. }
  58. WREG32(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset, radeon_crtc->crtc_id);
  59. }
  60. static void evergreen_crtc_load_lut(struct drm_crtc *crtc)
  61. {
  62. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  63. struct drm_device *dev = crtc->dev;
  64. struct radeon_device *rdev = dev->dev_private;
  65. int i;
  66. DRM_DEBUG("%d\n", radeon_crtc->crtc_id);
  67. WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
  68. WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
  69. WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
  70. WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
  71. WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
  72. WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
  73. WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
  74. WREG32(EVERGREEN_DC_LUT_RW_MODE, radeon_crtc->crtc_id);
  75. WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK, 0x00000007);
  76. WREG32(EVERGREEN_DC_LUT_RW_INDEX, 0);
  77. for (i = 0; i < 256; i++) {
  78. WREG32(EVERGREEN_DC_LUT_30_COLOR,
  79. (radeon_crtc->lut_r[i] << 20) |
  80. (radeon_crtc->lut_g[i] << 10) |
  81. (radeon_crtc->lut_b[i] << 0));
  82. }
  83. }
  84. static void legacy_crtc_load_lut(struct drm_crtc *crtc)
  85. {
  86. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  87. struct drm_device *dev = crtc->dev;
  88. struct radeon_device *rdev = dev->dev_private;
  89. int i;
  90. uint32_t dac2_cntl;
  91. dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  92. if (radeon_crtc->crtc_id == 0)
  93. dac2_cntl &= (uint32_t)~RADEON_DAC2_PALETTE_ACC_CTL;
  94. else
  95. dac2_cntl |= RADEON_DAC2_PALETTE_ACC_CTL;
  96. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  97. WREG8(RADEON_PALETTE_INDEX, 0);
  98. for (i = 0; i < 256; i++) {
  99. WREG32(RADEON_PALETTE_30_DATA,
  100. (radeon_crtc->lut_r[i] << 20) |
  101. (radeon_crtc->lut_g[i] << 10) |
  102. (radeon_crtc->lut_b[i] << 0));
  103. }
  104. }
  105. void radeon_crtc_load_lut(struct drm_crtc *crtc)
  106. {
  107. struct drm_device *dev = crtc->dev;
  108. struct radeon_device *rdev = dev->dev_private;
  109. if (!crtc->enabled)
  110. return;
  111. if (ASIC_IS_DCE4(rdev))
  112. evergreen_crtc_load_lut(crtc);
  113. else if (ASIC_IS_AVIVO(rdev))
  114. avivo_crtc_load_lut(crtc);
  115. else
  116. legacy_crtc_load_lut(crtc);
  117. }
  118. /** Sets the color ramps on behalf of fbcon */
  119. void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  120. u16 blue, int regno)
  121. {
  122. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  123. radeon_crtc->lut_r[regno] = red >> 6;
  124. radeon_crtc->lut_g[regno] = green >> 6;
  125. radeon_crtc->lut_b[regno] = blue >> 6;
  126. }
  127. /** Gets the color ramps on behalf of fbcon */
  128. void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  129. u16 *blue, int regno)
  130. {
  131. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  132. *red = radeon_crtc->lut_r[regno] << 6;
  133. *green = radeon_crtc->lut_g[regno] << 6;
  134. *blue = radeon_crtc->lut_b[regno] << 6;
  135. }
  136. static void radeon_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  137. u16 *blue, uint32_t size)
  138. {
  139. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  140. int i;
  141. if (size != 256) {
  142. return;
  143. }
  144. /* userspace palettes are always correct as is */
  145. for (i = 0; i < 256; i++) {
  146. radeon_crtc->lut_r[i] = red[i] >> 6;
  147. radeon_crtc->lut_g[i] = green[i] >> 6;
  148. radeon_crtc->lut_b[i] = blue[i] >> 6;
  149. }
  150. radeon_crtc_load_lut(crtc);
  151. }
  152. static void radeon_crtc_destroy(struct drm_crtc *crtc)
  153. {
  154. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  155. drm_crtc_cleanup(crtc);
  156. kfree(radeon_crtc);
  157. }
  158. static const struct drm_crtc_funcs radeon_crtc_funcs = {
  159. .cursor_set = radeon_crtc_cursor_set,
  160. .cursor_move = radeon_crtc_cursor_move,
  161. .gamma_set = radeon_crtc_gamma_set,
  162. .set_config = drm_crtc_helper_set_config,
  163. .destroy = radeon_crtc_destroy,
  164. };
  165. static void radeon_crtc_init(struct drm_device *dev, int index)
  166. {
  167. struct radeon_device *rdev = dev->dev_private;
  168. struct radeon_crtc *radeon_crtc;
  169. int i;
  170. radeon_crtc = kzalloc(sizeof(struct radeon_crtc) + (RADEONFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  171. if (radeon_crtc == NULL)
  172. return;
  173. drm_crtc_init(dev, &radeon_crtc->base, &radeon_crtc_funcs);
  174. drm_mode_crtc_set_gamma_size(&radeon_crtc->base, 256);
  175. radeon_crtc->crtc_id = index;
  176. rdev->mode_info.crtcs[index] = radeon_crtc;
  177. #if 0
  178. radeon_crtc->mode_set.crtc = &radeon_crtc->base;
  179. radeon_crtc->mode_set.connectors = (struct drm_connector **)(radeon_crtc + 1);
  180. radeon_crtc->mode_set.num_connectors = 0;
  181. #endif
  182. for (i = 0; i < 256; i++) {
  183. radeon_crtc->lut_r[i] = i << 2;
  184. radeon_crtc->lut_g[i] = i << 2;
  185. radeon_crtc->lut_b[i] = i << 2;
  186. }
  187. if (rdev->is_atom_bios && (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom))
  188. radeon_atombios_init_crtc(dev, radeon_crtc);
  189. else
  190. radeon_legacy_init_crtc(dev, radeon_crtc);
  191. }
  192. static const char *encoder_names[34] = {
  193. "NONE",
  194. "INTERNAL_LVDS",
  195. "INTERNAL_TMDS1",
  196. "INTERNAL_TMDS2",
  197. "INTERNAL_DAC1",
  198. "INTERNAL_DAC2",
  199. "INTERNAL_SDVOA",
  200. "INTERNAL_SDVOB",
  201. "SI170B",
  202. "CH7303",
  203. "CH7301",
  204. "INTERNAL_DVO1",
  205. "EXTERNAL_SDVOA",
  206. "EXTERNAL_SDVOB",
  207. "TITFP513",
  208. "INTERNAL_LVTM1",
  209. "VT1623",
  210. "HDMI_SI1930",
  211. "HDMI_INTERNAL",
  212. "INTERNAL_KLDSCP_TMDS1",
  213. "INTERNAL_KLDSCP_DVO1",
  214. "INTERNAL_KLDSCP_DAC1",
  215. "INTERNAL_KLDSCP_DAC2",
  216. "SI178",
  217. "MVPU_FPGA",
  218. "INTERNAL_DDI",
  219. "VT1625",
  220. "HDMI_SI1932",
  221. "DP_AN9801",
  222. "DP_DP501",
  223. "INTERNAL_UNIPHY",
  224. "INTERNAL_KLDSCP_LVTMA",
  225. "INTERNAL_UNIPHY1",
  226. "INTERNAL_UNIPHY2",
  227. };
  228. static const char *connector_names[15] = {
  229. "Unknown",
  230. "VGA",
  231. "DVI-I",
  232. "DVI-D",
  233. "DVI-A",
  234. "Composite",
  235. "S-video",
  236. "LVDS",
  237. "Component",
  238. "DIN",
  239. "DisplayPort",
  240. "HDMI-A",
  241. "HDMI-B",
  242. "TV",
  243. "eDP",
  244. };
  245. static const char *hpd_names[7] = {
  246. "NONE",
  247. "HPD1",
  248. "HPD2",
  249. "HPD3",
  250. "HPD4",
  251. "HPD5",
  252. "HPD6",
  253. };
  254. static void radeon_print_display_setup(struct drm_device *dev)
  255. {
  256. struct drm_connector *connector;
  257. struct radeon_connector *radeon_connector;
  258. struct drm_encoder *encoder;
  259. struct radeon_encoder *radeon_encoder;
  260. uint32_t devices;
  261. int i = 0;
  262. DRM_INFO("Radeon Display Connectors\n");
  263. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  264. radeon_connector = to_radeon_connector(connector);
  265. DRM_INFO("Connector %d:\n", i);
  266. DRM_INFO(" %s\n", connector_names[connector->connector_type]);
  267. if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
  268. DRM_INFO(" %s\n", hpd_names[radeon_connector->hpd.hpd]);
  269. if (radeon_connector->ddc_bus) {
  270. DRM_INFO(" DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
  271. radeon_connector->ddc_bus->rec.mask_clk_reg,
  272. radeon_connector->ddc_bus->rec.mask_data_reg,
  273. radeon_connector->ddc_bus->rec.a_clk_reg,
  274. radeon_connector->ddc_bus->rec.a_data_reg,
  275. radeon_connector->ddc_bus->rec.en_clk_reg,
  276. radeon_connector->ddc_bus->rec.en_data_reg,
  277. radeon_connector->ddc_bus->rec.y_clk_reg,
  278. radeon_connector->ddc_bus->rec.y_data_reg);
  279. } else {
  280. if (connector->connector_type == DRM_MODE_CONNECTOR_VGA ||
  281. connector->connector_type == DRM_MODE_CONNECTOR_DVII ||
  282. connector->connector_type == DRM_MODE_CONNECTOR_DVID ||
  283. connector->connector_type == DRM_MODE_CONNECTOR_DVIA ||
  284. connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
  285. connector->connector_type == DRM_MODE_CONNECTOR_HDMIB)
  286. DRM_INFO(" DDC: no ddc bus - possible BIOS bug - please report to xorg-driver-ati@lists.x.org\n");
  287. }
  288. DRM_INFO(" Encoders:\n");
  289. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  290. radeon_encoder = to_radeon_encoder(encoder);
  291. devices = radeon_encoder->devices & radeon_connector->devices;
  292. if (devices) {
  293. if (devices & ATOM_DEVICE_CRT1_SUPPORT)
  294. DRM_INFO(" CRT1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  295. if (devices & ATOM_DEVICE_CRT2_SUPPORT)
  296. DRM_INFO(" CRT2: %s\n", encoder_names[radeon_encoder->encoder_id]);
  297. if (devices & ATOM_DEVICE_LCD1_SUPPORT)
  298. DRM_INFO(" LCD1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  299. if (devices & ATOM_DEVICE_DFP1_SUPPORT)
  300. DRM_INFO(" DFP1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  301. if (devices & ATOM_DEVICE_DFP2_SUPPORT)
  302. DRM_INFO(" DFP2: %s\n", encoder_names[radeon_encoder->encoder_id]);
  303. if (devices & ATOM_DEVICE_DFP3_SUPPORT)
  304. DRM_INFO(" DFP3: %s\n", encoder_names[radeon_encoder->encoder_id]);
  305. if (devices & ATOM_DEVICE_DFP4_SUPPORT)
  306. DRM_INFO(" DFP4: %s\n", encoder_names[radeon_encoder->encoder_id]);
  307. if (devices & ATOM_DEVICE_DFP5_SUPPORT)
  308. DRM_INFO(" DFP5: %s\n", encoder_names[radeon_encoder->encoder_id]);
  309. if (devices & ATOM_DEVICE_TV1_SUPPORT)
  310. DRM_INFO(" TV1: %s\n", encoder_names[radeon_encoder->encoder_id]);
  311. if (devices & ATOM_DEVICE_CV_SUPPORT)
  312. DRM_INFO(" CV: %s\n", encoder_names[radeon_encoder->encoder_id]);
  313. }
  314. }
  315. i++;
  316. }
  317. }
  318. static bool radeon_setup_enc_conn(struct drm_device *dev)
  319. {
  320. struct radeon_device *rdev = dev->dev_private;
  321. struct drm_connector *drm_connector;
  322. bool ret = false;
  323. if (rdev->bios) {
  324. if (rdev->is_atom_bios) {
  325. if (rdev->family >= CHIP_R600)
  326. ret = radeon_get_atom_connector_info_from_object_table(dev);
  327. else
  328. ret = radeon_get_atom_connector_info_from_supported_devices_table(dev);
  329. } else {
  330. ret = radeon_get_legacy_connector_info_from_bios(dev);
  331. if (ret == false)
  332. ret = radeon_get_legacy_connector_info_from_table(dev);
  333. }
  334. } else {
  335. if (!ASIC_IS_AVIVO(rdev))
  336. ret = radeon_get_legacy_connector_info_from_table(dev);
  337. }
  338. if (ret) {
  339. radeon_setup_encoder_clones(dev);
  340. radeon_print_display_setup(dev);
  341. list_for_each_entry(drm_connector, &dev->mode_config.connector_list, head)
  342. radeon_ddc_dump(drm_connector);
  343. }
  344. return ret;
  345. }
  346. int radeon_ddc_get_modes(struct radeon_connector *radeon_connector)
  347. {
  348. struct drm_device *dev = radeon_connector->base.dev;
  349. struct radeon_device *rdev = dev->dev_private;
  350. int ret = 0;
  351. if ((radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
  352. (radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)) {
  353. struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
  354. if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
  355. dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) && dig->dp_i2c_bus)
  356. radeon_connector->edid = drm_get_edid(&radeon_connector->base, &dig->dp_i2c_bus->adapter);
  357. }
  358. if (!radeon_connector->ddc_bus)
  359. return -1;
  360. if (!radeon_connector->edid) {
  361. radeon_connector->edid = drm_get_edid(&radeon_connector->base, &radeon_connector->ddc_bus->adapter);
  362. }
  363. /* some servers provide a hardcoded edid in rom for KVMs */
  364. if (!radeon_connector->edid)
  365. radeon_connector->edid = radeon_combios_get_hardcoded_edid(rdev);
  366. if (radeon_connector->edid) {
  367. drm_mode_connector_update_edid_property(&radeon_connector->base, radeon_connector->edid);
  368. ret = drm_add_edid_modes(&radeon_connector->base, radeon_connector->edid);
  369. return ret;
  370. }
  371. drm_mode_connector_update_edid_property(&radeon_connector->base, NULL);
  372. return 0;
  373. }
  374. static int radeon_ddc_dump(struct drm_connector *connector)
  375. {
  376. struct edid *edid;
  377. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  378. int ret = 0;
  379. if (!radeon_connector->ddc_bus)
  380. return -1;
  381. edid = drm_get_edid(connector, &radeon_connector->ddc_bus->adapter);
  382. if (edid) {
  383. kfree(edid);
  384. }
  385. return ret;
  386. }
  387. static inline uint32_t radeon_div(uint64_t n, uint32_t d)
  388. {
  389. uint64_t mod;
  390. n += d / 2;
  391. mod = do_div(n, d);
  392. return n;
  393. }
  394. static void radeon_compute_pll_legacy(struct radeon_pll *pll,
  395. uint64_t freq,
  396. uint32_t *dot_clock_p,
  397. uint32_t *fb_div_p,
  398. uint32_t *frac_fb_div_p,
  399. uint32_t *ref_div_p,
  400. uint32_t *post_div_p)
  401. {
  402. uint32_t min_ref_div = pll->min_ref_div;
  403. uint32_t max_ref_div = pll->max_ref_div;
  404. uint32_t min_post_div = pll->min_post_div;
  405. uint32_t max_post_div = pll->max_post_div;
  406. uint32_t min_fractional_feed_div = 0;
  407. uint32_t max_fractional_feed_div = 0;
  408. uint32_t best_vco = pll->best_vco;
  409. uint32_t best_post_div = 1;
  410. uint32_t best_ref_div = 1;
  411. uint32_t best_feedback_div = 1;
  412. uint32_t best_frac_feedback_div = 0;
  413. uint32_t best_freq = -1;
  414. uint32_t best_error = 0xffffffff;
  415. uint32_t best_vco_diff = 1;
  416. uint32_t post_div;
  417. DRM_DEBUG("PLL freq %llu %u %u\n", freq, pll->min_ref_div, pll->max_ref_div);
  418. freq = freq * 1000;
  419. if (pll->flags & RADEON_PLL_USE_REF_DIV)
  420. min_ref_div = max_ref_div = pll->reference_div;
  421. else {
  422. while (min_ref_div < max_ref_div-1) {
  423. uint32_t mid = (min_ref_div + max_ref_div) / 2;
  424. uint32_t pll_in = pll->reference_freq / mid;
  425. if (pll_in < pll->pll_in_min)
  426. max_ref_div = mid;
  427. else if (pll_in > pll->pll_in_max)
  428. min_ref_div = mid;
  429. else
  430. break;
  431. }
  432. }
  433. if (pll->flags & RADEON_PLL_USE_POST_DIV)
  434. min_post_div = max_post_div = pll->post_div;
  435. if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
  436. min_fractional_feed_div = pll->min_frac_feedback_div;
  437. max_fractional_feed_div = pll->max_frac_feedback_div;
  438. }
  439. for (post_div = min_post_div; post_div <= max_post_div; ++post_div) {
  440. uint32_t ref_div;
  441. if ((pll->flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1))
  442. continue;
  443. /* legacy radeons only have a few post_divs */
  444. if (pll->flags & RADEON_PLL_LEGACY) {
  445. if ((post_div == 5) ||
  446. (post_div == 7) ||
  447. (post_div == 9) ||
  448. (post_div == 10) ||
  449. (post_div == 11) ||
  450. (post_div == 13) ||
  451. (post_div == 14) ||
  452. (post_div == 15))
  453. continue;
  454. }
  455. for (ref_div = min_ref_div; ref_div <= max_ref_div; ++ref_div) {
  456. uint32_t feedback_div, current_freq = 0, error, vco_diff;
  457. uint32_t pll_in = pll->reference_freq / ref_div;
  458. uint32_t min_feed_div = pll->min_feedback_div;
  459. uint32_t max_feed_div = pll->max_feedback_div + 1;
  460. if (pll_in < pll->pll_in_min || pll_in > pll->pll_in_max)
  461. continue;
  462. while (min_feed_div < max_feed_div) {
  463. uint32_t vco;
  464. uint32_t min_frac_feed_div = min_fractional_feed_div;
  465. uint32_t max_frac_feed_div = max_fractional_feed_div + 1;
  466. uint32_t frac_feedback_div;
  467. uint64_t tmp;
  468. feedback_div = (min_feed_div + max_feed_div) / 2;
  469. tmp = (uint64_t)pll->reference_freq * feedback_div;
  470. vco = radeon_div(tmp, ref_div);
  471. if (vco < pll->pll_out_min) {
  472. min_feed_div = feedback_div + 1;
  473. continue;
  474. } else if (vco > pll->pll_out_max) {
  475. max_feed_div = feedback_div;
  476. continue;
  477. }
  478. while (min_frac_feed_div < max_frac_feed_div) {
  479. frac_feedback_div = (min_frac_feed_div + max_frac_feed_div) / 2;
  480. tmp = (uint64_t)pll->reference_freq * 10000 * feedback_div;
  481. tmp += (uint64_t)pll->reference_freq * 1000 * frac_feedback_div;
  482. current_freq = radeon_div(tmp, ref_div * post_div);
  483. if (pll->flags & RADEON_PLL_PREFER_CLOSEST_LOWER) {
  484. error = freq - current_freq;
  485. error = error < 0 ? 0xffffffff : error;
  486. } else
  487. error = abs(current_freq - freq);
  488. vco_diff = abs(vco - best_vco);
  489. if ((best_vco == 0 && error < best_error) ||
  490. (best_vco != 0 &&
  491. (error < best_error - 100 ||
  492. (abs(error - best_error) < 100 && vco_diff < best_vco_diff)))) {
  493. best_post_div = post_div;
  494. best_ref_div = ref_div;
  495. best_feedback_div = feedback_div;
  496. best_frac_feedback_div = frac_feedback_div;
  497. best_freq = current_freq;
  498. best_error = error;
  499. best_vco_diff = vco_diff;
  500. } else if (current_freq == freq) {
  501. if (best_freq == -1) {
  502. best_post_div = post_div;
  503. best_ref_div = ref_div;
  504. best_feedback_div = feedback_div;
  505. best_frac_feedback_div = frac_feedback_div;
  506. best_freq = current_freq;
  507. best_error = error;
  508. best_vco_diff = vco_diff;
  509. } else if (((pll->flags & RADEON_PLL_PREFER_LOW_REF_DIV) && (ref_div < best_ref_div)) ||
  510. ((pll->flags & RADEON_PLL_PREFER_HIGH_REF_DIV) && (ref_div > best_ref_div)) ||
  511. ((pll->flags & RADEON_PLL_PREFER_LOW_FB_DIV) && (feedback_div < best_feedback_div)) ||
  512. ((pll->flags & RADEON_PLL_PREFER_HIGH_FB_DIV) && (feedback_div > best_feedback_div)) ||
  513. ((pll->flags & RADEON_PLL_PREFER_LOW_POST_DIV) && (post_div < best_post_div)) ||
  514. ((pll->flags & RADEON_PLL_PREFER_HIGH_POST_DIV) && (post_div > best_post_div))) {
  515. best_post_div = post_div;
  516. best_ref_div = ref_div;
  517. best_feedback_div = feedback_div;
  518. best_frac_feedback_div = frac_feedback_div;
  519. best_freq = current_freq;
  520. best_error = error;
  521. best_vco_diff = vco_diff;
  522. }
  523. }
  524. if (current_freq < freq)
  525. min_frac_feed_div = frac_feedback_div + 1;
  526. else
  527. max_frac_feed_div = frac_feedback_div;
  528. }
  529. if (current_freq < freq)
  530. min_feed_div = feedback_div + 1;
  531. else
  532. max_feed_div = feedback_div;
  533. }
  534. }
  535. }
  536. *dot_clock_p = best_freq / 10000;
  537. *fb_div_p = best_feedback_div;
  538. *frac_fb_div_p = best_frac_feedback_div;
  539. *ref_div_p = best_ref_div;
  540. *post_div_p = best_post_div;
  541. }
  542. static bool
  543. calc_fb_div(struct radeon_pll *pll,
  544. uint32_t freq,
  545. uint32_t post_div,
  546. uint32_t ref_div,
  547. uint32_t *fb_div,
  548. uint32_t *fb_div_frac)
  549. {
  550. fixed20_12 feedback_divider, a, b;
  551. u32 vco_freq;
  552. vco_freq = freq * post_div;
  553. /* feedback_divider = vco_freq * ref_div / pll->reference_freq; */
  554. a.full = rfixed_const(pll->reference_freq);
  555. feedback_divider.full = rfixed_const(vco_freq);
  556. feedback_divider.full = rfixed_div(feedback_divider, a);
  557. a.full = rfixed_const(ref_div);
  558. feedback_divider.full = rfixed_mul(feedback_divider, a);
  559. if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
  560. /* feedback_divider = floor((feedback_divider * 10.0) + 0.5) * 0.1; */
  561. a.full = rfixed_const(10);
  562. feedback_divider.full = rfixed_mul(feedback_divider, a);
  563. feedback_divider.full += rfixed_const_half(0);
  564. feedback_divider.full = rfixed_floor(feedback_divider);
  565. feedback_divider.full = rfixed_div(feedback_divider, a);
  566. /* *fb_div = floor(feedback_divider); */
  567. a.full = rfixed_floor(feedback_divider);
  568. *fb_div = rfixed_trunc(a);
  569. /* *fb_div_frac = fmod(feedback_divider, 1.0) * 10.0; */
  570. a.full = rfixed_const(10);
  571. b.full = rfixed_mul(feedback_divider, a);
  572. feedback_divider.full = rfixed_floor(feedback_divider);
  573. feedback_divider.full = rfixed_mul(feedback_divider, a);
  574. feedback_divider.full = b.full - feedback_divider.full;
  575. *fb_div_frac = rfixed_trunc(feedback_divider);
  576. } else {
  577. /* *fb_div = floor(feedback_divider + 0.5); */
  578. feedback_divider.full += rfixed_const_half(0);
  579. feedback_divider.full = rfixed_floor(feedback_divider);
  580. *fb_div = rfixed_trunc(feedback_divider);
  581. *fb_div_frac = 0;
  582. }
  583. if (((*fb_div) < pll->min_feedback_div) || ((*fb_div) > pll->max_feedback_div))
  584. return false;
  585. else
  586. return true;
  587. }
  588. static bool
  589. calc_fb_ref_div(struct radeon_pll *pll,
  590. uint32_t freq,
  591. uint32_t post_div,
  592. uint32_t *fb_div,
  593. uint32_t *fb_div_frac,
  594. uint32_t *ref_div)
  595. {
  596. fixed20_12 ffreq, max_error, error, pll_out, a;
  597. u32 vco;
  598. ffreq.full = rfixed_const(freq);
  599. /* max_error = ffreq * 0.0025; */
  600. a.full = rfixed_const(400);
  601. max_error.full = rfixed_div(ffreq, a);
  602. for ((*ref_div) = pll->min_ref_div; (*ref_div) < pll->max_ref_div; ++(*ref_div)) {
  603. if (calc_fb_div(pll, freq, post_div, (*ref_div), fb_div, fb_div_frac)) {
  604. vco = pll->reference_freq * (((*fb_div) * 10) + (*fb_div_frac));
  605. vco = vco / ((*ref_div) * 10);
  606. if ((vco < pll->pll_out_min) || (vco > pll->pll_out_max))
  607. continue;
  608. /* pll_out = vco / post_div; */
  609. a.full = rfixed_const(post_div);
  610. pll_out.full = rfixed_const(vco);
  611. pll_out.full = rfixed_div(pll_out, a);
  612. if (pll_out.full >= ffreq.full) {
  613. error.full = pll_out.full - ffreq.full;
  614. if (error.full <= max_error.full)
  615. return true;
  616. }
  617. }
  618. }
  619. return false;
  620. }
  621. static void radeon_compute_pll_new(struct radeon_pll *pll,
  622. uint64_t freq,
  623. uint32_t *dot_clock_p,
  624. uint32_t *fb_div_p,
  625. uint32_t *frac_fb_div_p,
  626. uint32_t *ref_div_p,
  627. uint32_t *post_div_p)
  628. {
  629. u32 fb_div = 0, fb_div_frac = 0, post_div = 0, ref_div = 0;
  630. u32 best_freq = 0, vco_frequency;
  631. /* freq = freq / 10; */
  632. do_div(freq, 10);
  633. if (pll->flags & RADEON_PLL_USE_POST_DIV) {
  634. post_div = pll->post_div;
  635. if ((post_div < pll->min_post_div) || (post_div > pll->max_post_div))
  636. goto done;
  637. vco_frequency = freq * post_div;
  638. if ((vco_frequency < pll->pll_out_min) || (vco_frequency > pll->pll_out_max))
  639. goto done;
  640. if (pll->flags & RADEON_PLL_USE_REF_DIV) {
  641. ref_div = pll->reference_div;
  642. if ((ref_div < pll->min_ref_div) || (ref_div > pll->max_ref_div))
  643. goto done;
  644. if (!calc_fb_div(pll, freq, post_div, ref_div, &fb_div, &fb_div_frac))
  645. goto done;
  646. }
  647. } else {
  648. for (post_div = pll->max_post_div; post_div >= pll->min_post_div; --post_div) {
  649. if (pll->flags & RADEON_PLL_LEGACY) {
  650. if ((post_div == 5) ||
  651. (post_div == 7) ||
  652. (post_div == 9) ||
  653. (post_div == 10) ||
  654. (post_div == 11))
  655. continue;
  656. }
  657. if ((pll->flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1))
  658. continue;
  659. vco_frequency = freq * post_div;
  660. if ((vco_frequency < pll->pll_out_min) || (vco_frequency > pll->pll_out_max))
  661. continue;
  662. if (pll->flags & RADEON_PLL_USE_REF_DIV) {
  663. ref_div = pll->reference_div;
  664. if ((ref_div < pll->min_ref_div) || (ref_div > pll->max_ref_div))
  665. goto done;
  666. if (calc_fb_div(pll, freq, post_div, ref_div, &fb_div, &fb_div_frac))
  667. break;
  668. } else {
  669. if (calc_fb_ref_div(pll, freq, post_div, &fb_div, &fb_div_frac, &ref_div))
  670. break;
  671. }
  672. }
  673. }
  674. best_freq = pll->reference_freq * 10 * fb_div;
  675. best_freq += pll->reference_freq * fb_div_frac;
  676. best_freq = best_freq / (ref_div * post_div);
  677. done:
  678. if (best_freq == 0)
  679. DRM_ERROR("Couldn't find valid PLL dividers\n");
  680. *dot_clock_p = best_freq / 10;
  681. *fb_div_p = fb_div;
  682. *frac_fb_div_p = fb_div_frac;
  683. *ref_div_p = ref_div;
  684. *post_div_p = post_div;
  685. DRM_DEBUG("%u %d.%d, %d, %d\n", *dot_clock_p, *fb_div_p, *frac_fb_div_p, *ref_div_p, *post_div_p);
  686. }
  687. void radeon_compute_pll(struct radeon_pll *pll,
  688. uint64_t freq,
  689. uint32_t *dot_clock_p,
  690. uint32_t *fb_div_p,
  691. uint32_t *frac_fb_div_p,
  692. uint32_t *ref_div_p,
  693. uint32_t *post_div_p)
  694. {
  695. switch (pll->algo) {
  696. case PLL_ALGO_NEW:
  697. radeon_compute_pll_new(pll, freq, dot_clock_p, fb_div_p,
  698. frac_fb_div_p, ref_div_p, post_div_p);
  699. break;
  700. case PLL_ALGO_LEGACY:
  701. default:
  702. radeon_compute_pll_legacy(pll, freq, dot_clock_p, fb_div_p,
  703. frac_fb_div_p, ref_div_p, post_div_p);
  704. break;
  705. }
  706. }
  707. static void radeon_user_framebuffer_destroy(struct drm_framebuffer *fb)
  708. {
  709. struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
  710. struct drm_device *dev = fb->dev;
  711. if (fb->fbdev)
  712. radeonfb_remove(dev, fb);
  713. if (radeon_fb->obj)
  714. drm_gem_object_unreference_unlocked(radeon_fb->obj);
  715. drm_framebuffer_cleanup(fb);
  716. kfree(radeon_fb);
  717. }
  718. static int radeon_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  719. struct drm_file *file_priv,
  720. unsigned int *handle)
  721. {
  722. struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
  723. return drm_gem_handle_create(file_priv, radeon_fb->obj, handle);
  724. }
  725. static const struct drm_framebuffer_funcs radeon_fb_funcs = {
  726. .destroy = radeon_user_framebuffer_destroy,
  727. .create_handle = radeon_user_framebuffer_create_handle,
  728. };
  729. struct drm_framebuffer *
  730. radeon_framebuffer_create(struct drm_device *dev,
  731. struct drm_mode_fb_cmd *mode_cmd,
  732. struct drm_gem_object *obj)
  733. {
  734. struct radeon_framebuffer *radeon_fb;
  735. radeon_fb = kzalloc(sizeof(*radeon_fb), GFP_KERNEL);
  736. if (radeon_fb == NULL) {
  737. return NULL;
  738. }
  739. drm_framebuffer_init(dev, &radeon_fb->base, &radeon_fb_funcs);
  740. drm_helper_mode_fill_fb_struct(&radeon_fb->base, mode_cmd);
  741. radeon_fb->obj = obj;
  742. return &radeon_fb->base;
  743. }
  744. static struct drm_framebuffer *
  745. radeon_user_framebuffer_create(struct drm_device *dev,
  746. struct drm_file *file_priv,
  747. struct drm_mode_fb_cmd *mode_cmd)
  748. {
  749. struct drm_gem_object *obj;
  750. obj = drm_gem_object_lookup(dev, file_priv, mode_cmd->handle);
  751. if (obj == NULL) {
  752. dev_err(&dev->pdev->dev, "No GEM object associated to handle 0x%08X, "
  753. "can't create framebuffer\n", mode_cmd->handle);
  754. return NULL;
  755. }
  756. return radeon_framebuffer_create(dev, mode_cmd, obj);
  757. }
  758. static const struct drm_mode_config_funcs radeon_mode_funcs = {
  759. .fb_create = radeon_user_framebuffer_create,
  760. .fb_changed = radeonfb_probe,
  761. };
  762. struct drm_prop_enum_list {
  763. int type;
  764. char *name;
  765. };
  766. static struct drm_prop_enum_list radeon_tmds_pll_enum_list[] =
  767. { { 0, "driver" },
  768. { 1, "bios" },
  769. };
  770. static struct drm_prop_enum_list radeon_tv_std_enum_list[] =
  771. { { TV_STD_NTSC, "ntsc" },
  772. { TV_STD_PAL, "pal" },
  773. { TV_STD_PAL_M, "pal-m" },
  774. { TV_STD_PAL_60, "pal-60" },
  775. { TV_STD_NTSC_J, "ntsc-j" },
  776. { TV_STD_SCART_PAL, "scart-pal" },
  777. { TV_STD_PAL_CN, "pal-cn" },
  778. { TV_STD_SECAM, "secam" },
  779. };
  780. static int radeon_modeset_create_props(struct radeon_device *rdev)
  781. {
  782. int i, sz;
  783. if (rdev->is_atom_bios) {
  784. rdev->mode_info.coherent_mode_property =
  785. drm_property_create(rdev->ddev,
  786. DRM_MODE_PROP_RANGE,
  787. "coherent", 2);
  788. if (!rdev->mode_info.coherent_mode_property)
  789. return -ENOMEM;
  790. rdev->mode_info.coherent_mode_property->values[0] = 0;
  791. rdev->mode_info.coherent_mode_property->values[1] = 1;
  792. }
  793. if (!ASIC_IS_AVIVO(rdev)) {
  794. sz = ARRAY_SIZE(radeon_tmds_pll_enum_list);
  795. rdev->mode_info.tmds_pll_property =
  796. drm_property_create(rdev->ddev,
  797. DRM_MODE_PROP_ENUM,
  798. "tmds_pll", sz);
  799. for (i = 0; i < sz; i++) {
  800. drm_property_add_enum(rdev->mode_info.tmds_pll_property,
  801. i,
  802. radeon_tmds_pll_enum_list[i].type,
  803. radeon_tmds_pll_enum_list[i].name);
  804. }
  805. }
  806. rdev->mode_info.load_detect_property =
  807. drm_property_create(rdev->ddev,
  808. DRM_MODE_PROP_RANGE,
  809. "load detection", 2);
  810. if (!rdev->mode_info.load_detect_property)
  811. return -ENOMEM;
  812. rdev->mode_info.load_detect_property->values[0] = 0;
  813. rdev->mode_info.load_detect_property->values[1] = 1;
  814. drm_mode_create_scaling_mode_property(rdev->ddev);
  815. sz = ARRAY_SIZE(radeon_tv_std_enum_list);
  816. rdev->mode_info.tv_std_property =
  817. drm_property_create(rdev->ddev,
  818. DRM_MODE_PROP_ENUM,
  819. "tv standard", sz);
  820. for (i = 0; i < sz; i++) {
  821. drm_property_add_enum(rdev->mode_info.tv_std_property,
  822. i,
  823. radeon_tv_std_enum_list[i].type,
  824. radeon_tv_std_enum_list[i].name);
  825. }
  826. return 0;
  827. }
  828. int radeon_modeset_init(struct radeon_device *rdev)
  829. {
  830. int i;
  831. int ret;
  832. drm_mode_config_init(rdev->ddev);
  833. rdev->mode_info.mode_config_initialized = true;
  834. rdev->ddev->mode_config.funcs = (void *)&radeon_mode_funcs;
  835. if (ASIC_IS_AVIVO(rdev)) {
  836. rdev->ddev->mode_config.max_width = 8192;
  837. rdev->ddev->mode_config.max_height = 8192;
  838. } else {
  839. rdev->ddev->mode_config.max_width = 4096;
  840. rdev->ddev->mode_config.max_height = 4096;
  841. }
  842. rdev->ddev->mode_config.fb_base = rdev->mc.aper_base;
  843. ret = radeon_modeset_create_props(rdev);
  844. if (ret) {
  845. return ret;
  846. }
  847. /* check combios for a valid hardcoded EDID - Sun servers */
  848. if (!rdev->is_atom_bios) {
  849. /* check for hardcoded EDID in BIOS */
  850. radeon_combios_check_hardcoded_edid(rdev);
  851. }
  852. if (rdev->flags & RADEON_SINGLE_CRTC)
  853. rdev->num_crtc = 1;
  854. else {
  855. if (ASIC_IS_DCE4(rdev))
  856. rdev->num_crtc = 6;
  857. else
  858. rdev->num_crtc = 2;
  859. }
  860. /* allocate crtcs */
  861. for (i = 0; i < rdev->num_crtc; i++) {
  862. radeon_crtc_init(rdev->ddev, i);
  863. }
  864. /* okay we should have all the bios connectors */
  865. ret = radeon_setup_enc_conn(rdev->ddev);
  866. if (!ret) {
  867. return ret;
  868. }
  869. /* initialize hpd */
  870. radeon_hpd_init(rdev);
  871. drm_helper_initial_config(rdev->ddev);
  872. return 0;
  873. }
  874. void radeon_modeset_fini(struct radeon_device *rdev)
  875. {
  876. kfree(rdev->mode_info.bios_hardcoded_edid);
  877. if (rdev->mode_info.mode_config_initialized) {
  878. radeon_hpd_fini(rdev);
  879. drm_mode_config_cleanup(rdev->ddev);
  880. rdev->mode_info.mode_config_initialized = false;
  881. }
  882. }
  883. bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
  884. struct drm_display_mode *mode,
  885. struct drm_display_mode *adjusted_mode)
  886. {
  887. struct drm_device *dev = crtc->dev;
  888. struct drm_encoder *encoder;
  889. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  890. struct radeon_encoder *radeon_encoder;
  891. bool first = true;
  892. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  893. radeon_encoder = to_radeon_encoder(encoder);
  894. if (encoder->crtc != crtc)
  895. continue;
  896. if (first) {
  897. /* set scaling */
  898. if (radeon_encoder->rmx_type == RMX_OFF)
  899. radeon_crtc->rmx_type = RMX_OFF;
  900. else if (mode->hdisplay < radeon_encoder->native_mode.hdisplay ||
  901. mode->vdisplay < radeon_encoder->native_mode.vdisplay)
  902. radeon_crtc->rmx_type = radeon_encoder->rmx_type;
  903. else
  904. radeon_crtc->rmx_type = RMX_OFF;
  905. /* copy native mode */
  906. memcpy(&radeon_crtc->native_mode,
  907. &radeon_encoder->native_mode,
  908. sizeof(struct drm_display_mode));
  909. first = false;
  910. } else {
  911. if (radeon_crtc->rmx_type != radeon_encoder->rmx_type) {
  912. /* WARNING: Right now this can't happen but
  913. * in the future we need to check that scaling
  914. * are consistent accross different encoder
  915. * (ie all encoder can work with the same
  916. * scaling).
  917. */
  918. DRM_ERROR("Scaling not consistent accross encoder.\n");
  919. return false;
  920. }
  921. }
  922. }
  923. if (radeon_crtc->rmx_type != RMX_OFF) {
  924. fixed20_12 a, b;
  925. a.full = rfixed_const(crtc->mode.vdisplay);
  926. b.full = rfixed_const(radeon_crtc->native_mode.hdisplay);
  927. radeon_crtc->vsc.full = rfixed_div(a, b);
  928. a.full = rfixed_const(crtc->mode.hdisplay);
  929. b.full = rfixed_const(radeon_crtc->native_mode.vdisplay);
  930. radeon_crtc->hsc.full = rfixed_div(a, b);
  931. } else {
  932. radeon_crtc->vsc.full = rfixed_const(1);
  933. radeon_crtc->hsc.full = rfixed_const(1);
  934. }
  935. return true;
  936. }