radeon_device.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "atom.h"
  37. /*
  38. * Clear GPU surface registers.
  39. */
  40. void radeon_surface_init(struct radeon_device *rdev)
  41. {
  42. /* FIXME: check this out */
  43. if (rdev->family < CHIP_R600) {
  44. int i;
  45. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  46. if (rdev->surface_regs[i].bo)
  47. radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
  48. else
  49. radeon_clear_surface_reg(rdev, i);
  50. }
  51. /* enable surfaces */
  52. WREG32(RADEON_SURFACE_CNTL, 0);
  53. }
  54. }
  55. /*
  56. * GPU scratch registers helpers function.
  57. */
  58. void radeon_scratch_init(struct radeon_device *rdev)
  59. {
  60. int i;
  61. /* FIXME: check this out */
  62. if (rdev->family < CHIP_R300) {
  63. rdev->scratch.num_reg = 5;
  64. } else {
  65. rdev->scratch.num_reg = 7;
  66. }
  67. for (i = 0; i < rdev->scratch.num_reg; i++) {
  68. rdev->scratch.free[i] = true;
  69. rdev->scratch.reg[i] = RADEON_SCRATCH_REG0 + (i * 4);
  70. }
  71. }
  72. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  73. {
  74. int i;
  75. for (i = 0; i < rdev->scratch.num_reg; i++) {
  76. if (rdev->scratch.free[i]) {
  77. rdev->scratch.free[i] = false;
  78. *reg = rdev->scratch.reg[i];
  79. return 0;
  80. }
  81. }
  82. return -EINVAL;
  83. }
  84. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  85. {
  86. int i;
  87. for (i = 0; i < rdev->scratch.num_reg; i++) {
  88. if (rdev->scratch.reg[i] == reg) {
  89. rdev->scratch.free[i] = true;
  90. return;
  91. }
  92. }
  93. }
  94. /**
  95. * radeon_vram_location - try to find VRAM location
  96. * @rdev: radeon device structure holding all necessary informations
  97. * @mc: memory controller structure holding memory informations
  98. * @base: base address at which to put VRAM
  99. *
  100. * Function will place try to place VRAM at base address provided
  101. * as parameter (which is so far either PCI aperture address or
  102. * for IGP TOM base address).
  103. *
  104. * If there is not enough space to fit the unvisible VRAM in the 32bits
  105. * address space then we limit the VRAM size to the aperture.
  106. *
  107. * If we are using AGP and if the AGP aperture doesn't allow us to have
  108. * room for all the VRAM than we restrict the VRAM to the PCI aperture
  109. * size and print a warning.
  110. *
  111. * This function will never fails, worst case are limiting VRAM.
  112. *
  113. * Note: GTT start, end, size should be initialized before calling this
  114. * function on AGP platform.
  115. *
  116. * Note: We don't explictly enforce VRAM start to be aligned on VRAM size,
  117. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  118. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  119. * not IGP.
  120. *
  121. * Note: we use mc_vram_size as on some board we need to program the mc to
  122. * cover the whole aperture even if VRAM size is inferior to aperture size
  123. * Novell bug 204882 + along with lots of ubuntu ones
  124. *
  125. * Note: when limiting vram it's safe to overwritte real_vram_size because
  126. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  127. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  128. * ones)
  129. *
  130. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  131. * explicitly check for that thought.
  132. *
  133. * FIXME: when reducing VRAM size align new size on power of 2.
  134. */
  135. void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
  136. {
  137. mc->vram_start = base;
  138. if (mc->mc_vram_size > (0xFFFFFFFF - base + 1)) {
  139. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  140. mc->real_vram_size = mc->aper_size;
  141. mc->mc_vram_size = mc->aper_size;
  142. }
  143. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  144. if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_end <= mc->gtt_end) {
  145. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  146. mc->real_vram_size = mc->aper_size;
  147. mc->mc_vram_size = mc->aper_size;
  148. }
  149. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  150. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  151. mc->mc_vram_size >> 20, mc->vram_start,
  152. mc->vram_end, mc->real_vram_size >> 20);
  153. }
  154. /**
  155. * radeon_gtt_location - try to find GTT location
  156. * @rdev: radeon device structure holding all necessary informations
  157. * @mc: memory controller structure holding memory informations
  158. *
  159. * Function will place try to place GTT before or after VRAM.
  160. *
  161. * If GTT size is bigger than space left then we ajust GTT size.
  162. * Thus function will never fails.
  163. *
  164. * FIXME: when reducing GTT size align new size on power of 2.
  165. */
  166. void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  167. {
  168. u64 size_af, size_bf;
  169. size_af = 0xFFFFFFFF - mc->vram_end;
  170. size_bf = mc->vram_start;
  171. if (size_bf > size_af) {
  172. if (mc->gtt_size > size_bf) {
  173. dev_warn(rdev->dev, "limiting GTT\n");
  174. mc->gtt_size = size_bf;
  175. }
  176. mc->gtt_start = mc->vram_start - mc->gtt_size;
  177. } else {
  178. if (mc->gtt_size > size_af) {
  179. dev_warn(rdev->dev, "limiting GTT\n");
  180. mc->gtt_size = size_af;
  181. }
  182. mc->gtt_start = mc->vram_end + 1;
  183. }
  184. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  185. dev_info(rdev->dev, "GTT: %lluM 0x%08llX - 0x%08llX\n",
  186. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  187. }
  188. /*
  189. * GPU helpers function.
  190. */
  191. bool radeon_card_posted(struct radeon_device *rdev)
  192. {
  193. uint32_t reg;
  194. /* first check CRTCs */
  195. if (ASIC_IS_DCE4(rdev)) {
  196. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  197. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  198. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  199. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  200. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  201. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  202. if (reg & EVERGREEN_CRTC_MASTER_EN)
  203. return true;
  204. } else if (ASIC_IS_AVIVO(rdev)) {
  205. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  206. RREG32(AVIVO_D2CRTC_CONTROL);
  207. if (reg & AVIVO_CRTC_EN) {
  208. return true;
  209. }
  210. } else {
  211. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  212. RREG32(RADEON_CRTC2_GEN_CNTL);
  213. if (reg & RADEON_CRTC_EN) {
  214. return true;
  215. }
  216. }
  217. /* then check MEM_SIZE, in case the crtcs are off */
  218. if (rdev->family >= CHIP_R600)
  219. reg = RREG32(R600_CONFIG_MEMSIZE);
  220. else
  221. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  222. if (reg)
  223. return true;
  224. return false;
  225. }
  226. bool radeon_boot_test_post_card(struct radeon_device *rdev)
  227. {
  228. if (radeon_card_posted(rdev))
  229. return true;
  230. if (rdev->bios) {
  231. DRM_INFO("GPU not posted. posting now...\n");
  232. if (rdev->is_atom_bios)
  233. atom_asic_init(rdev->mode_info.atom_context);
  234. else
  235. radeon_combios_asic_init(rdev->ddev);
  236. return true;
  237. } else {
  238. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  239. return false;
  240. }
  241. }
  242. int radeon_dummy_page_init(struct radeon_device *rdev)
  243. {
  244. if (rdev->dummy_page.page)
  245. return 0;
  246. rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  247. if (rdev->dummy_page.page == NULL)
  248. return -ENOMEM;
  249. rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
  250. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  251. if (!rdev->dummy_page.addr) {
  252. __free_page(rdev->dummy_page.page);
  253. rdev->dummy_page.page = NULL;
  254. return -ENOMEM;
  255. }
  256. return 0;
  257. }
  258. void radeon_dummy_page_fini(struct radeon_device *rdev)
  259. {
  260. if (rdev->dummy_page.page == NULL)
  261. return;
  262. pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
  263. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  264. __free_page(rdev->dummy_page.page);
  265. rdev->dummy_page.page = NULL;
  266. }
  267. /*
  268. * Registers accessors functions.
  269. */
  270. uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  271. {
  272. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  273. BUG_ON(1);
  274. return 0;
  275. }
  276. void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  277. {
  278. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  279. reg, v);
  280. BUG_ON(1);
  281. }
  282. void radeon_register_accessor_init(struct radeon_device *rdev)
  283. {
  284. rdev->mc_rreg = &radeon_invalid_rreg;
  285. rdev->mc_wreg = &radeon_invalid_wreg;
  286. rdev->pll_rreg = &radeon_invalid_rreg;
  287. rdev->pll_wreg = &radeon_invalid_wreg;
  288. rdev->pciep_rreg = &radeon_invalid_rreg;
  289. rdev->pciep_wreg = &radeon_invalid_wreg;
  290. /* Don't change order as we are overridding accessor. */
  291. if (rdev->family < CHIP_RV515) {
  292. rdev->pcie_reg_mask = 0xff;
  293. } else {
  294. rdev->pcie_reg_mask = 0x7ff;
  295. }
  296. /* FIXME: not sure here */
  297. if (rdev->family <= CHIP_R580) {
  298. rdev->pll_rreg = &r100_pll_rreg;
  299. rdev->pll_wreg = &r100_pll_wreg;
  300. }
  301. if (rdev->family >= CHIP_R420) {
  302. rdev->mc_rreg = &r420_mc_rreg;
  303. rdev->mc_wreg = &r420_mc_wreg;
  304. }
  305. if (rdev->family >= CHIP_RV515) {
  306. rdev->mc_rreg = &rv515_mc_rreg;
  307. rdev->mc_wreg = &rv515_mc_wreg;
  308. }
  309. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  310. rdev->mc_rreg = &rs400_mc_rreg;
  311. rdev->mc_wreg = &rs400_mc_wreg;
  312. }
  313. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  314. rdev->mc_rreg = &rs690_mc_rreg;
  315. rdev->mc_wreg = &rs690_mc_wreg;
  316. }
  317. if (rdev->family == CHIP_RS600) {
  318. rdev->mc_rreg = &rs600_mc_rreg;
  319. rdev->mc_wreg = &rs600_mc_wreg;
  320. }
  321. if ((rdev->family >= CHIP_R600) && (rdev->family <= CHIP_RV740)) {
  322. rdev->pciep_rreg = &r600_pciep_rreg;
  323. rdev->pciep_wreg = &r600_pciep_wreg;
  324. }
  325. }
  326. /*
  327. * ASIC
  328. */
  329. int radeon_asic_init(struct radeon_device *rdev)
  330. {
  331. radeon_register_accessor_init(rdev);
  332. switch (rdev->family) {
  333. case CHIP_R100:
  334. case CHIP_RV100:
  335. case CHIP_RS100:
  336. case CHIP_RV200:
  337. case CHIP_RS200:
  338. rdev->asic = &r100_asic;
  339. break;
  340. case CHIP_R200:
  341. case CHIP_RV250:
  342. case CHIP_RS300:
  343. case CHIP_RV280:
  344. rdev->asic = &r200_asic;
  345. break;
  346. case CHIP_R300:
  347. case CHIP_R350:
  348. case CHIP_RV350:
  349. case CHIP_RV380:
  350. if (rdev->flags & RADEON_IS_PCIE)
  351. rdev->asic = &r300_asic_pcie;
  352. else
  353. rdev->asic = &r300_asic;
  354. break;
  355. case CHIP_R420:
  356. case CHIP_R423:
  357. case CHIP_RV410:
  358. rdev->asic = &r420_asic;
  359. break;
  360. case CHIP_RS400:
  361. case CHIP_RS480:
  362. rdev->asic = &rs400_asic;
  363. break;
  364. case CHIP_RS600:
  365. rdev->asic = &rs600_asic;
  366. break;
  367. case CHIP_RS690:
  368. case CHIP_RS740:
  369. rdev->asic = &rs690_asic;
  370. break;
  371. case CHIP_RV515:
  372. rdev->asic = &rv515_asic;
  373. break;
  374. case CHIP_R520:
  375. case CHIP_RV530:
  376. case CHIP_RV560:
  377. case CHIP_RV570:
  378. case CHIP_R580:
  379. rdev->asic = &r520_asic;
  380. break;
  381. case CHIP_R600:
  382. case CHIP_RV610:
  383. case CHIP_RV630:
  384. case CHIP_RV620:
  385. case CHIP_RV635:
  386. case CHIP_RV670:
  387. case CHIP_RS780:
  388. case CHIP_RS880:
  389. rdev->asic = &r600_asic;
  390. break;
  391. case CHIP_RV770:
  392. case CHIP_RV730:
  393. case CHIP_RV710:
  394. case CHIP_RV740:
  395. rdev->asic = &rv770_asic;
  396. break;
  397. case CHIP_CEDAR:
  398. case CHIP_REDWOOD:
  399. case CHIP_JUNIPER:
  400. case CHIP_CYPRESS:
  401. case CHIP_HEMLOCK:
  402. rdev->asic = &evergreen_asic;
  403. break;
  404. default:
  405. /* FIXME: not supported yet */
  406. return -EINVAL;
  407. }
  408. if (rdev->flags & RADEON_IS_IGP) {
  409. rdev->asic->get_memory_clock = NULL;
  410. rdev->asic->set_memory_clock = NULL;
  411. }
  412. return 0;
  413. }
  414. /*
  415. * Wrapper around modesetting bits.
  416. */
  417. int radeon_clocks_init(struct radeon_device *rdev)
  418. {
  419. int r;
  420. r = radeon_static_clocks_init(rdev->ddev);
  421. if (r) {
  422. return r;
  423. }
  424. DRM_INFO("Clocks initialized !\n");
  425. return 0;
  426. }
  427. void radeon_clocks_fini(struct radeon_device *rdev)
  428. {
  429. }
  430. /* ATOM accessor methods */
  431. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  432. {
  433. struct radeon_device *rdev = info->dev->dev_private;
  434. uint32_t r;
  435. r = rdev->pll_rreg(rdev, reg);
  436. return r;
  437. }
  438. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  439. {
  440. struct radeon_device *rdev = info->dev->dev_private;
  441. rdev->pll_wreg(rdev, reg, val);
  442. }
  443. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  444. {
  445. struct radeon_device *rdev = info->dev->dev_private;
  446. uint32_t r;
  447. r = rdev->mc_rreg(rdev, reg);
  448. return r;
  449. }
  450. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  451. {
  452. struct radeon_device *rdev = info->dev->dev_private;
  453. rdev->mc_wreg(rdev, reg, val);
  454. }
  455. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  456. {
  457. struct radeon_device *rdev = info->dev->dev_private;
  458. WREG32(reg*4, val);
  459. }
  460. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  461. {
  462. struct radeon_device *rdev = info->dev->dev_private;
  463. uint32_t r;
  464. r = RREG32(reg*4);
  465. return r;
  466. }
  467. int radeon_atombios_init(struct radeon_device *rdev)
  468. {
  469. struct card_info *atom_card_info =
  470. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  471. if (!atom_card_info)
  472. return -ENOMEM;
  473. rdev->mode_info.atom_card_info = atom_card_info;
  474. atom_card_info->dev = rdev->ddev;
  475. atom_card_info->reg_read = cail_reg_read;
  476. atom_card_info->reg_write = cail_reg_write;
  477. atom_card_info->mc_read = cail_mc_read;
  478. atom_card_info->mc_write = cail_mc_write;
  479. atom_card_info->pll_read = cail_pll_read;
  480. atom_card_info->pll_write = cail_pll_write;
  481. rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
  482. mutex_init(&rdev->mode_info.atom_context->mutex);
  483. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  484. atom_allocate_fb_scratch(rdev->mode_info.atom_context);
  485. return 0;
  486. }
  487. void radeon_atombios_fini(struct radeon_device *rdev)
  488. {
  489. if (rdev->mode_info.atom_context) {
  490. kfree(rdev->mode_info.atom_context->scratch);
  491. kfree(rdev->mode_info.atom_context);
  492. }
  493. kfree(rdev->mode_info.atom_card_info);
  494. }
  495. int radeon_combios_init(struct radeon_device *rdev)
  496. {
  497. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  498. return 0;
  499. }
  500. void radeon_combios_fini(struct radeon_device *rdev)
  501. {
  502. }
  503. /* if we get transitioned to only one device, tak VGA back */
  504. static unsigned int radeon_vga_set_decode(void *cookie, bool state)
  505. {
  506. struct radeon_device *rdev = cookie;
  507. radeon_vga_set_state(rdev, state);
  508. if (state)
  509. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  510. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  511. else
  512. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  513. }
  514. void radeon_agp_disable(struct radeon_device *rdev)
  515. {
  516. rdev->flags &= ~RADEON_IS_AGP;
  517. if (rdev->family >= CHIP_R600) {
  518. DRM_INFO("Forcing AGP to PCIE mode\n");
  519. rdev->flags |= RADEON_IS_PCIE;
  520. } else if (rdev->family >= CHIP_RV515 ||
  521. rdev->family == CHIP_RV380 ||
  522. rdev->family == CHIP_RV410 ||
  523. rdev->family == CHIP_R423) {
  524. DRM_INFO("Forcing AGP to PCIE mode\n");
  525. rdev->flags |= RADEON_IS_PCIE;
  526. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  527. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  528. } else {
  529. DRM_INFO("Forcing AGP to PCI mode\n");
  530. rdev->flags |= RADEON_IS_PCI;
  531. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  532. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  533. }
  534. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  535. }
  536. void radeon_check_arguments(struct radeon_device *rdev)
  537. {
  538. /* vramlimit must be a power of two */
  539. switch (radeon_vram_limit) {
  540. case 0:
  541. case 4:
  542. case 8:
  543. case 16:
  544. case 32:
  545. case 64:
  546. case 128:
  547. case 256:
  548. case 512:
  549. case 1024:
  550. case 2048:
  551. case 4096:
  552. break;
  553. default:
  554. dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
  555. radeon_vram_limit);
  556. radeon_vram_limit = 0;
  557. break;
  558. }
  559. radeon_vram_limit = radeon_vram_limit << 20;
  560. /* gtt size must be power of two and greater or equal to 32M */
  561. switch (radeon_gart_size) {
  562. case 4:
  563. case 8:
  564. case 16:
  565. dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
  566. radeon_gart_size);
  567. radeon_gart_size = 512;
  568. break;
  569. case 32:
  570. case 64:
  571. case 128:
  572. case 256:
  573. case 512:
  574. case 1024:
  575. case 2048:
  576. case 4096:
  577. break;
  578. default:
  579. dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
  580. radeon_gart_size);
  581. radeon_gart_size = 512;
  582. break;
  583. }
  584. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  585. /* AGP mode can only be -1, 1, 2, 4, 8 */
  586. switch (radeon_agpmode) {
  587. case -1:
  588. case 0:
  589. case 1:
  590. case 2:
  591. case 4:
  592. case 8:
  593. break;
  594. default:
  595. dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
  596. "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
  597. radeon_agpmode = 0;
  598. break;
  599. }
  600. }
  601. int radeon_device_init(struct radeon_device *rdev,
  602. struct drm_device *ddev,
  603. struct pci_dev *pdev,
  604. uint32_t flags)
  605. {
  606. int r;
  607. int dma_bits;
  608. DRM_INFO("radeon: Initializing kernel modesetting.\n");
  609. rdev->shutdown = false;
  610. rdev->dev = &pdev->dev;
  611. rdev->ddev = ddev;
  612. rdev->pdev = pdev;
  613. rdev->flags = flags;
  614. rdev->family = flags & RADEON_FAMILY_MASK;
  615. rdev->is_atom_bios = false;
  616. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  617. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  618. rdev->gpu_lockup = false;
  619. rdev->accel_working = false;
  620. /* mutex initialization are all done here so we
  621. * can recall function without having locking issues */
  622. mutex_init(&rdev->cs_mutex);
  623. mutex_init(&rdev->ib_pool.mutex);
  624. mutex_init(&rdev->cp.mutex);
  625. mutex_init(&rdev->dc_hw_i2c_mutex);
  626. if (rdev->family >= CHIP_R600)
  627. spin_lock_init(&rdev->ih.lock);
  628. mutex_init(&rdev->gem.mutex);
  629. mutex_init(&rdev->pm.mutex);
  630. rwlock_init(&rdev->fence_drv.lock);
  631. INIT_LIST_HEAD(&rdev->gem.objects);
  632. init_waitqueue_head(&rdev->irq.vblank_queue);
  633. /* setup workqueue */
  634. rdev->wq = create_workqueue("radeon");
  635. if (rdev->wq == NULL)
  636. return -ENOMEM;
  637. /* Set asic functions */
  638. r = radeon_asic_init(rdev);
  639. if (r)
  640. return r;
  641. radeon_check_arguments(rdev);
  642. if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
  643. radeon_agp_disable(rdev);
  644. }
  645. /* set DMA mask + need_dma32 flags.
  646. * PCIE - can handle 40-bits.
  647. * IGP - can handle 40-bits (in theory)
  648. * AGP - generally dma32 is safest
  649. * PCI - only dma32
  650. */
  651. rdev->need_dma32 = false;
  652. if (rdev->flags & RADEON_IS_AGP)
  653. rdev->need_dma32 = true;
  654. if (rdev->flags & RADEON_IS_PCI)
  655. rdev->need_dma32 = true;
  656. dma_bits = rdev->need_dma32 ? 32 : 40;
  657. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  658. if (r) {
  659. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  660. }
  661. /* Registers mapping */
  662. /* TODO: block userspace mapping of io register */
  663. rdev->rmmio_base = drm_get_resource_start(rdev->ddev, 2);
  664. rdev->rmmio_size = drm_get_resource_len(rdev->ddev, 2);
  665. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  666. if (rdev->rmmio == NULL) {
  667. return -ENOMEM;
  668. }
  669. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  670. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  671. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  672. /* this will fail for cards that aren't VGA class devices, just
  673. * ignore it */
  674. vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
  675. r = radeon_init(rdev);
  676. if (r)
  677. return r;
  678. if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
  679. /* Acceleration not working on AGP card try again
  680. * with fallback to PCI or PCIE GART
  681. */
  682. radeon_gpu_reset(rdev);
  683. radeon_fini(rdev);
  684. radeon_agp_disable(rdev);
  685. r = radeon_init(rdev);
  686. if (r)
  687. return r;
  688. }
  689. if (radeon_testing) {
  690. radeon_test_moves(rdev);
  691. }
  692. if (radeon_benchmarking) {
  693. radeon_benchmark(rdev);
  694. }
  695. return 0;
  696. }
  697. void radeon_device_fini(struct radeon_device *rdev)
  698. {
  699. DRM_INFO("radeon: finishing device.\n");
  700. rdev->shutdown = true;
  701. radeon_fini(rdev);
  702. destroy_workqueue(rdev->wq);
  703. vga_client_register(rdev->pdev, NULL, NULL, NULL);
  704. iounmap(rdev->rmmio);
  705. rdev->rmmio = NULL;
  706. }
  707. /*
  708. * Suspend & resume.
  709. */
  710. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  711. {
  712. struct radeon_device *rdev;
  713. struct drm_crtc *crtc;
  714. int r;
  715. if (dev == NULL || dev->dev_private == NULL) {
  716. return -ENODEV;
  717. }
  718. if (state.event == PM_EVENT_PRETHAW) {
  719. return 0;
  720. }
  721. rdev = dev->dev_private;
  722. /* unpin the front buffers */
  723. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  724. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  725. struct radeon_bo *robj;
  726. if (rfb == NULL || rfb->obj == NULL) {
  727. continue;
  728. }
  729. robj = rfb->obj->driver_private;
  730. if (robj != rdev->fbdev_rbo) {
  731. r = radeon_bo_reserve(robj, false);
  732. if (unlikely(r == 0)) {
  733. radeon_bo_unpin(robj);
  734. radeon_bo_unreserve(robj);
  735. }
  736. }
  737. }
  738. /* evict vram memory */
  739. radeon_bo_evict_vram(rdev);
  740. /* wait for gpu to finish processing current batch */
  741. radeon_fence_wait_last(rdev);
  742. radeon_save_bios_scratch_regs(rdev);
  743. radeon_suspend(rdev);
  744. radeon_hpd_fini(rdev);
  745. /* evict remaining vram memory */
  746. radeon_bo_evict_vram(rdev);
  747. pci_save_state(dev->pdev);
  748. if (state.event == PM_EVENT_SUSPEND) {
  749. /* Shut down the device */
  750. pci_disable_device(dev->pdev);
  751. pci_set_power_state(dev->pdev, PCI_D3hot);
  752. }
  753. acquire_console_sem();
  754. fb_set_suspend(rdev->fbdev_info, 1);
  755. release_console_sem();
  756. return 0;
  757. }
  758. int radeon_resume_kms(struct drm_device *dev)
  759. {
  760. struct radeon_device *rdev = dev->dev_private;
  761. acquire_console_sem();
  762. pci_set_power_state(dev->pdev, PCI_D0);
  763. pci_restore_state(dev->pdev);
  764. if (pci_enable_device(dev->pdev)) {
  765. release_console_sem();
  766. return -1;
  767. }
  768. pci_set_master(dev->pdev);
  769. /* resume AGP if in use */
  770. radeon_agp_resume(rdev);
  771. radeon_resume(rdev);
  772. radeon_restore_bios_scratch_regs(rdev);
  773. fb_set_suspend(rdev->fbdev_info, 0);
  774. release_console_sem();
  775. /* reset hpd state */
  776. radeon_hpd_init(rdev);
  777. /* blat the mode back in */
  778. drm_helper_resume_force_mode(dev);
  779. return 0;
  780. }
  781. /*
  782. * Debugfs
  783. */
  784. struct radeon_debugfs {
  785. struct drm_info_list *files;
  786. unsigned num_files;
  787. };
  788. static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES];
  789. static unsigned _radeon_debugfs_count = 0;
  790. int radeon_debugfs_add_files(struct radeon_device *rdev,
  791. struct drm_info_list *files,
  792. unsigned nfiles)
  793. {
  794. unsigned i;
  795. for (i = 0; i < _radeon_debugfs_count; i++) {
  796. if (_radeon_debugfs[i].files == files) {
  797. /* Already registered */
  798. return 0;
  799. }
  800. }
  801. if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) {
  802. DRM_ERROR("Reached maximum number of debugfs files.\n");
  803. DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n");
  804. return -EINVAL;
  805. }
  806. _radeon_debugfs[_radeon_debugfs_count].files = files;
  807. _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles;
  808. _radeon_debugfs_count++;
  809. #if defined(CONFIG_DEBUG_FS)
  810. drm_debugfs_create_files(files, nfiles,
  811. rdev->ddev->control->debugfs_root,
  812. rdev->ddev->control);
  813. drm_debugfs_create_files(files, nfiles,
  814. rdev->ddev->primary->debugfs_root,
  815. rdev->ddev->primary);
  816. #endif
  817. return 0;
  818. }
  819. #if defined(CONFIG_DEBUG_FS)
  820. int radeon_debugfs_init(struct drm_minor *minor)
  821. {
  822. return 0;
  823. }
  824. void radeon_debugfs_cleanup(struct drm_minor *minor)
  825. {
  826. unsigned i;
  827. for (i = 0; i < _radeon_debugfs_count; i++) {
  828. drm_debugfs_remove_files(_radeon_debugfs[i].files,
  829. _radeon_debugfs[i].num_files, minor);
  830. }
  831. }
  832. #endif