radeon.h 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <asm/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include "radeon_family.h"
  69. #include "radeon_mode.h"
  70. #include "radeon_reg.h"
  71. /*
  72. * Modules parameters.
  73. */
  74. extern int radeon_no_wb;
  75. extern int radeon_modeset;
  76. extern int radeon_dynclks;
  77. extern int radeon_r4xx_atom;
  78. extern int radeon_agpmode;
  79. extern int radeon_vram_limit;
  80. extern int radeon_gart_size;
  81. extern int radeon_benchmarking;
  82. extern int radeon_testing;
  83. extern int radeon_connector_table;
  84. extern int radeon_tv;
  85. extern int radeon_new_pll;
  86. extern int radeon_dynpm;
  87. extern int radeon_audio;
  88. /*
  89. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  90. * symbol;
  91. */
  92. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  93. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  94. #define RADEON_IB_POOL_SIZE 16
  95. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  96. #define RADEONFB_CONN_LIMIT 4
  97. #define RADEON_BIOS_NUM_SCRATCH 8
  98. /*
  99. * Errata workarounds.
  100. */
  101. enum radeon_pll_errata {
  102. CHIP_ERRATA_R300_CG = 0x00000001,
  103. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  104. CHIP_ERRATA_PLL_DELAY = 0x00000004
  105. };
  106. struct radeon_device;
  107. /*
  108. * BIOS.
  109. */
  110. bool radeon_get_bios(struct radeon_device *rdev);
  111. /*
  112. * Dummy page
  113. */
  114. struct radeon_dummy_page {
  115. struct page *page;
  116. dma_addr_t addr;
  117. };
  118. int radeon_dummy_page_init(struct radeon_device *rdev);
  119. void radeon_dummy_page_fini(struct radeon_device *rdev);
  120. /*
  121. * Clocks
  122. */
  123. struct radeon_clock {
  124. struct radeon_pll p1pll;
  125. struct radeon_pll p2pll;
  126. struct radeon_pll dcpll;
  127. struct radeon_pll spll;
  128. struct radeon_pll mpll;
  129. /* 10 Khz units */
  130. uint32_t default_mclk;
  131. uint32_t default_sclk;
  132. uint32_t default_dispclk;
  133. uint32_t dp_extclk;
  134. };
  135. /*
  136. * Power management
  137. */
  138. int radeon_pm_init(struct radeon_device *rdev);
  139. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  140. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  141. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  142. /*
  143. * Fences.
  144. */
  145. struct radeon_fence_driver {
  146. uint32_t scratch_reg;
  147. atomic_t seq;
  148. uint32_t last_seq;
  149. unsigned long count_timeout;
  150. wait_queue_head_t queue;
  151. rwlock_t lock;
  152. struct list_head created;
  153. struct list_head emited;
  154. struct list_head signaled;
  155. bool initialized;
  156. };
  157. struct radeon_fence {
  158. struct radeon_device *rdev;
  159. struct kref kref;
  160. struct list_head list;
  161. /* protected by radeon_fence.lock */
  162. uint32_t seq;
  163. unsigned long timeout;
  164. bool emited;
  165. bool signaled;
  166. };
  167. int radeon_fence_driver_init(struct radeon_device *rdev);
  168. void radeon_fence_driver_fini(struct radeon_device *rdev);
  169. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  170. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  171. void radeon_fence_process(struct radeon_device *rdev);
  172. bool radeon_fence_signaled(struct radeon_fence *fence);
  173. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  174. int radeon_fence_wait_next(struct radeon_device *rdev);
  175. int radeon_fence_wait_last(struct radeon_device *rdev);
  176. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  177. void radeon_fence_unref(struct radeon_fence **fence);
  178. /*
  179. * Tiling registers
  180. */
  181. struct radeon_surface_reg {
  182. struct radeon_bo *bo;
  183. };
  184. #define RADEON_GEM_MAX_SURFACES 8
  185. /*
  186. * TTM.
  187. */
  188. struct radeon_mman {
  189. struct ttm_bo_global_ref bo_global_ref;
  190. struct ttm_global_reference mem_global_ref;
  191. struct ttm_bo_device bdev;
  192. bool mem_global_referenced;
  193. bool initialized;
  194. };
  195. struct radeon_bo {
  196. /* Protected by gem.mutex */
  197. struct list_head list;
  198. /* Protected by tbo.reserved */
  199. u32 placements[3];
  200. struct ttm_placement placement;
  201. struct ttm_buffer_object tbo;
  202. struct ttm_bo_kmap_obj kmap;
  203. unsigned pin_count;
  204. void *kptr;
  205. u32 tiling_flags;
  206. u32 pitch;
  207. int surface_reg;
  208. /* Constant after initialization */
  209. struct radeon_device *rdev;
  210. struct drm_gem_object *gobj;
  211. };
  212. struct radeon_bo_list {
  213. struct list_head list;
  214. struct radeon_bo *bo;
  215. uint64_t gpu_offset;
  216. unsigned rdomain;
  217. unsigned wdomain;
  218. u32 tiling_flags;
  219. };
  220. /*
  221. * GEM objects.
  222. */
  223. struct radeon_gem {
  224. struct mutex mutex;
  225. struct list_head objects;
  226. };
  227. int radeon_gem_init(struct radeon_device *rdev);
  228. void radeon_gem_fini(struct radeon_device *rdev);
  229. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  230. int alignment, int initial_domain,
  231. bool discardable, bool kernel,
  232. struct drm_gem_object **obj);
  233. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  234. uint64_t *gpu_addr);
  235. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  236. /*
  237. * GART structures, functions & helpers
  238. */
  239. struct radeon_mc;
  240. struct radeon_gart_table_ram {
  241. volatile uint32_t *ptr;
  242. };
  243. struct radeon_gart_table_vram {
  244. struct radeon_bo *robj;
  245. volatile uint32_t *ptr;
  246. };
  247. union radeon_gart_table {
  248. struct radeon_gart_table_ram ram;
  249. struct radeon_gart_table_vram vram;
  250. };
  251. #define RADEON_GPU_PAGE_SIZE 4096
  252. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  253. struct radeon_gart {
  254. dma_addr_t table_addr;
  255. unsigned num_gpu_pages;
  256. unsigned num_cpu_pages;
  257. unsigned table_size;
  258. union radeon_gart_table table;
  259. struct page **pages;
  260. dma_addr_t *pages_addr;
  261. bool ready;
  262. };
  263. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  264. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  265. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  266. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  267. int radeon_gart_init(struct radeon_device *rdev);
  268. void radeon_gart_fini(struct radeon_device *rdev);
  269. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  270. int pages);
  271. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  272. int pages, struct page **pagelist);
  273. /*
  274. * GPU MC structures, functions & helpers
  275. */
  276. struct radeon_mc {
  277. resource_size_t aper_size;
  278. resource_size_t aper_base;
  279. resource_size_t agp_base;
  280. /* for some chips with <= 32MB we need to lie
  281. * about vram size near mc fb location */
  282. u64 mc_vram_size;
  283. u64 visible_vram_size;
  284. u64 gtt_size;
  285. u64 gtt_start;
  286. u64 gtt_end;
  287. u64 vram_start;
  288. u64 vram_end;
  289. unsigned vram_width;
  290. u64 real_vram_size;
  291. int vram_mtrr;
  292. bool vram_is_ddr;
  293. bool igp_sideport_enabled;
  294. };
  295. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  296. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  297. /*
  298. * GPU scratch registers structures, functions & helpers
  299. */
  300. struct radeon_scratch {
  301. unsigned num_reg;
  302. bool free[32];
  303. uint32_t reg[32];
  304. };
  305. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  306. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  307. /*
  308. * IRQS.
  309. */
  310. struct radeon_irq {
  311. bool installed;
  312. bool sw_int;
  313. /* FIXME: use a define max crtc rather than hardcode it */
  314. bool crtc_vblank_int[2];
  315. wait_queue_head_t vblank_queue;
  316. /* FIXME: use defines for max hpd/dacs */
  317. bool hpd[6];
  318. spinlock_t sw_lock;
  319. int sw_refcount;
  320. };
  321. int radeon_irq_kms_init(struct radeon_device *rdev);
  322. void radeon_irq_kms_fini(struct radeon_device *rdev);
  323. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
  324. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
  325. /*
  326. * CP & ring.
  327. */
  328. struct radeon_ib {
  329. struct list_head list;
  330. unsigned idx;
  331. uint64_t gpu_addr;
  332. struct radeon_fence *fence;
  333. uint32_t *ptr;
  334. uint32_t length_dw;
  335. bool free;
  336. };
  337. /*
  338. * locking -
  339. * mutex protects scheduled_ibs, ready, alloc_bm
  340. */
  341. struct radeon_ib_pool {
  342. struct mutex mutex;
  343. struct radeon_bo *robj;
  344. struct list_head bogus_ib;
  345. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  346. bool ready;
  347. unsigned head_id;
  348. };
  349. struct radeon_cp {
  350. struct radeon_bo *ring_obj;
  351. volatile uint32_t *ring;
  352. unsigned rptr;
  353. unsigned wptr;
  354. unsigned wptr_old;
  355. unsigned ring_size;
  356. unsigned ring_free_dw;
  357. int count_dw;
  358. uint64_t gpu_addr;
  359. uint32_t align_mask;
  360. uint32_t ptr_mask;
  361. struct mutex mutex;
  362. bool ready;
  363. };
  364. /*
  365. * R6xx+ IH ring
  366. */
  367. struct r600_ih {
  368. struct radeon_bo *ring_obj;
  369. volatile uint32_t *ring;
  370. unsigned rptr;
  371. unsigned wptr;
  372. unsigned wptr_old;
  373. unsigned ring_size;
  374. uint64_t gpu_addr;
  375. uint32_t ptr_mask;
  376. spinlock_t lock;
  377. bool enabled;
  378. };
  379. struct r600_blit {
  380. struct mutex mutex;
  381. struct radeon_bo *shader_obj;
  382. u64 shader_gpu_addr;
  383. u32 vs_offset, ps_offset;
  384. u32 state_offset;
  385. u32 state_len;
  386. u32 vb_used, vb_total;
  387. struct radeon_ib *vb_ib;
  388. };
  389. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  390. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  391. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  392. int radeon_ib_pool_init(struct radeon_device *rdev);
  393. void radeon_ib_pool_fini(struct radeon_device *rdev);
  394. int radeon_ib_test(struct radeon_device *rdev);
  395. extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
  396. /* Ring access between begin & end cannot sleep */
  397. void radeon_ring_free_size(struct radeon_device *rdev);
  398. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  399. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  400. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  401. int radeon_ring_test(struct radeon_device *rdev);
  402. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  403. void radeon_ring_fini(struct radeon_device *rdev);
  404. /*
  405. * CS.
  406. */
  407. struct radeon_cs_reloc {
  408. struct drm_gem_object *gobj;
  409. struct radeon_bo *robj;
  410. struct radeon_bo_list lobj;
  411. uint32_t handle;
  412. uint32_t flags;
  413. };
  414. struct radeon_cs_chunk {
  415. uint32_t chunk_id;
  416. uint32_t length_dw;
  417. int kpage_idx[2];
  418. uint32_t *kpage[2];
  419. uint32_t *kdata;
  420. void __user *user_ptr;
  421. int last_copied_page;
  422. int last_page_index;
  423. };
  424. struct radeon_cs_parser {
  425. struct device *dev;
  426. struct radeon_device *rdev;
  427. struct drm_file *filp;
  428. /* chunks */
  429. unsigned nchunks;
  430. struct radeon_cs_chunk *chunks;
  431. uint64_t *chunks_array;
  432. /* IB */
  433. unsigned idx;
  434. /* relocations */
  435. unsigned nrelocs;
  436. struct radeon_cs_reloc *relocs;
  437. struct radeon_cs_reloc **relocs_ptr;
  438. struct list_head validated;
  439. /* indices of various chunks */
  440. int chunk_ib_idx;
  441. int chunk_relocs_idx;
  442. struct radeon_ib *ib;
  443. void *track;
  444. unsigned family;
  445. int parser_error;
  446. };
  447. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  448. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  449. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  450. {
  451. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  452. u32 pg_idx, pg_offset;
  453. u32 idx_value = 0;
  454. int new_page;
  455. pg_idx = (idx * 4) / PAGE_SIZE;
  456. pg_offset = (idx * 4) % PAGE_SIZE;
  457. if (ibc->kpage_idx[0] == pg_idx)
  458. return ibc->kpage[0][pg_offset/4];
  459. if (ibc->kpage_idx[1] == pg_idx)
  460. return ibc->kpage[1][pg_offset/4];
  461. new_page = radeon_cs_update_pages(p, pg_idx);
  462. if (new_page < 0) {
  463. p->parser_error = new_page;
  464. return 0;
  465. }
  466. idx_value = ibc->kpage[new_page][pg_offset/4];
  467. return idx_value;
  468. }
  469. struct radeon_cs_packet {
  470. unsigned idx;
  471. unsigned type;
  472. unsigned reg;
  473. unsigned opcode;
  474. int count;
  475. unsigned one_reg_wr;
  476. };
  477. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  478. struct radeon_cs_packet *pkt,
  479. unsigned idx, unsigned reg);
  480. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  481. struct radeon_cs_packet *pkt);
  482. /*
  483. * AGP
  484. */
  485. int radeon_agp_init(struct radeon_device *rdev);
  486. void radeon_agp_resume(struct radeon_device *rdev);
  487. void radeon_agp_fini(struct radeon_device *rdev);
  488. /*
  489. * Writeback
  490. */
  491. struct radeon_wb {
  492. struct radeon_bo *wb_obj;
  493. volatile uint32_t *wb;
  494. uint64_t gpu_addr;
  495. };
  496. /**
  497. * struct radeon_pm - power management datas
  498. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  499. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  500. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  501. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  502. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  503. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  504. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  505. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  506. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  507. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  508. * @needed_bandwidth: current bandwidth needs
  509. *
  510. * It keeps track of various data needed to take powermanagement decision.
  511. * Bandwith need is used to determine minimun clock of the GPU and memory.
  512. * Equation between gpu/memory clock and available bandwidth is hw dependent
  513. * (type of memory, bus size, efficiency, ...)
  514. */
  515. enum radeon_pm_state {
  516. PM_STATE_DISABLED,
  517. PM_STATE_MINIMUM,
  518. PM_STATE_PAUSED,
  519. PM_STATE_ACTIVE
  520. };
  521. enum radeon_pm_action {
  522. PM_ACTION_NONE,
  523. PM_ACTION_MINIMUM,
  524. PM_ACTION_DOWNCLOCK,
  525. PM_ACTION_UPCLOCK
  526. };
  527. enum radeon_voltage_type {
  528. VOLTAGE_NONE = 0,
  529. VOLTAGE_GPIO,
  530. VOLTAGE_VDDC,
  531. VOLTAGE_SW
  532. };
  533. enum radeon_pm_state_type {
  534. POWER_STATE_TYPE_DEFAULT,
  535. POWER_STATE_TYPE_POWERSAVE,
  536. POWER_STATE_TYPE_BATTERY,
  537. POWER_STATE_TYPE_BALANCED,
  538. POWER_STATE_TYPE_PERFORMANCE,
  539. };
  540. enum radeon_pm_clock_mode_type {
  541. POWER_MODE_TYPE_DEFAULT,
  542. POWER_MODE_TYPE_LOW,
  543. POWER_MODE_TYPE_MID,
  544. POWER_MODE_TYPE_HIGH,
  545. };
  546. struct radeon_voltage {
  547. enum radeon_voltage_type type;
  548. /* gpio voltage */
  549. struct radeon_gpio_rec gpio;
  550. u32 delay; /* delay in usec from voltage drop to sclk change */
  551. bool active_high; /* voltage drop is active when bit is high */
  552. /* VDDC voltage */
  553. u8 vddc_id; /* index into vddc voltage table */
  554. u8 vddci_id; /* index into vddci voltage table */
  555. bool vddci_enabled;
  556. /* r6xx+ sw */
  557. u32 voltage;
  558. };
  559. struct radeon_pm_non_clock_info {
  560. /* pcie lanes */
  561. int pcie_lanes;
  562. /* standardized non-clock flags */
  563. u32 flags;
  564. };
  565. struct radeon_pm_clock_info {
  566. /* memory clock */
  567. u32 mclk;
  568. /* engine clock */
  569. u32 sclk;
  570. /* voltage info */
  571. struct radeon_voltage voltage;
  572. /* standardized clock flags - not sure we'll need these */
  573. u32 flags;
  574. };
  575. struct radeon_power_state {
  576. enum radeon_pm_state_type type;
  577. /* XXX: use a define for num clock modes */
  578. struct radeon_pm_clock_info clock_info[8];
  579. /* number of valid clock modes in this power state */
  580. int num_clock_modes;
  581. struct radeon_pm_clock_info *default_clock_mode;
  582. /* non clock info about this state */
  583. struct radeon_pm_non_clock_info non_clock_info;
  584. bool voltage_drop_active;
  585. };
  586. /*
  587. * Some modes are overclocked by very low value, accept them
  588. */
  589. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  590. struct radeon_pm {
  591. struct mutex mutex;
  592. struct delayed_work idle_work;
  593. enum radeon_pm_state state;
  594. enum radeon_pm_action planned_action;
  595. unsigned long action_timeout;
  596. bool downclocked;
  597. int active_crtcs;
  598. int req_vblank;
  599. fixed20_12 max_bandwidth;
  600. fixed20_12 igp_sideport_mclk;
  601. fixed20_12 igp_system_mclk;
  602. fixed20_12 igp_ht_link_clk;
  603. fixed20_12 igp_ht_link_width;
  604. fixed20_12 k8_bandwidth;
  605. fixed20_12 sideport_bandwidth;
  606. fixed20_12 ht_bandwidth;
  607. fixed20_12 core_bandwidth;
  608. fixed20_12 sclk;
  609. fixed20_12 needed_bandwidth;
  610. /* XXX: use a define for num power modes */
  611. struct radeon_power_state power_state[8];
  612. /* number of valid power states */
  613. int num_power_states;
  614. struct radeon_power_state *current_power_state;
  615. struct radeon_pm_clock_info *current_clock_mode;
  616. struct radeon_power_state *requested_power_state;
  617. struct radeon_pm_clock_info *requested_clock_mode;
  618. struct radeon_power_state *default_power_state;
  619. };
  620. /*
  621. * Benchmarking
  622. */
  623. void radeon_benchmark(struct radeon_device *rdev);
  624. /*
  625. * Testing
  626. */
  627. void radeon_test_moves(struct radeon_device *rdev);
  628. /*
  629. * Debugfs
  630. */
  631. int radeon_debugfs_add_files(struct radeon_device *rdev,
  632. struct drm_info_list *files,
  633. unsigned nfiles);
  634. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  635. int r100_debugfs_rbbm_init(struct radeon_device *rdev);
  636. int r100_debugfs_cp_init(struct radeon_device *rdev);
  637. /*
  638. * ASIC specific functions.
  639. */
  640. struct radeon_asic {
  641. int (*init)(struct radeon_device *rdev);
  642. void (*fini)(struct radeon_device *rdev);
  643. int (*resume)(struct radeon_device *rdev);
  644. int (*suspend)(struct radeon_device *rdev);
  645. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  646. int (*gpu_reset)(struct radeon_device *rdev);
  647. void (*gart_tlb_flush)(struct radeon_device *rdev);
  648. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  649. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  650. void (*cp_fini)(struct radeon_device *rdev);
  651. void (*cp_disable)(struct radeon_device *rdev);
  652. void (*cp_commit)(struct radeon_device *rdev);
  653. void (*ring_start)(struct radeon_device *rdev);
  654. int (*ring_test)(struct radeon_device *rdev);
  655. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  656. int (*irq_set)(struct radeon_device *rdev);
  657. int (*irq_process)(struct radeon_device *rdev);
  658. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  659. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  660. int (*cs_parse)(struct radeon_cs_parser *p);
  661. int (*copy_blit)(struct radeon_device *rdev,
  662. uint64_t src_offset,
  663. uint64_t dst_offset,
  664. unsigned num_pages,
  665. struct radeon_fence *fence);
  666. int (*copy_dma)(struct radeon_device *rdev,
  667. uint64_t src_offset,
  668. uint64_t dst_offset,
  669. unsigned num_pages,
  670. struct radeon_fence *fence);
  671. int (*copy)(struct radeon_device *rdev,
  672. uint64_t src_offset,
  673. uint64_t dst_offset,
  674. unsigned num_pages,
  675. struct radeon_fence *fence);
  676. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  677. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  678. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  679. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  680. int (*get_pcie_lanes)(struct radeon_device *rdev);
  681. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  682. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  683. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  684. uint32_t tiling_flags, uint32_t pitch,
  685. uint32_t offset, uint32_t obj_size);
  686. int (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  687. void (*bandwidth_update)(struct radeon_device *rdev);
  688. void (*hpd_init)(struct radeon_device *rdev);
  689. void (*hpd_fini)(struct radeon_device *rdev);
  690. bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  691. void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  692. /* ioctl hw specific callback. Some hw might want to perform special
  693. * operation on specific ioctl. For instance on wait idle some hw
  694. * might want to perform and HDP flush through MMIO as it seems that
  695. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  696. * through ring.
  697. */
  698. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  699. };
  700. /*
  701. * Asic structures
  702. */
  703. struct r100_asic {
  704. const unsigned *reg_safe_bm;
  705. unsigned reg_safe_bm_size;
  706. u32 hdp_cntl;
  707. };
  708. struct r300_asic {
  709. const unsigned *reg_safe_bm;
  710. unsigned reg_safe_bm_size;
  711. u32 resync_scratch;
  712. u32 hdp_cntl;
  713. };
  714. struct r600_asic {
  715. unsigned max_pipes;
  716. unsigned max_tile_pipes;
  717. unsigned max_simds;
  718. unsigned max_backends;
  719. unsigned max_gprs;
  720. unsigned max_threads;
  721. unsigned max_stack_entries;
  722. unsigned max_hw_contexts;
  723. unsigned max_gs_threads;
  724. unsigned sx_max_export_size;
  725. unsigned sx_max_export_pos_size;
  726. unsigned sx_max_export_smx_size;
  727. unsigned sq_num_cf_insts;
  728. unsigned tiling_nbanks;
  729. unsigned tiling_npipes;
  730. unsigned tiling_group_size;
  731. };
  732. struct rv770_asic {
  733. unsigned max_pipes;
  734. unsigned max_tile_pipes;
  735. unsigned max_simds;
  736. unsigned max_backends;
  737. unsigned max_gprs;
  738. unsigned max_threads;
  739. unsigned max_stack_entries;
  740. unsigned max_hw_contexts;
  741. unsigned max_gs_threads;
  742. unsigned sx_max_export_size;
  743. unsigned sx_max_export_pos_size;
  744. unsigned sx_max_export_smx_size;
  745. unsigned sq_num_cf_insts;
  746. unsigned sx_num_of_sets;
  747. unsigned sc_prim_fifo_size;
  748. unsigned sc_hiz_tile_fifo_size;
  749. unsigned sc_earlyz_tile_fifo_fize;
  750. unsigned tiling_nbanks;
  751. unsigned tiling_npipes;
  752. unsigned tiling_group_size;
  753. };
  754. union radeon_asic_config {
  755. struct r300_asic r300;
  756. struct r100_asic r100;
  757. struct r600_asic r600;
  758. struct rv770_asic rv770;
  759. };
  760. /*
  761. * IOCTL.
  762. */
  763. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  764. struct drm_file *filp);
  765. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  766. struct drm_file *filp);
  767. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  768. struct drm_file *file_priv);
  769. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  770. struct drm_file *file_priv);
  771. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  772. struct drm_file *file_priv);
  773. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  774. struct drm_file *file_priv);
  775. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  776. struct drm_file *filp);
  777. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  778. struct drm_file *filp);
  779. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  780. struct drm_file *filp);
  781. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  782. struct drm_file *filp);
  783. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  784. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  785. struct drm_file *filp);
  786. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  787. struct drm_file *filp);
  788. /*
  789. * Core structure, functions and helpers.
  790. */
  791. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  792. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  793. struct radeon_device {
  794. struct device *dev;
  795. struct drm_device *ddev;
  796. struct pci_dev *pdev;
  797. /* ASIC */
  798. union radeon_asic_config config;
  799. enum radeon_family family;
  800. unsigned long flags;
  801. int usec_timeout;
  802. enum radeon_pll_errata pll_errata;
  803. int num_gb_pipes;
  804. int num_z_pipes;
  805. int disp_priority;
  806. /* BIOS */
  807. uint8_t *bios;
  808. bool is_atom_bios;
  809. uint16_t bios_header_start;
  810. struct radeon_bo *stollen_vga_memory;
  811. struct fb_info *fbdev_info;
  812. struct radeon_bo *fbdev_rbo;
  813. struct radeon_framebuffer *fbdev_rfb;
  814. /* Register mmio */
  815. resource_size_t rmmio_base;
  816. resource_size_t rmmio_size;
  817. void *rmmio;
  818. radeon_rreg_t mc_rreg;
  819. radeon_wreg_t mc_wreg;
  820. radeon_rreg_t pll_rreg;
  821. radeon_wreg_t pll_wreg;
  822. uint32_t pcie_reg_mask;
  823. radeon_rreg_t pciep_rreg;
  824. radeon_wreg_t pciep_wreg;
  825. struct radeon_clock clock;
  826. struct radeon_mc mc;
  827. struct radeon_gart gart;
  828. struct radeon_mode_info mode_info;
  829. struct radeon_scratch scratch;
  830. struct radeon_mman mman;
  831. struct radeon_fence_driver fence_drv;
  832. struct radeon_cp cp;
  833. struct radeon_ib_pool ib_pool;
  834. struct radeon_irq irq;
  835. struct radeon_asic *asic;
  836. struct radeon_gem gem;
  837. struct radeon_pm pm;
  838. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  839. struct mutex cs_mutex;
  840. struct radeon_wb wb;
  841. struct radeon_dummy_page dummy_page;
  842. bool gpu_lockup;
  843. bool shutdown;
  844. bool suspend;
  845. bool need_dma32;
  846. bool accel_working;
  847. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  848. const struct firmware *me_fw; /* all family ME firmware */
  849. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  850. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  851. struct r600_blit r600_blit;
  852. int msi_enabled; /* msi enabled */
  853. struct r600_ih ih; /* r6/700 interrupt ring */
  854. struct workqueue_struct *wq;
  855. struct work_struct hotplug_work;
  856. int num_crtc; /* number of crtcs */
  857. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  858. /* audio stuff */
  859. struct timer_list audio_timer;
  860. int audio_channels;
  861. int audio_rate;
  862. int audio_bits_per_sample;
  863. uint8_t audio_status_bits;
  864. uint8_t audio_category_code;
  865. };
  866. int radeon_device_init(struct radeon_device *rdev,
  867. struct drm_device *ddev,
  868. struct pci_dev *pdev,
  869. uint32_t flags);
  870. void radeon_device_fini(struct radeon_device *rdev);
  871. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  872. /* r600 blit */
  873. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  874. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  875. void r600_kms_blit_copy(struct radeon_device *rdev,
  876. u64 src_gpu_addr, u64 dst_gpu_addr,
  877. int size_bytes);
  878. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  879. {
  880. if (reg < rdev->rmmio_size)
  881. return readl(((void __iomem *)rdev->rmmio) + reg);
  882. else {
  883. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  884. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  885. }
  886. }
  887. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  888. {
  889. if (reg < rdev->rmmio_size)
  890. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  891. else {
  892. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  893. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  894. }
  895. }
  896. /*
  897. * Cast helper
  898. */
  899. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  900. /*
  901. * Registers read & write functions.
  902. */
  903. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  904. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  905. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  906. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  907. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  908. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  909. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  910. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  911. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  912. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  913. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  914. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  915. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  916. #define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
  917. #define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  918. #define WREG32_P(reg, val, mask) \
  919. do { \
  920. uint32_t tmp_ = RREG32(reg); \
  921. tmp_ &= (mask); \
  922. tmp_ |= ((val) & ~(mask)); \
  923. WREG32(reg, tmp_); \
  924. } while (0)
  925. #define WREG32_PLL_P(reg, val, mask) \
  926. do { \
  927. uint32_t tmp_ = RREG32_PLL(reg); \
  928. tmp_ &= (mask); \
  929. tmp_ |= ((val) & ~(mask)); \
  930. WREG32_PLL(reg, tmp_); \
  931. } while (0)
  932. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  933. /*
  934. * Indirect registers accessor
  935. */
  936. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  937. {
  938. uint32_t r;
  939. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  940. r = RREG32(RADEON_PCIE_DATA);
  941. return r;
  942. }
  943. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  944. {
  945. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  946. WREG32(RADEON_PCIE_DATA, (v));
  947. }
  948. void r100_pll_errata_after_index(struct radeon_device *rdev);
  949. /*
  950. * ASICs helpers.
  951. */
  952. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  953. (rdev->pdev->device == 0x5969))
  954. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  955. (rdev->family == CHIP_RV200) || \
  956. (rdev->family == CHIP_RS100) || \
  957. (rdev->family == CHIP_RS200) || \
  958. (rdev->family == CHIP_RV250) || \
  959. (rdev->family == CHIP_RV280) || \
  960. (rdev->family == CHIP_RS300))
  961. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  962. (rdev->family == CHIP_RV350) || \
  963. (rdev->family == CHIP_R350) || \
  964. (rdev->family == CHIP_RV380) || \
  965. (rdev->family == CHIP_R420) || \
  966. (rdev->family == CHIP_R423) || \
  967. (rdev->family == CHIP_RV410) || \
  968. (rdev->family == CHIP_RS400) || \
  969. (rdev->family == CHIP_RS480))
  970. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  971. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  972. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  973. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  974. /*
  975. * BIOS helpers.
  976. */
  977. #define RBIOS8(i) (rdev->bios[i])
  978. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  979. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  980. int radeon_combios_init(struct radeon_device *rdev);
  981. void radeon_combios_fini(struct radeon_device *rdev);
  982. int radeon_atombios_init(struct radeon_device *rdev);
  983. void radeon_atombios_fini(struct radeon_device *rdev);
  984. /*
  985. * RING helpers.
  986. */
  987. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  988. {
  989. #if DRM_DEBUG_CODE
  990. if (rdev->cp.count_dw <= 0) {
  991. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  992. }
  993. #endif
  994. rdev->cp.ring[rdev->cp.wptr++] = v;
  995. rdev->cp.wptr &= rdev->cp.ptr_mask;
  996. rdev->cp.count_dw--;
  997. rdev->cp.ring_free_dw--;
  998. }
  999. /*
  1000. * ASICs macro.
  1001. */
  1002. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  1003. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  1004. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  1005. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  1006. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  1007. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  1008. #define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
  1009. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  1010. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  1011. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  1012. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  1013. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  1014. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  1015. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  1016. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  1017. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  1018. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  1019. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  1020. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  1021. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  1022. #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
  1023. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  1024. #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
  1025. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
  1026. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
  1027. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  1028. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  1029. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  1030. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  1031. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  1032. #define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
  1033. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
  1034. #define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
  1035. #define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
  1036. /* Common functions */
  1037. /* AGP */
  1038. extern void radeon_agp_disable(struct radeon_device *rdev);
  1039. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  1040. extern void radeon_gart_restore(struct radeon_device *rdev);
  1041. extern int radeon_modeset_init(struct radeon_device *rdev);
  1042. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1043. extern bool radeon_card_posted(struct radeon_device *rdev);
  1044. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1045. extern int radeon_clocks_init(struct radeon_device *rdev);
  1046. extern void radeon_clocks_fini(struct radeon_device *rdev);
  1047. extern void radeon_scratch_init(struct radeon_device *rdev);
  1048. extern void radeon_surface_init(struct radeon_device *rdev);
  1049. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1050. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1051. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1052. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1053. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1054. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  1055. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1056. /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
  1057. struct r100_mc_save {
  1058. u32 GENMO_WT;
  1059. u32 CRTC_EXT_CNTL;
  1060. u32 CRTC_GEN_CNTL;
  1061. u32 CRTC2_GEN_CNTL;
  1062. u32 CUR_OFFSET;
  1063. u32 CUR2_OFFSET;
  1064. };
  1065. extern void r100_cp_disable(struct radeon_device *rdev);
  1066. extern int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  1067. extern void r100_cp_fini(struct radeon_device *rdev);
  1068. extern void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  1069. extern int r100_pci_gart_init(struct radeon_device *rdev);
  1070. extern void r100_pci_gart_fini(struct radeon_device *rdev);
  1071. extern int r100_pci_gart_enable(struct radeon_device *rdev);
  1072. extern void r100_pci_gart_disable(struct radeon_device *rdev);
  1073. extern int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  1074. extern int r100_debugfs_mc_info_init(struct radeon_device *rdev);
  1075. extern int r100_gui_wait_for_idle(struct radeon_device *rdev);
  1076. extern void r100_ib_fini(struct radeon_device *rdev);
  1077. extern int r100_ib_init(struct radeon_device *rdev);
  1078. extern void r100_irq_disable(struct radeon_device *rdev);
  1079. extern int r100_irq_set(struct radeon_device *rdev);
  1080. extern void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
  1081. extern void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
  1082. extern void r100_vram_init_sizes(struct radeon_device *rdev);
  1083. extern void r100_wb_disable(struct radeon_device *rdev);
  1084. extern void r100_wb_fini(struct radeon_device *rdev);
  1085. extern int r100_wb_init(struct radeon_device *rdev);
  1086. extern void r100_hdp_reset(struct radeon_device *rdev);
  1087. extern int r100_rb2d_reset(struct radeon_device *rdev);
  1088. extern int r100_cp_reset(struct radeon_device *rdev);
  1089. extern void r100_vga_render_disable(struct radeon_device *rdev);
  1090. extern int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1091. struct radeon_cs_packet *pkt,
  1092. struct radeon_bo *robj);
  1093. extern int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  1094. struct radeon_cs_packet *pkt,
  1095. const unsigned *auth, unsigned n,
  1096. radeon_packet0_check_t check);
  1097. extern int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1098. struct radeon_cs_packet *pkt,
  1099. unsigned idx);
  1100. extern void r100_enable_bm(struct radeon_device *rdev);
  1101. extern void r100_set_common_regs(struct radeon_device *rdev);
  1102. /* rv200,rv250,rv280 */
  1103. extern void r200_set_safe_registers(struct radeon_device *rdev);
  1104. /* r300,r350,rv350,rv370,rv380 */
  1105. extern void r300_set_reg_safe(struct radeon_device *rdev);
  1106. extern void r300_mc_program(struct radeon_device *rdev);
  1107. extern void r300_mc_init(struct radeon_device *rdev);
  1108. extern void r300_clock_startup(struct radeon_device *rdev);
  1109. extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
  1110. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  1111. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  1112. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  1113. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  1114. /* r420,r423,rv410 */
  1115. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  1116. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1117. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  1118. extern void r420_pipes_init(struct radeon_device *rdev);
  1119. /* rv515 */
  1120. struct rv515_mc_save {
  1121. u32 d1vga_control;
  1122. u32 d2vga_control;
  1123. u32 vga_render_control;
  1124. u32 vga_hdp_control;
  1125. u32 d1crtc_control;
  1126. u32 d2crtc_control;
  1127. };
  1128. extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  1129. extern void rv515_vga_render_disable(struct radeon_device *rdev);
  1130. extern void rv515_set_safe_registers(struct radeon_device *rdev);
  1131. extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
  1132. extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
  1133. extern void rv515_clock_startup(struct radeon_device *rdev);
  1134. extern void rv515_debugfs(struct radeon_device *rdev);
  1135. extern int rv515_suspend(struct radeon_device *rdev);
  1136. /* rs400 */
  1137. extern int rs400_gart_init(struct radeon_device *rdev);
  1138. extern int rs400_gart_enable(struct radeon_device *rdev);
  1139. extern void rs400_gart_adjust_size(struct radeon_device *rdev);
  1140. extern void rs400_gart_disable(struct radeon_device *rdev);
  1141. extern void rs400_gart_fini(struct radeon_device *rdev);
  1142. /* rs600 */
  1143. extern void rs600_set_safe_registers(struct radeon_device *rdev);
  1144. extern int rs600_irq_set(struct radeon_device *rdev);
  1145. extern void rs600_irq_disable(struct radeon_device *rdev);
  1146. /* rs690, rs740 */
  1147. extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
  1148. struct drm_display_mode *mode1,
  1149. struct drm_display_mode *mode2);
  1150. /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
  1151. extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1152. extern bool r600_card_posted(struct radeon_device *rdev);
  1153. extern void r600_cp_stop(struct radeon_device *rdev);
  1154. extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1155. extern int r600_cp_resume(struct radeon_device *rdev);
  1156. extern void r600_cp_fini(struct radeon_device *rdev);
  1157. extern int r600_count_pipe_bits(uint32_t val);
  1158. extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
  1159. extern int r600_pcie_gart_init(struct radeon_device *rdev);
  1160. extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  1161. extern int r600_ib_test(struct radeon_device *rdev);
  1162. extern int r600_ring_test(struct radeon_device *rdev);
  1163. extern void r600_wb_fini(struct radeon_device *rdev);
  1164. extern int r600_wb_enable(struct radeon_device *rdev);
  1165. extern void r600_wb_disable(struct radeon_device *rdev);
  1166. extern void r600_scratch_init(struct radeon_device *rdev);
  1167. extern int r600_blit_init(struct radeon_device *rdev);
  1168. extern void r600_blit_fini(struct radeon_device *rdev);
  1169. extern int r600_init_microcode(struct radeon_device *rdev);
  1170. extern int r600_gpu_reset(struct radeon_device *rdev);
  1171. /* r600 irq */
  1172. extern int r600_irq_init(struct radeon_device *rdev);
  1173. extern void r600_irq_fini(struct radeon_device *rdev);
  1174. extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1175. extern int r600_irq_set(struct radeon_device *rdev);
  1176. extern void r600_irq_suspend(struct radeon_device *rdev);
  1177. /* r600 audio */
  1178. extern int r600_audio_init(struct radeon_device *rdev);
  1179. extern int r600_audio_tmds_index(struct drm_encoder *encoder);
  1180. extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
  1181. extern void r600_audio_fini(struct radeon_device *rdev);
  1182. extern void r600_hdmi_init(struct drm_encoder *encoder);
  1183. extern void r600_hdmi_enable(struct drm_encoder *encoder, int enable);
  1184. extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1185. extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
  1186. extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder,
  1187. int channels,
  1188. int rate,
  1189. int bps,
  1190. uint8_t status_bits,
  1191. uint8_t category_code);
  1192. /* evergreen */
  1193. struct evergreen_mc_save {
  1194. u32 vga_control[6];
  1195. u32 vga_render_control;
  1196. u32 vga_hdp_control;
  1197. u32 crtc_control[6];
  1198. };
  1199. #include "radeon_object.h"
  1200. #endif