i915_gem.c 135 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. *
  26. */
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "i915_drm.h"
  30. #include "i915_drv.h"
  31. #include "i915_trace.h"
  32. #include "intel_drv.h"
  33. #include <linux/swap.h>
  34. #include <linux/pci.h>
  35. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  36. static void i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj);
  37. static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
  38. static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
  39. static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
  40. int write);
  41. static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
  42. uint64_t offset,
  43. uint64_t size);
  44. static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
  45. static int i915_gem_object_wait_rendering(struct drm_gem_object *obj);
  46. static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
  47. unsigned alignment);
  48. static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
  49. static int i915_gem_evict_something(struct drm_device *dev, int min_size);
  50. static int i915_gem_evict_from_inactive_list(struct drm_device *dev);
  51. static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
  52. struct drm_i915_gem_pwrite *args,
  53. struct drm_file *file_priv);
  54. static LIST_HEAD(shrink_list);
  55. static DEFINE_SPINLOCK(shrink_list_lock);
  56. int i915_gem_do_init(struct drm_device *dev, unsigned long start,
  57. unsigned long end)
  58. {
  59. drm_i915_private_t *dev_priv = dev->dev_private;
  60. if (start >= end ||
  61. (start & (PAGE_SIZE - 1)) != 0 ||
  62. (end & (PAGE_SIZE - 1)) != 0) {
  63. return -EINVAL;
  64. }
  65. drm_mm_init(&dev_priv->mm.gtt_space, start,
  66. end - start);
  67. dev->gtt_total = (uint32_t) (end - start);
  68. return 0;
  69. }
  70. int
  71. i915_gem_init_ioctl(struct drm_device *dev, void *data,
  72. struct drm_file *file_priv)
  73. {
  74. struct drm_i915_gem_init *args = data;
  75. int ret;
  76. mutex_lock(&dev->struct_mutex);
  77. ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
  78. mutex_unlock(&dev->struct_mutex);
  79. return ret;
  80. }
  81. int
  82. i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  83. struct drm_file *file_priv)
  84. {
  85. struct drm_i915_gem_get_aperture *args = data;
  86. if (!(dev->driver->driver_features & DRIVER_GEM))
  87. return -ENODEV;
  88. args->aper_size = dev->gtt_total;
  89. args->aper_available_size = (args->aper_size -
  90. atomic_read(&dev->pin_memory));
  91. return 0;
  92. }
  93. /**
  94. * Creates a new mm object and returns a handle to it.
  95. */
  96. int
  97. i915_gem_create_ioctl(struct drm_device *dev, void *data,
  98. struct drm_file *file_priv)
  99. {
  100. struct drm_i915_gem_create *args = data;
  101. struct drm_gem_object *obj;
  102. int ret;
  103. u32 handle;
  104. args->size = roundup(args->size, PAGE_SIZE);
  105. /* Allocate the new object */
  106. obj = drm_gem_object_alloc(dev, args->size);
  107. if (obj == NULL)
  108. return -ENOMEM;
  109. ret = drm_gem_handle_create(file_priv, obj, &handle);
  110. drm_gem_object_handle_unreference_unlocked(obj);
  111. if (ret)
  112. return ret;
  113. args->handle = handle;
  114. return 0;
  115. }
  116. static inline int
  117. fast_shmem_read(struct page **pages,
  118. loff_t page_base, int page_offset,
  119. char __user *data,
  120. int length)
  121. {
  122. char __iomem *vaddr;
  123. int unwritten;
  124. vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
  125. if (vaddr == NULL)
  126. return -ENOMEM;
  127. unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
  128. kunmap_atomic(vaddr, KM_USER0);
  129. if (unwritten)
  130. return -EFAULT;
  131. return 0;
  132. }
  133. static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
  134. {
  135. drm_i915_private_t *dev_priv = obj->dev->dev_private;
  136. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  137. return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
  138. obj_priv->tiling_mode != I915_TILING_NONE;
  139. }
  140. static inline int
  141. slow_shmem_copy(struct page *dst_page,
  142. int dst_offset,
  143. struct page *src_page,
  144. int src_offset,
  145. int length)
  146. {
  147. char *dst_vaddr, *src_vaddr;
  148. dst_vaddr = kmap_atomic(dst_page, KM_USER0);
  149. if (dst_vaddr == NULL)
  150. return -ENOMEM;
  151. src_vaddr = kmap_atomic(src_page, KM_USER1);
  152. if (src_vaddr == NULL) {
  153. kunmap_atomic(dst_vaddr, KM_USER0);
  154. return -ENOMEM;
  155. }
  156. memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
  157. kunmap_atomic(src_vaddr, KM_USER1);
  158. kunmap_atomic(dst_vaddr, KM_USER0);
  159. return 0;
  160. }
  161. static inline int
  162. slow_shmem_bit17_copy(struct page *gpu_page,
  163. int gpu_offset,
  164. struct page *cpu_page,
  165. int cpu_offset,
  166. int length,
  167. int is_read)
  168. {
  169. char *gpu_vaddr, *cpu_vaddr;
  170. /* Use the unswizzled path if this page isn't affected. */
  171. if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
  172. if (is_read)
  173. return slow_shmem_copy(cpu_page, cpu_offset,
  174. gpu_page, gpu_offset, length);
  175. else
  176. return slow_shmem_copy(gpu_page, gpu_offset,
  177. cpu_page, cpu_offset, length);
  178. }
  179. gpu_vaddr = kmap_atomic(gpu_page, KM_USER0);
  180. if (gpu_vaddr == NULL)
  181. return -ENOMEM;
  182. cpu_vaddr = kmap_atomic(cpu_page, KM_USER1);
  183. if (cpu_vaddr == NULL) {
  184. kunmap_atomic(gpu_vaddr, KM_USER0);
  185. return -ENOMEM;
  186. }
  187. /* Copy the data, XORing A6 with A17 (1). The user already knows he's
  188. * XORing with the other bits (A9 for Y, A9 and A10 for X)
  189. */
  190. while (length > 0) {
  191. int cacheline_end = ALIGN(gpu_offset + 1, 64);
  192. int this_length = min(cacheline_end - gpu_offset, length);
  193. int swizzled_gpu_offset = gpu_offset ^ 64;
  194. if (is_read) {
  195. memcpy(cpu_vaddr + cpu_offset,
  196. gpu_vaddr + swizzled_gpu_offset,
  197. this_length);
  198. } else {
  199. memcpy(gpu_vaddr + swizzled_gpu_offset,
  200. cpu_vaddr + cpu_offset,
  201. this_length);
  202. }
  203. cpu_offset += this_length;
  204. gpu_offset += this_length;
  205. length -= this_length;
  206. }
  207. kunmap_atomic(cpu_vaddr, KM_USER1);
  208. kunmap_atomic(gpu_vaddr, KM_USER0);
  209. return 0;
  210. }
  211. /**
  212. * This is the fast shmem pread path, which attempts to copy_from_user directly
  213. * from the backing pages of the object to the user's address space. On a
  214. * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
  215. */
  216. static int
  217. i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
  218. struct drm_i915_gem_pread *args,
  219. struct drm_file *file_priv)
  220. {
  221. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  222. ssize_t remain;
  223. loff_t offset, page_base;
  224. char __user *user_data;
  225. int page_offset, page_length;
  226. int ret;
  227. user_data = (char __user *) (uintptr_t) args->data_ptr;
  228. remain = args->size;
  229. mutex_lock(&dev->struct_mutex);
  230. ret = i915_gem_object_get_pages(obj, 0);
  231. if (ret != 0)
  232. goto fail_unlock;
  233. ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
  234. args->size);
  235. if (ret != 0)
  236. goto fail_put_pages;
  237. obj_priv = obj->driver_private;
  238. offset = args->offset;
  239. while (remain > 0) {
  240. /* Operation in this page
  241. *
  242. * page_base = page offset within aperture
  243. * page_offset = offset within page
  244. * page_length = bytes to copy for this page
  245. */
  246. page_base = (offset & ~(PAGE_SIZE-1));
  247. page_offset = offset & (PAGE_SIZE-1);
  248. page_length = remain;
  249. if ((page_offset + remain) > PAGE_SIZE)
  250. page_length = PAGE_SIZE - page_offset;
  251. ret = fast_shmem_read(obj_priv->pages,
  252. page_base, page_offset,
  253. user_data, page_length);
  254. if (ret)
  255. goto fail_put_pages;
  256. remain -= page_length;
  257. user_data += page_length;
  258. offset += page_length;
  259. }
  260. fail_put_pages:
  261. i915_gem_object_put_pages(obj);
  262. fail_unlock:
  263. mutex_unlock(&dev->struct_mutex);
  264. return ret;
  265. }
  266. static int
  267. i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
  268. {
  269. int ret;
  270. ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
  271. /* If we've insufficient memory to map in the pages, attempt
  272. * to make some space by throwing out some old buffers.
  273. */
  274. if (ret == -ENOMEM) {
  275. struct drm_device *dev = obj->dev;
  276. ret = i915_gem_evict_something(dev, obj->size);
  277. if (ret)
  278. return ret;
  279. ret = i915_gem_object_get_pages(obj, 0);
  280. }
  281. return ret;
  282. }
  283. /**
  284. * This is the fallback shmem pread path, which allocates temporary storage
  285. * in kernel space to copy_to_user into outside of the struct_mutex, so we
  286. * can copy out of the object's backing pages while holding the struct mutex
  287. * and not take page faults.
  288. */
  289. static int
  290. i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
  291. struct drm_i915_gem_pread *args,
  292. struct drm_file *file_priv)
  293. {
  294. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  295. struct mm_struct *mm = current->mm;
  296. struct page **user_pages;
  297. ssize_t remain;
  298. loff_t offset, pinned_pages, i;
  299. loff_t first_data_page, last_data_page, num_pages;
  300. int shmem_page_index, shmem_page_offset;
  301. int data_page_index, data_page_offset;
  302. int page_length;
  303. int ret;
  304. uint64_t data_ptr = args->data_ptr;
  305. int do_bit17_swizzling;
  306. remain = args->size;
  307. /* Pin the user pages containing the data. We can't fault while
  308. * holding the struct mutex, yet we want to hold it while
  309. * dereferencing the user data.
  310. */
  311. first_data_page = data_ptr / PAGE_SIZE;
  312. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  313. num_pages = last_data_page - first_data_page + 1;
  314. user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
  315. if (user_pages == NULL)
  316. return -ENOMEM;
  317. down_read(&mm->mmap_sem);
  318. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  319. num_pages, 1, 0, user_pages, NULL);
  320. up_read(&mm->mmap_sem);
  321. if (pinned_pages < num_pages) {
  322. ret = -EFAULT;
  323. goto fail_put_user_pages;
  324. }
  325. do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  326. mutex_lock(&dev->struct_mutex);
  327. ret = i915_gem_object_get_pages_or_evict(obj);
  328. if (ret)
  329. goto fail_unlock;
  330. ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
  331. args->size);
  332. if (ret != 0)
  333. goto fail_put_pages;
  334. obj_priv = obj->driver_private;
  335. offset = args->offset;
  336. while (remain > 0) {
  337. /* Operation in this page
  338. *
  339. * shmem_page_index = page number within shmem file
  340. * shmem_page_offset = offset within page in shmem file
  341. * data_page_index = page number in get_user_pages return
  342. * data_page_offset = offset with data_page_index page.
  343. * page_length = bytes to copy for this page
  344. */
  345. shmem_page_index = offset / PAGE_SIZE;
  346. shmem_page_offset = offset & ~PAGE_MASK;
  347. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  348. data_page_offset = data_ptr & ~PAGE_MASK;
  349. page_length = remain;
  350. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  351. page_length = PAGE_SIZE - shmem_page_offset;
  352. if ((data_page_offset + page_length) > PAGE_SIZE)
  353. page_length = PAGE_SIZE - data_page_offset;
  354. if (do_bit17_swizzling) {
  355. ret = slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
  356. shmem_page_offset,
  357. user_pages[data_page_index],
  358. data_page_offset,
  359. page_length,
  360. 1);
  361. } else {
  362. ret = slow_shmem_copy(user_pages[data_page_index],
  363. data_page_offset,
  364. obj_priv->pages[shmem_page_index],
  365. shmem_page_offset,
  366. page_length);
  367. }
  368. if (ret)
  369. goto fail_put_pages;
  370. remain -= page_length;
  371. data_ptr += page_length;
  372. offset += page_length;
  373. }
  374. fail_put_pages:
  375. i915_gem_object_put_pages(obj);
  376. fail_unlock:
  377. mutex_unlock(&dev->struct_mutex);
  378. fail_put_user_pages:
  379. for (i = 0; i < pinned_pages; i++) {
  380. SetPageDirty(user_pages[i]);
  381. page_cache_release(user_pages[i]);
  382. }
  383. drm_free_large(user_pages);
  384. return ret;
  385. }
  386. /**
  387. * Reads data from the object referenced by handle.
  388. *
  389. * On error, the contents of *data are undefined.
  390. */
  391. int
  392. i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  393. struct drm_file *file_priv)
  394. {
  395. struct drm_i915_gem_pread *args = data;
  396. struct drm_gem_object *obj;
  397. struct drm_i915_gem_object *obj_priv;
  398. int ret;
  399. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  400. if (obj == NULL)
  401. return -EBADF;
  402. obj_priv = obj->driver_private;
  403. /* Bounds check source.
  404. *
  405. * XXX: This could use review for overflow issues...
  406. */
  407. if (args->offset > obj->size || args->size > obj->size ||
  408. args->offset + args->size > obj->size) {
  409. drm_gem_object_unreference_unlocked(obj);
  410. return -EINVAL;
  411. }
  412. if (i915_gem_object_needs_bit17_swizzle(obj)) {
  413. ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
  414. } else {
  415. ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
  416. if (ret != 0)
  417. ret = i915_gem_shmem_pread_slow(dev, obj, args,
  418. file_priv);
  419. }
  420. drm_gem_object_unreference_unlocked(obj);
  421. return ret;
  422. }
  423. /* This is the fast write path which cannot handle
  424. * page faults in the source data
  425. */
  426. static inline int
  427. fast_user_write(struct io_mapping *mapping,
  428. loff_t page_base, int page_offset,
  429. char __user *user_data,
  430. int length)
  431. {
  432. char *vaddr_atomic;
  433. unsigned long unwritten;
  434. vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
  435. unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
  436. user_data, length);
  437. io_mapping_unmap_atomic(vaddr_atomic);
  438. if (unwritten)
  439. return -EFAULT;
  440. return 0;
  441. }
  442. /* Here's the write path which can sleep for
  443. * page faults
  444. */
  445. static inline int
  446. slow_kernel_write(struct io_mapping *mapping,
  447. loff_t gtt_base, int gtt_offset,
  448. struct page *user_page, int user_offset,
  449. int length)
  450. {
  451. char *src_vaddr, *dst_vaddr;
  452. unsigned long unwritten;
  453. dst_vaddr = io_mapping_map_atomic_wc(mapping, gtt_base);
  454. src_vaddr = kmap_atomic(user_page, KM_USER1);
  455. unwritten = __copy_from_user_inatomic_nocache(dst_vaddr + gtt_offset,
  456. src_vaddr + user_offset,
  457. length);
  458. kunmap_atomic(src_vaddr, KM_USER1);
  459. io_mapping_unmap_atomic(dst_vaddr);
  460. if (unwritten)
  461. return -EFAULT;
  462. return 0;
  463. }
  464. static inline int
  465. fast_shmem_write(struct page **pages,
  466. loff_t page_base, int page_offset,
  467. char __user *data,
  468. int length)
  469. {
  470. char __iomem *vaddr;
  471. unsigned long unwritten;
  472. vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
  473. if (vaddr == NULL)
  474. return -ENOMEM;
  475. unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
  476. kunmap_atomic(vaddr, KM_USER0);
  477. if (unwritten)
  478. return -EFAULT;
  479. return 0;
  480. }
  481. /**
  482. * This is the fast pwrite path, where we copy the data directly from the
  483. * user into the GTT, uncached.
  484. */
  485. static int
  486. i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
  487. struct drm_i915_gem_pwrite *args,
  488. struct drm_file *file_priv)
  489. {
  490. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  491. drm_i915_private_t *dev_priv = dev->dev_private;
  492. ssize_t remain;
  493. loff_t offset, page_base;
  494. char __user *user_data;
  495. int page_offset, page_length;
  496. int ret;
  497. user_data = (char __user *) (uintptr_t) args->data_ptr;
  498. remain = args->size;
  499. if (!access_ok(VERIFY_READ, user_data, remain))
  500. return -EFAULT;
  501. mutex_lock(&dev->struct_mutex);
  502. ret = i915_gem_object_pin(obj, 0);
  503. if (ret) {
  504. mutex_unlock(&dev->struct_mutex);
  505. return ret;
  506. }
  507. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  508. if (ret)
  509. goto fail;
  510. obj_priv = obj->driver_private;
  511. offset = obj_priv->gtt_offset + args->offset;
  512. while (remain > 0) {
  513. /* Operation in this page
  514. *
  515. * page_base = page offset within aperture
  516. * page_offset = offset within page
  517. * page_length = bytes to copy for this page
  518. */
  519. page_base = (offset & ~(PAGE_SIZE-1));
  520. page_offset = offset & (PAGE_SIZE-1);
  521. page_length = remain;
  522. if ((page_offset + remain) > PAGE_SIZE)
  523. page_length = PAGE_SIZE - page_offset;
  524. ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
  525. page_offset, user_data, page_length);
  526. /* If we get a fault while copying data, then (presumably) our
  527. * source page isn't available. Return the error and we'll
  528. * retry in the slow path.
  529. */
  530. if (ret)
  531. goto fail;
  532. remain -= page_length;
  533. user_data += page_length;
  534. offset += page_length;
  535. }
  536. fail:
  537. i915_gem_object_unpin(obj);
  538. mutex_unlock(&dev->struct_mutex);
  539. return ret;
  540. }
  541. /**
  542. * This is the fallback GTT pwrite path, which uses get_user_pages to pin
  543. * the memory and maps it using kmap_atomic for copying.
  544. *
  545. * This code resulted in x11perf -rgb10text consuming about 10% more CPU
  546. * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
  547. */
  548. static int
  549. i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
  550. struct drm_i915_gem_pwrite *args,
  551. struct drm_file *file_priv)
  552. {
  553. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  554. drm_i915_private_t *dev_priv = dev->dev_private;
  555. ssize_t remain;
  556. loff_t gtt_page_base, offset;
  557. loff_t first_data_page, last_data_page, num_pages;
  558. loff_t pinned_pages, i;
  559. struct page **user_pages;
  560. struct mm_struct *mm = current->mm;
  561. int gtt_page_offset, data_page_offset, data_page_index, page_length;
  562. int ret;
  563. uint64_t data_ptr = args->data_ptr;
  564. remain = args->size;
  565. /* Pin the user pages containing the data. We can't fault while
  566. * holding the struct mutex, and all of the pwrite implementations
  567. * want to hold it while dereferencing the user data.
  568. */
  569. first_data_page = data_ptr / PAGE_SIZE;
  570. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  571. num_pages = last_data_page - first_data_page + 1;
  572. user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
  573. if (user_pages == NULL)
  574. return -ENOMEM;
  575. down_read(&mm->mmap_sem);
  576. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  577. num_pages, 0, 0, user_pages, NULL);
  578. up_read(&mm->mmap_sem);
  579. if (pinned_pages < num_pages) {
  580. ret = -EFAULT;
  581. goto out_unpin_pages;
  582. }
  583. mutex_lock(&dev->struct_mutex);
  584. ret = i915_gem_object_pin(obj, 0);
  585. if (ret)
  586. goto out_unlock;
  587. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  588. if (ret)
  589. goto out_unpin_object;
  590. obj_priv = obj->driver_private;
  591. offset = obj_priv->gtt_offset + args->offset;
  592. while (remain > 0) {
  593. /* Operation in this page
  594. *
  595. * gtt_page_base = page offset within aperture
  596. * gtt_page_offset = offset within page in aperture
  597. * data_page_index = page number in get_user_pages return
  598. * data_page_offset = offset with data_page_index page.
  599. * page_length = bytes to copy for this page
  600. */
  601. gtt_page_base = offset & PAGE_MASK;
  602. gtt_page_offset = offset & ~PAGE_MASK;
  603. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  604. data_page_offset = data_ptr & ~PAGE_MASK;
  605. page_length = remain;
  606. if ((gtt_page_offset + page_length) > PAGE_SIZE)
  607. page_length = PAGE_SIZE - gtt_page_offset;
  608. if ((data_page_offset + page_length) > PAGE_SIZE)
  609. page_length = PAGE_SIZE - data_page_offset;
  610. ret = slow_kernel_write(dev_priv->mm.gtt_mapping,
  611. gtt_page_base, gtt_page_offset,
  612. user_pages[data_page_index],
  613. data_page_offset,
  614. page_length);
  615. /* If we get a fault while copying data, then (presumably) our
  616. * source page isn't available. Return the error and we'll
  617. * retry in the slow path.
  618. */
  619. if (ret)
  620. goto out_unpin_object;
  621. remain -= page_length;
  622. offset += page_length;
  623. data_ptr += page_length;
  624. }
  625. out_unpin_object:
  626. i915_gem_object_unpin(obj);
  627. out_unlock:
  628. mutex_unlock(&dev->struct_mutex);
  629. out_unpin_pages:
  630. for (i = 0; i < pinned_pages; i++)
  631. page_cache_release(user_pages[i]);
  632. drm_free_large(user_pages);
  633. return ret;
  634. }
  635. /**
  636. * This is the fast shmem pwrite path, which attempts to directly
  637. * copy_from_user into the kmapped pages backing the object.
  638. */
  639. static int
  640. i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
  641. struct drm_i915_gem_pwrite *args,
  642. struct drm_file *file_priv)
  643. {
  644. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  645. ssize_t remain;
  646. loff_t offset, page_base;
  647. char __user *user_data;
  648. int page_offset, page_length;
  649. int ret;
  650. user_data = (char __user *) (uintptr_t) args->data_ptr;
  651. remain = args->size;
  652. mutex_lock(&dev->struct_mutex);
  653. ret = i915_gem_object_get_pages(obj, 0);
  654. if (ret != 0)
  655. goto fail_unlock;
  656. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  657. if (ret != 0)
  658. goto fail_put_pages;
  659. obj_priv = obj->driver_private;
  660. offset = args->offset;
  661. obj_priv->dirty = 1;
  662. while (remain > 0) {
  663. /* Operation in this page
  664. *
  665. * page_base = page offset within aperture
  666. * page_offset = offset within page
  667. * page_length = bytes to copy for this page
  668. */
  669. page_base = (offset & ~(PAGE_SIZE-1));
  670. page_offset = offset & (PAGE_SIZE-1);
  671. page_length = remain;
  672. if ((page_offset + remain) > PAGE_SIZE)
  673. page_length = PAGE_SIZE - page_offset;
  674. ret = fast_shmem_write(obj_priv->pages,
  675. page_base, page_offset,
  676. user_data, page_length);
  677. if (ret)
  678. goto fail_put_pages;
  679. remain -= page_length;
  680. user_data += page_length;
  681. offset += page_length;
  682. }
  683. fail_put_pages:
  684. i915_gem_object_put_pages(obj);
  685. fail_unlock:
  686. mutex_unlock(&dev->struct_mutex);
  687. return ret;
  688. }
  689. /**
  690. * This is the fallback shmem pwrite path, which uses get_user_pages to pin
  691. * the memory and maps it using kmap_atomic for copying.
  692. *
  693. * This avoids taking mmap_sem for faulting on the user's address while the
  694. * struct_mutex is held.
  695. */
  696. static int
  697. i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
  698. struct drm_i915_gem_pwrite *args,
  699. struct drm_file *file_priv)
  700. {
  701. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  702. struct mm_struct *mm = current->mm;
  703. struct page **user_pages;
  704. ssize_t remain;
  705. loff_t offset, pinned_pages, i;
  706. loff_t first_data_page, last_data_page, num_pages;
  707. int shmem_page_index, shmem_page_offset;
  708. int data_page_index, data_page_offset;
  709. int page_length;
  710. int ret;
  711. uint64_t data_ptr = args->data_ptr;
  712. int do_bit17_swizzling;
  713. remain = args->size;
  714. /* Pin the user pages containing the data. We can't fault while
  715. * holding the struct mutex, and all of the pwrite implementations
  716. * want to hold it while dereferencing the user data.
  717. */
  718. first_data_page = data_ptr / PAGE_SIZE;
  719. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  720. num_pages = last_data_page - first_data_page + 1;
  721. user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
  722. if (user_pages == NULL)
  723. return -ENOMEM;
  724. down_read(&mm->mmap_sem);
  725. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  726. num_pages, 0, 0, user_pages, NULL);
  727. up_read(&mm->mmap_sem);
  728. if (pinned_pages < num_pages) {
  729. ret = -EFAULT;
  730. goto fail_put_user_pages;
  731. }
  732. do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  733. mutex_lock(&dev->struct_mutex);
  734. ret = i915_gem_object_get_pages_or_evict(obj);
  735. if (ret)
  736. goto fail_unlock;
  737. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  738. if (ret != 0)
  739. goto fail_put_pages;
  740. obj_priv = obj->driver_private;
  741. offset = args->offset;
  742. obj_priv->dirty = 1;
  743. while (remain > 0) {
  744. /* Operation in this page
  745. *
  746. * shmem_page_index = page number within shmem file
  747. * shmem_page_offset = offset within page in shmem file
  748. * data_page_index = page number in get_user_pages return
  749. * data_page_offset = offset with data_page_index page.
  750. * page_length = bytes to copy for this page
  751. */
  752. shmem_page_index = offset / PAGE_SIZE;
  753. shmem_page_offset = offset & ~PAGE_MASK;
  754. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  755. data_page_offset = data_ptr & ~PAGE_MASK;
  756. page_length = remain;
  757. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  758. page_length = PAGE_SIZE - shmem_page_offset;
  759. if ((data_page_offset + page_length) > PAGE_SIZE)
  760. page_length = PAGE_SIZE - data_page_offset;
  761. if (do_bit17_swizzling) {
  762. ret = slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
  763. shmem_page_offset,
  764. user_pages[data_page_index],
  765. data_page_offset,
  766. page_length,
  767. 0);
  768. } else {
  769. ret = slow_shmem_copy(obj_priv->pages[shmem_page_index],
  770. shmem_page_offset,
  771. user_pages[data_page_index],
  772. data_page_offset,
  773. page_length);
  774. }
  775. if (ret)
  776. goto fail_put_pages;
  777. remain -= page_length;
  778. data_ptr += page_length;
  779. offset += page_length;
  780. }
  781. fail_put_pages:
  782. i915_gem_object_put_pages(obj);
  783. fail_unlock:
  784. mutex_unlock(&dev->struct_mutex);
  785. fail_put_user_pages:
  786. for (i = 0; i < pinned_pages; i++)
  787. page_cache_release(user_pages[i]);
  788. drm_free_large(user_pages);
  789. return ret;
  790. }
  791. /**
  792. * Writes data to the object referenced by handle.
  793. *
  794. * On error, the contents of the buffer that were to be modified are undefined.
  795. */
  796. int
  797. i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  798. struct drm_file *file_priv)
  799. {
  800. struct drm_i915_gem_pwrite *args = data;
  801. struct drm_gem_object *obj;
  802. struct drm_i915_gem_object *obj_priv;
  803. int ret = 0;
  804. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  805. if (obj == NULL)
  806. return -EBADF;
  807. obj_priv = obj->driver_private;
  808. /* Bounds check destination.
  809. *
  810. * XXX: This could use review for overflow issues...
  811. */
  812. if (args->offset > obj->size || args->size > obj->size ||
  813. args->offset + args->size > obj->size) {
  814. drm_gem_object_unreference_unlocked(obj);
  815. return -EINVAL;
  816. }
  817. /* We can only do the GTT pwrite on untiled buffers, as otherwise
  818. * it would end up going through the fenced access, and we'll get
  819. * different detiling behavior between reading and writing.
  820. * pread/pwrite currently are reading and writing from the CPU
  821. * perspective, requiring manual detiling by the client.
  822. */
  823. if (obj_priv->phys_obj)
  824. ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
  825. else if (obj_priv->tiling_mode == I915_TILING_NONE &&
  826. dev->gtt_total != 0) {
  827. ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
  828. if (ret == -EFAULT) {
  829. ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
  830. file_priv);
  831. }
  832. } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
  833. ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
  834. } else {
  835. ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
  836. if (ret == -EFAULT) {
  837. ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
  838. file_priv);
  839. }
  840. }
  841. #if WATCH_PWRITE
  842. if (ret)
  843. DRM_INFO("pwrite failed %d\n", ret);
  844. #endif
  845. drm_gem_object_unreference_unlocked(obj);
  846. return ret;
  847. }
  848. /**
  849. * Called when user space prepares to use an object with the CPU, either
  850. * through the mmap ioctl's mapping or a GTT mapping.
  851. */
  852. int
  853. i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  854. struct drm_file *file_priv)
  855. {
  856. struct drm_i915_private *dev_priv = dev->dev_private;
  857. struct drm_i915_gem_set_domain *args = data;
  858. struct drm_gem_object *obj;
  859. struct drm_i915_gem_object *obj_priv;
  860. uint32_t read_domains = args->read_domains;
  861. uint32_t write_domain = args->write_domain;
  862. int ret;
  863. if (!(dev->driver->driver_features & DRIVER_GEM))
  864. return -ENODEV;
  865. /* Only handle setting domains to types used by the CPU. */
  866. if (write_domain & I915_GEM_GPU_DOMAINS)
  867. return -EINVAL;
  868. if (read_domains & I915_GEM_GPU_DOMAINS)
  869. return -EINVAL;
  870. /* Having something in the write domain implies it's in the read
  871. * domain, and only that read domain. Enforce that in the request.
  872. */
  873. if (write_domain != 0 && read_domains != write_domain)
  874. return -EINVAL;
  875. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  876. if (obj == NULL)
  877. return -EBADF;
  878. obj_priv = obj->driver_private;
  879. mutex_lock(&dev->struct_mutex);
  880. intel_mark_busy(dev, obj);
  881. #if WATCH_BUF
  882. DRM_INFO("set_domain_ioctl %p(%zd), %08x %08x\n",
  883. obj, obj->size, read_domains, write_domain);
  884. #endif
  885. if (read_domains & I915_GEM_DOMAIN_GTT) {
  886. ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
  887. /* Update the LRU on the fence for the CPU access that's
  888. * about to occur.
  889. */
  890. if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
  891. list_move_tail(&obj_priv->fence_list,
  892. &dev_priv->mm.fence_list);
  893. }
  894. /* Silently promote "you're not bound, there was nothing to do"
  895. * to success, since the client was just asking us to
  896. * make sure everything was done.
  897. */
  898. if (ret == -EINVAL)
  899. ret = 0;
  900. } else {
  901. ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
  902. }
  903. drm_gem_object_unreference(obj);
  904. mutex_unlock(&dev->struct_mutex);
  905. return ret;
  906. }
  907. /**
  908. * Called when user space has done writes to this buffer
  909. */
  910. int
  911. i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  912. struct drm_file *file_priv)
  913. {
  914. struct drm_i915_gem_sw_finish *args = data;
  915. struct drm_gem_object *obj;
  916. struct drm_i915_gem_object *obj_priv;
  917. int ret = 0;
  918. if (!(dev->driver->driver_features & DRIVER_GEM))
  919. return -ENODEV;
  920. mutex_lock(&dev->struct_mutex);
  921. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  922. if (obj == NULL) {
  923. mutex_unlock(&dev->struct_mutex);
  924. return -EBADF;
  925. }
  926. #if WATCH_BUF
  927. DRM_INFO("%s: sw_finish %d (%p %zd)\n",
  928. __func__, args->handle, obj, obj->size);
  929. #endif
  930. obj_priv = obj->driver_private;
  931. /* Pinned buffers may be scanout, so flush the cache */
  932. if (obj_priv->pin_count)
  933. i915_gem_object_flush_cpu_write_domain(obj);
  934. drm_gem_object_unreference(obj);
  935. mutex_unlock(&dev->struct_mutex);
  936. return ret;
  937. }
  938. /**
  939. * Maps the contents of an object, returning the address it is mapped
  940. * into.
  941. *
  942. * While the mapping holds a reference on the contents of the object, it doesn't
  943. * imply a ref on the object itself.
  944. */
  945. int
  946. i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  947. struct drm_file *file_priv)
  948. {
  949. struct drm_i915_gem_mmap *args = data;
  950. struct drm_gem_object *obj;
  951. loff_t offset;
  952. unsigned long addr;
  953. if (!(dev->driver->driver_features & DRIVER_GEM))
  954. return -ENODEV;
  955. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  956. if (obj == NULL)
  957. return -EBADF;
  958. offset = args->offset;
  959. down_write(&current->mm->mmap_sem);
  960. addr = do_mmap(obj->filp, 0, args->size,
  961. PROT_READ | PROT_WRITE, MAP_SHARED,
  962. args->offset);
  963. up_write(&current->mm->mmap_sem);
  964. drm_gem_object_unreference_unlocked(obj);
  965. if (IS_ERR((void *)addr))
  966. return addr;
  967. args->addr_ptr = (uint64_t) addr;
  968. return 0;
  969. }
  970. /**
  971. * i915_gem_fault - fault a page into the GTT
  972. * vma: VMA in question
  973. * vmf: fault info
  974. *
  975. * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
  976. * from userspace. The fault handler takes care of binding the object to
  977. * the GTT (if needed), allocating and programming a fence register (again,
  978. * only if needed based on whether the old reg is still valid or the object
  979. * is tiled) and inserting a new PTE into the faulting process.
  980. *
  981. * Note that the faulting process may involve evicting existing objects
  982. * from the GTT and/or fence registers to make room. So performance may
  983. * suffer if the GTT working set is large or there are few fence registers
  984. * left.
  985. */
  986. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  987. {
  988. struct drm_gem_object *obj = vma->vm_private_data;
  989. struct drm_device *dev = obj->dev;
  990. struct drm_i915_private *dev_priv = dev->dev_private;
  991. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  992. pgoff_t page_offset;
  993. unsigned long pfn;
  994. int ret = 0;
  995. bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
  996. /* We don't use vmf->pgoff since that has the fake offset */
  997. page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
  998. PAGE_SHIFT;
  999. /* Now bind it into the GTT if needed */
  1000. mutex_lock(&dev->struct_mutex);
  1001. if (!obj_priv->gtt_space) {
  1002. ret = i915_gem_object_bind_to_gtt(obj, 0);
  1003. if (ret)
  1004. goto unlock;
  1005. list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
  1006. ret = i915_gem_object_set_to_gtt_domain(obj, write);
  1007. if (ret)
  1008. goto unlock;
  1009. }
  1010. /* Need a new fence register? */
  1011. if (obj_priv->tiling_mode != I915_TILING_NONE) {
  1012. ret = i915_gem_object_get_fence_reg(obj);
  1013. if (ret)
  1014. goto unlock;
  1015. }
  1016. pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
  1017. page_offset;
  1018. /* Finally, remap it using the new GTT offset */
  1019. ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
  1020. unlock:
  1021. mutex_unlock(&dev->struct_mutex);
  1022. switch (ret) {
  1023. case 0:
  1024. case -ERESTARTSYS:
  1025. return VM_FAULT_NOPAGE;
  1026. case -ENOMEM:
  1027. case -EAGAIN:
  1028. return VM_FAULT_OOM;
  1029. default:
  1030. return VM_FAULT_SIGBUS;
  1031. }
  1032. }
  1033. /**
  1034. * i915_gem_create_mmap_offset - create a fake mmap offset for an object
  1035. * @obj: obj in question
  1036. *
  1037. * GEM memory mapping works by handing back to userspace a fake mmap offset
  1038. * it can use in a subsequent mmap(2) call. The DRM core code then looks
  1039. * up the object based on the offset and sets up the various memory mapping
  1040. * structures.
  1041. *
  1042. * This routine allocates and attaches a fake offset for @obj.
  1043. */
  1044. static int
  1045. i915_gem_create_mmap_offset(struct drm_gem_object *obj)
  1046. {
  1047. struct drm_device *dev = obj->dev;
  1048. struct drm_gem_mm *mm = dev->mm_private;
  1049. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1050. struct drm_map_list *list;
  1051. struct drm_local_map *map;
  1052. int ret = 0;
  1053. /* Set the object up for mmap'ing */
  1054. list = &obj->map_list;
  1055. list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
  1056. if (!list->map)
  1057. return -ENOMEM;
  1058. map = list->map;
  1059. map->type = _DRM_GEM;
  1060. map->size = obj->size;
  1061. map->handle = obj;
  1062. /* Get a DRM GEM mmap offset allocated... */
  1063. list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
  1064. obj->size / PAGE_SIZE, 0, 0);
  1065. if (!list->file_offset_node) {
  1066. DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
  1067. ret = -ENOMEM;
  1068. goto out_free_list;
  1069. }
  1070. list->file_offset_node = drm_mm_get_block(list->file_offset_node,
  1071. obj->size / PAGE_SIZE, 0);
  1072. if (!list->file_offset_node) {
  1073. ret = -ENOMEM;
  1074. goto out_free_list;
  1075. }
  1076. list->hash.key = list->file_offset_node->start;
  1077. if (drm_ht_insert_item(&mm->offset_hash, &list->hash)) {
  1078. DRM_ERROR("failed to add to map hash\n");
  1079. ret = -ENOMEM;
  1080. goto out_free_mm;
  1081. }
  1082. /* By now we should be all set, any drm_mmap request on the offset
  1083. * below will get to our mmap & fault handler */
  1084. obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
  1085. return 0;
  1086. out_free_mm:
  1087. drm_mm_put_block(list->file_offset_node);
  1088. out_free_list:
  1089. kfree(list->map);
  1090. return ret;
  1091. }
  1092. /**
  1093. * i915_gem_release_mmap - remove physical page mappings
  1094. * @obj: obj in question
  1095. *
  1096. * Preserve the reservation of the mmapping with the DRM core code, but
  1097. * relinquish ownership of the pages back to the system.
  1098. *
  1099. * It is vital that we remove the page mapping if we have mapped a tiled
  1100. * object through the GTT and then lose the fence register due to
  1101. * resource pressure. Similarly if the object has been moved out of the
  1102. * aperture, than pages mapped into userspace must be revoked. Removing the
  1103. * mapping will then trigger a page fault on the next user access, allowing
  1104. * fixup by i915_gem_fault().
  1105. */
  1106. void
  1107. i915_gem_release_mmap(struct drm_gem_object *obj)
  1108. {
  1109. struct drm_device *dev = obj->dev;
  1110. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1111. if (dev->dev_mapping)
  1112. unmap_mapping_range(dev->dev_mapping,
  1113. obj_priv->mmap_offset, obj->size, 1);
  1114. }
  1115. static void
  1116. i915_gem_free_mmap_offset(struct drm_gem_object *obj)
  1117. {
  1118. struct drm_device *dev = obj->dev;
  1119. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1120. struct drm_gem_mm *mm = dev->mm_private;
  1121. struct drm_map_list *list;
  1122. list = &obj->map_list;
  1123. drm_ht_remove_item(&mm->offset_hash, &list->hash);
  1124. if (list->file_offset_node) {
  1125. drm_mm_put_block(list->file_offset_node);
  1126. list->file_offset_node = NULL;
  1127. }
  1128. if (list->map) {
  1129. kfree(list->map);
  1130. list->map = NULL;
  1131. }
  1132. obj_priv->mmap_offset = 0;
  1133. }
  1134. /**
  1135. * i915_gem_get_gtt_alignment - return required GTT alignment for an object
  1136. * @obj: object to check
  1137. *
  1138. * Return the required GTT alignment for an object, taking into account
  1139. * potential fence register mapping if needed.
  1140. */
  1141. static uint32_t
  1142. i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
  1143. {
  1144. struct drm_device *dev = obj->dev;
  1145. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1146. int start, i;
  1147. /*
  1148. * Minimum alignment is 4k (GTT page size), but might be greater
  1149. * if a fence register is needed for the object.
  1150. */
  1151. if (IS_I965G(dev) || obj_priv->tiling_mode == I915_TILING_NONE)
  1152. return 4096;
  1153. /*
  1154. * Previous chips need to be aligned to the size of the smallest
  1155. * fence register that can contain the object.
  1156. */
  1157. if (IS_I9XX(dev))
  1158. start = 1024*1024;
  1159. else
  1160. start = 512*1024;
  1161. for (i = start; i < obj->size; i <<= 1)
  1162. ;
  1163. return i;
  1164. }
  1165. /**
  1166. * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
  1167. * @dev: DRM device
  1168. * @data: GTT mapping ioctl data
  1169. * @file_priv: GEM object info
  1170. *
  1171. * Simply returns the fake offset to userspace so it can mmap it.
  1172. * The mmap call will end up in drm_gem_mmap(), which will set things
  1173. * up so we can get faults in the handler above.
  1174. *
  1175. * The fault handler will take care of binding the object into the GTT
  1176. * (since it may have been evicted to make room for something), allocating
  1177. * a fence register, and mapping the appropriate aperture address into
  1178. * userspace.
  1179. */
  1180. int
  1181. i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1182. struct drm_file *file_priv)
  1183. {
  1184. struct drm_i915_gem_mmap_gtt *args = data;
  1185. struct drm_i915_private *dev_priv = dev->dev_private;
  1186. struct drm_gem_object *obj;
  1187. struct drm_i915_gem_object *obj_priv;
  1188. int ret;
  1189. if (!(dev->driver->driver_features & DRIVER_GEM))
  1190. return -ENODEV;
  1191. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  1192. if (obj == NULL)
  1193. return -EBADF;
  1194. mutex_lock(&dev->struct_mutex);
  1195. obj_priv = obj->driver_private;
  1196. if (obj_priv->madv != I915_MADV_WILLNEED) {
  1197. DRM_ERROR("Attempting to mmap a purgeable buffer\n");
  1198. drm_gem_object_unreference(obj);
  1199. mutex_unlock(&dev->struct_mutex);
  1200. return -EINVAL;
  1201. }
  1202. if (!obj_priv->mmap_offset) {
  1203. ret = i915_gem_create_mmap_offset(obj);
  1204. if (ret) {
  1205. drm_gem_object_unreference(obj);
  1206. mutex_unlock(&dev->struct_mutex);
  1207. return ret;
  1208. }
  1209. }
  1210. args->offset = obj_priv->mmap_offset;
  1211. /*
  1212. * Pull it into the GTT so that we have a page list (makes the
  1213. * initial fault faster and any subsequent flushing possible).
  1214. */
  1215. if (!obj_priv->agp_mem) {
  1216. ret = i915_gem_object_bind_to_gtt(obj, 0);
  1217. if (ret) {
  1218. drm_gem_object_unreference(obj);
  1219. mutex_unlock(&dev->struct_mutex);
  1220. return ret;
  1221. }
  1222. list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
  1223. }
  1224. drm_gem_object_unreference(obj);
  1225. mutex_unlock(&dev->struct_mutex);
  1226. return 0;
  1227. }
  1228. void
  1229. i915_gem_object_put_pages(struct drm_gem_object *obj)
  1230. {
  1231. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1232. int page_count = obj->size / PAGE_SIZE;
  1233. int i;
  1234. BUG_ON(obj_priv->pages_refcount == 0);
  1235. BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
  1236. if (--obj_priv->pages_refcount != 0)
  1237. return;
  1238. if (obj_priv->tiling_mode != I915_TILING_NONE)
  1239. i915_gem_object_save_bit_17_swizzle(obj);
  1240. if (obj_priv->madv == I915_MADV_DONTNEED)
  1241. obj_priv->dirty = 0;
  1242. for (i = 0; i < page_count; i++) {
  1243. if (obj_priv->pages[i] == NULL)
  1244. break;
  1245. if (obj_priv->dirty)
  1246. set_page_dirty(obj_priv->pages[i]);
  1247. if (obj_priv->madv == I915_MADV_WILLNEED)
  1248. mark_page_accessed(obj_priv->pages[i]);
  1249. page_cache_release(obj_priv->pages[i]);
  1250. }
  1251. obj_priv->dirty = 0;
  1252. drm_free_large(obj_priv->pages);
  1253. obj_priv->pages = NULL;
  1254. }
  1255. static void
  1256. i915_gem_object_move_to_active(struct drm_gem_object *obj, uint32_t seqno)
  1257. {
  1258. struct drm_device *dev = obj->dev;
  1259. drm_i915_private_t *dev_priv = dev->dev_private;
  1260. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1261. /* Add a reference if we're newly entering the active list. */
  1262. if (!obj_priv->active) {
  1263. drm_gem_object_reference(obj);
  1264. obj_priv->active = 1;
  1265. }
  1266. /* Move from whatever list we were on to the tail of execution. */
  1267. spin_lock(&dev_priv->mm.active_list_lock);
  1268. list_move_tail(&obj_priv->list,
  1269. &dev_priv->mm.active_list);
  1270. spin_unlock(&dev_priv->mm.active_list_lock);
  1271. obj_priv->last_rendering_seqno = seqno;
  1272. }
  1273. static void
  1274. i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
  1275. {
  1276. struct drm_device *dev = obj->dev;
  1277. drm_i915_private_t *dev_priv = dev->dev_private;
  1278. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1279. BUG_ON(!obj_priv->active);
  1280. list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
  1281. obj_priv->last_rendering_seqno = 0;
  1282. }
  1283. /* Immediately discard the backing storage */
  1284. static void
  1285. i915_gem_object_truncate(struct drm_gem_object *obj)
  1286. {
  1287. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1288. struct inode *inode;
  1289. inode = obj->filp->f_path.dentry->d_inode;
  1290. if (inode->i_op->truncate)
  1291. inode->i_op->truncate (inode);
  1292. obj_priv->madv = __I915_MADV_PURGED;
  1293. }
  1294. static inline int
  1295. i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
  1296. {
  1297. return obj_priv->madv == I915_MADV_DONTNEED;
  1298. }
  1299. static void
  1300. i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
  1301. {
  1302. struct drm_device *dev = obj->dev;
  1303. drm_i915_private_t *dev_priv = dev->dev_private;
  1304. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1305. i915_verify_inactive(dev, __FILE__, __LINE__);
  1306. if (obj_priv->pin_count != 0)
  1307. list_del_init(&obj_priv->list);
  1308. else
  1309. list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
  1310. BUG_ON(!list_empty(&obj_priv->gpu_write_list));
  1311. obj_priv->last_rendering_seqno = 0;
  1312. if (obj_priv->active) {
  1313. obj_priv->active = 0;
  1314. drm_gem_object_unreference(obj);
  1315. }
  1316. i915_verify_inactive(dev, __FILE__, __LINE__);
  1317. }
  1318. /**
  1319. * Creates a new sequence number, emitting a write of it to the status page
  1320. * plus an interrupt, which will trigger i915_user_interrupt_handler.
  1321. *
  1322. * Must be called with struct_lock held.
  1323. *
  1324. * Returned sequence numbers are nonzero on success.
  1325. */
  1326. uint32_t
  1327. i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
  1328. uint32_t flush_domains)
  1329. {
  1330. drm_i915_private_t *dev_priv = dev->dev_private;
  1331. struct drm_i915_file_private *i915_file_priv = NULL;
  1332. struct drm_i915_gem_request *request;
  1333. uint32_t seqno;
  1334. int was_empty;
  1335. RING_LOCALS;
  1336. if (file_priv != NULL)
  1337. i915_file_priv = file_priv->driver_priv;
  1338. request = kzalloc(sizeof(*request), GFP_KERNEL);
  1339. if (request == NULL)
  1340. return 0;
  1341. /* Grab the seqno we're going to make this request be, and bump the
  1342. * next (skipping 0 so it can be the reserved no-seqno value).
  1343. */
  1344. seqno = dev_priv->mm.next_gem_seqno;
  1345. dev_priv->mm.next_gem_seqno++;
  1346. if (dev_priv->mm.next_gem_seqno == 0)
  1347. dev_priv->mm.next_gem_seqno++;
  1348. BEGIN_LP_RING(4);
  1349. OUT_RING(MI_STORE_DWORD_INDEX);
  1350. OUT_RING(I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1351. OUT_RING(seqno);
  1352. OUT_RING(MI_USER_INTERRUPT);
  1353. ADVANCE_LP_RING();
  1354. DRM_DEBUG_DRIVER("%d\n", seqno);
  1355. request->seqno = seqno;
  1356. request->emitted_jiffies = jiffies;
  1357. was_empty = list_empty(&dev_priv->mm.request_list);
  1358. list_add_tail(&request->list, &dev_priv->mm.request_list);
  1359. if (i915_file_priv) {
  1360. list_add_tail(&request->client_list,
  1361. &i915_file_priv->mm.request_list);
  1362. } else {
  1363. INIT_LIST_HEAD(&request->client_list);
  1364. }
  1365. /* Associate any objects on the flushing list matching the write
  1366. * domain we're flushing with our flush.
  1367. */
  1368. if (flush_domains != 0) {
  1369. struct drm_i915_gem_object *obj_priv, *next;
  1370. list_for_each_entry_safe(obj_priv, next,
  1371. &dev_priv->mm.gpu_write_list,
  1372. gpu_write_list) {
  1373. struct drm_gem_object *obj = obj_priv->obj;
  1374. if ((obj->write_domain & flush_domains) ==
  1375. obj->write_domain) {
  1376. uint32_t old_write_domain = obj->write_domain;
  1377. obj->write_domain = 0;
  1378. list_del_init(&obj_priv->gpu_write_list);
  1379. i915_gem_object_move_to_active(obj, seqno);
  1380. trace_i915_gem_object_change_domain(obj,
  1381. obj->read_domains,
  1382. old_write_domain);
  1383. }
  1384. }
  1385. }
  1386. if (!dev_priv->mm.suspended) {
  1387. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  1388. if (was_empty)
  1389. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
  1390. }
  1391. return seqno;
  1392. }
  1393. /**
  1394. * Command execution barrier
  1395. *
  1396. * Ensures that all commands in the ring are finished
  1397. * before signalling the CPU
  1398. */
  1399. static uint32_t
  1400. i915_retire_commands(struct drm_device *dev)
  1401. {
  1402. drm_i915_private_t *dev_priv = dev->dev_private;
  1403. uint32_t cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  1404. uint32_t flush_domains = 0;
  1405. RING_LOCALS;
  1406. /* The sampler always gets flushed on i965 (sigh) */
  1407. if (IS_I965G(dev))
  1408. flush_domains |= I915_GEM_DOMAIN_SAMPLER;
  1409. BEGIN_LP_RING(2);
  1410. OUT_RING(cmd);
  1411. OUT_RING(0); /* noop */
  1412. ADVANCE_LP_RING();
  1413. return flush_domains;
  1414. }
  1415. /**
  1416. * Moves buffers associated only with the given active seqno from the active
  1417. * to inactive list, potentially freeing them.
  1418. */
  1419. static void
  1420. i915_gem_retire_request(struct drm_device *dev,
  1421. struct drm_i915_gem_request *request)
  1422. {
  1423. drm_i915_private_t *dev_priv = dev->dev_private;
  1424. trace_i915_gem_request_retire(dev, request->seqno);
  1425. /* Move any buffers on the active list that are no longer referenced
  1426. * by the ringbuffer to the flushing/inactive lists as appropriate.
  1427. */
  1428. spin_lock(&dev_priv->mm.active_list_lock);
  1429. while (!list_empty(&dev_priv->mm.active_list)) {
  1430. struct drm_gem_object *obj;
  1431. struct drm_i915_gem_object *obj_priv;
  1432. obj_priv = list_first_entry(&dev_priv->mm.active_list,
  1433. struct drm_i915_gem_object,
  1434. list);
  1435. obj = obj_priv->obj;
  1436. /* If the seqno being retired doesn't match the oldest in the
  1437. * list, then the oldest in the list must still be newer than
  1438. * this seqno.
  1439. */
  1440. if (obj_priv->last_rendering_seqno != request->seqno)
  1441. goto out;
  1442. #if WATCH_LRU
  1443. DRM_INFO("%s: retire %d moves to inactive list %p\n",
  1444. __func__, request->seqno, obj);
  1445. #endif
  1446. if (obj->write_domain != 0)
  1447. i915_gem_object_move_to_flushing(obj);
  1448. else {
  1449. /* Take a reference on the object so it won't be
  1450. * freed while the spinlock is held. The list
  1451. * protection for this spinlock is safe when breaking
  1452. * the lock like this since the next thing we do
  1453. * is just get the head of the list again.
  1454. */
  1455. drm_gem_object_reference(obj);
  1456. i915_gem_object_move_to_inactive(obj);
  1457. spin_unlock(&dev_priv->mm.active_list_lock);
  1458. drm_gem_object_unreference(obj);
  1459. spin_lock(&dev_priv->mm.active_list_lock);
  1460. }
  1461. }
  1462. out:
  1463. spin_unlock(&dev_priv->mm.active_list_lock);
  1464. }
  1465. /**
  1466. * Returns true if seq1 is later than seq2.
  1467. */
  1468. bool
  1469. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1470. {
  1471. return (int32_t)(seq1 - seq2) >= 0;
  1472. }
  1473. uint32_t
  1474. i915_get_gem_seqno(struct drm_device *dev)
  1475. {
  1476. drm_i915_private_t *dev_priv = dev->dev_private;
  1477. return READ_HWSP(dev_priv, I915_GEM_HWS_INDEX);
  1478. }
  1479. /**
  1480. * This function clears the request list as sequence numbers are passed.
  1481. */
  1482. void
  1483. i915_gem_retire_requests(struct drm_device *dev)
  1484. {
  1485. drm_i915_private_t *dev_priv = dev->dev_private;
  1486. uint32_t seqno;
  1487. if (!dev_priv->hw_status_page || list_empty(&dev_priv->mm.request_list))
  1488. return;
  1489. seqno = i915_get_gem_seqno(dev);
  1490. while (!list_empty(&dev_priv->mm.request_list)) {
  1491. struct drm_i915_gem_request *request;
  1492. uint32_t retiring_seqno;
  1493. request = list_first_entry(&dev_priv->mm.request_list,
  1494. struct drm_i915_gem_request,
  1495. list);
  1496. retiring_seqno = request->seqno;
  1497. if (i915_seqno_passed(seqno, retiring_seqno) ||
  1498. atomic_read(&dev_priv->mm.wedged)) {
  1499. i915_gem_retire_request(dev, request);
  1500. list_del(&request->list);
  1501. list_del(&request->client_list);
  1502. kfree(request);
  1503. } else
  1504. break;
  1505. }
  1506. if (unlikely (dev_priv->trace_irq_seqno &&
  1507. i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
  1508. i915_user_irq_put(dev);
  1509. dev_priv->trace_irq_seqno = 0;
  1510. }
  1511. }
  1512. void
  1513. i915_gem_retire_work_handler(struct work_struct *work)
  1514. {
  1515. drm_i915_private_t *dev_priv;
  1516. struct drm_device *dev;
  1517. dev_priv = container_of(work, drm_i915_private_t,
  1518. mm.retire_work.work);
  1519. dev = dev_priv->dev;
  1520. mutex_lock(&dev->struct_mutex);
  1521. i915_gem_retire_requests(dev);
  1522. if (!dev_priv->mm.suspended &&
  1523. !list_empty(&dev_priv->mm.request_list))
  1524. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
  1525. mutex_unlock(&dev->struct_mutex);
  1526. }
  1527. int
  1528. i915_do_wait_request(struct drm_device *dev, uint32_t seqno, int interruptible)
  1529. {
  1530. drm_i915_private_t *dev_priv = dev->dev_private;
  1531. u32 ier;
  1532. int ret = 0;
  1533. BUG_ON(seqno == 0);
  1534. if (atomic_read(&dev_priv->mm.wedged))
  1535. return -EIO;
  1536. if (!i915_seqno_passed(i915_get_gem_seqno(dev), seqno)) {
  1537. if (HAS_PCH_SPLIT(dev))
  1538. ier = I915_READ(DEIER) | I915_READ(GTIER);
  1539. else
  1540. ier = I915_READ(IER);
  1541. if (!ier) {
  1542. DRM_ERROR("something (likely vbetool) disabled "
  1543. "interrupts, re-enabling\n");
  1544. i915_driver_irq_preinstall(dev);
  1545. i915_driver_irq_postinstall(dev);
  1546. }
  1547. trace_i915_gem_request_wait_begin(dev, seqno);
  1548. dev_priv->mm.waiting_gem_seqno = seqno;
  1549. i915_user_irq_get(dev);
  1550. if (interruptible)
  1551. ret = wait_event_interruptible(dev_priv->irq_queue,
  1552. i915_seqno_passed(i915_get_gem_seqno(dev), seqno) ||
  1553. atomic_read(&dev_priv->mm.wedged));
  1554. else
  1555. wait_event(dev_priv->irq_queue,
  1556. i915_seqno_passed(i915_get_gem_seqno(dev), seqno) ||
  1557. atomic_read(&dev_priv->mm.wedged));
  1558. i915_user_irq_put(dev);
  1559. dev_priv->mm.waiting_gem_seqno = 0;
  1560. trace_i915_gem_request_wait_end(dev, seqno);
  1561. }
  1562. if (atomic_read(&dev_priv->mm.wedged))
  1563. ret = -EIO;
  1564. if (ret && ret != -ERESTARTSYS)
  1565. DRM_ERROR("%s returns %d (awaiting %d at %d)\n",
  1566. __func__, ret, seqno, i915_get_gem_seqno(dev));
  1567. /* Directly dispatch request retiring. While we have the work queue
  1568. * to handle this, the waiter on a request often wants an associated
  1569. * buffer to have made it to the inactive list, and we would need
  1570. * a separate wait queue to handle that.
  1571. */
  1572. if (ret == 0)
  1573. i915_gem_retire_requests(dev);
  1574. return ret;
  1575. }
  1576. /**
  1577. * Waits for a sequence number to be signaled, and cleans up the
  1578. * request and object lists appropriately for that event.
  1579. */
  1580. static int
  1581. i915_wait_request(struct drm_device *dev, uint32_t seqno)
  1582. {
  1583. return i915_do_wait_request(dev, seqno, 1);
  1584. }
  1585. static void
  1586. i915_gem_flush(struct drm_device *dev,
  1587. uint32_t invalidate_domains,
  1588. uint32_t flush_domains)
  1589. {
  1590. drm_i915_private_t *dev_priv = dev->dev_private;
  1591. uint32_t cmd;
  1592. RING_LOCALS;
  1593. #if WATCH_EXEC
  1594. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  1595. invalidate_domains, flush_domains);
  1596. #endif
  1597. trace_i915_gem_request_flush(dev, dev_priv->mm.next_gem_seqno,
  1598. invalidate_domains, flush_domains);
  1599. if (flush_domains & I915_GEM_DOMAIN_CPU)
  1600. drm_agp_chipset_flush(dev);
  1601. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  1602. /*
  1603. * read/write caches:
  1604. *
  1605. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  1606. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  1607. * also flushed at 2d versus 3d pipeline switches.
  1608. *
  1609. * read-only caches:
  1610. *
  1611. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  1612. * MI_READ_FLUSH is set, and is always flushed on 965.
  1613. *
  1614. * I915_GEM_DOMAIN_COMMAND may not exist?
  1615. *
  1616. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  1617. * invalidated when MI_EXE_FLUSH is set.
  1618. *
  1619. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  1620. * invalidated with every MI_FLUSH.
  1621. *
  1622. * TLBs:
  1623. *
  1624. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  1625. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  1626. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  1627. * are flushed at any MI_FLUSH.
  1628. */
  1629. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  1630. if ((invalidate_domains|flush_domains) &
  1631. I915_GEM_DOMAIN_RENDER)
  1632. cmd &= ~MI_NO_WRITE_FLUSH;
  1633. if (!IS_I965G(dev)) {
  1634. /*
  1635. * On the 965, the sampler cache always gets flushed
  1636. * and this bit is reserved.
  1637. */
  1638. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  1639. cmd |= MI_READ_FLUSH;
  1640. }
  1641. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  1642. cmd |= MI_EXE_FLUSH;
  1643. #if WATCH_EXEC
  1644. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  1645. #endif
  1646. BEGIN_LP_RING(2);
  1647. OUT_RING(cmd);
  1648. OUT_RING(MI_NOOP);
  1649. ADVANCE_LP_RING();
  1650. }
  1651. }
  1652. /**
  1653. * Ensures that all rendering to the object has completed and the object is
  1654. * safe to unbind from the GTT or access from the CPU.
  1655. */
  1656. static int
  1657. i915_gem_object_wait_rendering(struct drm_gem_object *obj)
  1658. {
  1659. struct drm_device *dev = obj->dev;
  1660. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1661. int ret;
  1662. /* This function only exists to support waiting for existing rendering,
  1663. * not for emitting required flushes.
  1664. */
  1665. BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
  1666. /* If there is rendering queued on the buffer being evicted, wait for
  1667. * it.
  1668. */
  1669. if (obj_priv->active) {
  1670. #if WATCH_BUF
  1671. DRM_INFO("%s: object %p wait for seqno %08x\n",
  1672. __func__, obj, obj_priv->last_rendering_seqno);
  1673. #endif
  1674. ret = i915_wait_request(dev, obj_priv->last_rendering_seqno);
  1675. if (ret != 0)
  1676. return ret;
  1677. }
  1678. return 0;
  1679. }
  1680. /**
  1681. * Unbinds an object from the GTT aperture.
  1682. */
  1683. int
  1684. i915_gem_object_unbind(struct drm_gem_object *obj)
  1685. {
  1686. struct drm_device *dev = obj->dev;
  1687. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1688. int ret = 0;
  1689. #if WATCH_BUF
  1690. DRM_INFO("%s:%d %p\n", __func__, __LINE__, obj);
  1691. DRM_INFO("gtt_space %p\n", obj_priv->gtt_space);
  1692. #endif
  1693. if (obj_priv->gtt_space == NULL)
  1694. return 0;
  1695. if (obj_priv->pin_count != 0) {
  1696. DRM_ERROR("Attempting to unbind pinned buffer\n");
  1697. return -EINVAL;
  1698. }
  1699. /* blow away mappings if mapped through GTT */
  1700. i915_gem_release_mmap(obj);
  1701. /* Move the object to the CPU domain to ensure that
  1702. * any possible CPU writes while it's not in the GTT
  1703. * are flushed when we go to remap it. This will
  1704. * also ensure that all pending GPU writes are finished
  1705. * before we unbind.
  1706. */
  1707. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  1708. if (ret) {
  1709. if (ret != -ERESTARTSYS)
  1710. DRM_ERROR("set_domain failed: %d\n", ret);
  1711. return ret;
  1712. }
  1713. BUG_ON(obj_priv->active);
  1714. /* release the fence reg _after_ flushing */
  1715. if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
  1716. i915_gem_clear_fence_reg(obj);
  1717. if (obj_priv->agp_mem != NULL) {
  1718. drm_unbind_agp(obj_priv->agp_mem);
  1719. drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
  1720. obj_priv->agp_mem = NULL;
  1721. }
  1722. i915_gem_object_put_pages(obj);
  1723. BUG_ON(obj_priv->pages_refcount);
  1724. if (obj_priv->gtt_space) {
  1725. atomic_dec(&dev->gtt_count);
  1726. atomic_sub(obj->size, &dev->gtt_memory);
  1727. drm_mm_put_block(obj_priv->gtt_space);
  1728. obj_priv->gtt_space = NULL;
  1729. }
  1730. /* Remove ourselves from the LRU list if present. */
  1731. if (!list_empty(&obj_priv->list))
  1732. list_del_init(&obj_priv->list);
  1733. if (i915_gem_object_is_purgeable(obj_priv))
  1734. i915_gem_object_truncate(obj);
  1735. trace_i915_gem_object_unbind(obj);
  1736. return 0;
  1737. }
  1738. static struct drm_gem_object *
  1739. i915_gem_find_inactive_object(struct drm_device *dev, int min_size)
  1740. {
  1741. drm_i915_private_t *dev_priv = dev->dev_private;
  1742. struct drm_i915_gem_object *obj_priv;
  1743. struct drm_gem_object *best = NULL;
  1744. struct drm_gem_object *first = NULL;
  1745. /* Try to find the smallest clean object */
  1746. list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) {
  1747. struct drm_gem_object *obj = obj_priv->obj;
  1748. if (obj->size >= min_size) {
  1749. if ((!obj_priv->dirty ||
  1750. i915_gem_object_is_purgeable(obj_priv)) &&
  1751. (!best || obj->size < best->size)) {
  1752. best = obj;
  1753. if (best->size == min_size)
  1754. return best;
  1755. }
  1756. if (!first)
  1757. first = obj;
  1758. }
  1759. }
  1760. return best ? best : first;
  1761. }
  1762. static int
  1763. i915_gem_evict_everything(struct drm_device *dev)
  1764. {
  1765. drm_i915_private_t *dev_priv = dev->dev_private;
  1766. int ret;
  1767. uint32_t seqno;
  1768. bool lists_empty;
  1769. spin_lock(&dev_priv->mm.active_list_lock);
  1770. lists_empty = (list_empty(&dev_priv->mm.inactive_list) &&
  1771. list_empty(&dev_priv->mm.flushing_list) &&
  1772. list_empty(&dev_priv->mm.active_list));
  1773. spin_unlock(&dev_priv->mm.active_list_lock);
  1774. if (lists_empty)
  1775. return -ENOSPC;
  1776. /* Flush everything (on to the inactive lists) and evict */
  1777. i915_gem_flush(dev, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
  1778. seqno = i915_add_request(dev, NULL, I915_GEM_GPU_DOMAINS);
  1779. if (seqno == 0)
  1780. return -ENOMEM;
  1781. ret = i915_wait_request(dev, seqno);
  1782. if (ret)
  1783. return ret;
  1784. BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
  1785. ret = i915_gem_evict_from_inactive_list(dev);
  1786. if (ret)
  1787. return ret;
  1788. spin_lock(&dev_priv->mm.active_list_lock);
  1789. lists_empty = (list_empty(&dev_priv->mm.inactive_list) &&
  1790. list_empty(&dev_priv->mm.flushing_list) &&
  1791. list_empty(&dev_priv->mm.active_list));
  1792. spin_unlock(&dev_priv->mm.active_list_lock);
  1793. BUG_ON(!lists_empty);
  1794. return 0;
  1795. }
  1796. static int
  1797. i915_gem_evict_something(struct drm_device *dev, int min_size)
  1798. {
  1799. drm_i915_private_t *dev_priv = dev->dev_private;
  1800. struct drm_gem_object *obj;
  1801. int ret;
  1802. for (;;) {
  1803. i915_gem_retire_requests(dev);
  1804. /* If there's an inactive buffer available now, grab it
  1805. * and be done.
  1806. */
  1807. obj = i915_gem_find_inactive_object(dev, min_size);
  1808. if (obj) {
  1809. struct drm_i915_gem_object *obj_priv;
  1810. #if WATCH_LRU
  1811. DRM_INFO("%s: evicting %p\n", __func__, obj);
  1812. #endif
  1813. obj_priv = obj->driver_private;
  1814. BUG_ON(obj_priv->pin_count != 0);
  1815. BUG_ON(obj_priv->active);
  1816. /* Wait on the rendering and unbind the buffer. */
  1817. return i915_gem_object_unbind(obj);
  1818. }
  1819. /* If we didn't get anything, but the ring is still processing
  1820. * things, wait for the next to finish and hopefully leave us
  1821. * a buffer to evict.
  1822. */
  1823. if (!list_empty(&dev_priv->mm.request_list)) {
  1824. struct drm_i915_gem_request *request;
  1825. request = list_first_entry(&dev_priv->mm.request_list,
  1826. struct drm_i915_gem_request,
  1827. list);
  1828. ret = i915_wait_request(dev, request->seqno);
  1829. if (ret)
  1830. return ret;
  1831. continue;
  1832. }
  1833. /* If we didn't have anything on the request list but there
  1834. * are buffers awaiting a flush, emit one and try again.
  1835. * When we wait on it, those buffers waiting for that flush
  1836. * will get moved to inactive.
  1837. */
  1838. if (!list_empty(&dev_priv->mm.flushing_list)) {
  1839. struct drm_i915_gem_object *obj_priv;
  1840. /* Find an object that we can immediately reuse */
  1841. list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) {
  1842. obj = obj_priv->obj;
  1843. if (obj->size >= min_size)
  1844. break;
  1845. obj = NULL;
  1846. }
  1847. if (obj != NULL) {
  1848. uint32_t seqno;
  1849. i915_gem_flush(dev,
  1850. obj->write_domain,
  1851. obj->write_domain);
  1852. seqno = i915_add_request(dev, NULL, obj->write_domain);
  1853. if (seqno == 0)
  1854. return -ENOMEM;
  1855. ret = i915_wait_request(dev, seqno);
  1856. if (ret)
  1857. return ret;
  1858. continue;
  1859. }
  1860. }
  1861. /* If we didn't do any of the above, there's no single buffer
  1862. * large enough to swap out for the new one, so just evict
  1863. * everything and start again. (This should be rare.)
  1864. */
  1865. if (!list_empty (&dev_priv->mm.inactive_list))
  1866. return i915_gem_evict_from_inactive_list(dev);
  1867. else
  1868. return i915_gem_evict_everything(dev);
  1869. }
  1870. }
  1871. int
  1872. i915_gem_object_get_pages(struct drm_gem_object *obj,
  1873. gfp_t gfpmask)
  1874. {
  1875. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1876. int page_count, i;
  1877. struct address_space *mapping;
  1878. struct inode *inode;
  1879. struct page *page;
  1880. int ret;
  1881. if (obj_priv->pages_refcount++ != 0)
  1882. return 0;
  1883. /* Get the list of pages out of our struct file. They'll be pinned
  1884. * at this point until we release them.
  1885. */
  1886. page_count = obj->size / PAGE_SIZE;
  1887. BUG_ON(obj_priv->pages != NULL);
  1888. obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
  1889. if (obj_priv->pages == NULL) {
  1890. obj_priv->pages_refcount--;
  1891. return -ENOMEM;
  1892. }
  1893. inode = obj->filp->f_path.dentry->d_inode;
  1894. mapping = inode->i_mapping;
  1895. for (i = 0; i < page_count; i++) {
  1896. page = read_cache_page_gfp(mapping, i,
  1897. mapping_gfp_mask (mapping) |
  1898. __GFP_COLD |
  1899. gfpmask);
  1900. if (IS_ERR(page)) {
  1901. ret = PTR_ERR(page);
  1902. i915_gem_object_put_pages(obj);
  1903. return ret;
  1904. }
  1905. obj_priv->pages[i] = page;
  1906. }
  1907. if (obj_priv->tiling_mode != I915_TILING_NONE)
  1908. i915_gem_object_do_bit_17_swizzle(obj);
  1909. return 0;
  1910. }
  1911. static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
  1912. {
  1913. struct drm_gem_object *obj = reg->obj;
  1914. struct drm_device *dev = obj->dev;
  1915. drm_i915_private_t *dev_priv = dev->dev_private;
  1916. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1917. int regnum = obj_priv->fence_reg;
  1918. uint64_t val;
  1919. val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
  1920. 0xfffff000) << 32;
  1921. val |= obj_priv->gtt_offset & 0xfffff000;
  1922. val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
  1923. SANDYBRIDGE_FENCE_PITCH_SHIFT;
  1924. if (obj_priv->tiling_mode == I915_TILING_Y)
  1925. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  1926. val |= I965_FENCE_REG_VALID;
  1927. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
  1928. }
  1929. static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
  1930. {
  1931. struct drm_gem_object *obj = reg->obj;
  1932. struct drm_device *dev = obj->dev;
  1933. drm_i915_private_t *dev_priv = dev->dev_private;
  1934. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1935. int regnum = obj_priv->fence_reg;
  1936. uint64_t val;
  1937. val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
  1938. 0xfffff000) << 32;
  1939. val |= obj_priv->gtt_offset & 0xfffff000;
  1940. val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
  1941. if (obj_priv->tiling_mode == I915_TILING_Y)
  1942. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  1943. val |= I965_FENCE_REG_VALID;
  1944. I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
  1945. }
  1946. static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
  1947. {
  1948. struct drm_gem_object *obj = reg->obj;
  1949. struct drm_device *dev = obj->dev;
  1950. drm_i915_private_t *dev_priv = dev->dev_private;
  1951. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1952. int regnum = obj_priv->fence_reg;
  1953. int tile_width;
  1954. uint32_t fence_reg, val;
  1955. uint32_t pitch_val;
  1956. if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
  1957. (obj_priv->gtt_offset & (obj->size - 1))) {
  1958. WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
  1959. __func__, obj_priv->gtt_offset, obj->size);
  1960. return;
  1961. }
  1962. if (obj_priv->tiling_mode == I915_TILING_Y &&
  1963. HAS_128_BYTE_Y_TILING(dev))
  1964. tile_width = 128;
  1965. else
  1966. tile_width = 512;
  1967. /* Note: pitch better be a power of two tile widths */
  1968. pitch_val = obj_priv->stride / tile_width;
  1969. pitch_val = ffs(pitch_val) - 1;
  1970. val = obj_priv->gtt_offset;
  1971. if (obj_priv->tiling_mode == I915_TILING_Y)
  1972. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  1973. val |= I915_FENCE_SIZE_BITS(obj->size);
  1974. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  1975. val |= I830_FENCE_REG_VALID;
  1976. if (regnum < 8)
  1977. fence_reg = FENCE_REG_830_0 + (regnum * 4);
  1978. else
  1979. fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
  1980. I915_WRITE(fence_reg, val);
  1981. }
  1982. static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
  1983. {
  1984. struct drm_gem_object *obj = reg->obj;
  1985. struct drm_device *dev = obj->dev;
  1986. drm_i915_private_t *dev_priv = dev->dev_private;
  1987. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  1988. int regnum = obj_priv->fence_reg;
  1989. uint32_t val;
  1990. uint32_t pitch_val;
  1991. uint32_t fence_size_bits;
  1992. if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
  1993. (obj_priv->gtt_offset & (obj->size - 1))) {
  1994. WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
  1995. __func__, obj_priv->gtt_offset);
  1996. return;
  1997. }
  1998. pitch_val = obj_priv->stride / 128;
  1999. pitch_val = ffs(pitch_val) - 1;
  2000. WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
  2001. val = obj_priv->gtt_offset;
  2002. if (obj_priv->tiling_mode == I915_TILING_Y)
  2003. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  2004. fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
  2005. WARN_ON(fence_size_bits & ~0x00000f00);
  2006. val |= fence_size_bits;
  2007. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  2008. val |= I830_FENCE_REG_VALID;
  2009. I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
  2010. }
  2011. /**
  2012. * i915_gem_object_get_fence_reg - set up a fence reg for an object
  2013. * @obj: object to map through a fence reg
  2014. *
  2015. * When mapping objects through the GTT, userspace wants to be able to write
  2016. * to them without having to worry about swizzling if the object is tiled.
  2017. *
  2018. * This function walks the fence regs looking for a free one for @obj,
  2019. * stealing one if it can't find any.
  2020. *
  2021. * It then sets up the reg based on the object's properties: address, pitch
  2022. * and tiling format.
  2023. */
  2024. int
  2025. i915_gem_object_get_fence_reg(struct drm_gem_object *obj)
  2026. {
  2027. struct drm_device *dev = obj->dev;
  2028. struct drm_i915_private *dev_priv = dev->dev_private;
  2029. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2030. struct drm_i915_fence_reg *reg = NULL;
  2031. struct drm_i915_gem_object *old_obj_priv = NULL;
  2032. int i, ret, avail;
  2033. /* Just update our place in the LRU if our fence is getting used. */
  2034. if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
  2035. list_move_tail(&obj_priv->fence_list, &dev_priv->mm.fence_list);
  2036. return 0;
  2037. }
  2038. switch (obj_priv->tiling_mode) {
  2039. case I915_TILING_NONE:
  2040. WARN(1, "allocating a fence for non-tiled object?\n");
  2041. break;
  2042. case I915_TILING_X:
  2043. if (!obj_priv->stride)
  2044. return -EINVAL;
  2045. WARN((obj_priv->stride & (512 - 1)),
  2046. "object 0x%08x is X tiled but has non-512B pitch\n",
  2047. obj_priv->gtt_offset);
  2048. break;
  2049. case I915_TILING_Y:
  2050. if (!obj_priv->stride)
  2051. return -EINVAL;
  2052. WARN((obj_priv->stride & (128 - 1)),
  2053. "object 0x%08x is Y tiled but has non-128B pitch\n",
  2054. obj_priv->gtt_offset);
  2055. break;
  2056. }
  2057. /* First try to find a free reg */
  2058. avail = 0;
  2059. for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
  2060. reg = &dev_priv->fence_regs[i];
  2061. if (!reg->obj)
  2062. break;
  2063. old_obj_priv = reg->obj->driver_private;
  2064. if (!old_obj_priv->pin_count)
  2065. avail++;
  2066. }
  2067. /* None available, try to steal one or wait for a user to finish */
  2068. if (i == dev_priv->num_fence_regs) {
  2069. struct drm_gem_object *old_obj = NULL;
  2070. if (avail == 0)
  2071. return -ENOSPC;
  2072. list_for_each_entry(old_obj_priv, &dev_priv->mm.fence_list,
  2073. fence_list) {
  2074. old_obj = old_obj_priv->obj;
  2075. if (old_obj_priv->pin_count)
  2076. continue;
  2077. /* Take a reference, as otherwise the wait_rendering
  2078. * below may cause the object to get freed out from
  2079. * under us.
  2080. */
  2081. drm_gem_object_reference(old_obj);
  2082. /* i915 uses fences for GPU access to tiled buffers */
  2083. if (IS_I965G(dev) || !old_obj_priv->active)
  2084. break;
  2085. /* This brings the object to the head of the LRU if it
  2086. * had been written to. The only way this should
  2087. * result in us waiting longer than the expected
  2088. * optimal amount of time is if there was a
  2089. * fence-using buffer later that was read-only.
  2090. */
  2091. i915_gem_object_flush_gpu_write_domain(old_obj);
  2092. ret = i915_gem_object_wait_rendering(old_obj);
  2093. if (ret != 0) {
  2094. drm_gem_object_unreference(old_obj);
  2095. return ret;
  2096. }
  2097. break;
  2098. }
  2099. /*
  2100. * Zap this virtual mapping so we can set up a fence again
  2101. * for this object next time we need it.
  2102. */
  2103. i915_gem_release_mmap(old_obj);
  2104. i = old_obj_priv->fence_reg;
  2105. reg = &dev_priv->fence_regs[i];
  2106. old_obj_priv->fence_reg = I915_FENCE_REG_NONE;
  2107. list_del_init(&old_obj_priv->fence_list);
  2108. drm_gem_object_unreference(old_obj);
  2109. }
  2110. obj_priv->fence_reg = i;
  2111. list_add_tail(&obj_priv->fence_list, &dev_priv->mm.fence_list);
  2112. reg->obj = obj;
  2113. if (IS_GEN6(dev))
  2114. sandybridge_write_fence_reg(reg);
  2115. else if (IS_I965G(dev))
  2116. i965_write_fence_reg(reg);
  2117. else if (IS_I9XX(dev))
  2118. i915_write_fence_reg(reg);
  2119. else
  2120. i830_write_fence_reg(reg);
  2121. trace_i915_gem_object_get_fence(obj, i, obj_priv->tiling_mode);
  2122. return 0;
  2123. }
  2124. /**
  2125. * i915_gem_clear_fence_reg - clear out fence register info
  2126. * @obj: object to clear
  2127. *
  2128. * Zeroes out the fence register itself and clears out the associated
  2129. * data structures in dev_priv and obj_priv.
  2130. */
  2131. static void
  2132. i915_gem_clear_fence_reg(struct drm_gem_object *obj)
  2133. {
  2134. struct drm_device *dev = obj->dev;
  2135. drm_i915_private_t *dev_priv = dev->dev_private;
  2136. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2137. if (IS_GEN6(dev)) {
  2138. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
  2139. (obj_priv->fence_reg * 8), 0);
  2140. } else if (IS_I965G(dev)) {
  2141. I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
  2142. } else {
  2143. uint32_t fence_reg;
  2144. if (obj_priv->fence_reg < 8)
  2145. fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
  2146. else
  2147. fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg -
  2148. 8) * 4;
  2149. I915_WRITE(fence_reg, 0);
  2150. }
  2151. dev_priv->fence_regs[obj_priv->fence_reg].obj = NULL;
  2152. obj_priv->fence_reg = I915_FENCE_REG_NONE;
  2153. list_del_init(&obj_priv->fence_list);
  2154. }
  2155. /**
  2156. * i915_gem_object_put_fence_reg - waits on outstanding fenced access
  2157. * to the buffer to finish, and then resets the fence register.
  2158. * @obj: tiled object holding a fence register.
  2159. *
  2160. * Zeroes out the fence register itself and clears out the associated
  2161. * data structures in dev_priv and obj_priv.
  2162. */
  2163. int
  2164. i915_gem_object_put_fence_reg(struct drm_gem_object *obj)
  2165. {
  2166. struct drm_device *dev = obj->dev;
  2167. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2168. if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
  2169. return 0;
  2170. /* If we've changed tiling, GTT-mappings of the object
  2171. * need to re-fault to ensure that the correct fence register
  2172. * setup is in place.
  2173. */
  2174. i915_gem_release_mmap(obj);
  2175. /* On the i915, GPU access to tiled buffers is via a fence,
  2176. * therefore we must wait for any outstanding access to complete
  2177. * before clearing the fence.
  2178. */
  2179. if (!IS_I965G(dev)) {
  2180. int ret;
  2181. i915_gem_object_flush_gpu_write_domain(obj);
  2182. ret = i915_gem_object_wait_rendering(obj);
  2183. if (ret != 0)
  2184. return ret;
  2185. }
  2186. i915_gem_object_flush_gtt_write_domain(obj);
  2187. i915_gem_clear_fence_reg (obj);
  2188. return 0;
  2189. }
  2190. /**
  2191. * Finds free space in the GTT aperture and binds the object there.
  2192. */
  2193. static int
  2194. i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
  2195. {
  2196. struct drm_device *dev = obj->dev;
  2197. drm_i915_private_t *dev_priv = dev->dev_private;
  2198. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2199. struct drm_mm_node *free_space;
  2200. gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
  2201. int ret;
  2202. if (obj_priv->madv != I915_MADV_WILLNEED) {
  2203. DRM_ERROR("Attempting to bind a purgeable object\n");
  2204. return -EINVAL;
  2205. }
  2206. if (alignment == 0)
  2207. alignment = i915_gem_get_gtt_alignment(obj);
  2208. if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
  2209. DRM_ERROR("Invalid object alignment requested %u\n", alignment);
  2210. return -EINVAL;
  2211. }
  2212. search_free:
  2213. free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
  2214. obj->size, alignment, 0);
  2215. if (free_space != NULL) {
  2216. obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
  2217. alignment);
  2218. if (obj_priv->gtt_space != NULL) {
  2219. obj_priv->gtt_space->private = obj;
  2220. obj_priv->gtt_offset = obj_priv->gtt_space->start;
  2221. }
  2222. }
  2223. if (obj_priv->gtt_space == NULL) {
  2224. /* If the gtt is empty and we're still having trouble
  2225. * fitting our object in, we're out of memory.
  2226. */
  2227. #if WATCH_LRU
  2228. DRM_INFO("%s: GTT full, evicting something\n", __func__);
  2229. #endif
  2230. ret = i915_gem_evict_something(dev, obj->size);
  2231. if (ret)
  2232. return ret;
  2233. goto search_free;
  2234. }
  2235. #if WATCH_BUF
  2236. DRM_INFO("Binding object of size %zd at 0x%08x\n",
  2237. obj->size, obj_priv->gtt_offset);
  2238. #endif
  2239. ret = i915_gem_object_get_pages(obj, gfpmask);
  2240. if (ret) {
  2241. drm_mm_put_block(obj_priv->gtt_space);
  2242. obj_priv->gtt_space = NULL;
  2243. if (ret == -ENOMEM) {
  2244. /* first try to clear up some space from the GTT */
  2245. ret = i915_gem_evict_something(dev, obj->size);
  2246. if (ret) {
  2247. /* now try to shrink everyone else */
  2248. if (gfpmask) {
  2249. gfpmask = 0;
  2250. goto search_free;
  2251. }
  2252. return ret;
  2253. }
  2254. goto search_free;
  2255. }
  2256. return ret;
  2257. }
  2258. /* Create an AGP memory structure pointing at our pages, and bind it
  2259. * into the GTT.
  2260. */
  2261. obj_priv->agp_mem = drm_agp_bind_pages(dev,
  2262. obj_priv->pages,
  2263. obj->size >> PAGE_SHIFT,
  2264. obj_priv->gtt_offset,
  2265. obj_priv->agp_type);
  2266. if (obj_priv->agp_mem == NULL) {
  2267. i915_gem_object_put_pages(obj);
  2268. drm_mm_put_block(obj_priv->gtt_space);
  2269. obj_priv->gtt_space = NULL;
  2270. ret = i915_gem_evict_something(dev, obj->size);
  2271. if (ret)
  2272. return ret;
  2273. goto search_free;
  2274. }
  2275. atomic_inc(&dev->gtt_count);
  2276. atomic_add(obj->size, &dev->gtt_memory);
  2277. /* Assert that the object is not currently in any GPU domain. As it
  2278. * wasn't in the GTT, there shouldn't be any way it could have been in
  2279. * a GPU cache
  2280. */
  2281. BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
  2282. BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
  2283. trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
  2284. return 0;
  2285. }
  2286. void
  2287. i915_gem_clflush_object(struct drm_gem_object *obj)
  2288. {
  2289. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2290. /* If we don't have a page list set up, then we're not pinned
  2291. * to GPU, and we can ignore the cache flush because it'll happen
  2292. * again at bind time.
  2293. */
  2294. if (obj_priv->pages == NULL)
  2295. return;
  2296. trace_i915_gem_object_clflush(obj);
  2297. drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
  2298. }
  2299. /** Flushes any GPU write domain for the object if it's dirty. */
  2300. static void
  2301. i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj)
  2302. {
  2303. struct drm_device *dev = obj->dev;
  2304. uint32_t seqno;
  2305. uint32_t old_write_domain;
  2306. if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
  2307. return;
  2308. /* Queue the GPU write cache flushing we need. */
  2309. old_write_domain = obj->write_domain;
  2310. i915_gem_flush(dev, 0, obj->write_domain);
  2311. seqno = i915_add_request(dev, NULL, obj->write_domain);
  2312. BUG_ON(obj->write_domain);
  2313. i915_gem_object_move_to_active(obj, seqno);
  2314. trace_i915_gem_object_change_domain(obj,
  2315. obj->read_domains,
  2316. old_write_domain);
  2317. }
  2318. /** Flushes the GTT write domain for the object if it's dirty. */
  2319. static void
  2320. i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
  2321. {
  2322. uint32_t old_write_domain;
  2323. if (obj->write_domain != I915_GEM_DOMAIN_GTT)
  2324. return;
  2325. /* No actual flushing is required for the GTT write domain. Writes
  2326. * to it immediately go to main memory as far as we know, so there's
  2327. * no chipset flush. It also doesn't land in render cache.
  2328. */
  2329. old_write_domain = obj->write_domain;
  2330. obj->write_domain = 0;
  2331. trace_i915_gem_object_change_domain(obj,
  2332. obj->read_domains,
  2333. old_write_domain);
  2334. }
  2335. /** Flushes the CPU write domain for the object if it's dirty. */
  2336. static void
  2337. i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
  2338. {
  2339. struct drm_device *dev = obj->dev;
  2340. uint32_t old_write_domain;
  2341. if (obj->write_domain != I915_GEM_DOMAIN_CPU)
  2342. return;
  2343. i915_gem_clflush_object(obj);
  2344. drm_agp_chipset_flush(dev);
  2345. old_write_domain = obj->write_domain;
  2346. obj->write_domain = 0;
  2347. trace_i915_gem_object_change_domain(obj,
  2348. obj->read_domains,
  2349. old_write_domain);
  2350. }
  2351. void
  2352. i915_gem_object_flush_write_domain(struct drm_gem_object *obj)
  2353. {
  2354. switch (obj->write_domain) {
  2355. case I915_GEM_DOMAIN_GTT:
  2356. i915_gem_object_flush_gtt_write_domain(obj);
  2357. break;
  2358. case I915_GEM_DOMAIN_CPU:
  2359. i915_gem_object_flush_cpu_write_domain(obj);
  2360. break;
  2361. default:
  2362. i915_gem_object_flush_gpu_write_domain(obj);
  2363. break;
  2364. }
  2365. }
  2366. /**
  2367. * Moves a single object to the GTT read, and possibly write domain.
  2368. *
  2369. * This function returns when the move is complete, including waiting on
  2370. * flushes to occur.
  2371. */
  2372. int
  2373. i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
  2374. {
  2375. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2376. uint32_t old_write_domain, old_read_domains;
  2377. int ret;
  2378. /* Not valid to be called on unbound objects. */
  2379. if (obj_priv->gtt_space == NULL)
  2380. return -EINVAL;
  2381. i915_gem_object_flush_gpu_write_domain(obj);
  2382. /* Wait on any GPU rendering and flushing to occur. */
  2383. ret = i915_gem_object_wait_rendering(obj);
  2384. if (ret != 0)
  2385. return ret;
  2386. old_write_domain = obj->write_domain;
  2387. old_read_domains = obj->read_domains;
  2388. /* If we're writing through the GTT domain, then CPU and GPU caches
  2389. * will need to be invalidated at next use.
  2390. */
  2391. if (write)
  2392. obj->read_domains &= I915_GEM_DOMAIN_GTT;
  2393. i915_gem_object_flush_cpu_write_domain(obj);
  2394. /* It should now be out of any other write domains, and we can update
  2395. * the domain values for our changes.
  2396. */
  2397. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
  2398. obj->read_domains |= I915_GEM_DOMAIN_GTT;
  2399. if (write) {
  2400. obj->write_domain = I915_GEM_DOMAIN_GTT;
  2401. obj_priv->dirty = 1;
  2402. }
  2403. trace_i915_gem_object_change_domain(obj,
  2404. old_read_domains,
  2405. old_write_domain);
  2406. return 0;
  2407. }
  2408. /*
  2409. * Prepare buffer for display plane. Use uninterruptible for possible flush
  2410. * wait, as in modesetting process we're not supposed to be interrupted.
  2411. */
  2412. int
  2413. i915_gem_object_set_to_display_plane(struct drm_gem_object *obj)
  2414. {
  2415. struct drm_device *dev = obj->dev;
  2416. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2417. uint32_t old_write_domain, old_read_domains;
  2418. int ret;
  2419. /* Not valid to be called on unbound objects. */
  2420. if (obj_priv->gtt_space == NULL)
  2421. return -EINVAL;
  2422. i915_gem_object_flush_gpu_write_domain(obj);
  2423. /* Wait on any GPU rendering and flushing to occur. */
  2424. if (obj_priv->active) {
  2425. #if WATCH_BUF
  2426. DRM_INFO("%s: object %p wait for seqno %08x\n",
  2427. __func__, obj, obj_priv->last_rendering_seqno);
  2428. #endif
  2429. ret = i915_do_wait_request(dev, obj_priv->last_rendering_seqno, 0);
  2430. if (ret != 0)
  2431. return ret;
  2432. }
  2433. old_write_domain = obj->write_domain;
  2434. old_read_domains = obj->read_domains;
  2435. obj->read_domains &= I915_GEM_DOMAIN_GTT;
  2436. i915_gem_object_flush_cpu_write_domain(obj);
  2437. /* It should now be out of any other write domains, and we can update
  2438. * the domain values for our changes.
  2439. */
  2440. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
  2441. obj->read_domains |= I915_GEM_DOMAIN_GTT;
  2442. obj->write_domain = I915_GEM_DOMAIN_GTT;
  2443. obj_priv->dirty = 1;
  2444. trace_i915_gem_object_change_domain(obj,
  2445. old_read_domains,
  2446. old_write_domain);
  2447. return 0;
  2448. }
  2449. /**
  2450. * Moves a single object to the CPU read, and possibly write domain.
  2451. *
  2452. * This function returns when the move is complete, including waiting on
  2453. * flushes to occur.
  2454. */
  2455. static int
  2456. i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
  2457. {
  2458. uint32_t old_write_domain, old_read_domains;
  2459. int ret;
  2460. i915_gem_object_flush_gpu_write_domain(obj);
  2461. /* Wait on any GPU rendering and flushing to occur. */
  2462. ret = i915_gem_object_wait_rendering(obj);
  2463. if (ret != 0)
  2464. return ret;
  2465. i915_gem_object_flush_gtt_write_domain(obj);
  2466. /* If we have a partially-valid cache of the object in the CPU,
  2467. * finish invalidating it and free the per-page flags.
  2468. */
  2469. i915_gem_object_set_to_full_cpu_read_domain(obj);
  2470. old_write_domain = obj->write_domain;
  2471. old_read_domains = obj->read_domains;
  2472. /* Flush the CPU cache if it's still invalid. */
  2473. if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
  2474. i915_gem_clflush_object(obj);
  2475. obj->read_domains |= I915_GEM_DOMAIN_CPU;
  2476. }
  2477. /* It should now be out of any other write domains, and we can update
  2478. * the domain values for our changes.
  2479. */
  2480. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2481. /* If we're writing through the CPU, then the GPU read domains will
  2482. * need to be invalidated at next use.
  2483. */
  2484. if (write) {
  2485. obj->read_domains &= I915_GEM_DOMAIN_CPU;
  2486. obj->write_domain = I915_GEM_DOMAIN_CPU;
  2487. }
  2488. trace_i915_gem_object_change_domain(obj,
  2489. old_read_domains,
  2490. old_write_domain);
  2491. return 0;
  2492. }
  2493. /*
  2494. * Set the next domain for the specified object. This
  2495. * may not actually perform the necessary flushing/invaliding though,
  2496. * as that may want to be batched with other set_domain operations
  2497. *
  2498. * This is (we hope) the only really tricky part of gem. The goal
  2499. * is fairly simple -- track which caches hold bits of the object
  2500. * and make sure they remain coherent. A few concrete examples may
  2501. * help to explain how it works. For shorthand, we use the notation
  2502. * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
  2503. * a pair of read and write domain masks.
  2504. *
  2505. * Case 1: the batch buffer
  2506. *
  2507. * 1. Allocated
  2508. * 2. Written by CPU
  2509. * 3. Mapped to GTT
  2510. * 4. Read by GPU
  2511. * 5. Unmapped from GTT
  2512. * 6. Freed
  2513. *
  2514. * Let's take these a step at a time
  2515. *
  2516. * 1. Allocated
  2517. * Pages allocated from the kernel may still have
  2518. * cache contents, so we set them to (CPU, CPU) always.
  2519. * 2. Written by CPU (using pwrite)
  2520. * The pwrite function calls set_domain (CPU, CPU) and
  2521. * this function does nothing (as nothing changes)
  2522. * 3. Mapped by GTT
  2523. * This function asserts that the object is not
  2524. * currently in any GPU-based read or write domains
  2525. * 4. Read by GPU
  2526. * i915_gem_execbuffer calls set_domain (COMMAND, 0).
  2527. * As write_domain is zero, this function adds in the
  2528. * current read domains (CPU+COMMAND, 0).
  2529. * flush_domains is set to CPU.
  2530. * invalidate_domains is set to COMMAND
  2531. * clflush is run to get data out of the CPU caches
  2532. * then i915_dev_set_domain calls i915_gem_flush to
  2533. * emit an MI_FLUSH and drm_agp_chipset_flush
  2534. * 5. Unmapped from GTT
  2535. * i915_gem_object_unbind calls set_domain (CPU, CPU)
  2536. * flush_domains and invalidate_domains end up both zero
  2537. * so no flushing/invalidating happens
  2538. * 6. Freed
  2539. * yay, done
  2540. *
  2541. * Case 2: The shared render buffer
  2542. *
  2543. * 1. Allocated
  2544. * 2. Mapped to GTT
  2545. * 3. Read/written by GPU
  2546. * 4. set_domain to (CPU,CPU)
  2547. * 5. Read/written by CPU
  2548. * 6. Read/written by GPU
  2549. *
  2550. * 1. Allocated
  2551. * Same as last example, (CPU, CPU)
  2552. * 2. Mapped to GTT
  2553. * Nothing changes (assertions find that it is not in the GPU)
  2554. * 3. Read/written by GPU
  2555. * execbuffer calls set_domain (RENDER, RENDER)
  2556. * flush_domains gets CPU
  2557. * invalidate_domains gets GPU
  2558. * clflush (obj)
  2559. * MI_FLUSH and drm_agp_chipset_flush
  2560. * 4. set_domain (CPU, CPU)
  2561. * flush_domains gets GPU
  2562. * invalidate_domains gets CPU
  2563. * wait_rendering (obj) to make sure all drawing is complete.
  2564. * This will include an MI_FLUSH to get the data from GPU
  2565. * to memory
  2566. * clflush (obj) to invalidate the CPU cache
  2567. * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
  2568. * 5. Read/written by CPU
  2569. * cache lines are loaded and dirtied
  2570. * 6. Read written by GPU
  2571. * Same as last GPU access
  2572. *
  2573. * Case 3: The constant buffer
  2574. *
  2575. * 1. Allocated
  2576. * 2. Written by CPU
  2577. * 3. Read by GPU
  2578. * 4. Updated (written) by CPU again
  2579. * 5. Read by GPU
  2580. *
  2581. * 1. Allocated
  2582. * (CPU, CPU)
  2583. * 2. Written by CPU
  2584. * (CPU, CPU)
  2585. * 3. Read by GPU
  2586. * (CPU+RENDER, 0)
  2587. * flush_domains = CPU
  2588. * invalidate_domains = RENDER
  2589. * clflush (obj)
  2590. * MI_FLUSH
  2591. * drm_agp_chipset_flush
  2592. * 4. Updated (written) by CPU again
  2593. * (CPU, CPU)
  2594. * flush_domains = 0 (no previous write domain)
  2595. * invalidate_domains = 0 (no new read domains)
  2596. * 5. Read by GPU
  2597. * (CPU+RENDER, 0)
  2598. * flush_domains = CPU
  2599. * invalidate_domains = RENDER
  2600. * clflush (obj)
  2601. * MI_FLUSH
  2602. * drm_agp_chipset_flush
  2603. */
  2604. static void
  2605. i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
  2606. {
  2607. struct drm_device *dev = obj->dev;
  2608. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2609. uint32_t invalidate_domains = 0;
  2610. uint32_t flush_domains = 0;
  2611. uint32_t old_read_domains;
  2612. BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU);
  2613. BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU);
  2614. intel_mark_busy(dev, obj);
  2615. #if WATCH_BUF
  2616. DRM_INFO("%s: object %p read %08x -> %08x write %08x -> %08x\n",
  2617. __func__, obj,
  2618. obj->read_domains, obj->pending_read_domains,
  2619. obj->write_domain, obj->pending_write_domain);
  2620. #endif
  2621. /*
  2622. * If the object isn't moving to a new write domain,
  2623. * let the object stay in multiple read domains
  2624. */
  2625. if (obj->pending_write_domain == 0)
  2626. obj->pending_read_domains |= obj->read_domains;
  2627. else
  2628. obj_priv->dirty = 1;
  2629. /*
  2630. * Flush the current write domain if
  2631. * the new read domains don't match. Invalidate
  2632. * any read domains which differ from the old
  2633. * write domain
  2634. */
  2635. if (obj->write_domain &&
  2636. obj->write_domain != obj->pending_read_domains) {
  2637. flush_domains |= obj->write_domain;
  2638. invalidate_domains |=
  2639. obj->pending_read_domains & ~obj->write_domain;
  2640. }
  2641. /*
  2642. * Invalidate any read caches which may have
  2643. * stale data. That is, any new read domains.
  2644. */
  2645. invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
  2646. if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU) {
  2647. #if WATCH_BUF
  2648. DRM_INFO("%s: CPU domain flush %08x invalidate %08x\n",
  2649. __func__, flush_domains, invalidate_domains);
  2650. #endif
  2651. i915_gem_clflush_object(obj);
  2652. }
  2653. old_read_domains = obj->read_domains;
  2654. /* The actual obj->write_domain will be updated with
  2655. * pending_write_domain after we emit the accumulated flush for all
  2656. * of our domain changes in execbuffers (which clears objects'
  2657. * write_domains). So if we have a current write domain that we
  2658. * aren't changing, set pending_write_domain to that.
  2659. */
  2660. if (flush_domains == 0 && obj->pending_write_domain == 0)
  2661. obj->pending_write_domain = obj->write_domain;
  2662. obj->read_domains = obj->pending_read_domains;
  2663. dev->invalidate_domains |= invalidate_domains;
  2664. dev->flush_domains |= flush_domains;
  2665. #if WATCH_BUF
  2666. DRM_INFO("%s: read %08x write %08x invalidate %08x flush %08x\n",
  2667. __func__,
  2668. obj->read_domains, obj->write_domain,
  2669. dev->invalidate_domains, dev->flush_domains);
  2670. #endif
  2671. trace_i915_gem_object_change_domain(obj,
  2672. old_read_domains,
  2673. obj->write_domain);
  2674. }
  2675. /**
  2676. * Moves the object from a partially CPU read to a full one.
  2677. *
  2678. * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
  2679. * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
  2680. */
  2681. static void
  2682. i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
  2683. {
  2684. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2685. if (!obj_priv->page_cpu_valid)
  2686. return;
  2687. /* If we're partially in the CPU read domain, finish moving it in.
  2688. */
  2689. if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
  2690. int i;
  2691. for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
  2692. if (obj_priv->page_cpu_valid[i])
  2693. continue;
  2694. drm_clflush_pages(obj_priv->pages + i, 1);
  2695. }
  2696. }
  2697. /* Free the page_cpu_valid mappings which are now stale, whether
  2698. * or not we've got I915_GEM_DOMAIN_CPU.
  2699. */
  2700. kfree(obj_priv->page_cpu_valid);
  2701. obj_priv->page_cpu_valid = NULL;
  2702. }
  2703. /**
  2704. * Set the CPU read domain on a range of the object.
  2705. *
  2706. * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
  2707. * not entirely valid. The page_cpu_valid member of the object flags which
  2708. * pages have been flushed, and will be respected by
  2709. * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
  2710. * of the whole object.
  2711. *
  2712. * This function returns when the move is complete, including waiting on
  2713. * flushes to occur.
  2714. */
  2715. static int
  2716. i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
  2717. uint64_t offset, uint64_t size)
  2718. {
  2719. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2720. uint32_t old_read_domains;
  2721. int i, ret;
  2722. if (offset == 0 && size == obj->size)
  2723. return i915_gem_object_set_to_cpu_domain(obj, 0);
  2724. i915_gem_object_flush_gpu_write_domain(obj);
  2725. /* Wait on any GPU rendering and flushing to occur. */
  2726. ret = i915_gem_object_wait_rendering(obj);
  2727. if (ret != 0)
  2728. return ret;
  2729. i915_gem_object_flush_gtt_write_domain(obj);
  2730. /* If we're already fully in the CPU read domain, we're done. */
  2731. if (obj_priv->page_cpu_valid == NULL &&
  2732. (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
  2733. return 0;
  2734. /* Otherwise, create/clear the per-page CPU read domain flag if we're
  2735. * newly adding I915_GEM_DOMAIN_CPU
  2736. */
  2737. if (obj_priv->page_cpu_valid == NULL) {
  2738. obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
  2739. GFP_KERNEL);
  2740. if (obj_priv->page_cpu_valid == NULL)
  2741. return -ENOMEM;
  2742. } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
  2743. memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
  2744. /* Flush the cache on any pages that are still invalid from the CPU's
  2745. * perspective.
  2746. */
  2747. for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
  2748. i++) {
  2749. if (obj_priv->page_cpu_valid[i])
  2750. continue;
  2751. drm_clflush_pages(obj_priv->pages + i, 1);
  2752. obj_priv->page_cpu_valid[i] = 1;
  2753. }
  2754. /* It should now be out of any other write domains, and we can update
  2755. * the domain values for our changes.
  2756. */
  2757. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2758. old_read_domains = obj->read_domains;
  2759. obj->read_domains |= I915_GEM_DOMAIN_CPU;
  2760. trace_i915_gem_object_change_domain(obj,
  2761. old_read_domains,
  2762. obj->write_domain);
  2763. return 0;
  2764. }
  2765. /**
  2766. * Pin an object to the GTT and evaluate the relocations landing in it.
  2767. */
  2768. static int
  2769. i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
  2770. struct drm_file *file_priv,
  2771. struct drm_i915_gem_exec_object2 *entry,
  2772. struct drm_i915_gem_relocation_entry *relocs)
  2773. {
  2774. struct drm_device *dev = obj->dev;
  2775. drm_i915_private_t *dev_priv = dev->dev_private;
  2776. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  2777. int i, ret;
  2778. void __iomem *reloc_page;
  2779. bool need_fence;
  2780. need_fence = entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
  2781. obj_priv->tiling_mode != I915_TILING_NONE;
  2782. /* Check fence reg constraints and rebind if necessary */
  2783. if (need_fence && !i915_gem_object_fence_offset_ok(obj,
  2784. obj_priv->tiling_mode))
  2785. i915_gem_object_unbind(obj);
  2786. /* Choose the GTT offset for our buffer and put it there. */
  2787. ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
  2788. if (ret)
  2789. return ret;
  2790. /*
  2791. * Pre-965 chips need a fence register set up in order to
  2792. * properly handle blits to/from tiled surfaces.
  2793. */
  2794. if (need_fence) {
  2795. ret = i915_gem_object_get_fence_reg(obj);
  2796. if (ret != 0) {
  2797. if (ret != -EBUSY && ret != -ERESTARTSYS)
  2798. DRM_ERROR("Failure to install fence: %d\n",
  2799. ret);
  2800. i915_gem_object_unpin(obj);
  2801. return ret;
  2802. }
  2803. }
  2804. entry->offset = obj_priv->gtt_offset;
  2805. /* Apply the relocations, using the GTT aperture to avoid cache
  2806. * flushing requirements.
  2807. */
  2808. for (i = 0; i < entry->relocation_count; i++) {
  2809. struct drm_i915_gem_relocation_entry *reloc= &relocs[i];
  2810. struct drm_gem_object *target_obj;
  2811. struct drm_i915_gem_object *target_obj_priv;
  2812. uint32_t reloc_val, reloc_offset;
  2813. uint32_t __iomem *reloc_entry;
  2814. target_obj = drm_gem_object_lookup(obj->dev, file_priv,
  2815. reloc->target_handle);
  2816. if (target_obj == NULL) {
  2817. i915_gem_object_unpin(obj);
  2818. return -EBADF;
  2819. }
  2820. target_obj_priv = target_obj->driver_private;
  2821. #if WATCH_RELOC
  2822. DRM_INFO("%s: obj %p offset %08x target %d "
  2823. "read %08x write %08x gtt %08x "
  2824. "presumed %08x delta %08x\n",
  2825. __func__,
  2826. obj,
  2827. (int) reloc->offset,
  2828. (int) reloc->target_handle,
  2829. (int) reloc->read_domains,
  2830. (int) reloc->write_domain,
  2831. (int) target_obj_priv->gtt_offset,
  2832. (int) reloc->presumed_offset,
  2833. reloc->delta);
  2834. #endif
  2835. /* The target buffer should have appeared before us in the
  2836. * exec_object list, so it should have a GTT space bound by now.
  2837. */
  2838. if (target_obj_priv->gtt_space == NULL) {
  2839. DRM_ERROR("No GTT space found for object %d\n",
  2840. reloc->target_handle);
  2841. drm_gem_object_unreference(target_obj);
  2842. i915_gem_object_unpin(obj);
  2843. return -EINVAL;
  2844. }
  2845. /* Validate that the target is in a valid r/w GPU domain */
  2846. if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
  2847. reloc->read_domains & I915_GEM_DOMAIN_CPU) {
  2848. DRM_ERROR("reloc with read/write CPU domains: "
  2849. "obj %p target %d offset %d "
  2850. "read %08x write %08x",
  2851. obj, reloc->target_handle,
  2852. (int) reloc->offset,
  2853. reloc->read_domains,
  2854. reloc->write_domain);
  2855. drm_gem_object_unreference(target_obj);
  2856. i915_gem_object_unpin(obj);
  2857. return -EINVAL;
  2858. }
  2859. if (reloc->write_domain && target_obj->pending_write_domain &&
  2860. reloc->write_domain != target_obj->pending_write_domain) {
  2861. DRM_ERROR("Write domain conflict: "
  2862. "obj %p target %d offset %d "
  2863. "new %08x old %08x\n",
  2864. obj, reloc->target_handle,
  2865. (int) reloc->offset,
  2866. reloc->write_domain,
  2867. target_obj->pending_write_domain);
  2868. drm_gem_object_unreference(target_obj);
  2869. i915_gem_object_unpin(obj);
  2870. return -EINVAL;
  2871. }
  2872. target_obj->pending_read_domains |= reloc->read_domains;
  2873. target_obj->pending_write_domain |= reloc->write_domain;
  2874. /* If the relocation already has the right value in it, no
  2875. * more work needs to be done.
  2876. */
  2877. if (target_obj_priv->gtt_offset == reloc->presumed_offset) {
  2878. drm_gem_object_unreference(target_obj);
  2879. continue;
  2880. }
  2881. /* Check that the relocation address is valid... */
  2882. if (reloc->offset > obj->size - 4) {
  2883. DRM_ERROR("Relocation beyond object bounds: "
  2884. "obj %p target %d offset %d size %d.\n",
  2885. obj, reloc->target_handle,
  2886. (int) reloc->offset, (int) obj->size);
  2887. drm_gem_object_unreference(target_obj);
  2888. i915_gem_object_unpin(obj);
  2889. return -EINVAL;
  2890. }
  2891. if (reloc->offset & 3) {
  2892. DRM_ERROR("Relocation not 4-byte aligned: "
  2893. "obj %p target %d offset %d.\n",
  2894. obj, reloc->target_handle,
  2895. (int) reloc->offset);
  2896. drm_gem_object_unreference(target_obj);
  2897. i915_gem_object_unpin(obj);
  2898. return -EINVAL;
  2899. }
  2900. /* and points to somewhere within the target object. */
  2901. if (reloc->delta >= target_obj->size) {
  2902. DRM_ERROR("Relocation beyond target object bounds: "
  2903. "obj %p target %d delta %d size %d.\n",
  2904. obj, reloc->target_handle,
  2905. (int) reloc->delta, (int) target_obj->size);
  2906. drm_gem_object_unreference(target_obj);
  2907. i915_gem_object_unpin(obj);
  2908. return -EINVAL;
  2909. }
  2910. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  2911. if (ret != 0) {
  2912. drm_gem_object_unreference(target_obj);
  2913. i915_gem_object_unpin(obj);
  2914. return -EINVAL;
  2915. }
  2916. /* Map the page containing the relocation we're going to
  2917. * perform.
  2918. */
  2919. reloc_offset = obj_priv->gtt_offset + reloc->offset;
  2920. reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  2921. (reloc_offset &
  2922. ~(PAGE_SIZE - 1)));
  2923. reloc_entry = (uint32_t __iomem *)(reloc_page +
  2924. (reloc_offset & (PAGE_SIZE - 1)));
  2925. reloc_val = target_obj_priv->gtt_offset + reloc->delta;
  2926. #if WATCH_BUF
  2927. DRM_INFO("Applied relocation: %p@0x%08x %08x -> %08x\n",
  2928. obj, (unsigned int) reloc->offset,
  2929. readl(reloc_entry), reloc_val);
  2930. #endif
  2931. writel(reloc_val, reloc_entry);
  2932. io_mapping_unmap_atomic(reloc_page);
  2933. /* The updated presumed offset for this entry will be
  2934. * copied back out to the user.
  2935. */
  2936. reloc->presumed_offset = target_obj_priv->gtt_offset;
  2937. drm_gem_object_unreference(target_obj);
  2938. }
  2939. #if WATCH_BUF
  2940. if (0)
  2941. i915_gem_dump_object(obj, 128, __func__, ~0);
  2942. #endif
  2943. return 0;
  2944. }
  2945. /** Dispatch a batchbuffer to the ring
  2946. */
  2947. static int
  2948. i915_dispatch_gem_execbuffer(struct drm_device *dev,
  2949. struct drm_i915_gem_execbuffer2 *exec,
  2950. struct drm_clip_rect *cliprects,
  2951. uint64_t exec_offset)
  2952. {
  2953. drm_i915_private_t *dev_priv = dev->dev_private;
  2954. int nbox = exec->num_cliprects;
  2955. int i = 0, count;
  2956. uint32_t exec_start, exec_len;
  2957. RING_LOCALS;
  2958. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  2959. exec_len = (uint32_t) exec->batch_len;
  2960. trace_i915_gem_request_submit(dev, dev_priv->mm.next_gem_seqno + 1);
  2961. count = nbox ? nbox : 1;
  2962. for (i = 0; i < count; i++) {
  2963. if (i < nbox) {
  2964. int ret = i915_emit_box(dev, cliprects, i,
  2965. exec->DR1, exec->DR4);
  2966. if (ret)
  2967. return ret;
  2968. }
  2969. if (IS_I830(dev) || IS_845G(dev)) {
  2970. BEGIN_LP_RING(4);
  2971. OUT_RING(MI_BATCH_BUFFER);
  2972. OUT_RING(exec_start | MI_BATCH_NON_SECURE);
  2973. OUT_RING(exec_start + exec_len - 4);
  2974. OUT_RING(0);
  2975. ADVANCE_LP_RING();
  2976. } else {
  2977. BEGIN_LP_RING(2);
  2978. if (IS_I965G(dev)) {
  2979. OUT_RING(MI_BATCH_BUFFER_START |
  2980. (2 << 6) |
  2981. MI_BATCH_NON_SECURE_I965);
  2982. OUT_RING(exec_start);
  2983. } else {
  2984. OUT_RING(MI_BATCH_BUFFER_START |
  2985. (2 << 6));
  2986. OUT_RING(exec_start | MI_BATCH_NON_SECURE);
  2987. }
  2988. ADVANCE_LP_RING();
  2989. }
  2990. }
  2991. /* XXX breadcrumb */
  2992. return 0;
  2993. }
  2994. /* Throttle our rendering by waiting until the ring has completed our requests
  2995. * emitted over 20 msec ago.
  2996. *
  2997. * Note that if we were to use the current jiffies each time around the loop,
  2998. * we wouldn't escape the function with any frames outstanding if the time to
  2999. * render a frame was over 20ms.
  3000. *
  3001. * This should get us reasonable parallelism between CPU and GPU but also
  3002. * relatively low latency when blocking on a particular request to finish.
  3003. */
  3004. static int
  3005. i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file_priv)
  3006. {
  3007. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  3008. int ret = 0;
  3009. unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
  3010. mutex_lock(&dev->struct_mutex);
  3011. while (!list_empty(&i915_file_priv->mm.request_list)) {
  3012. struct drm_i915_gem_request *request;
  3013. request = list_first_entry(&i915_file_priv->mm.request_list,
  3014. struct drm_i915_gem_request,
  3015. client_list);
  3016. if (time_after_eq(request->emitted_jiffies, recent_enough))
  3017. break;
  3018. ret = i915_wait_request(dev, request->seqno);
  3019. if (ret != 0)
  3020. break;
  3021. }
  3022. mutex_unlock(&dev->struct_mutex);
  3023. return ret;
  3024. }
  3025. static int
  3026. i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object2 *exec_list,
  3027. uint32_t buffer_count,
  3028. struct drm_i915_gem_relocation_entry **relocs)
  3029. {
  3030. uint32_t reloc_count = 0, reloc_index = 0, i;
  3031. int ret;
  3032. *relocs = NULL;
  3033. for (i = 0; i < buffer_count; i++) {
  3034. if (reloc_count + exec_list[i].relocation_count < reloc_count)
  3035. return -EINVAL;
  3036. reloc_count += exec_list[i].relocation_count;
  3037. }
  3038. *relocs = drm_calloc_large(reloc_count, sizeof(**relocs));
  3039. if (*relocs == NULL) {
  3040. DRM_ERROR("failed to alloc relocs, count %d\n", reloc_count);
  3041. return -ENOMEM;
  3042. }
  3043. for (i = 0; i < buffer_count; i++) {
  3044. struct drm_i915_gem_relocation_entry __user *user_relocs;
  3045. user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
  3046. ret = copy_from_user(&(*relocs)[reloc_index],
  3047. user_relocs,
  3048. exec_list[i].relocation_count *
  3049. sizeof(**relocs));
  3050. if (ret != 0) {
  3051. drm_free_large(*relocs);
  3052. *relocs = NULL;
  3053. return -EFAULT;
  3054. }
  3055. reloc_index += exec_list[i].relocation_count;
  3056. }
  3057. return 0;
  3058. }
  3059. static int
  3060. i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object2 *exec_list,
  3061. uint32_t buffer_count,
  3062. struct drm_i915_gem_relocation_entry *relocs)
  3063. {
  3064. uint32_t reloc_count = 0, i;
  3065. int ret = 0;
  3066. if (relocs == NULL)
  3067. return 0;
  3068. for (i = 0; i < buffer_count; i++) {
  3069. struct drm_i915_gem_relocation_entry __user *user_relocs;
  3070. int unwritten;
  3071. user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
  3072. unwritten = copy_to_user(user_relocs,
  3073. &relocs[reloc_count],
  3074. exec_list[i].relocation_count *
  3075. sizeof(*relocs));
  3076. if (unwritten) {
  3077. ret = -EFAULT;
  3078. goto err;
  3079. }
  3080. reloc_count += exec_list[i].relocation_count;
  3081. }
  3082. err:
  3083. drm_free_large(relocs);
  3084. return ret;
  3085. }
  3086. static int
  3087. i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer2 *exec,
  3088. uint64_t exec_offset)
  3089. {
  3090. uint32_t exec_start, exec_len;
  3091. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  3092. exec_len = (uint32_t) exec->batch_len;
  3093. if ((exec_start | exec_len) & 0x7)
  3094. return -EINVAL;
  3095. if (!exec_start)
  3096. return -EINVAL;
  3097. return 0;
  3098. }
  3099. static int
  3100. i915_gem_wait_for_pending_flip(struct drm_device *dev,
  3101. struct drm_gem_object **object_list,
  3102. int count)
  3103. {
  3104. drm_i915_private_t *dev_priv = dev->dev_private;
  3105. struct drm_i915_gem_object *obj_priv;
  3106. DEFINE_WAIT(wait);
  3107. int i, ret = 0;
  3108. for (;;) {
  3109. prepare_to_wait(&dev_priv->pending_flip_queue,
  3110. &wait, TASK_INTERRUPTIBLE);
  3111. for (i = 0; i < count; i++) {
  3112. obj_priv = object_list[i]->driver_private;
  3113. if (atomic_read(&obj_priv->pending_flip) > 0)
  3114. break;
  3115. }
  3116. if (i == count)
  3117. break;
  3118. if (!signal_pending(current)) {
  3119. mutex_unlock(&dev->struct_mutex);
  3120. schedule();
  3121. mutex_lock(&dev->struct_mutex);
  3122. continue;
  3123. }
  3124. ret = -ERESTARTSYS;
  3125. break;
  3126. }
  3127. finish_wait(&dev_priv->pending_flip_queue, &wait);
  3128. return ret;
  3129. }
  3130. int
  3131. i915_gem_do_execbuffer(struct drm_device *dev, void *data,
  3132. struct drm_file *file_priv,
  3133. struct drm_i915_gem_execbuffer2 *args,
  3134. struct drm_i915_gem_exec_object2 *exec_list)
  3135. {
  3136. drm_i915_private_t *dev_priv = dev->dev_private;
  3137. struct drm_gem_object **object_list = NULL;
  3138. struct drm_gem_object *batch_obj;
  3139. struct drm_i915_gem_object *obj_priv;
  3140. struct drm_clip_rect *cliprects = NULL;
  3141. struct drm_i915_gem_relocation_entry *relocs = NULL;
  3142. int ret = 0, ret2, i, pinned = 0;
  3143. uint64_t exec_offset;
  3144. uint32_t seqno, flush_domains, reloc_index;
  3145. int pin_tries, flips;
  3146. #if WATCH_EXEC
  3147. DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
  3148. (int) args->buffers_ptr, args->buffer_count, args->batch_len);
  3149. #endif
  3150. if (args->buffer_count < 1) {
  3151. DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
  3152. return -EINVAL;
  3153. }
  3154. object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
  3155. if (object_list == NULL) {
  3156. DRM_ERROR("Failed to allocate object list for %d buffers\n",
  3157. args->buffer_count);
  3158. ret = -ENOMEM;
  3159. goto pre_mutex_err;
  3160. }
  3161. if (args->num_cliprects != 0) {
  3162. cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
  3163. GFP_KERNEL);
  3164. if (cliprects == NULL) {
  3165. ret = -ENOMEM;
  3166. goto pre_mutex_err;
  3167. }
  3168. ret = copy_from_user(cliprects,
  3169. (struct drm_clip_rect __user *)
  3170. (uintptr_t) args->cliprects_ptr,
  3171. sizeof(*cliprects) * args->num_cliprects);
  3172. if (ret != 0) {
  3173. DRM_ERROR("copy %d cliprects failed: %d\n",
  3174. args->num_cliprects, ret);
  3175. goto pre_mutex_err;
  3176. }
  3177. }
  3178. ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count,
  3179. &relocs);
  3180. if (ret != 0)
  3181. goto pre_mutex_err;
  3182. mutex_lock(&dev->struct_mutex);
  3183. i915_verify_inactive(dev, __FILE__, __LINE__);
  3184. if (atomic_read(&dev_priv->mm.wedged)) {
  3185. mutex_unlock(&dev->struct_mutex);
  3186. ret = -EIO;
  3187. goto pre_mutex_err;
  3188. }
  3189. if (dev_priv->mm.suspended) {
  3190. mutex_unlock(&dev->struct_mutex);
  3191. ret = -EBUSY;
  3192. goto pre_mutex_err;
  3193. }
  3194. /* Look up object handles */
  3195. flips = 0;
  3196. for (i = 0; i < args->buffer_count; i++) {
  3197. object_list[i] = drm_gem_object_lookup(dev, file_priv,
  3198. exec_list[i].handle);
  3199. if (object_list[i] == NULL) {
  3200. DRM_ERROR("Invalid object handle %d at index %d\n",
  3201. exec_list[i].handle, i);
  3202. /* prevent error path from reading uninitialized data */
  3203. args->buffer_count = i + 1;
  3204. ret = -EBADF;
  3205. goto err;
  3206. }
  3207. obj_priv = object_list[i]->driver_private;
  3208. if (obj_priv->in_execbuffer) {
  3209. DRM_ERROR("Object %p appears more than once in object list\n",
  3210. object_list[i]);
  3211. /* prevent error path from reading uninitialized data */
  3212. args->buffer_count = i + 1;
  3213. ret = -EBADF;
  3214. goto err;
  3215. }
  3216. obj_priv->in_execbuffer = true;
  3217. flips += atomic_read(&obj_priv->pending_flip);
  3218. }
  3219. if (flips > 0) {
  3220. ret = i915_gem_wait_for_pending_flip(dev, object_list,
  3221. args->buffer_count);
  3222. if (ret)
  3223. goto err;
  3224. }
  3225. /* Pin and relocate */
  3226. for (pin_tries = 0; ; pin_tries++) {
  3227. ret = 0;
  3228. reloc_index = 0;
  3229. for (i = 0; i < args->buffer_count; i++) {
  3230. object_list[i]->pending_read_domains = 0;
  3231. object_list[i]->pending_write_domain = 0;
  3232. ret = i915_gem_object_pin_and_relocate(object_list[i],
  3233. file_priv,
  3234. &exec_list[i],
  3235. &relocs[reloc_index]);
  3236. if (ret)
  3237. break;
  3238. pinned = i + 1;
  3239. reloc_index += exec_list[i].relocation_count;
  3240. }
  3241. /* success */
  3242. if (ret == 0)
  3243. break;
  3244. /* error other than GTT full, or we've already tried again */
  3245. if (ret != -ENOSPC || pin_tries >= 1) {
  3246. if (ret != -ERESTARTSYS) {
  3247. unsigned long long total_size = 0;
  3248. for (i = 0; i < args->buffer_count; i++)
  3249. total_size += object_list[i]->size;
  3250. DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes: %d\n",
  3251. pinned+1, args->buffer_count,
  3252. total_size, ret);
  3253. DRM_ERROR("%d objects [%d pinned], "
  3254. "%d object bytes [%d pinned], "
  3255. "%d/%d gtt bytes\n",
  3256. atomic_read(&dev->object_count),
  3257. atomic_read(&dev->pin_count),
  3258. atomic_read(&dev->object_memory),
  3259. atomic_read(&dev->pin_memory),
  3260. atomic_read(&dev->gtt_memory),
  3261. dev->gtt_total);
  3262. }
  3263. goto err;
  3264. }
  3265. /* unpin all of our buffers */
  3266. for (i = 0; i < pinned; i++)
  3267. i915_gem_object_unpin(object_list[i]);
  3268. pinned = 0;
  3269. /* evict everyone we can from the aperture */
  3270. ret = i915_gem_evict_everything(dev);
  3271. if (ret && ret != -ENOSPC)
  3272. goto err;
  3273. }
  3274. /* Set the pending read domains for the batch buffer to COMMAND */
  3275. batch_obj = object_list[args->buffer_count-1];
  3276. if (batch_obj->pending_write_domain) {
  3277. DRM_ERROR("Attempting to use self-modifying batch buffer\n");
  3278. ret = -EINVAL;
  3279. goto err;
  3280. }
  3281. batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
  3282. /* Sanity check the batch buffer, prior to moving objects */
  3283. exec_offset = exec_list[args->buffer_count - 1].offset;
  3284. ret = i915_gem_check_execbuffer (args, exec_offset);
  3285. if (ret != 0) {
  3286. DRM_ERROR("execbuf with invalid offset/length\n");
  3287. goto err;
  3288. }
  3289. i915_verify_inactive(dev, __FILE__, __LINE__);
  3290. /* Zero the global flush/invalidate flags. These
  3291. * will be modified as new domains are computed
  3292. * for each object
  3293. */
  3294. dev->invalidate_domains = 0;
  3295. dev->flush_domains = 0;
  3296. for (i = 0; i < args->buffer_count; i++) {
  3297. struct drm_gem_object *obj = object_list[i];
  3298. /* Compute new gpu domains and update invalidate/flush */
  3299. i915_gem_object_set_to_gpu_domain(obj);
  3300. }
  3301. i915_verify_inactive(dev, __FILE__, __LINE__);
  3302. if (dev->invalidate_domains | dev->flush_domains) {
  3303. #if WATCH_EXEC
  3304. DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
  3305. __func__,
  3306. dev->invalidate_domains,
  3307. dev->flush_domains);
  3308. #endif
  3309. i915_gem_flush(dev,
  3310. dev->invalidate_domains,
  3311. dev->flush_domains);
  3312. if (dev->flush_domains & I915_GEM_GPU_DOMAINS)
  3313. (void)i915_add_request(dev, file_priv,
  3314. dev->flush_domains);
  3315. }
  3316. for (i = 0; i < args->buffer_count; i++) {
  3317. struct drm_gem_object *obj = object_list[i];
  3318. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  3319. uint32_t old_write_domain = obj->write_domain;
  3320. obj->write_domain = obj->pending_write_domain;
  3321. if (obj->write_domain)
  3322. list_move_tail(&obj_priv->gpu_write_list,
  3323. &dev_priv->mm.gpu_write_list);
  3324. else
  3325. list_del_init(&obj_priv->gpu_write_list);
  3326. trace_i915_gem_object_change_domain(obj,
  3327. obj->read_domains,
  3328. old_write_domain);
  3329. }
  3330. i915_verify_inactive(dev, __FILE__, __LINE__);
  3331. #if WATCH_COHERENCY
  3332. for (i = 0; i < args->buffer_count; i++) {
  3333. i915_gem_object_check_coherency(object_list[i],
  3334. exec_list[i].handle);
  3335. }
  3336. #endif
  3337. #if WATCH_EXEC
  3338. i915_gem_dump_object(batch_obj,
  3339. args->batch_len,
  3340. __func__,
  3341. ~0);
  3342. #endif
  3343. /* Exec the batchbuffer */
  3344. ret = i915_dispatch_gem_execbuffer(dev, args, cliprects, exec_offset);
  3345. if (ret) {
  3346. DRM_ERROR("dispatch failed %d\n", ret);
  3347. goto err;
  3348. }
  3349. /*
  3350. * Ensure that the commands in the batch buffer are
  3351. * finished before the interrupt fires
  3352. */
  3353. flush_domains = i915_retire_commands(dev);
  3354. i915_verify_inactive(dev, __FILE__, __LINE__);
  3355. /*
  3356. * Get a seqno representing the execution of the current buffer,
  3357. * which we can wait on. We would like to mitigate these interrupts,
  3358. * likely by only creating seqnos occasionally (so that we have
  3359. * *some* interrupts representing completion of buffers that we can
  3360. * wait on when trying to clear up gtt space).
  3361. */
  3362. seqno = i915_add_request(dev, file_priv, flush_domains);
  3363. BUG_ON(seqno == 0);
  3364. for (i = 0; i < args->buffer_count; i++) {
  3365. struct drm_gem_object *obj = object_list[i];
  3366. i915_gem_object_move_to_active(obj, seqno);
  3367. #if WATCH_LRU
  3368. DRM_INFO("%s: move to exec list %p\n", __func__, obj);
  3369. #endif
  3370. }
  3371. #if WATCH_LRU
  3372. i915_dump_lru(dev, __func__);
  3373. #endif
  3374. i915_verify_inactive(dev, __FILE__, __LINE__);
  3375. err:
  3376. for (i = 0; i < pinned; i++)
  3377. i915_gem_object_unpin(object_list[i]);
  3378. for (i = 0; i < args->buffer_count; i++) {
  3379. if (object_list[i]) {
  3380. obj_priv = object_list[i]->driver_private;
  3381. obj_priv->in_execbuffer = false;
  3382. }
  3383. drm_gem_object_unreference(object_list[i]);
  3384. }
  3385. mutex_unlock(&dev->struct_mutex);
  3386. pre_mutex_err:
  3387. /* Copy the updated relocations out regardless of current error
  3388. * state. Failure to update the relocs would mean that the next
  3389. * time userland calls execbuf, it would do so with presumed offset
  3390. * state that didn't match the actual object state.
  3391. */
  3392. ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count,
  3393. relocs);
  3394. if (ret2 != 0) {
  3395. DRM_ERROR("Failed to copy relocations back out: %d\n", ret2);
  3396. if (ret == 0)
  3397. ret = ret2;
  3398. }
  3399. drm_free_large(object_list);
  3400. kfree(cliprects);
  3401. return ret;
  3402. }
  3403. /*
  3404. * Legacy execbuffer just creates an exec2 list from the original exec object
  3405. * list array and passes it to the real function.
  3406. */
  3407. int
  3408. i915_gem_execbuffer(struct drm_device *dev, void *data,
  3409. struct drm_file *file_priv)
  3410. {
  3411. struct drm_i915_gem_execbuffer *args = data;
  3412. struct drm_i915_gem_execbuffer2 exec2;
  3413. struct drm_i915_gem_exec_object *exec_list = NULL;
  3414. struct drm_i915_gem_exec_object2 *exec2_list = NULL;
  3415. int ret, i;
  3416. #if WATCH_EXEC
  3417. DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
  3418. (int) args->buffers_ptr, args->buffer_count, args->batch_len);
  3419. #endif
  3420. if (args->buffer_count < 1) {
  3421. DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
  3422. return -EINVAL;
  3423. }
  3424. /* Copy in the exec list from userland */
  3425. exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
  3426. exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
  3427. if (exec_list == NULL || exec2_list == NULL) {
  3428. DRM_ERROR("Failed to allocate exec list for %d buffers\n",
  3429. args->buffer_count);
  3430. drm_free_large(exec_list);
  3431. drm_free_large(exec2_list);
  3432. return -ENOMEM;
  3433. }
  3434. ret = copy_from_user(exec_list,
  3435. (struct drm_i915_relocation_entry __user *)
  3436. (uintptr_t) args->buffers_ptr,
  3437. sizeof(*exec_list) * args->buffer_count);
  3438. if (ret != 0) {
  3439. DRM_ERROR("copy %d exec entries failed %d\n",
  3440. args->buffer_count, ret);
  3441. drm_free_large(exec_list);
  3442. drm_free_large(exec2_list);
  3443. return -EFAULT;
  3444. }
  3445. for (i = 0; i < args->buffer_count; i++) {
  3446. exec2_list[i].handle = exec_list[i].handle;
  3447. exec2_list[i].relocation_count = exec_list[i].relocation_count;
  3448. exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
  3449. exec2_list[i].alignment = exec_list[i].alignment;
  3450. exec2_list[i].offset = exec_list[i].offset;
  3451. if (!IS_I965G(dev))
  3452. exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
  3453. else
  3454. exec2_list[i].flags = 0;
  3455. }
  3456. exec2.buffers_ptr = args->buffers_ptr;
  3457. exec2.buffer_count = args->buffer_count;
  3458. exec2.batch_start_offset = args->batch_start_offset;
  3459. exec2.batch_len = args->batch_len;
  3460. exec2.DR1 = args->DR1;
  3461. exec2.DR4 = args->DR4;
  3462. exec2.num_cliprects = args->num_cliprects;
  3463. exec2.cliprects_ptr = args->cliprects_ptr;
  3464. exec2.flags = 0;
  3465. ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
  3466. if (!ret) {
  3467. /* Copy the new buffer offsets back to the user's exec list. */
  3468. for (i = 0; i < args->buffer_count; i++)
  3469. exec_list[i].offset = exec2_list[i].offset;
  3470. /* ... and back out to userspace */
  3471. ret = copy_to_user((struct drm_i915_relocation_entry __user *)
  3472. (uintptr_t) args->buffers_ptr,
  3473. exec_list,
  3474. sizeof(*exec_list) * args->buffer_count);
  3475. if (ret) {
  3476. ret = -EFAULT;
  3477. DRM_ERROR("failed to copy %d exec entries "
  3478. "back to user (%d)\n",
  3479. args->buffer_count, ret);
  3480. }
  3481. }
  3482. drm_free_large(exec_list);
  3483. drm_free_large(exec2_list);
  3484. return ret;
  3485. }
  3486. int
  3487. i915_gem_execbuffer2(struct drm_device *dev, void *data,
  3488. struct drm_file *file_priv)
  3489. {
  3490. struct drm_i915_gem_execbuffer2 *args = data;
  3491. struct drm_i915_gem_exec_object2 *exec2_list = NULL;
  3492. int ret;
  3493. #if WATCH_EXEC
  3494. DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
  3495. (int) args->buffers_ptr, args->buffer_count, args->batch_len);
  3496. #endif
  3497. if (args->buffer_count < 1) {
  3498. DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
  3499. return -EINVAL;
  3500. }
  3501. exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
  3502. if (exec2_list == NULL) {
  3503. DRM_ERROR("Failed to allocate exec list for %d buffers\n",
  3504. args->buffer_count);
  3505. return -ENOMEM;
  3506. }
  3507. ret = copy_from_user(exec2_list,
  3508. (struct drm_i915_relocation_entry __user *)
  3509. (uintptr_t) args->buffers_ptr,
  3510. sizeof(*exec2_list) * args->buffer_count);
  3511. if (ret != 0) {
  3512. DRM_ERROR("copy %d exec entries failed %d\n",
  3513. args->buffer_count, ret);
  3514. drm_free_large(exec2_list);
  3515. return -EFAULT;
  3516. }
  3517. ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
  3518. if (!ret) {
  3519. /* Copy the new buffer offsets back to the user's exec list. */
  3520. ret = copy_to_user((struct drm_i915_relocation_entry __user *)
  3521. (uintptr_t) args->buffers_ptr,
  3522. exec2_list,
  3523. sizeof(*exec2_list) * args->buffer_count);
  3524. if (ret) {
  3525. ret = -EFAULT;
  3526. DRM_ERROR("failed to copy %d exec entries "
  3527. "back to user (%d)\n",
  3528. args->buffer_count, ret);
  3529. }
  3530. }
  3531. drm_free_large(exec2_list);
  3532. return ret;
  3533. }
  3534. int
  3535. i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
  3536. {
  3537. struct drm_device *dev = obj->dev;
  3538. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  3539. int ret;
  3540. i915_verify_inactive(dev, __FILE__, __LINE__);
  3541. if (obj_priv->gtt_space == NULL) {
  3542. ret = i915_gem_object_bind_to_gtt(obj, alignment);
  3543. if (ret)
  3544. return ret;
  3545. }
  3546. obj_priv->pin_count++;
  3547. /* If the object is not active and not pending a flush,
  3548. * remove it from the inactive list
  3549. */
  3550. if (obj_priv->pin_count == 1) {
  3551. atomic_inc(&dev->pin_count);
  3552. atomic_add(obj->size, &dev->pin_memory);
  3553. if (!obj_priv->active &&
  3554. (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0 &&
  3555. !list_empty(&obj_priv->list))
  3556. list_del_init(&obj_priv->list);
  3557. }
  3558. i915_verify_inactive(dev, __FILE__, __LINE__);
  3559. return 0;
  3560. }
  3561. void
  3562. i915_gem_object_unpin(struct drm_gem_object *obj)
  3563. {
  3564. struct drm_device *dev = obj->dev;
  3565. drm_i915_private_t *dev_priv = dev->dev_private;
  3566. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  3567. i915_verify_inactive(dev, __FILE__, __LINE__);
  3568. obj_priv->pin_count--;
  3569. BUG_ON(obj_priv->pin_count < 0);
  3570. BUG_ON(obj_priv->gtt_space == NULL);
  3571. /* If the object is no longer pinned, and is
  3572. * neither active nor being flushed, then stick it on
  3573. * the inactive list
  3574. */
  3575. if (obj_priv->pin_count == 0) {
  3576. if (!obj_priv->active &&
  3577. (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
  3578. list_move_tail(&obj_priv->list,
  3579. &dev_priv->mm.inactive_list);
  3580. atomic_dec(&dev->pin_count);
  3581. atomic_sub(obj->size, &dev->pin_memory);
  3582. }
  3583. i915_verify_inactive(dev, __FILE__, __LINE__);
  3584. }
  3585. int
  3586. i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  3587. struct drm_file *file_priv)
  3588. {
  3589. struct drm_i915_gem_pin *args = data;
  3590. struct drm_gem_object *obj;
  3591. struct drm_i915_gem_object *obj_priv;
  3592. int ret;
  3593. mutex_lock(&dev->struct_mutex);
  3594. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3595. if (obj == NULL) {
  3596. DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
  3597. args->handle);
  3598. mutex_unlock(&dev->struct_mutex);
  3599. return -EBADF;
  3600. }
  3601. obj_priv = obj->driver_private;
  3602. if (obj_priv->madv != I915_MADV_WILLNEED) {
  3603. DRM_ERROR("Attempting to pin a purgeable buffer\n");
  3604. drm_gem_object_unreference(obj);
  3605. mutex_unlock(&dev->struct_mutex);
  3606. return -EINVAL;
  3607. }
  3608. if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
  3609. DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
  3610. args->handle);
  3611. drm_gem_object_unreference(obj);
  3612. mutex_unlock(&dev->struct_mutex);
  3613. return -EINVAL;
  3614. }
  3615. obj_priv->user_pin_count++;
  3616. obj_priv->pin_filp = file_priv;
  3617. if (obj_priv->user_pin_count == 1) {
  3618. ret = i915_gem_object_pin(obj, args->alignment);
  3619. if (ret != 0) {
  3620. drm_gem_object_unreference(obj);
  3621. mutex_unlock(&dev->struct_mutex);
  3622. return ret;
  3623. }
  3624. }
  3625. /* XXX - flush the CPU caches for pinned objects
  3626. * as the X server doesn't manage domains yet
  3627. */
  3628. i915_gem_object_flush_cpu_write_domain(obj);
  3629. args->offset = obj_priv->gtt_offset;
  3630. drm_gem_object_unreference(obj);
  3631. mutex_unlock(&dev->struct_mutex);
  3632. return 0;
  3633. }
  3634. int
  3635. i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  3636. struct drm_file *file_priv)
  3637. {
  3638. struct drm_i915_gem_pin *args = data;
  3639. struct drm_gem_object *obj;
  3640. struct drm_i915_gem_object *obj_priv;
  3641. mutex_lock(&dev->struct_mutex);
  3642. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3643. if (obj == NULL) {
  3644. DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
  3645. args->handle);
  3646. mutex_unlock(&dev->struct_mutex);
  3647. return -EBADF;
  3648. }
  3649. obj_priv = obj->driver_private;
  3650. if (obj_priv->pin_filp != file_priv) {
  3651. DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
  3652. args->handle);
  3653. drm_gem_object_unreference(obj);
  3654. mutex_unlock(&dev->struct_mutex);
  3655. return -EINVAL;
  3656. }
  3657. obj_priv->user_pin_count--;
  3658. if (obj_priv->user_pin_count == 0) {
  3659. obj_priv->pin_filp = NULL;
  3660. i915_gem_object_unpin(obj);
  3661. }
  3662. drm_gem_object_unreference(obj);
  3663. mutex_unlock(&dev->struct_mutex);
  3664. return 0;
  3665. }
  3666. int
  3667. i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  3668. struct drm_file *file_priv)
  3669. {
  3670. struct drm_i915_gem_busy *args = data;
  3671. struct drm_gem_object *obj;
  3672. struct drm_i915_gem_object *obj_priv;
  3673. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3674. if (obj == NULL) {
  3675. DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
  3676. args->handle);
  3677. return -EBADF;
  3678. }
  3679. mutex_lock(&dev->struct_mutex);
  3680. /* Update the active list for the hardware's current position.
  3681. * Otherwise this only updates on a delayed timer or when irqs are
  3682. * actually unmasked, and our working set ends up being larger than
  3683. * required.
  3684. */
  3685. i915_gem_retire_requests(dev);
  3686. obj_priv = obj->driver_private;
  3687. /* Don't count being on the flushing list against the object being
  3688. * done. Otherwise, a buffer left on the flushing list but not getting
  3689. * flushed (because nobody's flushing that domain) won't ever return
  3690. * unbusy and get reused by libdrm's bo cache. The other expected
  3691. * consumer of this interface, OpenGL's occlusion queries, also specs
  3692. * that the objects get unbusy "eventually" without any interference.
  3693. */
  3694. args->busy = obj_priv->active && obj_priv->last_rendering_seqno != 0;
  3695. drm_gem_object_unreference(obj);
  3696. mutex_unlock(&dev->struct_mutex);
  3697. return 0;
  3698. }
  3699. int
  3700. i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  3701. struct drm_file *file_priv)
  3702. {
  3703. return i915_gem_ring_throttle(dev, file_priv);
  3704. }
  3705. int
  3706. i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  3707. struct drm_file *file_priv)
  3708. {
  3709. struct drm_i915_gem_madvise *args = data;
  3710. struct drm_gem_object *obj;
  3711. struct drm_i915_gem_object *obj_priv;
  3712. switch (args->madv) {
  3713. case I915_MADV_DONTNEED:
  3714. case I915_MADV_WILLNEED:
  3715. break;
  3716. default:
  3717. return -EINVAL;
  3718. }
  3719. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3720. if (obj == NULL) {
  3721. DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n",
  3722. args->handle);
  3723. return -EBADF;
  3724. }
  3725. mutex_lock(&dev->struct_mutex);
  3726. obj_priv = obj->driver_private;
  3727. if (obj_priv->pin_count) {
  3728. drm_gem_object_unreference(obj);
  3729. mutex_unlock(&dev->struct_mutex);
  3730. DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n");
  3731. return -EINVAL;
  3732. }
  3733. if (obj_priv->madv != __I915_MADV_PURGED)
  3734. obj_priv->madv = args->madv;
  3735. /* if the object is no longer bound, discard its backing storage */
  3736. if (i915_gem_object_is_purgeable(obj_priv) &&
  3737. obj_priv->gtt_space == NULL)
  3738. i915_gem_object_truncate(obj);
  3739. args->retained = obj_priv->madv != __I915_MADV_PURGED;
  3740. drm_gem_object_unreference(obj);
  3741. mutex_unlock(&dev->struct_mutex);
  3742. return 0;
  3743. }
  3744. int i915_gem_init_object(struct drm_gem_object *obj)
  3745. {
  3746. struct drm_i915_gem_object *obj_priv;
  3747. obj_priv = kzalloc(sizeof(*obj_priv), GFP_KERNEL);
  3748. if (obj_priv == NULL)
  3749. return -ENOMEM;
  3750. /*
  3751. * We've just allocated pages from the kernel,
  3752. * so they've just been written by the CPU with
  3753. * zeros. They'll need to be clflushed before we
  3754. * use them with the GPU.
  3755. */
  3756. obj->write_domain = I915_GEM_DOMAIN_CPU;
  3757. obj->read_domains = I915_GEM_DOMAIN_CPU;
  3758. obj_priv->agp_type = AGP_USER_MEMORY;
  3759. obj->driver_private = obj_priv;
  3760. obj_priv->obj = obj;
  3761. obj_priv->fence_reg = I915_FENCE_REG_NONE;
  3762. INIT_LIST_HEAD(&obj_priv->list);
  3763. INIT_LIST_HEAD(&obj_priv->gpu_write_list);
  3764. INIT_LIST_HEAD(&obj_priv->fence_list);
  3765. obj_priv->madv = I915_MADV_WILLNEED;
  3766. trace_i915_gem_object_create(obj);
  3767. return 0;
  3768. }
  3769. void i915_gem_free_object(struct drm_gem_object *obj)
  3770. {
  3771. struct drm_device *dev = obj->dev;
  3772. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  3773. trace_i915_gem_object_destroy(obj);
  3774. while (obj_priv->pin_count > 0)
  3775. i915_gem_object_unpin(obj);
  3776. if (obj_priv->phys_obj)
  3777. i915_gem_detach_phys_object(dev, obj);
  3778. i915_gem_object_unbind(obj);
  3779. if (obj_priv->mmap_offset)
  3780. i915_gem_free_mmap_offset(obj);
  3781. kfree(obj_priv->page_cpu_valid);
  3782. kfree(obj_priv->bit_17);
  3783. kfree(obj->driver_private);
  3784. }
  3785. /** Unbinds all inactive objects. */
  3786. static int
  3787. i915_gem_evict_from_inactive_list(struct drm_device *dev)
  3788. {
  3789. drm_i915_private_t *dev_priv = dev->dev_private;
  3790. while (!list_empty(&dev_priv->mm.inactive_list)) {
  3791. struct drm_gem_object *obj;
  3792. int ret;
  3793. obj = list_first_entry(&dev_priv->mm.inactive_list,
  3794. struct drm_i915_gem_object,
  3795. list)->obj;
  3796. ret = i915_gem_object_unbind(obj);
  3797. if (ret != 0) {
  3798. DRM_ERROR("Error unbinding object: %d\n", ret);
  3799. return ret;
  3800. }
  3801. }
  3802. return 0;
  3803. }
  3804. static int
  3805. i915_gpu_idle(struct drm_device *dev)
  3806. {
  3807. drm_i915_private_t *dev_priv = dev->dev_private;
  3808. bool lists_empty;
  3809. uint32_t seqno;
  3810. spin_lock(&dev_priv->mm.active_list_lock);
  3811. lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
  3812. list_empty(&dev_priv->mm.active_list);
  3813. spin_unlock(&dev_priv->mm.active_list_lock);
  3814. if (lists_empty)
  3815. return 0;
  3816. /* Flush everything onto the inactive list. */
  3817. i915_gem_flush(dev, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
  3818. seqno = i915_add_request(dev, NULL, I915_GEM_GPU_DOMAINS);
  3819. if (seqno == 0)
  3820. return -ENOMEM;
  3821. return i915_wait_request(dev, seqno);
  3822. }
  3823. int
  3824. i915_gem_idle(struct drm_device *dev)
  3825. {
  3826. drm_i915_private_t *dev_priv = dev->dev_private;
  3827. int ret;
  3828. mutex_lock(&dev->struct_mutex);
  3829. if (dev_priv->mm.suspended || dev_priv->ring.ring_obj == NULL) {
  3830. mutex_unlock(&dev->struct_mutex);
  3831. return 0;
  3832. }
  3833. ret = i915_gpu_idle(dev);
  3834. if (ret) {
  3835. mutex_unlock(&dev->struct_mutex);
  3836. return ret;
  3837. }
  3838. /* Under UMS, be paranoid and evict. */
  3839. if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
  3840. ret = i915_gem_evict_from_inactive_list(dev);
  3841. if (ret) {
  3842. mutex_unlock(&dev->struct_mutex);
  3843. return ret;
  3844. }
  3845. }
  3846. /* Hack! Don't let anybody do execbuf while we don't control the chip.
  3847. * We need to replace this with a semaphore, or something.
  3848. * And not confound mm.suspended!
  3849. */
  3850. dev_priv->mm.suspended = 1;
  3851. del_timer(&dev_priv->hangcheck_timer);
  3852. i915_kernel_lost_context(dev);
  3853. i915_gem_cleanup_ringbuffer(dev);
  3854. mutex_unlock(&dev->struct_mutex);
  3855. /* Cancel the retire work handler, which should be idle now. */
  3856. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  3857. return 0;
  3858. }
  3859. static int
  3860. i915_gem_init_hws(struct drm_device *dev)
  3861. {
  3862. drm_i915_private_t *dev_priv = dev->dev_private;
  3863. struct drm_gem_object *obj;
  3864. struct drm_i915_gem_object *obj_priv;
  3865. int ret;
  3866. /* If we need a physical address for the status page, it's already
  3867. * initialized at driver load time.
  3868. */
  3869. if (!I915_NEED_GFX_HWS(dev))
  3870. return 0;
  3871. obj = drm_gem_object_alloc(dev, 4096);
  3872. if (obj == NULL) {
  3873. DRM_ERROR("Failed to allocate status page\n");
  3874. return -ENOMEM;
  3875. }
  3876. obj_priv = obj->driver_private;
  3877. obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
  3878. ret = i915_gem_object_pin(obj, 4096);
  3879. if (ret != 0) {
  3880. drm_gem_object_unreference(obj);
  3881. return ret;
  3882. }
  3883. dev_priv->status_gfx_addr = obj_priv->gtt_offset;
  3884. dev_priv->hw_status_page = kmap(obj_priv->pages[0]);
  3885. if (dev_priv->hw_status_page == NULL) {
  3886. DRM_ERROR("Failed to map status page.\n");
  3887. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  3888. i915_gem_object_unpin(obj);
  3889. drm_gem_object_unreference(obj);
  3890. return -EINVAL;
  3891. }
  3892. dev_priv->hws_obj = obj;
  3893. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  3894. if (IS_GEN6(dev)) {
  3895. I915_WRITE(HWS_PGA_GEN6, dev_priv->status_gfx_addr);
  3896. I915_READ(HWS_PGA_GEN6); /* posting read */
  3897. } else {
  3898. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  3899. I915_READ(HWS_PGA); /* posting read */
  3900. }
  3901. DRM_DEBUG_DRIVER("hws offset: 0x%08x\n", dev_priv->status_gfx_addr);
  3902. return 0;
  3903. }
  3904. static void
  3905. i915_gem_cleanup_hws(struct drm_device *dev)
  3906. {
  3907. drm_i915_private_t *dev_priv = dev->dev_private;
  3908. struct drm_gem_object *obj;
  3909. struct drm_i915_gem_object *obj_priv;
  3910. if (dev_priv->hws_obj == NULL)
  3911. return;
  3912. obj = dev_priv->hws_obj;
  3913. obj_priv = obj->driver_private;
  3914. kunmap(obj_priv->pages[0]);
  3915. i915_gem_object_unpin(obj);
  3916. drm_gem_object_unreference(obj);
  3917. dev_priv->hws_obj = NULL;
  3918. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  3919. dev_priv->hw_status_page = NULL;
  3920. /* Write high address into HWS_PGA when disabling. */
  3921. I915_WRITE(HWS_PGA, 0x1ffff000);
  3922. }
  3923. int
  3924. i915_gem_init_ringbuffer(struct drm_device *dev)
  3925. {
  3926. drm_i915_private_t *dev_priv = dev->dev_private;
  3927. struct drm_gem_object *obj;
  3928. struct drm_i915_gem_object *obj_priv;
  3929. drm_i915_ring_buffer_t *ring = &dev_priv->ring;
  3930. int ret;
  3931. u32 head;
  3932. ret = i915_gem_init_hws(dev);
  3933. if (ret != 0)
  3934. return ret;
  3935. obj = drm_gem_object_alloc(dev, 128 * 1024);
  3936. if (obj == NULL) {
  3937. DRM_ERROR("Failed to allocate ringbuffer\n");
  3938. i915_gem_cleanup_hws(dev);
  3939. return -ENOMEM;
  3940. }
  3941. obj_priv = obj->driver_private;
  3942. ret = i915_gem_object_pin(obj, 4096);
  3943. if (ret != 0) {
  3944. drm_gem_object_unreference(obj);
  3945. i915_gem_cleanup_hws(dev);
  3946. return ret;
  3947. }
  3948. /* Set up the kernel mapping for the ring. */
  3949. ring->Size = obj->size;
  3950. ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
  3951. ring->map.size = obj->size;
  3952. ring->map.type = 0;
  3953. ring->map.flags = 0;
  3954. ring->map.mtrr = 0;
  3955. drm_core_ioremap_wc(&ring->map, dev);
  3956. if (ring->map.handle == NULL) {
  3957. DRM_ERROR("Failed to map ringbuffer.\n");
  3958. memset(&dev_priv->ring, 0, sizeof(dev_priv->ring));
  3959. i915_gem_object_unpin(obj);
  3960. drm_gem_object_unreference(obj);
  3961. i915_gem_cleanup_hws(dev);
  3962. return -EINVAL;
  3963. }
  3964. ring->ring_obj = obj;
  3965. ring->virtual_start = ring->map.handle;
  3966. /* Stop the ring if it's running. */
  3967. I915_WRITE(PRB0_CTL, 0);
  3968. I915_WRITE(PRB0_TAIL, 0);
  3969. I915_WRITE(PRB0_HEAD, 0);
  3970. /* Initialize the ring. */
  3971. I915_WRITE(PRB0_START, obj_priv->gtt_offset);
  3972. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  3973. /* G45 ring initialization fails to reset head to zero */
  3974. if (head != 0) {
  3975. DRM_ERROR("Ring head not reset to zero "
  3976. "ctl %08x head %08x tail %08x start %08x\n",
  3977. I915_READ(PRB0_CTL),
  3978. I915_READ(PRB0_HEAD),
  3979. I915_READ(PRB0_TAIL),
  3980. I915_READ(PRB0_START));
  3981. I915_WRITE(PRB0_HEAD, 0);
  3982. DRM_ERROR("Ring head forced to zero "
  3983. "ctl %08x head %08x tail %08x start %08x\n",
  3984. I915_READ(PRB0_CTL),
  3985. I915_READ(PRB0_HEAD),
  3986. I915_READ(PRB0_TAIL),
  3987. I915_READ(PRB0_START));
  3988. }
  3989. I915_WRITE(PRB0_CTL,
  3990. ((obj->size - 4096) & RING_NR_PAGES) |
  3991. RING_NO_REPORT |
  3992. RING_VALID);
  3993. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  3994. /* If the head is still not zero, the ring is dead */
  3995. if (head != 0) {
  3996. DRM_ERROR("Ring initialization failed "
  3997. "ctl %08x head %08x tail %08x start %08x\n",
  3998. I915_READ(PRB0_CTL),
  3999. I915_READ(PRB0_HEAD),
  4000. I915_READ(PRB0_TAIL),
  4001. I915_READ(PRB0_START));
  4002. return -EIO;
  4003. }
  4004. /* Update our cache of the ring state */
  4005. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  4006. i915_kernel_lost_context(dev);
  4007. else {
  4008. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  4009. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  4010. ring->space = ring->head - (ring->tail + 8);
  4011. if (ring->space < 0)
  4012. ring->space += ring->Size;
  4013. }
  4014. return 0;
  4015. }
  4016. void
  4017. i915_gem_cleanup_ringbuffer(struct drm_device *dev)
  4018. {
  4019. drm_i915_private_t *dev_priv = dev->dev_private;
  4020. if (dev_priv->ring.ring_obj == NULL)
  4021. return;
  4022. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  4023. i915_gem_object_unpin(dev_priv->ring.ring_obj);
  4024. drm_gem_object_unreference(dev_priv->ring.ring_obj);
  4025. dev_priv->ring.ring_obj = NULL;
  4026. memset(&dev_priv->ring, 0, sizeof(dev_priv->ring));
  4027. i915_gem_cleanup_hws(dev);
  4028. }
  4029. int
  4030. i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  4031. struct drm_file *file_priv)
  4032. {
  4033. drm_i915_private_t *dev_priv = dev->dev_private;
  4034. int ret;
  4035. if (drm_core_check_feature(dev, DRIVER_MODESET))
  4036. return 0;
  4037. if (atomic_read(&dev_priv->mm.wedged)) {
  4038. DRM_ERROR("Reenabling wedged hardware, good luck\n");
  4039. atomic_set(&dev_priv->mm.wedged, 0);
  4040. }
  4041. mutex_lock(&dev->struct_mutex);
  4042. dev_priv->mm.suspended = 0;
  4043. ret = i915_gem_init_ringbuffer(dev);
  4044. if (ret != 0) {
  4045. mutex_unlock(&dev->struct_mutex);
  4046. return ret;
  4047. }
  4048. spin_lock(&dev_priv->mm.active_list_lock);
  4049. BUG_ON(!list_empty(&dev_priv->mm.active_list));
  4050. spin_unlock(&dev_priv->mm.active_list_lock);
  4051. BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
  4052. BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
  4053. BUG_ON(!list_empty(&dev_priv->mm.request_list));
  4054. mutex_unlock(&dev->struct_mutex);
  4055. drm_irq_install(dev);
  4056. return 0;
  4057. }
  4058. int
  4059. i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  4060. struct drm_file *file_priv)
  4061. {
  4062. if (drm_core_check_feature(dev, DRIVER_MODESET))
  4063. return 0;
  4064. drm_irq_uninstall(dev);
  4065. return i915_gem_idle(dev);
  4066. }
  4067. void
  4068. i915_gem_lastclose(struct drm_device *dev)
  4069. {
  4070. int ret;
  4071. if (drm_core_check_feature(dev, DRIVER_MODESET))
  4072. return;
  4073. ret = i915_gem_idle(dev);
  4074. if (ret)
  4075. DRM_ERROR("failed to idle hardware: %d\n", ret);
  4076. }
  4077. void
  4078. i915_gem_load(struct drm_device *dev)
  4079. {
  4080. int i;
  4081. drm_i915_private_t *dev_priv = dev->dev_private;
  4082. spin_lock_init(&dev_priv->mm.active_list_lock);
  4083. INIT_LIST_HEAD(&dev_priv->mm.active_list);
  4084. INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
  4085. INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list);
  4086. INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
  4087. INIT_LIST_HEAD(&dev_priv->mm.request_list);
  4088. INIT_LIST_HEAD(&dev_priv->mm.fence_list);
  4089. INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
  4090. i915_gem_retire_work_handler);
  4091. dev_priv->mm.next_gem_seqno = 1;
  4092. spin_lock(&shrink_list_lock);
  4093. list_add(&dev_priv->mm.shrink_list, &shrink_list);
  4094. spin_unlock(&shrink_list_lock);
  4095. /* Old X drivers will take 0-2 for front, back, depth buffers */
  4096. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  4097. dev_priv->fence_reg_start = 3;
  4098. if (IS_I965G(dev) || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  4099. dev_priv->num_fence_regs = 16;
  4100. else
  4101. dev_priv->num_fence_regs = 8;
  4102. /* Initialize fence registers to zero */
  4103. if (IS_I965G(dev)) {
  4104. for (i = 0; i < 16; i++)
  4105. I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
  4106. } else {
  4107. for (i = 0; i < 8; i++)
  4108. I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
  4109. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  4110. for (i = 0; i < 8; i++)
  4111. I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
  4112. }
  4113. i915_gem_detect_bit_6_swizzle(dev);
  4114. init_waitqueue_head(&dev_priv->pending_flip_queue);
  4115. }
  4116. /*
  4117. * Create a physically contiguous memory object for this object
  4118. * e.g. for cursor + overlay regs
  4119. */
  4120. int i915_gem_init_phys_object(struct drm_device *dev,
  4121. int id, int size)
  4122. {
  4123. drm_i915_private_t *dev_priv = dev->dev_private;
  4124. struct drm_i915_gem_phys_object *phys_obj;
  4125. int ret;
  4126. if (dev_priv->mm.phys_objs[id - 1] || !size)
  4127. return 0;
  4128. phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
  4129. if (!phys_obj)
  4130. return -ENOMEM;
  4131. phys_obj->id = id;
  4132. phys_obj->handle = drm_pci_alloc(dev, size, 0);
  4133. if (!phys_obj->handle) {
  4134. ret = -ENOMEM;
  4135. goto kfree_obj;
  4136. }
  4137. #ifdef CONFIG_X86
  4138. set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  4139. #endif
  4140. dev_priv->mm.phys_objs[id - 1] = phys_obj;
  4141. return 0;
  4142. kfree_obj:
  4143. kfree(phys_obj);
  4144. return ret;
  4145. }
  4146. void i915_gem_free_phys_object(struct drm_device *dev, int id)
  4147. {
  4148. drm_i915_private_t *dev_priv = dev->dev_private;
  4149. struct drm_i915_gem_phys_object *phys_obj;
  4150. if (!dev_priv->mm.phys_objs[id - 1])
  4151. return;
  4152. phys_obj = dev_priv->mm.phys_objs[id - 1];
  4153. if (phys_obj->cur_obj) {
  4154. i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
  4155. }
  4156. #ifdef CONFIG_X86
  4157. set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  4158. #endif
  4159. drm_pci_free(dev, phys_obj->handle);
  4160. kfree(phys_obj);
  4161. dev_priv->mm.phys_objs[id - 1] = NULL;
  4162. }
  4163. void i915_gem_free_all_phys_object(struct drm_device *dev)
  4164. {
  4165. int i;
  4166. for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
  4167. i915_gem_free_phys_object(dev, i);
  4168. }
  4169. void i915_gem_detach_phys_object(struct drm_device *dev,
  4170. struct drm_gem_object *obj)
  4171. {
  4172. struct drm_i915_gem_object *obj_priv;
  4173. int i;
  4174. int ret;
  4175. int page_count;
  4176. obj_priv = obj->driver_private;
  4177. if (!obj_priv->phys_obj)
  4178. return;
  4179. ret = i915_gem_object_get_pages(obj, 0);
  4180. if (ret)
  4181. goto out;
  4182. page_count = obj->size / PAGE_SIZE;
  4183. for (i = 0; i < page_count; i++) {
  4184. char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
  4185. char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
  4186. memcpy(dst, src, PAGE_SIZE);
  4187. kunmap_atomic(dst, KM_USER0);
  4188. }
  4189. drm_clflush_pages(obj_priv->pages, page_count);
  4190. drm_agp_chipset_flush(dev);
  4191. i915_gem_object_put_pages(obj);
  4192. out:
  4193. obj_priv->phys_obj->cur_obj = NULL;
  4194. obj_priv->phys_obj = NULL;
  4195. }
  4196. int
  4197. i915_gem_attach_phys_object(struct drm_device *dev,
  4198. struct drm_gem_object *obj, int id)
  4199. {
  4200. drm_i915_private_t *dev_priv = dev->dev_private;
  4201. struct drm_i915_gem_object *obj_priv;
  4202. int ret = 0;
  4203. int page_count;
  4204. int i;
  4205. if (id > I915_MAX_PHYS_OBJECT)
  4206. return -EINVAL;
  4207. obj_priv = obj->driver_private;
  4208. if (obj_priv->phys_obj) {
  4209. if (obj_priv->phys_obj->id == id)
  4210. return 0;
  4211. i915_gem_detach_phys_object(dev, obj);
  4212. }
  4213. /* create a new object */
  4214. if (!dev_priv->mm.phys_objs[id - 1]) {
  4215. ret = i915_gem_init_phys_object(dev, id,
  4216. obj->size);
  4217. if (ret) {
  4218. DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
  4219. goto out;
  4220. }
  4221. }
  4222. /* bind to the object */
  4223. obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
  4224. obj_priv->phys_obj->cur_obj = obj;
  4225. ret = i915_gem_object_get_pages(obj, 0);
  4226. if (ret) {
  4227. DRM_ERROR("failed to get page list\n");
  4228. goto out;
  4229. }
  4230. page_count = obj->size / PAGE_SIZE;
  4231. for (i = 0; i < page_count; i++) {
  4232. char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
  4233. char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
  4234. memcpy(dst, src, PAGE_SIZE);
  4235. kunmap_atomic(src, KM_USER0);
  4236. }
  4237. i915_gem_object_put_pages(obj);
  4238. return 0;
  4239. out:
  4240. return ret;
  4241. }
  4242. static int
  4243. i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
  4244. struct drm_i915_gem_pwrite *args,
  4245. struct drm_file *file_priv)
  4246. {
  4247. struct drm_i915_gem_object *obj_priv = obj->driver_private;
  4248. void *obj_addr;
  4249. int ret;
  4250. char __user *user_data;
  4251. user_data = (char __user *) (uintptr_t) args->data_ptr;
  4252. obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
  4253. DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
  4254. ret = copy_from_user(obj_addr, user_data, args->size);
  4255. if (ret)
  4256. return -EFAULT;
  4257. drm_agp_chipset_flush(dev);
  4258. return 0;
  4259. }
  4260. void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv)
  4261. {
  4262. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  4263. /* Clean up our request list when the client is going away, so that
  4264. * later retire_requests won't dereference our soon-to-be-gone
  4265. * file_priv.
  4266. */
  4267. mutex_lock(&dev->struct_mutex);
  4268. while (!list_empty(&i915_file_priv->mm.request_list))
  4269. list_del_init(i915_file_priv->mm.request_list.next);
  4270. mutex_unlock(&dev->struct_mutex);
  4271. }
  4272. static int
  4273. i915_gem_shrink(int nr_to_scan, gfp_t gfp_mask)
  4274. {
  4275. drm_i915_private_t *dev_priv, *next_dev;
  4276. struct drm_i915_gem_object *obj_priv, *next_obj;
  4277. int cnt = 0;
  4278. int would_deadlock = 1;
  4279. /* "fast-path" to count number of available objects */
  4280. if (nr_to_scan == 0) {
  4281. spin_lock(&shrink_list_lock);
  4282. list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
  4283. struct drm_device *dev = dev_priv->dev;
  4284. if (mutex_trylock(&dev->struct_mutex)) {
  4285. list_for_each_entry(obj_priv,
  4286. &dev_priv->mm.inactive_list,
  4287. list)
  4288. cnt++;
  4289. mutex_unlock(&dev->struct_mutex);
  4290. }
  4291. }
  4292. spin_unlock(&shrink_list_lock);
  4293. return (cnt / 100) * sysctl_vfs_cache_pressure;
  4294. }
  4295. spin_lock(&shrink_list_lock);
  4296. /* first scan for clean buffers */
  4297. list_for_each_entry_safe(dev_priv, next_dev,
  4298. &shrink_list, mm.shrink_list) {
  4299. struct drm_device *dev = dev_priv->dev;
  4300. if (! mutex_trylock(&dev->struct_mutex))
  4301. continue;
  4302. spin_unlock(&shrink_list_lock);
  4303. i915_gem_retire_requests(dev);
  4304. list_for_each_entry_safe(obj_priv, next_obj,
  4305. &dev_priv->mm.inactive_list,
  4306. list) {
  4307. if (i915_gem_object_is_purgeable(obj_priv)) {
  4308. i915_gem_object_unbind(obj_priv->obj);
  4309. if (--nr_to_scan <= 0)
  4310. break;
  4311. }
  4312. }
  4313. spin_lock(&shrink_list_lock);
  4314. mutex_unlock(&dev->struct_mutex);
  4315. would_deadlock = 0;
  4316. if (nr_to_scan <= 0)
  4317. break;
  4318. }
  4319. /* second pass, evict/count anything still on the inactive list */
  4320. list_for_each_entry_safe(dev_priv, next_dev,
  4321. &shrink_list, mm.shrink_list) {
  4322. struct drm_device *dev = dev_priv->dev;
  4323. if (! mutex_trylock(&dev->struct_mutex))
  4324. continue;
  4325. spin_unlock(&shrink_list_lock);
  4326. list_for_each_entry_safe(obj_priv, next_obj,
  4327. &dev_priv->mm.inactive_list,
  4328. list) {
  4329. if (nr_to_scan > 0) {
  4330. i915_gem_object_unbind(obj_priv->obj);
  4331. nr_to_scan--;
  4332. } else
  4333. cnt++;
  4334. }
  4335. spin_lock(&shrink_list_lock);
  4336. mutex_unlock(&dev->struct_mutex);
  4337. would_deadlock = 0;
  4338. }
  4339. spin_unlock(&shrink_list_lock);
  4340. if (would_deadlock)
  4341. return -1;
  4342. else if (cnt > 0)
  4343. return (cnt / 100) * sysctl_vfs_cache_pressure;
  4344. else
  4345. return 0;
  4346. }
  4347. static struct shrinker shrinker = {
  4348. .shrink = i915_gem_shrink,
  4349. .seeks = DEFAULT_SEEKS,
  4350. };
  4351. __init void
  4352. i915_gem_shrinker_init(void)
  4353. {
  4354. register_shrinker(&shrinker);
  4355. }
  4356. __exit void
  4357. i915_gem_shrinker_exit(void)
  4358. {
  4359. unregister_shrinker(&shrinker);
  4360. }