i915_dma.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/vgaarb.h>
  37. #include <linux/acpi.h>
  38. #include <linux/pnp.h>
  39. /* Really want an OS-independent resettable timer. Would like to have
  40. * this loop run for (eg) 3 sec, but have the timer reset every time
  41. * the head pointer changes, so that EBUSY only happens if the ring
  42. * actually stalls for (eg) 3 seconds.
  43. */
  44. int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
  45. {
  46. drm_i915_private_t *dev_priv = dev->dev_private;
  47. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  48. u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
  49. u32 last_acthd = I915_READ(acthd_reg);
  50. u32 acthd;
  51. u32 last_head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  52. int i;
  53. trace_i915_ring_wait_begin (dev);
  54. for (i = 0; i < 100000; i++) {
  55. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  56. acthd = I915_READ(acthd_reg);
  57. ring->space = ring->head - (ring->tail + 8);
  58. if (ring->space < 0)
  59. ring->space += ring->Size;
  60. if (ring->space >= n) {
  61. trace_i915_ring_wait_end (dev);
  62. return 0;
  63. }
  64. if (dev->primary->master) {
  65. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  66. if (master_priv->sarea_priv)
  67. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  68. }
  69. if (ring->head != last_head)
  70. i = 0;
  71. if (acthd != last_acthd)
  72. i = 0;
  73. last_head = ring->head;
  74. last_acthd = acthd;
  75. msleep_interruptible(10);
  76. }
  77. trace_i915_ring_wait_end (dev);
  78. return -EBUSY;
  79. }
  80. /* As a ringbuffer is only allowed to wrap between instructions, fill
  81. * the tail with NOOPs.
  82. */
  83. int i915_wrap_ring(struct drm_device *dev)
  84. {
  85. drm_i915_private_t *dev_priv = dev->dev_private;
  86. volatile unsigned int *virt;
  87. int rem;
  88. rem = dev_priv->ring.Size - dev_priv->ring.tail;
  89. if (dev_priv->ring.space < rem) {
  90. int ret = i915_wait_ring(dev, rem, __func__);
  91. if (ret)
  92. return ret;
  93. }
  94. dev_priv->ring.space -= rem;
  95. virt = (unsigned int *)
  96. (dev_priv->ring.virtual_start + dev_priv->ring.tail);
  97. rem /= 4;
  98. while (rem--)
  99. *virt++ = MI_NOOP;
  100. dev_priv->ring.tail = 0;
  101. return 0;
  102. }
  103. /**
  104. * Sets up the hardware status page for devices that need a physical address
  105. * in the register.
  106. */
  107. static int i915_init_phys_hws(struct drm_device *dev)
  108. {
  109. drm_i915_private_t *dev_priv = dev->dev_private;
  110. /* Program Hardware Status Page */
  111. dev_priv->status_page_dmah =
  112. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  113. if (!dev_priv->status_page_dmah) {
  114. DRM_ERROR("Can not allocate hardware status page\n");
  115. return -ENOMEM;
  116. }
  117. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  118. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  119. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  120. if (IS_I965G(dev))
  121. dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
  122. 0xf0;
  123. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  124. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  125. return 0;
  126. }
  127. /**
  128. * Frees the hardware status page, whether it's a physical address or a virtual
  129. * address set up by the X Server.
  130. */
  131. static void i915_free_hws(struct drm_device *dev)
  132. {
  133. drm_i915_private_t *dev_priv = dev->dev_private;
  134. if (dev_priv->status_page_dmah) {
  135. drm_pci_free(dev, dev_priv->status_page_dmah);
  136. dev_priv->status_page_dmah = NULL;
  137. }
  138. if (dev_priv->status_gfx_addr) {
  139. dev_priv->status_gfx_addr = 0;
  140. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  141. }
  142. /* Need to rewrite hardware status page */
  143. I915_WRITE(HWS_PGA, 0x1ffff000);
  144. }
  145. void i915_kernel_lost_context(struct drm_device * dev)
  146. {
  147. drm_i915_private_t *dev_priv = dev->dev_private;
  148. struct drm_i915_master_private *master_priv;
  149. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  150. /*
  151. * We should never lose context on the ring with modesetting
  152. * as we don't expose it to userspace
  153. */
  154. if (drm_core_check_feature(dev, DRIVER_MODESET))
  155. return;
  156. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  157. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  158. ring->space = ring->head - (ring->tail + 8);
  159. if (ring->space < 0)
  160. ring->space += ring->Size;
  161. if (!dev->primary->master)
  162. return;
  163. master_priv = dev->primary->master->driver_priv;
  164. if (ring->head == ring->tail && master_priv->sarea_priv)
  165. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  166. }
  167. static int i915_dma_cleanup(struct drm_device * dev)
  168. {
  169. drm_i915_private_t *dev_priv = dev->dev_private;
  170. /* Make sure interrupts are disabled here because the uninstall ioctl
  171. * may not have been called from userspace and after dev_private
  172. * is freed, it's too late.
  173. */
  174. if (dev->irq_enabled)
  175. drm_irq_uninstall(dev);
  176. if (dev_priv->ring.virtual_start) {
  177. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  178. dev_priv->ring.virtual_start = NULL;
  179. dev_priv->ring.map.handle = NULL;
  180. dev_priv->ring.map.size = 0;
  181. }
  182. /* Clear the HWS virtual address at teardown */
  183. if (I915_NEED_GFX_HWS(dev))
  184. i915_free_hws(dev);
  185. return 0;
  186. }
  187. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  188. {
  189. drm_i915_private_t *dev_priv = dev->dev_private;
  190. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  191. master_priv->sarea = drm_getsarea(dev);
  192. if (master_priv->sarea) {
  193. master_priv->sarea_priv = (drm_i915_sarea_t *)
  194. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  195. } else {
  196. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  197. }
  198. if (init->ring_size != 0) {
  199. if (dev_priv->ring.ring_obj != NULL) {
  200. i915_dma_cleanup(dev);
  201. DRM_ERROR("Client tried to initialize ringbuffer in "
  202. "GEM mode\n");
  203. return -EINVAL;
  204. }
  205. dev_priv->ring.Size = init->ring_size;
  206. dev_priv->ring.map.offset = init->ring_start;
  207. dev_priv->ring.map.size = init->ring_size;
  208. dev_priv->ring.map.type = 0;
  209. dev_priv->ring.map.flags = 0;
  210. dev_priv->ring.map.mtrr = 0;
  211. drm_core_ioremap_wc(&dev_priv->ring.map, dev);
  212. if (dev_priv->ring.map.handle == NULL) {
  213. i915_dma_cleanup(dev);
  214. DRM_ERROR("can not ioremap virtual address for"
  215. " ring buffer\n");
  216. return -ENOMEM;
  217. }
  218. }
  219. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  220. dev_priv->cpp = init->cpp;
  221. dev_priv->back_offset = init->back_offset;
  222. dev_priv->front_offset = init->front_offset;
  223. dev_priv->current_page = 0;
  224. if (master_priv->sarea_priv)
  225. master_priv->sarea_priv->pf_current_page = 0;
  226. /* Allow hardware batchbuffers unless told otherwise.
  227. */
  228. dev_priv->allow_batchbuffer = 1;
  229. return 0;
  230. }
  231. static int i915_dma_resume(struct drm_device * dev)
  232. {
  233. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  234. DRM_DEBUG_DRIVER("%s\n", __func__);
  235. if (dev_priv->ring.map.handle == NULL) {
  236. DRM_ERROR("can not ioremap virtual address for"
  237. " ring buffer\n");
  238. return -ENOMEM;
  239. }
  240. /* Program Hardware Status Page */
  241. if (!dev_priv->hw_status_page) {
  242. DRM_ERROR("Can not find hardware status page\n");
  243. return -EINVAL;
  244. }
  245. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  246. dev_priv->hw_status_page);
  247. if (dev_priv->status_gfx_addr != 0)
  248. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  249. else
  250. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  251. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  252. return 0;
  253. }
  254. static int i915_dma_init(struct drm_device *dev, void *data,
  255. struct drm_file *file_priv)
  256. {
  257. drm_i915_init_t *init = data;
  258. int retcode = 0;
  259. switch (init->func) {
  260. case I915_INIT_DMA:
  261. retcode = i915_initialize(dev, init);
  262. break;
  263. case I915_CLEANUP_DMA:
  264. retcode = i915_dma_cleanup(dev);
  265. break;
  266. case I915_RESUME_DMA:
  267. retcode = i915_dma_resume(dev);
  268. break;
  269. default:
  270. retcode = -EINVAL;
  271. break;
  272. }
  273. return retcode;
  274. }
  275. /* Implement basically the same security restrictions as hardware does
  276. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  277. *
  278. * Most of the calculations below involve calculating the size of a
  279. * particular instruction. It's important to get the size right as
  280. * that tells us where the next instruction to check is. Any illegal
  281. * instruction detected will be given a size of zero, which is a
  282. * signal to abort the rest of the buffer.
  283. */
  284. static int do_validate_cmd(int cmd)
  285. {
  286. switch (((cmd >> 29) & 0x7)) {
  287. case 0x0:
  288. switch ((cmd >> 23) & 0x3f) {
  289. case 0x0:
  290. return 1; /* MI_NOOP */
  291. case 0x4:
  292. return 1; /* MI_FLUSH */
  293. default:
  294. return 0; /* disallow everything else */
  295. }
  296. break;
  297. case 0x1:
  298. return 0; /* reserved */
  299. case 0x2:
  300. return (cmd & 0xff) + 2; /* 2d commands */
  301. case 0x3:
  302. if (((cmd >> 24) & 0x1f) <= 0x18)
  303. return 1;
  304. switch ((cmd >> 24) & 0x1f) {
  305. case 0x1c:
  306. return 1;
  307. case 0x1d:
  308. switch ((cmd >> 16) & 0xff) {
  309. case 0x3:
  310. return (cmd & 0x1f) + 2;
  311. case 0x4:
  312. return (cmd & 0xf) + 2;
  313. default:
  314. return (cmd & 0xffff) + 2;
  315. }
  316. case 0x1e:
  317. if (cmd & (1 << 23))
  318. return (cmd & 0xffff) + 1;
  319. else
  320. return 1;
  321. case 0x1f:
  322. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  323. return (cmd & 0x1ffff) + 2;
  324. else if (cmd & (1 << 17)) /* indirect random */
  325. if ((cmd & 0xffff) == 0)
  326. return 0; /* unknown length, too hard */
  327. else
  328. return (((cmd & 0xffff) + 1) / 2) + 1;
  329. else
  330. return 2; /* indirect sequential */
  331. default:
  332. return 0;
  333. }
  334. default:
  335. return 0;
  336. }
  337. return 0;
  338. }
  339. static int validate_cmd(int cmd)
  340. {
  341. int ret = do_validate_cmd(cmd);
  342. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  343. return ret;
  344. }
  345. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  346. {
  347. drm_i915_private_t *dev_priv = dev->dev_private;
  348. int i;
  349. RING_LOCALS;
  350. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  351. return -EINVAL;
  352. BEGIN_LP_RING((dwords+1)&~1);
  353. for (i = 0; i < dwords;) {
  354. int cmd, sz;
  355. cmd = buffer[i];
  356. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  357. return -EINVAL;
  358. OUT_RING(cmd);
  359. while (++i, --sz) {
  360. OUT_RING(buffer[i]);
  361. }
  362. }
  363. if (dwords & 1)
  364. OUT_RING(0);
  365. ADVANCE_LP_RING();
  366. return 0;
  367. }
  368. int
  369. i915_emit_box(struct drm_device *dev,
  370. struct drm_clip_rect *boxes,
  371. int i, int DR1, int DR4)
  372. {
  373. drm_i915_private_t *dev_priv = dev->dev_private;
  374. struct drm_clip_rect box = boxes[i];
  375. RING_LOCALS;
  376. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  377. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  378. box.x1, box.y1, box.x2, box.y2);
  379. return -EINVAL;
  380. }
  381. if (IS_I965G(dev)) {
  382. BEGIN_LP_RING(4);
  383. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  384. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  385. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  386. OUT_RING(DR4);
  387. ADVANCE_LP_RING();
  388. } else {
  389. BEGIN_LP_RING(6);
  390. OUT_RING(GFX_OP_DRAWRECT_INFO);
  391. OUT_RING(DR1);
  392. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  393. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  394. OUT_RING(DR4);
  395. OUT_RING(0);
  396. ADVANCE_LP_RING();
  397. }
  398. return 0;
  399. }
  400. /* XXX: Emitting the counter should really be moved to part of the IRQ
  401. * emit. For now, do it in both places:
  402. */
  403. static void i915_emit_breadcrumb(struct drm_device *dev)
  404. {
  405. drm_i915_private_t *dev_priv = dev->dev_private;
  406. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  407. RING_LOCALS;
  408. dev_priv->counter++;
  409. if (dev_priv->counter > 0x7FFFFFFFUL)
  410. dev_priv->counter = 0;
  411. if (master_priv->sarea_priv)
  412. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  413. BEGIN_LP_RING(4);
  414. OUT_RING(MI_STORE_DWORD_INDEX);
  415. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  416. OUT_RING(dev_priv->counter);
  417. OUT_RING(0);
  418. ADVANCE_LP_RING();
  419. }
  420. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  421. drm_i915_cmdbuffer_t *cmd,
  422. struct drm_clip_rect *cliprects,
  423. void *cmdbuf)
  424. {
  425. int nbox = cmd->num_cliprects;
  426. int i = 0, count, ret;
  427. if (cmd->sz & 0x3) {
  428. DRM_ERROR("alignment");
  429. return -EINVAL;
  430. }
  431. i915_kernel_lost_context(dev);
  432. count = nbox ? nbox : 1;
  433. for (i = 0; i < count; i++) {
  434. if (i < nbox) {
  435. ret = i915_emit_box(dev, cliprects, i,
  436. cmd->DR1, cmd->DR4);
  437. if (ret)
  438. return ret;
  439. }
  440. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  441. if (ret)
  442. return ret;
  443. }
  444. i915_emit_breadcrumb(dev);
  445. return 0;
  446. }
  447. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  448. drm_i915_batchbuffer_t * batch,
  449. struct drm_clip_rect *cliprects)
  450. {
  451. drm_i915_private_t *dev_priv = dev->dev_private;
  452. int nbox = batch->num_cliprects;
  453. int i = 0, count;
  454. RING_LOCALS;
  455. if ((batch->start | batch->used) & 0x7) {
  456. DRM_ERROR("alignment");
  457. return -EINVAL;
  458. }
  459. i915_kernel_lost_context(dev);
  460. count = nbox ? nbox : 1;
  461. for (i = 0; i < count; i++) {
  462. if (i < nbox) {
  463. int ret = i915_emit_box(dev, cliprects, i,
  464. batch->DR1, batch->DR4);
  465. if (ret)
  466. return ret;
  467. }
  468. if (!IS_I830(dev) && !IS_845G(dev)) {
  469. BEGIN_LP_RING(2);
  470. if (IS_I965G(dev)) {
  471. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  472. OUT_RING(batch->start);
  473. } else {
  474. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  475. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  476. }
  477. ADVANCE_LP_RING();
  478. } else {
  479. BEGIN_LP_RING(4);
  480. OUT_RING(MI_BATCH_BUFFER);
  481. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  482. OUT_RING(batch->start + batch->used - 4);
  483. OUT_RING(0);
  484. ADVANCE_LP_RING();
  485. }
  486. }
  487. i915_emit_breadcrumb(dev);
  488. return 0;
  489. }
  490. static int i915_dispatch_flip(struct drm_device * dev)
  491. {
  492. drm_i915_private_t *dev_priv = dev->dev_private;
  493. struct drm_i915_master_private *master_priv =
  494. dev->primary->master->driver_priv;
  495. RING_LOCALS;
  496. if (!master_priv->sarea_priv)
  497. return -EINVAL;
  498. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  499. __func__,
  500. dev_priv->current_page,
  501. master_priv->sarea_priv->pf_current_page);
  502. i915_kernel_lost_context(dev);
  503. BEGIN_LP_RING(2);
  504. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  505. OUT_RING(0);
  506. ADVANCE_LP_RING();
  507. BEGIN_LP_RING(6);
  508. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  509. OUT_RING(0);
  510. if (dev_priv->current_page == 0) {
  511. OUT_RING(dev_priv->back_offset);
  512. dev_priv->current_page = 1;
  513. } else {
  514. OUT_RING(dev_priv->front_offset);
  515. dev_priv->current_page = 0;
  516. }
  517. OUT_RING(0);
  518. ADVANCE_LP_RING();
  519. BEGIN_LP_RING(2);
  520. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  521. OUT_RING(0);
  522. ADVANCE_LP_RING();
  523. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  524. BEGIN_LP_RING(4);
  525. OUT_RING(MI_STORE_DWORD_INDEX);
  526. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  527. OUT_RING(dev_priv->counter);
  528. OUT_RING(0);
  529. ADVANCE_LP_RING();
  530. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  531. return 0;
  532. }
  533. static int i915_quiescent(struct drm_device * dev)
  534. {
  535. drm_i915_private_t *dev_priv = dev->dev_private;
  536. i915_kernel_lost_context(dev);
  537. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  538. }
  539. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  540. struct drm_file *file_priv)
  541. {
  542. int ret;
  543. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  544. mutex_lock(&dev->struct_mutex);
  545. ret = i915_quiescent(dev);
  546. mutex_unlock(&dev->struct_mutex);
  547. return ret;
  548. }
  549. static int i915_batchbuffer(struct drm_device *dev, void *data,
  550. struct drm_file *file_priv)
  551. {
  552. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  553. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  554. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  555. master_priv->sarea_priv;
  556. drm_i915_batchbuffer_t *batch = data;
  557. int ret;
  558. struct drm_clip_rect *cliprects = NULL;
  559. if (!dev_priv->allow_batchbuffer) {
  560. DRM_ERROR("Batchbuffer ioctl disabled\n");
  561. return -EINVAL;
  562. }
  563. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  564. batch->start, batch->used, batch->num_cliprects);
  565. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  566. if (batch->num_cliprects < 0)
  567. return -EINVAL;
  568. if (batch->num_cliprects) {
  569. cliprects = kcalloc(batch->num_cliprects,
  570. sizeof(struct drm_clip_rect),
  571. GFP_KERNEL);
  572. if (cliprects == NULL)
  573. return -ENOMEM;
  574. ret = copy_from_user(cliprects, batch->cliprects,
  575. batch->num_cliprects *
  576. sizeof(struct drm_clip_rect));
  577. if (ret != 0)
  578. goto fail_free;
  579. }
  580. mutex_lock(&dev->struct_mutex);
  581. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  582. mutex_unlock(&dev->struct_mutex);
  583. if (sarea_priv)
  584. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  585. fail_free:
  586. kfree(cliprects);
  587. return ret;
  588. }
  589. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  590. struct drm_file *file_priv)
  591. {
  592. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  593. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  594. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  595. master_priv->sarea_priv;
  596. drm_i915_cmdbuffer_t *cmdbuf = data;
  597. struct drm_clip_rect *cliprects = NULL;
  598. void *batch_data;
  599. int ret;
  600. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  601. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  602. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  603. if (cmdbuf->num_cliprects < 0)
  604. return -EINVAL;
  605. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  606. if (batch_data == NULL)
  607. return -ENOMEM;
  608. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  609. if (ret != 0)
  610. goto fail_batch_free;
  611. if (cmdbuf->num_cliprects) {
  612. cliprects = kcalloc(cmdbuf->num_cliprects,
  613. sizeof(struct drm_clip_rect), GFP_KERNEL);
  614. if (cliprects == NULL) {
  615. ret = -ENOMEM;
  616. goto fail_batch_free;
  617. }
  618. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  619. cmdbuf->num_cliprects *
  620. sizeof(struct drm_clip_rect));
  621. if (ret != 0)
  622. goto fail_clip_free;
  623. }
  624. mutex_lock(&dev->struct_mutex);
  625. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  626. mutex_unlock(&dev->struct_mutex);
  627. if (ret) {
  628. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  629. goto fail_clip_free;
  630. }
  631. if (sarea_priv)
  632. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  633. fail_clip_free:
  634. kfree(cliprects);
  635. fail_batch_free:
  636. kfree(batch_data);
  637. return ret;
  638. }
  639. static int i915_flip_bufs(struct drm_device *dev, void *data,
  640. struct drm_file *file_priv)
  641. {
  642. int ret;
  643. DRM_DEBUG_DRIVER("%s\n", __func__);
  644. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  645. mutex_lock(&dev->struct_mutex);
  646. ret = i915_dispatch_flip(dev);
  647. mutex_unlock(&dev->struct_mutex);
  648. return ret;
  649. }
  650. static int i915_getparam(struct drm_device *dev, void *data,
  651. struct drm_file *file_priv)
  652. {
  653. drm_i915_private_t *dev_priv = dev->dev_private;
  654. drm_i915_getparam_t *param = data;
  655. int value;
  656. if (!dev_priv) {
  657. DRM_ERROR("called with no initialization\n");
  658. return -EINVAL;
  659. }
  660. switch (param->param) {
  661. case I915_PARAM_IRQ_ACTIVE:
  662. value = dev->pdev->irq ? 1 : 0;
  663. break;
  664. case I915_PARAM_ALLOW_BATCHBUFFER:
  665. value = dev_priv->allow_batchbuffer ? 1 : 0;
  666. break;
  667. case I915_PARAM_LAST_DISPATCH:
  668. value = READ_BREADCRUMB(dev_priv);
  669. break;
  670. case I915_PARAM_CHIPSET_ID:
  671. value = dev->pci_device;
  672. break;
  673. case I915_PARAM_HAS_GEM:
  674. value = dev_priv->has_gem;
  675. break;
  676. case I915_PARAM_NUM_FENCES_AVAIL:
  677. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  678. break;
  679. case I915_PARAM_HAS_OVERLAY:
  680. value = dev_priv->overlay ? 1 : 0;
  681. break;
  682. case I915_PARAM_HAS_PAGEFLIPPING:
  683. value = 1;
  684. break;
  685. case I915_PARAM_HAS_EXECBUF2:
  686. /* depends on GEM */
  687. value = dev_priv->has_gem;
  688. break;
  689. default:
  690. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  691. param->param);
  692. return -EINVAL;
  693. }
  694. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  695. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  696. return -EFAULT;
  697. }
  698. return 0;
  699. }
  700. static int i915_setparam(struct drm_device *dev, void *data,
  701. struct drm_file *file_priv)
  702. {
  703. drm_i915_private_t *dev_priv = dev->dev_private;
  704. drm_i915_setparam_t *param = data;
  705. if (!dev_priv) {
  706. DRM_ERROR("called with no initialization\n");
  707. return -EINVAL;
  708. }
  709. switch (param->param) {
  710. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  711. break;
  712. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  713. dev_priv->tex_lru_log_granularity = param->value;
  714. break;
  715. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  716. dev_priv->allow_batchbuffer = param->value;
  717. break;
  718. case I915_SETPARAM_NUM_USED_FENCES:
  719. if (param->value > dev_priv->num_fence_regs ||
  720. param->value < 0)
  721. return -EINVAL;
  722. /* Userspace can use first N regs */
  723. dev_priv->fence_reg_start = param->value;
  724. break;
  725. default:
  726. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  727. param->param);
  728. return -EINVAL;
  729. }
  730. return 0;
  731. }
  732. static int i915_set_status_page(struct drm_device *dev, void *data,
  733. struct drm_file *file_priv)
  734. {
  735. drm_i915_private_t *dev_priv = dev->dev_private;
  736. drm_i915_hws_addr_t *hws = data;
  737. if (!I915_NEED_GFX_HWS(dev))
  738. return -EINVAL;
  739. if (!dev_priv) {
  740. DRM_ERROR("called with no initialization\n");
  741. return -EINVAL;
  742. }
  743. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  744. WARN(1, "tried to set status page when mode setting active\n");
  745. return 0;
  746. }
  747. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  748. dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
  749. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  750. dev_priv->hws_map.size = 4*1024;
  751. dev_priv->hws_map.type = 0;
  752. dev_priv->hws_map.flags = 0;
  753. dev_priv->hws_map.mtrr = 0;
  754. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  755. if (dev_priv->hws_map.handle == NULL) {
  756. i915_dma_cleanup(dev);
  757. dev_priv->status_gfx_addr = 0;
  758. DRM_ERROR("can not ioremap virtual address for"
  759. " G33 hw status page\n");
  760. return -ENOMEM;
  761. }
  762. dev_priv->hw_status_page = dev_priv->hws_map.handle;
  763. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  764. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  765. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  766. dev_priv->status_gfx_addr);
  767. DRM_DEBUG_DRIVER("load hws at %p\n",
  768. dev_priv->hw_status_page);
  769. return 0;
  770. }
  771. static int i915_get_bridge_dev(struct drm_device *dev)
  772. {
  773. struct drm_i915_private *dev_priv = dev->dev_private;
  774. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  775. if (!dev_priv->bridge_dev) {
  776. DRM_ERROR("bridge device not found\n");
  777. return -1;
  778. }
  779. return 0;
  780. }
  781. #define MCHBAR_I915 0x44
  782. #define MCHBAR_I965 0x48
  783. #define MCHBAR_SIZE (4*4096)
  784. #define DEVEN_REG 0x54
  785. #define DEVEN_MCHBAR_EN (1 << 28)
  786. /* Allocate space for the MCH regs if needed, return nonzero on error */
  787. static int
  788. intel_alloc_mchbar_resource(struct drm_device *dev)
  789. {
  790. drm_i915_private_t *dev_priv = dev->dev_private;
  791. int reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  792. u32 temp_lo, temp_hi = 0;
  793. u64 mchbar_addr;
  794. int ret = 0;
  795. if (IS_I965G(dev))
  796. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  797. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  798. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  799. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  800. #ifdef CONFIG_PNP
  801. if (mchbar_addr &&
  802. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE)) {
  803. ret = 0;
  804. goto out;
  805. }
  806. #endif
  807. /* Get some space for it */
  808. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus, &dev_priv->mch_res,
  809. MCHBAR_SIZE, MCHBAR_SIZE,
  810. PCIBIOS_MIN_MEM,
  811. 0, pcibios_align_resource,
  812. dev_priv->bridge_dev);
  813. if (ret) {
  814. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  815. dev_priv->mch_res.start = 0;
  816. goto out;
  817. }
  818. if (IS_I965G(dev))
  819. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  820. upper_32_bits(dev_priv->mch_res.start));
  821. pci_write_config_dword(dev_priv->bridge_dev, reg,
  822. lower_32_bits(dev_priv->mch_res.start));
  823. out:
  824. return ret;
  825. }
  826. /* Setup MCHBAR if possible, return true if we should disable it again */
  827. static void
  828. intel_setup_mchbar(struct drm_device *dev)
  829. {
  830. drm_i915_private_t *dev_priv = dev->dev_private;
  831. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  832. u32 temp;
  833. bool enabled;
  834. dev_priv->mchbar_need_disable = false;
  835. if (IS_I915G(dev) || IS_I915GM(dev)) {
  836. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  837. enabled = !!(temp & DEVEN_MCHBAR_EN);
  838. } else {
  839. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  840. enabled = temp & 1;
  841. }
  842. /* If it's already enabled, don't have to do anything */
  843. if (enabled)
  844. return;
  845. if (intel_alloc_mchbar_resource(dev))
  846. return;
  847. dev_priv->mchbar_need_disable = true;
  848. /* Space is allocated or reserved, so enable it. */
  849. if (IS_I915G(dev) || IS_I915GM(dev)) {
  850. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  851. temp | DEVEN_MCHBAR_EN);
  852. } else {
  853. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  854. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  855. }
  856. }
  857. static void
  858. intel_teardown_mchbar(struct drm_device *dev)
  859. {
  860. drm_i915_private_t *dev_priv = dev->dev_private;
  861. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  862. u32 temp;
  863. if (dev_priv->mchbar_need_disable) {
  864. if (IS_I915G(dev) || IS_I915GM(dev)) {
  865. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  866. temp &= ~DEVEN_MCHBAR_EN;
  867. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  868. } else {
  869. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  870. temp &= ~1;
  871. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  872. }
  873. }
  874. if (dev_priv->mch_res.start)
  875. release_resource(&dev_priv->mch_res);
  876. }
  877. /**
  878. * i915_probe_agp - get AGP bootup configuration
  879. * @pdev: PCI device
  880. * @aperture_size: returns AGP aperture configured size
  881. * @preallocated_size: returns size of BIOS preallocated AGP space
  882. *
  883. * Since Intel integrated graphics are UMA, the BIOS has to set aside
  884. * some RAM for the framebuffer at early boot. This code figures out
  885. * how much was set aside so we can use it for our own purposes.
  886. */
  887. static int i915_probe_agp(struct drm_device *dev, uint32_t *aperture_size,
  888. uint32_t *preallocated_size,
  889. uint32_t *start)
  890. {
  891. struct drm_i915_private *dev_priv = dev->dev_private;
  892. u16 tmp = 0;
  893. unsigned long overhead;
  894. unsigned long stolen;
  895. /* Get the fb aperture size and "stolen" memory amount. */
  896. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &tmp);
  897. *aperture_size = 1024 * 1024;
  898. *preallocated_size = 1024 * 1024;
  899. switch (dev->pdev->device) {
  900. case PCI_DEVICE_ID_INTEL_82830_CGC:
  901. case PCI_DEVICE_ID_INTEL_82845G_IG:
  902. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  903. case PCI_DEVICE_ID_INTEL_82865_IG:
  904. if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
  905. *aperture_size *= 64;
  906. else
  907. *aperture_size *= 128;
  908. break;
  909. default:
  910. /* 9xx supports large sizes, just look at the length */
  911. *aperture_size = pci_resource_len(dev->pdev, 2);
  912. break;
  913. }
  914. /*
  915. * Some of the preallocated space is taken by the GTT
  916. * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
  917. */
  918. if (IS_G4X(dev) || IS_PINEVIEW(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev))
  919. overhead = 4096;
  920. else
  921. overhead = (*aperture_size / 1024) + 4096;
  922. switch (tmp & INTEL_GMCH_GMS_MASK) {
  923. case INTEL_855_GMCH_GMS_DISABLED:
  924. /* XXX: This is what my A1 silicon has. */
  925. if (IS_GEN6(dev)) {
  926. stolen = 64 * 1024 * 1024;
  927. } else {
  928. DRM_ERROR("video memory is disabled\n");
  929. return -1;
  930. }
  931. break;
  932. case INTEL_855_GMCH_GMS_STOLEN_1M:
  933. stolen = 1 * 1024 * 1024;
  934. break;
  935. case INTEL_855_GMCH_GMS_STOLEN_4M:
  936. stolen = 4 * 1024 * 1024;
  937. break;
  938. case INTEL_855_GMCH_GMS_STOLEN_8M:
  939. stolen = 8 * 1024 * 1024;
  940. break;
  941. case INTEL_855_GMCH_GMS_STOLEN_16M:
  942. stolen = 16 * 1024 * 1024;
  943. break;
  944. case INTEL_855_GMCH_GMS_STOLEN_32M:
  945. stolen = 32 * 1024 * 1024;
  946. break;
  947. case INTEL_915G_GMCH_GMS_STOLEN_48M:
  948. stolen = 48 * 1024 * 1024;
  949. break;
  950. case INTEL_915G_GMCH_GMS_STOLEN_64M:
  951. stolen = 64 * 1024 * 1024;
  952. break;
  953. case INTEL_GMCH_GMS_STOLEN_128M:
  954. stolen = 128 * 1024 * 1024;
  955. break;
  956. case INTEL_GMCH_GMS_STOLEN_256M:
  957. stolen = 256 * 1024 * 1024;
  958. break;
  959. case INTEL_GMCH_GMS_STOLEN_96M:
  960. stolen = 96 * 1024 * 1024;
  961. break;
  962. case INTEL_GMCH_GMS_STOLEN_160M:
  963. stolen = 160 * 1024 * 1024;
  964. break;
  965. case INTEL_GMCH_GMS_STOLEN_224M:
  966. stolen = 224 * 1024 * 1024;
  967. break;
  968. case INTEL_GMCH_GMS_STOLEN_352M:
  969. stolen = 352 * 1024 * 1024;
  970. break;
  971. default:
  972. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  973. tmp & INTEL_GMCH_GMS_MASK);
  974. return -1;
  975. }
  976. *preallocated_size = stolen - overhead;
  977. *start = overhead;
  978. return 0;
  979. }
  980. #define PTE_ADDRESS_MASK 0xfffff000
  981. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  982. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  983. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  984. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  985. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  986. #define PTE_VALID (1 << 0)
  987. /**
  988. * i915_gtt_to_phys - take a GTT address and turn it into a physical one
  989. * @dev: drm device
  990. * @gtt_addr: address to translate
  991. *
  992. * Some chip functions require allocations from stolen space but need the
  993. * physical address of the memory in question. We use this routine
  994. * to get a physical address suitable for register programming from a given
  995. * GTT address.
  996. */
  997. static unsigned long i915_gtt_to_phys(struct drm_device *dev,
  998. unsigned long gtt_addr)
  999. {
  1000. unsigned long *gtt;
  1001. unsigned long entry, phys;
  1002. int gtt_bar = IS_I9XX(dev) ? 0 : 1;
  1003. int gtt_offset, gtt_size;
  1004. if (IS_I965G(dev)) {
  1005. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  1006. gtt_offset = 2*1024*1024;
  1007. gtt_size = 2*1024*1024;
  1008. } else {
  1009. gtt_offset = 512*1024;
  1010. gtt_size = 512*1024;
  1011. }
  1012. } else {
  1013. gtt_bar = 3;
  1014. gtt_offset = 0;
  1015. gtt_size = pci_resource_len(dev->pdev, gtt_bar);
  1016. }
  1017. gtt = ioremap_wc(pci_resource_start(dev->pdev, gtt_bar) + gtt_offset,
  1018. gtt_size);
  1019. if (!gtt) {
  1020. DRM_ERROR("ioremap of GTT failed\n");
  1021. return 0;
  1022. }
  1023. entry = *(volatile u32 *)(gtt + (gtt_addr / 1024));
  1024. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, PTE: 0x%08lx\n", gtt_addr, entry);
  1025. /* Mask out these reserved bits on this hardware. */
  1026. if (!IS_I9XX(dev) || IS_I915G(dev) || IS_I915GM(dev) ||
  1027. IS_I945G(dev) || IS_I945GM(dev)) {
  1028. entry &= ~PTE_ADDRESS_MASK_HIGH;
  1029. }
  1030. /* If it's not a mapping type we know, then bail. */
  1031. if ((entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_UNCACHED &&
  1032. (entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_CACHED) {
  1033. iounmap(gtt);
  1034. return 0;
  1035. }
  1036. if (!(entry & PTE_VALID)) {
  1037. DRM_ERROR("bad GTT entry in stolen space\n");
  1038. iounmap(gtt);
  1039. return 0;
  1040. }
  1041. iounmap(gtt);
  1042. phys =(entry & PTE_ADDRESS_MASK) |
  1043. ((uint64_t)(entry & PTE_ADDRESS_MASK_HIGH) << (32 - 4));
  1044. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, phys addr: 0x%08lx\n", gtt_addr, phys);
  1045. return phys;
  1046. }
  1047. static void i915_warn_stolen(struct drm_device *dev)
  1048. {
  1049. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  1050. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  1051. }
  1052. static void i915_setup_compression(struct drm_device *dev, int size)
  1053. {
  1054. struct drm_i915_private *dev_priv = dev->dev_private;
  1055. struct drm_mm_node *compressed_fb, *compressed_llb;
  1056. unsigned long cfb_base;
  1057. unsigned long ll_base = 0;
  1058. /* Leave 1M for line length buffer & misc. */
  1059. compressed_fb = drm_mm_search_free(&dev_priv->vram, size, 4096, 0);
  1060. if (!compressed_fb) {
  1061. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1062. i915_warn_stolen(dev);
  1063. return;
  1064. }
  1065. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  1066. if (!compressed_fb) {
  1067. i915_warn_stolen(dev);
  1068. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1069. return;
  1070. }
  1071. cfb_base = i915_gtt_to_phys(dev, compressed_fb->start);
  1072. if (!cfb_base) {
  1073. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1074. drm_mm_put_block(compressed_fb);
  1075. }
  1076. if (!IS_GM45(dev)) {
  1077. compressed_llb = drm_mm_search_free(&dev_priv->vram, 4096,
  1078. 4096, 0);
  1079. if (!compressed_llb) {
  1080. i915_warn_stolen(dev);
  1081. return;
  1082. }
  1083. compressed_llb = drm_mm_get_block(compressed_llb, 4096, 4096);
  1084. if (!compressed_llb) {
  1085. i915_warn_stolen(dev);
  1086. return;
  1087. }
  1088. ll_base = i915_gtt_to_phys(dev, compressed_llb->start);
  1089. if (!ll_base) {
  1090. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1091. drm_mm_put_block(compressed_fb);
  1092. drm_mm_put_block(compressed_llb);
  1093. }
  1094. }
  1095. dev_priv->cfb_size = size;
  1096. if (IS_GM45(dev)) {
  1097. g4x_disable_fbc(dev);
  1098. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  1099. } else {
  1100. i8xx_disable_fbc(dev);
  1101. I915_WRITE(FBC_CFB_BASE, cfb_base);
  1102. I915_WRITE(FBC_LL_BASE, ll_base);
  1103. }
  1104. DRM_DEBUG("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n", cfb_base,
  1105. ll_base, size >> 20);
  1106. }
  1107. /* true = enable decode, false = disable decoder */
  1108. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1109. {
  1110. struct drm_device *dev = cookie;
  1111. intel_modeset_vga_set_state(dev, state);
  1112. if (state)
  1113. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1114. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1115. else
  1116. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1117. }
  1118. static int i915_load_modeset_init(struct drm_device *dev,
  1119. unsigned long prealloc_start,
  1120. unsigned long prealloc_size,
  1121. unsigned long agp_size)
  1122. {
  1123. struct drm_i915_private *dev_priv = dev->dev_private;
  1124. int fb_bar = IS_I9XX(dev) ? 2 : 0;
  1125. int ret = 0;
  1126. dev->mode_config.fb_base = drm_get_resource_start(dev, fb_bar) &
  1127. 0xff000000;
  1128. /* Basic memrange allocator for stolen space (aka vram) */
  1129. drm_mm_init(&dev_priv->vram, 0, prealloc_size);
  1130. DRM_INFO("set up %ldM of stolen space\n", prealloc_size / (1024*1024));
  1131. /* We're off and running w/KMS */
  1132. dev_priv->mm.suspended = 0;
  1133. /* Let GEM Manage from end of prealloc space to end of aperture.
  1134. *
  1135. * However, leave one page at the end still bound to the scratch page.
  1136. * There are a number of places where the hardware apparently
  1137. * prefetches past the end of the object, and we've seen multiple
  1138. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1139. * at the last page of the aperture. One page should be enough to
  1140. * keep any prefetching inside of the aperture.
  1141. */
  1142. i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
  1143. mutex_lock(&dev->struct_mutex);
  1144. ret = i915_gem_init_ringbuffer(dev);
  1145. mutex_unlock(&dev->struct_mutex);
  1146. if (ret)
  1147. goto out;
  1148. /* Try to set up FBC with a reasonable compressed buffer size */
  1149. if (I915_HAS_FBC(dev) && i915_powersave) {
  1150. int cfb_size;
  1151. /* Try to get an 8M buffer... */
  1152. if (prealloc_size > (9*1024*1024))
  1153. cfb_size = 8*1024*1024;
  1154. else /* fall back to 7/8 of the stolen space */
  1155. cfb_size = prealloc_size * 7 / 8;
  1156. i915_setup_compression(dev, cfb_size);
  1157. }
  1158. /* Allow hardware batchbuffers unless told otherwise.
  1159. */
  1160. dev_priv->allow_batchbuffer = 1;
  1161. ret = intel_init_bios(dev);
  1162. if (ret)
  1163. DRM_INFO("failed to find VBIOS tables\n");
  1164. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1165. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1166. if (ret)
  1167. goto destroy_ringbuffer;
  1168. intel_modeset_init(dev);
  1169. ret = drm_irq_install(dev);
  1170. if (ret)
  1171. goto destroy_ringbuffer;
  1172. /* Always safe in the mode setting case. */
  1173. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1174. dev->vblank_disable_allowed = 1;
  1175. /*
  1176. * Initialize the hardware status page IRQ location.
  1177. */
  1178. I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
  1179. drm_helper_initial_config(dev);
  1180. return 0;
  1181. destroy_ringbuffer:
  1182. i915_gem_cleanup_ringbuffer(dev);
  1183. out:
  1184. return ret;
  1185. }
  1186. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1187. {
  1188. struct drm_i915_master_private *master_priv;
  1189. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1190. if (!master_priv)
  1191. return -ENOMEM;
  1192. master->driver_priv = master_priv;
  1193. return 0;
  1194. }
  1195. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1196. {
  1197. struct drm_i915_master_private *master_priv = master->driver_priv;
  1198. if (!master_priv)
  1199. return;
  1200. kfree(master_priv);
  1201. master->driver_priv = NULL;
  1202. }
  1203. static void i915_get_mem_freq(struct drm_device *dev)
  1204. {
  1205. drm_i915_private_t *dev_priv = dev->dev_private;
  1206. u32 tmp;
  1207. if (!IS_PINEVIEW(dev))
  1208. return;
  1209. tmp = I915_READ(CLKCFG);
  1210. switch (tmp & CLKCFG_FSB_MASK) {
  1211. case CLKCFG_FSB_533:
  1212. dev_priv->fsb_freq = 533; /* 133*4 */
  1213. break;
  1214. case CLKCFG_FSB_800:
  1215. dev_priv->fsb_freq = 800; /* 200*4 */
  1216. break;
  1217. case CLKCFG_FSB_667:
  1218. dev_priv->fsb_freq = 667; /* 167*4 */
  1219. break;
  1220. case CLKCFG_FSB_400:
  1221. dev_priv->fsb_freq = 400; /* 100*4 */
  1222. break;
  1223. }
  1224. switch (tmp & CLKCFG_MEM_MASK) {
  1225. case CLKCFG_MEM_533:
  1226. dev_priv->mem_freq = 533;
  1227. break;
  1228. case CLKCFG_MEM_667:
  1229. dev_priv->mem_freq = 667;
  1230. break;
  1231. case CLKCFG_MEM_800:
  1232. dev_priv->mem_freq = 800;
  1233. break;
  1234. }
  1235. }
  1236. /**
  1237. * i915_driver_load - setup chip and create an initial config
  1238. * @dev: DRM device
  1239. * @flags: startup flags
  1240. *
  1241. * The driver load routine has to do several things:
  1242. * - drive output discovery via intel_modeset_init()
  1243. * - initialize the memory manager
  1244. * - allocate initial config memory
  1245. * - setup the DRM framebuffer with the allocated memory
  1246. */
  1247. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1248. {
  1249. struct drm_i915_private *dev_priv = dev->dev_private;
  1250. resource_size_t base, size;
  1251. int ret = 0, mmio_bar;
  1252. uint32_t agp_size, prealloc_size, prealloc_start;
  1253. /* i915 has 4 more counters */
  1254. dev->counters += 4;
  1255. dev->types[6] = _DRM_STAT_IRQ;
  1256. dev->types[7] = _DRM_STAT_PRIMARY;
  1257. dev->types[8] = _DRM_STAT_SECONDARY;
  1258. dev->types[9] = _DRM_STAT_DMA;
  1259. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1260. if (dev_priv == NULL)
  1261. return -ENOMEM;
  1262. dev->dev_private = (void *)dev_priv;
  1263. dev_priv->dev = dev;
  1264. dev_priv->info = (struct intel_device_info *) flags;
  1265. /* Add register map (needed for suspend/resume) */
  1266. mmio_bar = IS_I9XX(dev) ? 0 : 1;
  1267. base = drm_get_resource_start(dev, mmio_bar);
  1268. size = drm_get_resource_len(dev, mmio_bar);
  1269. if (i915_get_bridge_dev(dev)) {
  1270. ret = -EIO;
  1271. goto free_priv;
  1272. }
  1273. dev_priv->regs = ioremap(base, size);
  1274. if (!dev_priv->regs) {
  1275. DRM_ERROR("failed to map registers\n");
  1276. ret = -EIO;
  1277. goto put_bridge;
  1278. }
  1279. dev_priv->mm.gtt_mapping =
  1280. io_mapping_create_wc(dev->agp->base,
  1281. dev->agp->agp_info.aper_size * 1024*1024);
  1282. if (dev_priv->mm.gtt_mapping == NULL) {
  1283. ret = -EIO;
  1284. goto out_rmmap;
  1285. }
  1286. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1287. * one would think, because the kernel disables PAT on first
  1288. * generation Core chips because WC PAT gets overridden by a UC
  1289. * MTRR if present. Even if a UC MTRR isn't present.
  1290. */
  1291. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1292. dev->agp->agp_info.aper_size *
  1293. 1024 * 1024,
  1294. MTRR_TYPE_WRCOMB, 1);
  1295. if (dev_priv->mm.gtt_mtrr < 0) {
  1296. DRM_INFO("MTRR allocation failed. Graphics "
  1297. "performance may suffer.\n");
  1298. }
  1299. ret = i915_probe_agp(dev, &agp_size, &prealloc_size, &prealloc_start);
  1300. if (ret)
  1301. goto out_iomapfree;
  1302. dev_priv->wq = create_singlethread_workqueue("i915");
  1303. if (dev_priv->wq == NULL) {
  1304. DRM_ERROR("Failed to create our workqueue.\n");
  1305. ret = -ENOMEM;
  1306. goto out_iomapfree;
  1307. }
  1308. /* enable GEM by default */
  1309. dev_priv->has_gem = 1;
  1310. if (prealloc_size > agp_size * 3 / 4) {
  1311. DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
  1312. "memory stolen.\n",
  1313. prealloc_size / 1024, agp_size / 1024);
  1314. DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
  1315. "updating the BIOS to fix).\n");
  1316. dev_priv->has_gem = 0;
  1317. }
  1318. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1319. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1320. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  1321. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1322. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1323. }
  1324. /* Try to make sure MCHBAR is enabled before poking at it */
  1325. intel_setup_mchbar(dev);
  1326. i915_gem_load(dev);
  1327. /* Init HWS */
  1328. if (!I915_NEED_GFX_HWS(dev)) {
  1329. ret = i915_init_phys_hws(dev);
  1330. if (ret != 0)
  1331. goto out_workqueue_free;
  1332. }
  1333. i915_get_mem_freq(dev);
  1334. /* On the 945G/GM, the chipset reports the MSI capability on the
  1335. * integrated graphics even though the support isn't actually there
  1336. * according to the published specs. It doesn't appear to function
  1337. * correctly in testing on 945G.
  1338. * This may be a side effect of MSI having been made available for PEG
  1339. * and the registers being closely associated.
  1340. *
  1341. * According to chipset errata, on the 965GM, MSI interrupts may
  1342. * be lost or delayed, but we use them anyways to avoid
  1343. * stuck interrupts on some machines.
  1344. */
  1345. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1346. pci_enable_msi(dev->pdev);
  1347. spin_lock_init(&dev_priv->user_irq_lock);
  1348. spin_lock_init(&dev_priv->error_lock);
  1349. dev_priv->user_irq_refcount = 0;
  1350. dev_priv->trace_irq_seqno = 0;
  1351. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  1352. if (ret) {
  1353. (void) i915_driver_unload(dev);
  1354. return ret;
  1355. }
  1356. /* Start out suspended */
  1357. dev_priv->mm.suspended = 1;
  1358. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1359. ret = i915_load_modeset_init(dev, prealloc_start,
  1360. prealloc_size, agp_size);
  1361. if (ret < 0) {
  1362. DRM_ERROR("failed to init modeset\n");
  1363. goto out_workqueue_free;
  1364. }
  1365. }
  1366. /* Must be done after probing outputs */
  1367. intel_opregion_init(dev, 0);
  1368. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1369. (unsigned long) dev);
  1370. return 0;
  1371. out_workqueue_free:
  1372. destroy_workqueue(dev_priv->wq);
  1373. out_iomapfree:
  1374. io_mapping_free(dev_priv->mm.gtt_mapping);
  1375. out_rmmap:
  1376. iounmap(dev_priv->regs);
  1377. put_bridge:
  1378. pci_dev_put(dev_priv->bridge_dev);
  1379. free_priv:
  1380. kfree(dev_priv);
  1381. return ret;
  1382. }
  1383. int i915_driver_unload(struct drm_device *dev)
  1384. {
  1385. struct drm_i915_private *dev_priv = dev->dev_private;
  1386. i915_destroy_error_state(dev);
  1387. destroy_workqueue(dev_priv->wq);
  1388. del_timer_sync(&dev_priv->hangcheck_timer);
  1389. io_mapping_free(dev_priv->mm.gtt_mapping);
  1390. if (dev_priv->mm.gtt_mtrr >= 0) {
  1391. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1392. dev->agp->agp_info.aper_size * 1024 * 1024);
  1393. dev_priv->mm.gtt_mtrr = -1;
  1394. }
  1395. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1396. /*
  1397. * free the memory space allocated for the child device
  1398. * config parsed from VBT
  1399. */
  1400. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1401. kfree(dev_priv->child_dev);
  1402. dev_priv->child_dev = NULL;
  1403. dev_priv->child_dev_num = 0;
  1404. }
  1405. drm_irq_uninstall(dev);
  1406. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1407. }
  1408. if (dev->pdev->msi_enabled)
  1409. pci_disable_msi(dev->pdev);
  1410. if (dev_priv->regs != NULL)
  1411. iounmap(dev_priv->regs);
  1412. intel_opregion_free(dev, 0);
  1413. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1414. intel_modeset_cleanup(dev);
  1415. i915_gem_free_all_phys_object(dev);
  1416. mutex_lock(&dev->struct_mutex);
  1417. i915_gem_cleanup_ringbuffer(dev);
  1418. mutex_unlock(&dev->struct_mutex);
  1419. drm_mm_takedown(&dev_priv->vram);
  1420. i915_gem_lastclose(dev);
  1421. intel_cleanup_overlay(dev);
  1422. }
  1423. intel_teardown_mchbar(dev);
  1424. pci_dev_put(dev_priv->bridge_dev);
  1425. kfree(dev->dev_private);
  1426. return 0;
  1427. }
  1428. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  1429. {
  1430. struct drm_i915_file_private *i915_file_priv;
  1431. DRM_DEBUG_DRIVER("\n");
  1432. i915_file_priv = (struct drm_i915_file_private *)
  1433. kmalloc(sizeof(*i915_file_priv), GFP_KERNEL);
  1434. if (!i915_file_priv)
  1435. return -ENOMEM;
  1436. file_priv->driver_priv = i915_file_priv;
  1437. INIT_LIST_HEAD(&i915_file_priv->mm.request_list);
  1438. return 0;
  1439. }
  1440. /**
  1441. * i915_driver_lastclose - clean up after all DRM clients have exited
  1442. * @dev: DRM device
  1443. *
  1444. * Take care of cleaning up after all DRM clients have exited. In the
  1445. * mode setting case, we want to restore the kernel's initial mode (just
  1446. * in case the last client left us in a bad state).
  1447. *
  1448. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1449. * and DMA structures, since the kernel won't be using them, and clea
  1450. * up any GEM state.
  1451. */
  1452. void i915_driver_lastclose(struct drm_device * dev)
  1453. {
  1454. drm_i915_private_t *dev_priv = dev->dev_private;
  1455. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1456. drm_fb_helper_restore();
  1457. return;
  1458. }
  1459. i915_gem_lastclose(dev);
  1460. if (dev_priv->agp_heap)
  1461. i915_mem_takedown(&(dev_priv->agp_heap));
  1462. i915_dma_cleanup(dev);
  1463. }
  1464. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1465. {
  1466. drm_i915_private_t *dev_priv = dev->dev_private;
  1467. i915_gem_release(dev, file_priv);
  1468. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1469. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1470. }
  1471. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  1472. {
  1473. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  1474. kfree(i915_file_priv);
  1475. }
  1476. struct drm_ioctl_desc i915_ioctls[] = {
  1477. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1478. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1479. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1480. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1481. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1482. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1483. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  1484. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1485. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1486. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  1487. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1488. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1489. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1490. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1491. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  1492. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1493. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1494. DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1495. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
  1496. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH),
  1497. DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  1498. DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  1499. DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH),
  1500. DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH),
  1501. DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1502. DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1503. DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, 0),
  1504. DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, 0),
  1505. DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, 0),
  1506. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, 0),
  1507. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, 0),
  1508. DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, 0),
  1509. DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, 0),
  1510. DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, 0),
  1511. DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, 0),
  1512. DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, 0),
  1513. DRM_IOCTL_DEF(DRM_I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
  1514. DRM_IOCTL_DEF(DRM_I915_GEM_MADVISE, i915_gem_madvise_ioctl, 0),
  1515. DRM_IOCTL_DEF(DRM_I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW),
  1516. DRM_IOCTL_DEF(DRM_I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW),
  1517. };
  1518. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1519. /**
  1520. * Determine if the device really is AGP or not.
  1521. *
  1522. * All Intel graphics chipsets are treated as AGP, even if they are really
  1523. * PCI-e.
  1524. *
  1525. * \param dev The device to be tested.
  1526. *
  1527. * \returns
  1528. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1529. */
  1530. int i915_driver_device_is_agp(struct drm_device * dev)
  1531. {
  1532. return 1;
  1533. }