drm_edid.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433
  1. /*
  2. * Copyright (c) 2006 Luc Verhaegen (quirks list)
  3. * Copyright (c) 2007-2008 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
  7. * FB layer.
  8. * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
  9. *
  10. * Permission is hereby granted, free of charge, to any person obtaining a
  11. * copy of this software and associated documentation files (the "Software"),
  12. * to deal in the Software without restriction, including without limitation
  13. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  14. * and/or sell copies of the Software, and to permit persons to whom the
  15. * Software is furnished to do so, subject to the following conditions:
  16. *
  17. * The above copyright notice and this permission notice (including the
  18. * next paragraph) shall be included in all copies or substantial portions
  19. * of the Software.
  20. *
  21. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  22. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  23. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  24. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  25. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  26. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  27. * DEALINGS IN THE SOFTWARE.
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/i2c.h>
  31. #include <linux/i2c-algo-bit.h>
  32. #include "drmP.h"
  33. #include "drm_edid.h"
  34. /*
  35. * TODO:
  36. * - support EDID 1.4 (incl. CE blocks)
  37. */
  38. /*
  39. * EDID blocks out in the wild have a variety of bugs, try to collect
  40. * them here (note that userspace may work around broken monitors first,
  41. * but fixes should make their way here so that the kernel "just works"
  42. * on as many displays as possible).
  43. */
  44. /* First detailed mode wrong, use largest 60Hz mode */
  45. #define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
  46. /* Reported 135MHz pixel clock is too high, needs adjustment */
  47. #define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
  48. /* Prefer the largest mode at 75 Hz */
  49. #define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
  50. /* Detail timing is in cm not mm */
  51. #define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
  52. /* Detailed timing descriptors have bogus size values, so just take the
  53. * maximum size and use that.
  54. */
  55. #define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
  56. /* Monitor forgot to set the first detailed is preferred bit. */
  57. #define EDID_QUIRK_FIRST_DETAILED_PREFERRED (1 << 5)
  58. /* use +hsync +vsync for detailed mode */
  59. #define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
  60. #define LEVEL_DMT 0
  61. #define LEVEL_GTF 1
  62. #define LEVEL_CVT 2
  63. static struct edid_quirk {
  64. char *vendor;
  65. int product_id;
  66. u32 quirks;
  67. } edid_quirk_list[] = {
  68. /* Acer AL1706 */
  69. { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
  70. /* Acer F51 */
  71. { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
  72. /* Unknown Acer */
  73. { "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
  74. /* Belinea 10 15 55 */
  75. { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
  76. { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
  77. /* Envision Peripherals, Inc. EN-7100e */
  78. { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
  79. /* Funai Electronics PM36B */
  80. { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
  81. EDID_QUIRK_DETAILED_IN_CM },
  82. /* LG Philips LCD LP154W01-A5 */
  83. { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
  84. { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
  85. /* Philips 107p5 CRT */
  86. { "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
  87. /* Proview AY765C */
  88. { "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
  89. /* Samsung SyncMaster 205BW. Note: irony */
  90. { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
  91. /* Samsung SyncMaster 22[5-6]BW */
  92. { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
  93. { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
  94. };
  95. /* Valid EDID header has these bytes */
  96. static const u8 edid_header[] = {
  97. 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
  98. };
  99. /**
  100. * drm_edid_is_valid - sanity check EDID data
  101. * @edid: EDID data
  102. *
  103. * Sanity check the EDID block by looking at the header, the version number
  104. * and the checksum. Return 0 if the EDID doesn't check out, or 1 if it's
  105. * valid.
  106. */
  107. bool drm_edid_is_valid(struct edid *edid)
  108. {
  109. int i, score = 0;
  110. u8 csum = 0;
  111. u8 *raw_edid = (u8 *)edid;
  112. for (i = 0; i < sizeof(edid_header); i++)
  113. if (raw_edid[i] == edid_header[i])
  114. score++;
  115. if (score == 8) ;
  116. else if (score >= 6) {
  117. DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
  118. memcpy(raw_edid, edid_header, sizeof(edid_header));
  119. } else
  120. goto bad;
  121. for (i = 0; i < EDID_LENGTH; i++)
  122. csum += raw_edid[i];
  123. if (csum) {
  124. DRM_ERROR("EDID checksum is invalid, remainder is %d\n", csum);
  125. goto bad;
  126. }
  127. if (edid->version != 1) {
  128. DRM_ERROR("EDID has major version %d, instead of 1\n", edid->version);
  129. goto bad;
  130. }
  131. if (edid->revision > 4)
  132. DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
  133. return 1;
  134. bad:
  135. if (raw_edid) {
  136. DRM_ERROR("Raw EDID:\n");
  137. print_hex_dump_bytes(KERN_ERR, DUMP_PREFIX_NONE, raw_edid, EDID_LENGTH);
  138. printk("\n");
  139. }
  140. return 0;
  141. }
  142. EXPORT_SYMBOL(drm_edid_is_valid);
  143. /**
  144. * edid_vendor - match a string against EDID's obfuscated vendor field
  145. * @edid: EDID to match
  146. * @vendor: vendor string
  147. *
  148. * Returns true if @vendor is in @edid, false otherwise
  149. */
  150. static bool edid_vendor(struct edid *edid, char *vendor)
  151. {
  152. char edid_vendor[3];
  153. edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
  154. edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
  155. ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
  156. edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
  157. return !strncmp(edid_vendor, vendor, 3);
  158. }
  159. /**
  160. * edid_get_quirks - return quirk flags for a given EDID
  161. * @edid: EDID to process
  162. *
  163. * This tells subsequent routines what fixes they need to apply.
  164. */
  165. static u32 edid_get_quirks(struct edid *edid)
  166. {
  167. struct edid_quirk *quirk;
  168. int i;
  169. for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
  170. quirk = &edid_quirk_list[i];
  171. if (edid_vendor(edid, quirk->vendor) &&
  172. (EDID_PRODUCT_ID(edid) == quirk->product_id))
  173. return quirk->quirks;
  174. }
  175. return 0;
  176. }
  177. #define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
  178. #define MODE_REFRESH_DIFF(m,r) (abs((m)->vrefresh - target_refresh))
  179. /**
  180. * edid_fixup_preferred - set preferred modes based on quirk list
  181. * @connector: has mode list to fix up
  182. * @quirks: quirks list
  183. *
  184. * Walk the mode list for @connector, clearing the preferred status
  185. * on existing modes and setting it anew for the right mode ala @quirks.
  186. */
  187. static void edid_fixup_preferred(struct drm_connector *connector,
  188. u32 quirks)
  189. {
  190. struct drm_display_mode *t, *cur_mode, *preferred_mode;
  191. int target_refresh = 0;
  192. if (list_empty(&connector->probed_modes))
  193. return;
  194. if (quirks & EDID_QUIRK_PREFER_LARGE_60)
  195. target_refresh = 60;
  196. if (quirks & EDID_QUIRK_PREFER_LARGE_75)
  197. target_refresh = 75;
  198. preferred_mode = list_first_entry(&connector->probed_modes,
  199. struct drm_display_mode, head);
  200. list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
  201. cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
  202. if (cur_mode == preferred_mode)
  203. continue;
  204. /* Largest mode is preferred */
  205. if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
  206. preferred_mode = cur_mode;
  207. /* At a given size, try to get closest to target refresh */
  208. if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
  209. MODE_REFRESH_DIFF(cur_mode, target_refresh) <
  210. MODE_REFRESH_DIFF(preferred_mode, target_refresh)) {
  211. preferred_mode = cur_mode;
  212. }
  213. }
  214. preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
  215. }
  216. /*
  217. * Add the Autogenerated from the DMT spec.
  218. * This table is copied from xfree86/modes/xf86EdidModes.c.
  219. * But the mode with Reduced blank feature is deleted.
  220. */
  221. static struct drm_display_mode drm_dmt_modes[] = {
  222. /* 640x350@85Hz */
  223. { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
  224. 736, 832, 0, 350, 382, 385, 445, 0,
  225. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  226. /* 640x400@85Hz */
  227. { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
  228. 736, 832, 0, 400, 401, 404, 445, 0,
  229. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  230. /* 720x400@85Hz */
  231. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
  232. 828, 936, 0, 400, 401, 404, 446, 0,
  233. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  234. /* 640x480@60Hz */
  235. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
  236. 752, 800, 0, 480, 489, 492, 525, 0,
  237. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  238. /* 640x480@72Hz */
  239. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
  240. 704, 832, 0, 480, 489, 492, 520, 0,
  241. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  242. /* 640x480@75Hz */
  243. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
  244. 720, 840, 0, 480, 481, 484, 500, 0,
  245. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  246. /* 640x480@85Hz */
  247. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
  248. 752, 832, 0, 480, 481, 484, 509, 0,
  249. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  250. /* 800x600@56Hz */
  251. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
  252. 896, 1024, 0, 600, 601, 603, 625, 0,
  253. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  254. /* 800x600@60Hz */
  255. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
  256. 968, 1056, 0, 600, 601, 605, 628, 0,
  257. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  258. /* 800x600@72Hz */
  259. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
  260. 976, 1040, 0, 600, 637, 643, 666, 0,
  261. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  262. /* 800x600@75Hz */
  263. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
  264. 896, 1056, 0, 600, 601, 604, 625, 0,
  265. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  266. /* 800x600@85Hz */
  267. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
  268. 896, 1048, 0, 600, 601, 604, 631, 0,
  269. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  270. /* 848x480@60Hz */
  271. { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
  272. 976, 1088, 0, 480, 486, 494, 517, 0,
  273. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  274. /* 1024x768@43Hz, interlace */
  275. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
  276. 1208, 1264, 0, 768, 768, 772, 817, 0,
  277. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  278. DRM_MODE_FLAG_INTERLACE) },
  279. /* 1024x768@60Hz */
  280. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
  281. 1184, 1344, 0, 768, 771, 777, 806, 0,
  282. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  283. /* 1024x768@70Hz */
  284. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
  285. 1184, 1328, 0, 768, 771, 777, 806, 0,
  286. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  287. /* 1024x768@75Hz */
  288. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
  289. 1136, 1312, 0, 768, 769, 772, 800, 0,
  290. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  291. /* 1024x768@85Hz */
  292. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
  293. 1072, 1376, 0, 768, 769, 772, 808, 0,
  294. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  295. /* 1152x864@75Hz */
  296. { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
  297. 1344, 1600, 0, 864, 865, 868, 900, 0,
  298. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  299. /* 1280x768@60Hz */
  300. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
  301. 1472, 1664, 0, 768, 771, 778, 798, 0,
  302. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  303. /* 1280x768@75Hz */
  304. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
  305. 1488, 1696, 0, 768, 771, 778, 805, 0,
  306. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  307. /* 1280x768@85Hz */
  308. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
  309. 1496, 1712, 0, 768, 771, 778, 809, 0,
  310. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  311. /* 1280x800@60Hz */
  312. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
  313. 1480, 1680, 0, 800, 803, 809, 831, 0,
  314. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  315. /* 1280x800@75Hz */
  316. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
  317. 1488, 1696, 0, 800, 803, 809, 838, 0,
  318. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  319. /* 1280x800@85Hz */
  320. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
  321. 1496, 1712, 0, 800, 803, 809, 843, 0,
  322. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  323. /* 1280x960@60Hz */
  324. { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
  325. 1488, 1800, 0, 960, 961, 964, 1000, 0,
  326. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  327. /* 1280x960@85Hz */
  328. { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
  329. 1504, 1728, 0, 960, 961, 964, 1011, 0,
  330. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  331. /* 1280x1024@60Hz */
  332. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
  333. 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
  334. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  335. /* 1280x1024@75Hz */
  336. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
  337. 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
  338. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  339. /* 1280x1024@85Hz */
  340. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
  341. 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
  342. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  343. /* 1360x768@60Hz */
  344. { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
  345. 1536, 1792, 0, 768, 771, 777, 795, 0,
  346. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  347. /* 1440x1050@60Hz */
  348. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
  349. 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
  350. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  351. /* 1440x1050@75Hz */
  352. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
  353. 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
  354. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  355. /* 1440x1050@85Hz */
  356. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
  357. 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
  358. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  359. /* 1440x900@60Hz */
  360. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
  361. 1672, 1904, 0, 900, 903, 909, 934, 0,
  362. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  363. /* 1440x900@75Hz */
  364. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
  365. 1688, 1936, 0, 900, 903, 909, 942, 0,
  366. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  367. /* 1440x900@85Hz */
  368. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
  369. 1696, 1952, 0, 900, 903, 909, 948, 0,
  370. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  371. /* 1600x1200@60Hz */
  372. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
  373. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  374. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  375. /* 1600x1200@65Hz */
  376. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
  377. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  378. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  379. /* 1600x1200@70Hz */
  380. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
  381. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  382. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  383. /* 1600x1200@75Hz */
  384. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 2025000, 1600, 1664,
  385. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  386. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  387. /* 1600x1200@85Hz */
  388. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
  389. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  390. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  391. /* 1680x1050@60Hz */
  392. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
  393. 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
  394. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  395. /* 1680x1050@75Hz */
  396. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
  397. 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
  398. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  399. /* 1680x1050@85Hz */
  400. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
  401. 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
  402. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  403. /* 1792x1344@60Hz */
  404. { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
  405. 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
  406. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  407. /* 1729x1344@75Hz */
  408. { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
  409. 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
  410. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  411. /* 1853x1392@60Hz */
  412. { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
  413. 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
  414. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  415. /* 1856x1392@75Hz */
  416. { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
  417. 2208, 2560, 0, 1392, 1395, 1399, 1500, 0,
  418. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  419. /* 1920x1200@60Hz */
  420. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
  421. 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
  422. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  423. /* 1920x1200@75Hz */
  424. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
  425. 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
  426. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  427. /* 1920x1200@85Hz */
  428. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
  429. 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
  430. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  431. /* 1920x1440@60Hz */
  432. { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
  433. 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
  434. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  435. /* 1920x1440@75Hz */
  436. { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
  437. 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
  438. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  439. /* 2560x1600@60Hz */
  440. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
  441. 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
  442. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  443. /* 2560x1600@75HZ */
  444. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
  445. 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
  446. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  447. /* 2560x1600@85HZ */
  448. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
  449. 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
  450. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  451. };
  452. static const int drm_num_dmt_modes =
  453. sizeof(drm_dmt_modes) / sizeof(struct drm_display_mode);
  454. static struct drm_display_mode *drm_find_dmt(struct drm_device *dev,
  455. int hsize, int vsize, int fresh)
  456. {
  457. int i;
  458. struct drm_display_mode *ptr, *mode;
  459. mode = NULL;
  460. for (i = 0; i < drm_num_dmt_modes; i++) {
  461. ptr = &drm_dmt_modes[i];
  462. if (hsize == ptr->hdisplay &&
  463. vsize == ptr->vdisplay &&
  464. fresh == drm_mode_vrefresh(ptr)) {
  465. /* get the expected default mode */
  466. mode = drm_mode_duplicate(dev, ptr);
  467. break;
  468. }
  469. }
  470. return mode;
  471. }
  472. /*
  473. * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
  474. * monitors fill with ascii space (0x20) instead.
  475. */
  476. static int
  477. bad_std_timing(u8 a, u8 b)
  478. {
  479. return (a == 0x00 && b == 0x00) ||
  480. (a == 0x01 && b == 0x01) ||
  481. (a == 0x20 && b == 0x20);
  482. }
  483. /**
  484. * drm_mode_std - convert standard mode info (width, height, refresh) into mode
  485. * @t: standard timing params
  486. * @timing_level: standard timing level
  487. *
  488. * Take the standard timing params (in this case width, aspect, and refresh)
  489. * and convert them into a real mode using CVT/GTF/DMT.
  490. *
  491. * Punts for now, but should eventually use the FB layer's CVT based mode
  492. * generation code.
  493. */
  494. struct drm_display_mode *drm_mode_std(struct drm_device *dev,
  495. struct std_timing *t,
  496. int revision,
  497. int timing_level)
  498. {
  499. struct drm_display_mode *mode;
  500. int hsize, vsize;
  501. int vrefresh_rate;
  502. unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
  503. >> EDID_TIMING_ASPECT_SHIFT;
  504. unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
  505. >> EDID_TIMING_VFREQ_SHIFT;
  506. if (bad_std_timing(t->hsize, t->vfreq_aspect))
  507. return NULL;
  508. /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
  509. hsize = t->hsize * 8 + 248;
  510. /* vrefresh_rate = vfreq + 60 */
  511. vrefresh_rate = vfreq + 60;
  512. /* the vdisplay is calculated based on the aspect ratio */
  513. if (aspect_ratio == 0) {
  514. if (revision < 3)
  515. vsize = hsize;
  516. else
  517. vsize = (hsize * 10) / 16;
  518. } else if (aspect_ratio == 1)
  519. vsize = (hsize * 3) / 4;
  520. else if (aspect_ratio == 2)
  521. vsize = (hsize * 4) / 5;
  522. else
  523. vsize = (hsize * 9) / 16;
  524. /* HDTV hack */
  525. if (hsize == 1360 && vsize == 765 && vrefresh_rate == 60) {
  526. mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
  527. false);
  528. mode->hdisplay = 1366;
  529. mode->vsync_start = mode->vsync_start - 1;
  530. mode->vsync_end = mode->vsync_end - 1;
  531. return mode;
  532. }
  533. mode = NULL;
  534. /* check whether it can be found in default mode table */
  535. mode = drm_find_dmt(dev, hsize, vsize, vrefresh_rate);
  536. if (mode)
  537. return mode;
  538. switch (timing_level) {
  539. case LEVEL_DMT:
  540. break;
  541. case LEVEL_GTF:
  542. mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
  543. break;
  544. case LEVEL_CVT:
  545. mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
  546. false);
  547. break;
  548. }
  549. return mode;
  550. }
  551. /*
  552. * EDID is delightfully ambiguous about how interlaced modes are to be
  553. * encoded. Our internal representation is of frame height, but some
  554. * HDTV detailed timings are encoded as field height.
  555. *
  556. * The format list here is from CEA, in frame size. Technically we
  557. * should be checking refresh rate too. Whatever.
  558. */
  559. static void
  560. drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
  561. struct detailed_pixel_timing *pt)
  562. {
  563. int i;
  564. static const struct {
  565. int w, h;
  566. } cea_interlaced[] = {
  567. { 1920, 1080 },
  568. { 720, 480 },
  569. { 1440, 480 },
  570. { 2880, 480 },
  571. { 720, 576 },
  572. { 1440, 576 },
  573. { 2880, 576 },
  574. };
  575. static const int n_sizes =
  576. sizeof(cea_interlaced)/sizeof(cea_interlaced[0]);
  577. if (!(pt->misc & DRM_EDID_PT_INTERLACED))
  578. return;
  579. for (i = 0; i < n_sizes; i++) {
  580. if ((mode->hdisplay == cea_interlaced[i].w) &&
  581. (mode->vdisplay == cea_interlaced[i].h / 2)) {
  582. mode->vdisplay *= 2;
  583. mode->vsync_start *= 2;
  584. mode->vsync_end *= 2;
  585. mode->vtotal *= 2;
  586. mode->vtotal |= 1;
  587. }
  588. }
  589. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  590. }
  591. /**
  592. * drm_mode_detailed - create a new mode from an EDID detailed timing section
  593. * @dev: DRM device (needed to create new mode)
  594. * @edid: EDID block
  595. * @timing: EDID detailed timing info
  596. * @quirks: quirks to apply
  597. *
  598. * An EDID detailed timing block contains enough info for us to create and
  599. * return a new struct drm_display_mode.
  600. */
  601. static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
  602. struct edid *edid,
  603. struct detailed_timing *timing,
  604. u32 quirks)
  605. {
  606. struct drm_display_mode *mode;
  607. struct detailed_pixel_timing *pt = &timing->data.pixel_data;
  608. unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
  609. unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
  610. unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
  611. unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
  612. unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
  613. unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
  614. unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) >> 2 | pt->vsync_offset_pulse_width_lo >> 4;
  615. unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
  616. /* ignore tiny modes */
  617. if (hactive < 64 || vactive < 64)
  618. return NULL;
  619. if (pt->misc & DRM_EDID_PT_STEREO) {
  620. printk(KERN_WARNING "stereo mode not supported\n");
  621. return NULL;
  622. }
  623. if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
  624. printk(KERN_WARNING "composite sync not supported\n");
  625. }
  626. /* it is incorrect if hsync/vsync width is zero */
  627. if (!hsync_pulse_width || !vsync_pulse_width) {
  628. DRM_DEBUG_KMS("Incorrect Detailed timing. "
  629. "Wrong Hsync/Vsync pulse width\n");
  630. return NULL;
  631. }
  632. mode = drm_mode_create(dev);
  633. if (!mode)
  634. return NULL;
  635. mode->type = DRM_MODE_TYPE_DRIVER;
  636. if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
  637. timing->pixel_clock = cpu_to_le16(1088);
  638. mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
  639. mode->hdisplay = hactive;
  640. mode->hsync_start = mode->hdisplay + hsync_offset;
  641. mode->hsync_end = mode->hsync_start + hsync_pulse_width;
  642. mode->htotal = mode->hdisplay + hblank;
  643. mode->vdisplay = vactive;
  644. mode->vsync_start = mode->vdisplay + vsync_offset;
  645. mode->vsync_end = mode->vsync_start + vsync_pulse_width;
  646. mode->vtotal = mode->vdisplay + vblank;
  647. /* perform the basic check for the detailed timing */
  648. if (mode->hsync_end > mode->htotal ||
  649. mode->vsync_end > mode->vtotal) {
  650. drm_mode_destroy(dev, mode);
  651. DRM_DEBUG_KMS("Incorrect detailed timing. "
  652. "Sync is beyond the blank.\n");
  653. return NULL;
  654. }
  655. /* Some EDIDs have bogus h/vtotal values */
  656. if (mode->hsync_end > mode->htotal)
  657. mode->htotal = mode->hsync_end + 1;
  658. if (mode->vsync_end > mode->vtotal)
  659. mode->vtotal = mode->vsync_end + 1;
  660. drm_mode_set_name(mode);
  661. drm_mode_do_interlace_quirk(mode, pt);
  662. if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
  663. pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
  664. }
  665. mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
  666. DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
  667. mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
  668. DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
  669. mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
  670. mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
  671. if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
  672. mode->width_mm *= 10;
  673. mode->height_mm *= 10;
  674. }
  675. if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
  676. mode->width_mm = edid->width_cm * 10;
  677. mode->height_mm = edid->height_cm * 10;
  678. }
  679. return mode;
  680. }
  681. /*
  682. * Detailed mode info for the EDID "established modes" data to use.
  683. */
  684. static struct drm_display_mode edid_est_modes[] = {
  685. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
  686. 968, 1056, 0, 600, 601, 605, 628, 0,
  687. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
  688. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
  689. 896, 1024, 0, 600, 601, 603, 625, 0,
  690. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
  691. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
  692. 720, 840, 0, 480, 481, 484, 500, 0,
  693. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
  694. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
  695. 704, 832, 0, 480, 489, 491, 520, 0,
  696. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
  697. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
  698. 768, 864, 0, 480, 483, 486, 525, 0,
  699. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
  700. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25200, 640, 656,
  701. 752, 800, 0, 480, 490, 492, 525, 0,
  702. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
  703. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
  704. 846, 900, 0, 400, 421, 423, 449, 0,
  705. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
  706. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
  707. 846, 900, 0, 400, 412, 414, 449, 0,
  708. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
  709. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
  710. 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
  711. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
  712. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78800, 1024, 1040,
  713. 1136, 1312, 0, 768, 769, 772, 800, 0,
  714. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
  715. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
  716. 1184, 1328, 0, 768, 771, 777, 806, 0,
  717. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
  718. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
  719. 1184, 1344, 0, 768, 771, 777, 806, 0,
  720. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
  721. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
  722. 1208, 1264, 0, 768, 768, 776, 817, 0,
  723. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
  724. { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
  725. 928, 1152, 0, 624, 625, 628, 667, 0,
  726. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
  727. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
  728. 896, 1056, 0, 600, 601, 604, 625, 0,
  729. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
  730. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
  731. 976, 1040, 0, 600, 637, 643, 666, 0,
  732. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
  733. { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
  734. 1344, 1600, 0, 864, 865, 868, 900, 0,
  735. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
  736. };
  737. #define EDID_EST_TIMINGS 16
  738. #define EDID_STD_TIMINGS 8
  739. #define EDID_DETAILED_TIMINGS 4
  740. /**
  741. * add_established_modes - get est. modes from EDID and add them
  742. * @edid: EDID block to scan
  743. *
  744. * Each EDID block contains a bitmap of the supported "established modes" list
  745. * (defined above). Tease them out and add them to the global modes list.
  746. */
  747. static int add_established_modes(struct drm_connector *connector, struct edid *edid)
  748. {
  749. struct drm_device *dev = connector->dev;
  750. unsigned long est_bits = edid->established_timings.t1 |
  751. (edid->established_timings.t2 << 8) |
  752. ((edid->established_timings.mfg_rsvd & 0x80) << 9);
  753. int i, modes = 0;
  754. for (i = 0; i <= EDID_EST_TIMINGS; i++)
  755. if (est_bits & (1<<i)) {
  756. struct drm_display_mode *newmode;
  757. newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
  758. if (newmode) {
  759. drm_mode_probed_add(connector, newmode);
  760. modes++;
  761. }
  762. }
  763. return modes;
  764. }
  765. /**
  766. * stanard_timing_level - get std. timing level(CVT/GTF/DMT)
  767. * @edid: EDID block to scan
  768. */
  769. static int standard_timing_level(struct edid *edid)
  770. {
  771. if (edid->revision >= 2) {
  772. if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
  773. return LEVEL_CVT;
  774. return LEVEL_GTF;
  775. }
  776. return LEVEL_DMT;
  777. }
  778. /**
  779. * add_standard_modes - get std. modes from EDID and add them
  780. * @edid: EDID block to scan
  781. *
  782. * Standard modes can be calculated using the CVT standard. Grab them from
  783. * @edid, calculate them, and add them to the list.
  784. */
  785. static int add_standard_modes(struct drm_connector *connector, struct edid *edid)
  786. {
  787. struct drm_device *dev = connector->dev;
  788. int i, modes = 0;
  789. int timing_level;
  790. timing_level = standard_timing_level(edid);
  791. for (i = 0; i < EDID_STD_TIMINGS; i++) {
  792. struct std_timing *t = &edid->standard_timings[i];
  793. struct drm_display_mode *newmode;
  794. /* If std timings bytes are 1, 1 it's empty */
  795. if (t->hsize == 1 && t->vfreq_aspect == 1)
  796. continue;
  797. newmode = drm_mode_std(dev, &edid->standard_timings[i],
  798. edid->revision, timing_level);
  799. if (newmode) {
  800. drm_mode_probed_add(connector, newmode);
  801. modes++;
  802. }
  803. }
  804. return modes;
  805. }
  806. /*
  807. * XXX fix this for:
  808. * - GTF secondary curve formula
  809. * - EDID 1.4 range offsets
  810. * - CVT extended bits
  811. */
  812. static bool
  813. mode_in_range(struct drm_display_mode *mode, struct detailed_timing *timing)
  814. {
  815. struct detailed_data_monitor_range *range;
  816. int hsync, vrefresh;
  817. range = &timing->data.other_data.data.range;
  818. hsync = drm_mode_hsync(mode);
  819. vrefresh = drm_mode_vrefresh(mode);
  820. if (hsync < range->min_hfreq_khz || hsync > range->max_hfreq_khz)
  821. return false;
  822. if (vrefresh < range->min_vfreq || vrefresh > range->max_vfreq)
  823. return false;
  824. if (range->pixel_clock_mhz && range->pixel_clock_mhz != 0xff) {
  825. /* be forgiving since it's in units of 10MHz */
  826. int max_clock = range->pixel_clock_mhz * 10 + 9;
  827. max_clock *= 1000;
  828. if (mode->clock > max_clock)
  829. return false;
  830. }
  831. return true;
  832. }
  833. /*
  834. * XXX If drm_dmt_modes ever regrows the CVT-R modes (and it will) this will
  835. * need to account for them.
  836. */
  837. static int drm_gtf_modes_for_range(struct drm_connector *connector,
  838. struct detailed_timing *timing)
  839. {
  840. int i, modes = 0;
  841. struct drm_display_mode *newmode;
  842. struct drm_device *dev = connector->dev;
  843. for (i = 0; i < drm_num_dmt_modes; i++) {
  844. if (mode_in_range(drm_dmt_modes + i, timing)) {
  845. newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
  846. if (newmode) {
  847. drm_mode_probed_add(connector, newmode);
  848. modes++;
  849. }
  850. }
  851. }
  852. return modes;
  853. }
  854. static int drm_cvt_modes(struct drm_connector *connector,
  855. struct detailed_timing *timing)
  856. {
  857. int i, j, modes = 0;
  858. struct drm_display_mode *newmode;
  859. struct drm_device *dev = connector->dev;
  860. struct cvt_timing *cvt;
  861. const int rates[] = { 60, 85, 75, 60, 50 };
  862. const u8 empty[3] = { 0, 0, 0 };
  863. for (i = 0; i < 4; i++) {
  864. int uninitialized_var(width), height;
  865. cvt = &(timing->data.other_data.data.cvt[i]);
  866. if (!memcmp(cvt->code, empty, 3))
  867. continue;
  868. height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
  869. switch (cvt->code[1] & 0x0c) {
  870. case 0x00:
  871. width = height * 4 / 3;
  872. break;
  873. case 0x04:
  874. width = height * 16 / 9;
  875. break;
  876. case 0x08:
  877. width = height * 16 / 10;
  878. break;
  879. case 0x0c:
  880. width = height * 15 / 9;
  881. break;
  882. }
  883. for (j = 1; j < 5; j++) {
  884. if (cvt->code[2] & (1 << j)) {
  885. newmode = drm_cvt_mode(dev, width, height,
  886. rates[j], j == 0,
  887. false, false);
  888. if (newmode) {
  889. drm_mode_probed_add(connector, newmode);
  890. modes++;
  891. }
  892. }
  893. }
  894. }
  895. return modes;
  896. }
  897. static int add_detailed_modes(struct drm_connector *connector,
  898. struct detailed_timing *timing,
  899. struct edid *edid, u32 quirks, int preferred)
  900. {
  901. int i, modes = 0;
  902. struct detailed_non_pixel *data = &timing->data.other_data;
  903. int timing_level = standard_timing_level(edid);
  904. int gtf = (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF);
  905. struct drm_display_mode *newmode;
  906. struct drm_device *dev = connector->dev;
  907. if (timing->pixel_clock) {
  908. newmode = drm_mode_detailed(dev, edid, timing, quirks);
  909. if (!newmode)
  910. return 0;
  911. if (preferred)
  912. newmode->type |= DRM_MODE_TYPE_PREFERRED;
  913. drm_mode_probed_add(connector, newmode);
  914. return 1;
  915. }
  916. /* other timing types */
  917. switch (data->type) {
  918. case EDID_DETAIL_MONITOR_RANGE:
  919. if (gtf)
  920. modes += drm_gtf_modes_for_range(connector, timing);
  921. break;
  922. case EDID_DETAIL_STD_MODES:
  923. /* Six modes per detailed section */
  924. for (i = 0; i < 6; i++) {
  925. struct std_timing *std;
  926. struct drm_display_mode *newmode;
  927. std = &data->data.timings[i];
  928. newmode = drm_mode_std(dev, std, edid->revision,
  929. timing_level);
  930. if (newmode) {
  931. drm_mode_probed_add(connector, newmode);
  932. modes++;
  933. }
  934. }
  935. break;
  936. case EDID_DETAIL_CVT_3BYTE:
  937. modes += drm_cvt_modes(connector, timing);
  938. break;
  939. default:
  940. break;
  941. }
  942. return modes;
  943. }
  944. /**
  945. * add_detailed_info - get detailed mode info from EDID data
  946. * @connector: attached connector
  947. * @edid: EDID block to scan
  948. * @quirks: quirks to apply
  949. *
  950. * Some of the detailed timing sections may contain mode information. Grab
  951. * it and add it to the list.
  952. */
  953. static int add_detailed_info(struct drm_connector *connector,
  954. struct edid *edid, u32 quirks)
  955. {
  956. int i, modes = 0;
  957. for (i = 0; i < EDID_DETAILED_TIMINGS; i++) {
  958. struct detailed_timing *timing = &edid->detailed_timings[i];
  959. int preferred = (i == 0) && (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
  960. /* In 1.0, only timings are allowed */
  961. if (!timing->pixel_clock && edid->version == 1 &&
  962. edid->revision == 0)
  963. continue;
  964. modes += add_detailed_modes(connector, timing, edid, quirks,
  965. preferred);
  966. }
  967. return modes;
  968. }
  969. /**
  970. * add_detailed_mode_eedid - get detailed mode info from addtional timing
  971. * EDID block
  972. * @connector: attached connector
  973. * @edid: EDID block to scan(It is only to get addtional timing EDID block)
  974. * @quirks: quirks to apply
  975. *
  976. * Some of the detailed timing sections may contain mode information. Grab
  977. * it and add it to the list.
  978. */
  979. static int add_detailed_info_eedid(struct drm_connector *connector,
  980. struct edid *edid, u32 quirks)
  981. {
  982. int i, modes = 0;
  983. char *edid_ext = NULL;
  984. struct detailed_timing *timing;
  985. int edid_ext_num;
  986. int start_offset, end_offset;
  987. int timing_level;
  988. if (edid->version == 1 && edid->revision < 3) {
  989. /* If the EDID version is less than 1.3, there is no
  990. * extension EDID.
  991. */
  992. return 0;
  993. }
  994. if (!edid->extensions) {
  995. /* if there is no extension EDID, it is unnecessary to
  996. * parse the E-EDID to get detailed info
  997. */
  998. return 0;
  999. }
  1000. /* Chose real EDID extension number */
  1001. edid_ext_num = edid->extensions > DRM_MAX_EDID_EXT_NUM ?
  1002. DRM_MAX_EDID_EXT_NUM : edid->extensions;
  1003. /* Find CEA extension */
  1004. for (i = 0; i < edid_ext_num; i++) {
  1005. edid_ext = (char *)edid + EDID_LENGTH * (i + 1);
  1006. /* This block is CEA extension */
  1007. if (edid_ext[0] == 0x02)
  1008. break;
  1009. }
  1010. if (i == edid_ext_num) {
  1011. /* if there is no additional timing EDID block, return */
  1012. return 0;
  1013. }
  1014. /* Get the start offset of detailed timing block */
  1015. start_offset = edid_ext[2];
  1016. if (start_offset == 0) {
  1017. /* If the start_offset is zero, it means that neither detailed
  1018. * info nor data block exist. In such case it is also
  1019. * unnecessary to parse the detailed timing info.
  1020. */
  1021. return 0;
  1022. }
  1023. timing_level = standard_timing_level(edid);
  1024. end_offset = EDID_LENGTH;
  1025. end_offset -= sizeof(struct detailed_timing);
  1026. for (i = start_offset; i < end_offset;
  1027. i += sizeof(struct detailed_timing)) {
  1028. timing = (struct detailed_timing *)(edid_ext + i);
  1029. modes += add_detailed_modes(connector, timing, edid, quirks, 0);
  1030. }
  1031. return modes;
  1032. }
  1033. #define DDC_ADDR 0x50
  1034. /**
  1035. * Get EDID information via I2C.
  1036. *
  1037. * \param adapter : i2c device adaptor
  1038. * \param buf : EDID data buffer to be filled
  1039. * \param len : EDID data buffer length
  1040. * \return 0 on success or -1 on failure.
  1041. *
  1042. * Try to fetch EDID information by calling i2c driver function.
  1043. */
  1044. int drm_do_probe_ddc_edid(struct i2c_adapter *adapter,
  1045. unsigned char *buf, int len)
  1046. {
  1047. unsigned char start = 0x0;
  1048. struct i2c_msg msgs[] = {
  1049. {
  1050. .addr = DDC_ADDR,
  1051. .flags = 0,
  1052. .len = 1,
  1053. .buf = &start,
  1054. }, {
  1055. .addr = DDC_ADDR,
  1056. .flags = I2C_M_RD,
  1057. .len = len,
  1058. .buf = buf,
  1059. }
  1060. };
  1061. if (i2c_transfer(adapter, msgs, 2) == 2)
  1062. return 0;
  1063. return -1;
  1064. }
  1065. EXPORT_SYMBOL(drm_do_probe_ddc_edid);
  1066. static int drm_ddc_read_edid(struct drm_connector *connector,
  1067. struct i2c_adapter *adapter,
  1068. char *buf, int len)
  1069. {
  1070. int i;
  1071. for (i = 0; i < 4; i++) {
  1072. if (drm_do_probe_ddc_edid(adapter, buf, len))
  1073. return -1;
  1074. if (drm_edid_is_valid((struct edid *)buf))
  1075. return 0;
  1076. }
  1077. /* repeated checksum failures; warn, but carry on */
  1078. dev_warn(&connector->dev->pdev->dev, "%s: EDID invalid.\n",
  1079. drm_get_connector_name(connector));
  1080. return -1;
  1081. }
  1082. /**
  1083. * drm_get_edid - get EDID data, if available
  1084. * @connector: connector we're probing
  1085. * @adapter: i2c adapter to use for DDC
  1086. *
  1087. * Poke the given connector's i2c channel to grab EDID data if possible.
  1088. *
  1089. * Return edid data or NULL if we couldn't find any.
  1090. */
  1091. struct edid *drm_get_edid(struct drm_connector *connector,
  1092. struct i2c_adapter *adapter)
  1093. {
  1094. int ret;
  1095. struct edid *edid;
  1096. edid = kmalloc(EDID_LENGTH * (DRM_MAX_EDID_EXT_NUM + 1),
  1097. GFP_KERNEL);
  1098. if (edid == NULL) {
  1099. dev_warn(&connector->dev->pdev->dev,
  1100. "Failed to allocate EDID\n");
  1101. goto end;
  1102. }
  1103. /* Read first EDID block */
  1104. ret = drm_ddc_read_edid(connector, adapter,
  1105. (unsigned char *)edid, EDID_LENGTH);
  1106. if (ret != 0)
  1107. goto clean_up;
  1108. /* There are EDID extensions to be read */
  1109. if (edid->extensions != 0) {
  1110. int edid_ext_num = edid->extensions;
  1111. if (edid_ext_num > DRM_MAX_EDID_EXT_NUM) {
  1112. dev_warn(&connector->dev->pdev->dev,
  1113. "The number of extension(%d) is "
  1114. "over max (%d), actually read number (%d)\n",
  1115. edid_ext_num, DRM_MAX_EDID_EXT_NUM,
  1116. DRM_MAX_EDID_EXT_NUM);
  1117. /* Reset EDID extension number to be read */
  1118. edid_ext_num = DRM_MAX_EDID_EXT_NUM;
  1119. }
  1120. /* Read EDID including extensions too */
  1121. ret = drm_ddc_read_edid(connector, adapter, (char *)edid,
  1122. EDID_LENGTH * (edid_ext_num + 1));
  1123. if (ret != 0)
  1124. goto clean_up;
  1125. }
  1126. connector->display_info.raw_edid = (char *)edid;
  1127. goto end;
  1128. clean_up:
  1129. kfree(edid);
  1130. edid = NULL;
  1131. end:
  1132. return edid;
  1133. }
  1134. EXPORT_SYMBOL(drm_get_edid);
  1135. #define HDMI_IDENTIFIER 0x000C03
  1136. #define VENDOR_BLOCK 0x03
  1137. /**
  1138. * drm_detect_hdmi_monitor - detect whether monitor is hdmi.
  1139. * @edid: monitor EDID information
  1140. *
  1141. * Parse the CEA extension according to CEA-861-B.
  1142. * Return true if HDMI, false if not or unknown.
  1143. */
  1144. bool drm_detect_hdmi_monitor(struct edid *edid)
  1145. {
  1146. char *edid_ext = NULL;
  1147. int i, hdmi_id, edid_ext_num;
  1148. int start_offset, end_offset;
  1149. bool is_hdmi = false;
  1150. /* No EDID or EDID extensions */
  1151. if (edid == NULL || edid->extensions == 0)
  1152. goto end;
  1153. /* Chose real EDID extension number */
  1154. edid_ext_num = edid->extensions > DRM_MAX_EDID_EXT_NUM ?
  1155. DRM_MAX_EDID_EXT_NUM : edid->extensions;
  1156. /* Find CEA extension */
  1157. for (i = 0; i < edid_ext_num; i++) {
  1158. edid_ext = (char *)edid + EDID_LENGTH * (i + 1);
  1159. /* This block is CEA extension */
  1160. if (edid_ext[0] == 0x02)
  1161. break;
  1162. }
  1163. if (i == edid_ext_num)
  1164. goto end;
  1165. /* Data block offset in CEA extension block */
  1166. start_offset = 4;
  1167. end_offset = edid_ext[2];
  1168. /*
  1169. * Because HDMI identifier is in Vendor Specific Block,
  1170. * search it from all data blocks of CEA extension.
  1171. */
  1172. for (i = start_offset; i < end_offset;
  1173. /* Increased by data block len */
  1174. i += ((edid_ext[i] & 0x1f) + 1)) {
  1175. /* Find vendor specific block */
  1176. if ((edid_ext[i] >> 5) == VENDOR_BLOCK) {
  1177. hdmi_id = edid_ext[i + 1] | (edid_ext[i + 2] << 8) |
  1178. edid_ext[i + 3] << 16;
  1179. /* Find HDMI identifier */
  1180. if (hdmi_id == HDMI_IDENTIFIER)
  1181. is_hdmi = true;
  1182. break;
  1183. }
  1184. }
  1185. end:
  1186. return is_hdmi;
  1187. }
  1188. EXPORT_SYMBOL(drm_detect_hdmi_monitor);
  1189. /**
  1190. * drm_add_edid_modes - add modes from EDID data, if available
  1191. * @connector: connector we're probing
  1192. * @edid: edid data
  1193. *
  1194. * Add the specified modes to the connector's mode list.
  1195. *
  1196. * Return number of modes added or 0 if we couldn't find any.
  1197. */
  1198. int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
  1199. {
  1200. int num_modes = 0;
  1201. u32 quirks;
  1202. if (edid == NULL) {
  1203. return 0;
  1204. }
  1205. if (!drm_edid_is_valid(edid)) {
  1206. dev_warn(&connector->dev->pdev->dev, "%s: EDID invalid.\n",
  1207. drm_get_connector_name(connector));
  1208. return 0;
  1209. }
  1210. quirks = edid_get_quirks(edid);
  1211. num_modes += add_established_modes(connector, edid);
  1212. num_modes += add_standard_modes(connector, edid);
  1213. num_modes += add_detailed_info(connector, edid, quirks);
  1214. num_modes += add_detailed_info_eedid(connector, edid, quirks);
  1215. if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
  1216. edid_fixup_preferred(connector, quirks);
  1217. connector->display_info.serration_vsync = (edid->input & DRM_EDID_INPUT_SERRATION_VSYNC) ? 1 : 0;
  1218. connector->display_info.sync_on_green = (edid->input & DRM_EDID_INPUT_SYNC_ON_GREEN) ? 1 : 0;
  1219. connector->display_info.composite_sync = (edid->input & DRM_EDID_INPUT_COMPOSITE_SYNC) ? 1 : 0;
  1220. connector->display_info.separate_syncs = (edid->input & DRM_EDID_INPUT_SEPARATE_SYNCS) ? 1 : 0;
  1221. connector->display_info.blank_to_black = (edid->input & DRM_EDID_INPUT_BLANK_TO_BLACK) ? 1 : 0;
  1222. connector->display_info.video_level = (edid->input & DRM_EDID_INPUT_VIDEO_LEVEL) >> 5;
  1223. connector->display_info.digital = (edid->input & DRM_EDID_INPUT_DIGITAL) ? 1 : 0;
  1224. connector->display_info.width_mm = edid->width_cm * 10;
  1225. connector->display_info.height_mm = edid->height_cm * 10;
  1226. connector->display_info.gamma = edid->gamma;
  1227. connector->display_info.gtf_supported = (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF) ? 1 : 0;
  1228. connector->display_info.standard_color = (edid->features & DRM_EDID_FEATURE_STANDARD_COLOR) ? 1 : 0;
  1229. connector->display_info.display_type = (edid->features & DRM_EDID_FEATURE_DISPLAY_TYPE) >> 3;
  1230. connector->display_info.active_off_supported = (edid->features & DRM_EDID_FEATURE_PM_ACTIVE_OFF) ? 1 : 0;
  1231. connector->display_info.suspend_supported = (edid->features & DRM_EDID_FEATURE_PM_SUSPEND) ? 1 : 0;
  1232. connector->display_info.standby_supported = (edid->features & DRM_EDID_FEATURE_PM_STANDBY) ? 1 : 0;
  1233. connector->display_info.gamma = edid->gamma;
  1234. return num_modes;
  1235. }
  1236. EXPORT_SYMBOL(drm_add_edid_modes);
  1237. /**
  1238. * drm_add_modes_noedid - add modes for the connectors without EDID
  1239. * @connector: connector we're probing
  1240. * @hdisplay: the horizontal display limit
  1241. * @vdisplay: the vertical display limit
  1242. *
  1243. * Add the specified modes to the connector's mode list. Only when the
  1244. * hdisplay/vdisplay is not beyond the given limit, it will be added.
  1245. *
  1246. * Return number of modes added or 0 if we couldn't find any.
  1247. */
  1248. int drm_add_modes_noedid(struct drm_connector *connector,
  1249. int hdisplay, int vdisplay)
  1250. {
  1251. int i, count, num_modes = 0;
  1252. struct drm_display_mode *mode, *ptr;
  1253. struct drm_device *dev = connector->dev;
  1254. count = sizeof(drm_dmt_modes) / sizeof(struct drm_display_mode);
  1255. if (hdisplay < 0)
  1256. hdisplay = 0;
  1257. if (vdisplay < 0)
  1258. vdisplay = 0;
  1259. for (i = 0; i < count; i++) {
  1260. ptr = &drm_dmt_modes[i];
  1261. if (hdisplay && vdisplay) {
  1262. /*
  1263. * Only when two are valid, they will be used to check
  1264. * whether the mode should be added to the mode list of
  1265. * the connector.
  1266. */
  1267. if (ptr->hdisplay > hdisplay ||
  1268. ptr->vdisplay > vdisplay)
  1269. continue;
  1270. }
  1271. if (drm_mode_vrefresh(ptr) > 61)
  1272. continue;
  1273. mode = drm_mode_duplicate(dev, ptr);
  1274. if (mode) {
  1275. drm_mode_probed_add(connector, mode);
  1276. num_modes++;
  1277. }
  1278. }
  1279. return num_modes;
  1280. }
  1281. EXPORT_SYMBOL(drm_add_modes_noedid);