sdio.h 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349
  1. /*
  2. * Marvell Wireless LAN device driver: SDIO specific definitions
  3. *
  4. * Copyright (C) 2011, Marvell International Ltd.
  5. *
  6. * This software file (the "File") is distributed by Marvell International
  7. * Ltd. under the terms of the GNU General Public License Version 2, June 1991
  8. * (the "License"). You may use, redistribute and/or modify this File in
  9. * accordance with the terms and conditions of the License, a copy of which
  10. * is available by writing to the Free Software Foundation, Inc.,
  11. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA or on the
  12. * worldwide web at http://www.gnu.org/licenses/old-licenses/gpl-2.0.txt.
  13. *
  14. * THE FILE IS DISTRIBUTED AS-IS, WITHOUT WARRANTY OF ANY KIND, AND THE
  15. * IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE
  16. * ARE EXPRESSLY DISCLAIMED. The License provides additional details about
  17. * this warranty disclaimer.
  18. */
  19. #ifndef _MWIFIEX_SDIO_H
  20. #define _MWIFIEX_SDIO_H
  21. #include <linux/mmc/sdio.h>
  22. #include <linux/mmc/sdio_ids.h>
  23. #include <linux/mmc/sdio_func.h>
  24. #include <linux/mmc/card.h>
  25. #include <linux/mmc/host.h>
  26. #include "main.h"
  27. #define SD8786_DEFAULT_FW_NAME "mrvl/sd8786_uapsta.bin"
  28. #define SD8787_DEFAULT_FW_NAME "mrvl/sd8787_uapsta.bin"
  29. #define SD8797_DEFAULT_FW_NAME "mrvl/sd8797_uapsta.bin"
  30. #define BLOCK_MODE 1
  31. #define BYTE_MODE 0
  32. #define REG_PORT 0
  33. #define MWIFIEX_SDIO_IO_PORT_MASK 0xfffff
  34. #define MWIFIEX_SDIO_BYTE_MODE_MASK 0x80000000
  35. #define SDIO_MPA_ADDR_BASE 0x1000
  36. #define CTRL_PORT 0
  37. #define CTRL_PORT_MASK 0x0001
  38. #define SDIO_MP_TX_AGGR_DEF_BUF_SIZE (8192) /* 8K */
  39. /* Multi port RX aggregation buffer size */
  40. #define SDIO_MP_RX_AGGR_DEF_BUF_SIZE (16384) /* 16K */
  41. /* Misc. Config Register : Auto Re-enable interrupts */
  42. #define AUTO_RE_ENABLE_INT BIT(4)
  43. /* Host Control Registers */
  44. /* Host Control Registers : I/O port 0 */
  45. #define IO_PORT_0_REG 0x78
  46. /* Host Control Registers : I/O port 1 */
  47. #define IO_PORT_1_REG 0x79
  48. /* Host Control Registers : I/O port 2 */
  49. #define IO_PORT_2_REG 0x7A
  50. /* Host Control Registers : Configuration */
  51. #define CONFIGURATION_REG 0x00
  52. /* Host Control Registers : Host power up */
  53. #define HOST_POWER_UP (0x1U << 1)
  54. /* Host Control Registers : Host interrupt mask */
  55. #define HOST_INT_MASK_REG 0x02
  56. /* Host Control Registers : Upload host interrupt mask */
  57. #define UP_LD_HOST_INT_MASK (0x1U)
  58. /* Host Control Registers : Download host interrupt mask */
  59. #define DN_LD_HOST_INT_MASK (0x2U)
  60. /* Disable Host interrupt mask */
  61. #define HOST_INT_DISABLE 0xff
  62. /* Host Control Registers : Host interrupt status */
  63. #define HOST_INTSTATUS_REG 0x03
  64. /* Host Control Registers : Upload host interrupt status */
  65. #define UP_LD_HOST_INT_STATUS (0x1U)
  66. /* Host Control Registers : Download host interrupt status */
  67. #define DN_LD_HOST_INT_STATUS (0x2U)
  68. /* Host Control Registers : Host interrupt RSR */
  69. #define HOST_INT_RSR_REG 0x01
  70. /* Host Control Registers : Host interrupt status */
  71. #define HOST_INT_STATUS_REG 0x28
  72. /* Card Control Registers : Card I/O ready */
  73. #define CARD_IO_READY (0x1U << 3)
  74. /* Card Control Registers : Download card ready */
  75. #define DN_LD_CARD_RDY (0x1U << 0)
  76. /* Max retry number of CMD53 write */
  77. #define MAX_WRITE_IOMEM_RETRY 2
  78. /* SDIO Tx aggregation in progress ? */
  79. #define MP_TX_AGGR_IN_PROGRESS(a) (a->mpa_tx.pkt_cnt > 0)
  80. /* SDIO Tx aggregation buffer room for next packet ? */
  81. #define MP_TX_AGGR_BUF_HAS_ROOM(a, len) ((a->mpa_tx.buf_len+len) \
  82. <= a->mpa_tx.buf_size)
  83. /* Copy current packet (SDIO Tx aggregation buffer) to SDIO buffer */
  84. #define MP_TX_AGGR_BUF_PUT(a, payload, pkt_len, port) do { \
  85. memmove(&a->mpa_tx.buf[a->mpa_tx.buf_len], \
  86. payload, pkt_len); \
  87. a->mpa_tx.buf_len += pkt_len; \
  88. if (!a->mpa_tx.pkt_cnt) \
  89. a->mpa_tx.start_port = port; \
  90. if (a->mpa_tx.start_port <= port) \
  91. a->mpa_tx.ports |= (1<<(a->mpa_tx.pkt_cnt)); \
  92. else \
  93. a->mpa_tx.ports |= (1<<(a->mpa_tx.pkt_cnt+1+ \
  94. (a->max_ports - \
  95. a->mp_end_port))); \
  96. a->mpa_tx.pkt_cnt++; \
  97. } while (0)
  98. /* SDIO Tx aggregation limit ? */
  99. #define MP_TX_AGGR_PKT_LIMIT_REACHED(a) \
  100. (a->mpa_tx.pkt_cnt == a->mpa_tx.pkt_aggr_limit)
  101. /* Reset SDIO Tx aggregation buffer parameters */
  102. #define MP_TX_AGGR_BUF_RESET(a) do { \
  103. a->mpa_tx.pkt_cnt = 0; \
  104. a->mpa_tx.buf_len = 0; \
  105. a->mpa_tx.ports = 0; \
  106. a->mpa_tx.start_port = 0; \
  107. } while (0)
  108. /* SDIO Rx aggregation limit ? */
  109. #define MP_RX_AGGR_PKT_LIMIT_REACHED(a) \
  110. (a->mpa_rx.pkt_cnt == a->mpa_rx.pkt_aggr_limit)
  111. /* SDIO Rx aggregation in progress ? */
  112. #define MP_RX_AGGR_IN_PROGRESS(a) (a->mpa_rx.pkt_cnt > 0)
  113. /* SDIO Rx aggregation buffer room for next packet ? */
  114. #define MP_RX_AGGR_BUF_HAS_ROOM(a, rx_len) \
  115. ((a->mpa_rx.buf_len+rx_len) <= a->mpa_rx.buf_size)
  116. /* Reset SDIO Rx aggregation buffer parameters */
  117. #define MP_RX_AGGR_BUF_RESET(a) do { \
  118. a->mpa_rx.pkt_cnt = 0; \
  119. a->mpa_rx.buf_len = 0; \
  120. a->mpa_rx.ports = 0; \
  121. a->mpa_rx.start_port = 0; \
  122. } while (0)
  123. /* data structure for SDIO MPA TX */
  124. struct mwifiex_sdio_mpa_tx {
  125. /* multiport tx aggregation buffer pointer */
  126. u8 *buf;
  127. u32 buf_len;
  128. u32 pkt_cnt;
  129. u32 ports;
  130. u16 start_port;
  131. u8 enabled;
  132. u32 buf_size;
  133. u32 pkt_aggr_limit;
  134. };
  135. struct mwifiex_sdio_mpa_rx {
  136. u8 *buf;
  137. u32 buf_len;
  138. u32 pkt_cnt;
  139. u32 ports;
  140. u16 start_port;
  141. struct sk_buff **skb_arr;
  142. u32 *len_arr;
  143. u8 enabled;
  144. u32 buf_size;
  145. u32 pkt_aggr_limit;
  146. };
  147. int mwifiex_bus_register(void);
  148. void mwifiex_bus_unregister(void);
  149. struct mwifiex_sdio_card_reg {
  150. u8 start_rd_port;
  151. u8 start_wr_port;
  152. u8 base_0_reg;
  153. u8 base_1_reg;
  154. u8 poll_reg;
  155. u8 host_int_enable;
  156. u8 status_reg_0;
  157. u8 status_reg_1;
  158. u8 sdio_int_mask;
  159. u32 data_port_mask;
  160. u8 max_mp_regs;
  161. u8 rd_bitmap_l;
  162. u8 rd_bitmap_u;
  163. u8 wr_bitmap_l;
  164. u8 wr_bitmap_u;
  165. u8 rd_len_p0_l;
  166. u8 rd_len_p0_u;
  167. u8 card_misc_cfg_reg;
  168. };
  169. struct sdio_mmc_card {
  170. struct sdio_func *func;
  171. struct mwifiex_adapter *adapter;
  172. const char *firmware;
  173. const struct mwifiex_sdio_card_reg *reg;
  174. u8 max_ports;
  175. u8 mp_agg_pkt_limit;
  176. u32 mp_rd_bitmap;
  177. u32 mp_wr_bitmap;
  178. u16 mp_end_port;
  179. u32 mp_data_port_mask;
  180. u8 curr_rd_port;
  181. u8 curr_wr_port;
  182. u8 *mp_regs;
  183. struct mwifiex_sdio_mpa_tx mpa_tx;
  184. struct mwifiex_sdio_mpa_rx mpa_rx;
  185. };
  186. struct mwifiex_sdio_device {
  187. const char *firmware;
  188. const struct mwifiex_sdio_card_reg *reg;
  189. u8 max_ports;
  190. u8 mp_agg_pkt_limit;
  191. };
  192. static const struct mwifiex_sdio_card_reg mwifiex_reg_sd87xx = {
  193. .start_rd_port = 1,
  194. .start_wr_port = 1,
  195. .base_0_reg = 0x0040,
  196. .base_1_reg = 0x0041,
  197. .poll_reg = 0x30,
  198. .host_int_enable = UP_LD_HOST_INT_MASK | DN_LD_HOST_INT_MASK,
  199. .status_reg_0 = 0x60,
  200. .status_reg_1 = 0x61,
  201. .sdio_int_mask = 0x3f,
  202. .data_port_mask = 0x0000fffe,
  203. .max_mp_regs = 64,
  204. .rd_bitmap_l = 0x04,
  205. .rd_bitmap_u = 0x05,
  206. .wr_bitmap_l = 0x06,
  207. .wr_bitmap_u = 0x07,
  208. .rd_len_p0_l = 0x08,
  209. .rd_len_p0_u = 0x09,
  210. .card_misc_cfg_reg = 0x6c,
  211. };
  212. static const struct mwifiex_sdio_device mwifiex_sdio_sd8786 = {
  213. .firmware = SD8786_DEFAULT_FW_NAME,
  214. .reg = &mwifiex_reg_sd87xx,
  215. .max_ports = 16,
  216. .mp_agg_pkt_limit = 8,
  217. };
  218. static const struct mwifiex_sdio_device mwifiex_sdio_sd8787 = {
  219. .firmware = SD8787_DEFAULT_FW_NAME,
  220. .reg = &mwifiex_reg_sd87xx,
  221. .max_ports = 16,
  222. .mp_agg_pkt_limit = 8,
  223. };
  224. static const struct mwifiex_sdio_device mwifiex_sdio_sd8797 = {
  225. .firmware = SD8797_DEFAULT_FW_NAME,
  226. .reg = &mwifiex_reg_sd87xx,
  227. .max_ports = 16,
  228. .mp_agg_pkt_limit = 8,
  229. };
  230. /*
  231. * .cmdrsp_complete handler
  232. */
  233. static inline int mwifiex_sdio_cmdrsp_complete(struct mwifiex_adapter *adapter,
  234. struct sk_buff *skb)
  235. {
  236. dev_kfree_skb_any(skb);
  237. return 0;
  238. }
  239. /*
  240. * .event_complete handler
  241. */
  242. static inline int mwifiex_sdio_event_complete(struct mwifiex_adapter *adapter,
  243. struct sk_buff *skb)
  244. {
  245. dev_kfree_skb_any(skb);
  246. return 0;
  247. }
  248. static inline bool
  249. mp_rx_aggr_port_limit_reached(struct sdio_mmc_card *card)
  250. {
  251. u8 tmp;
  252. if (card->curr_rd_port < card->mpa_rx.start_port) {
  253. tmp = card->mp_agg_pkt_limit;
  254. if (((card->max_ports - card->mpa_rx.start_port) +
  255. card->curr_rd_port) >= tmp)
  256. return true;
  257. }
  258. return false;
  259. }
  260. static inline bool
  261. mp_tx_aggr_port_limit_reached(struct sdio_mmc_card *card)
  262. {
  263. u16 tmp;
  264. if (card->curr_wr_port < card->mpa_tx.start_port) {
  265. tmp = card->mp_agg_pkt_limit;
  266. if (((card->max_ports - card->mpa_tx.start_port) +
  267. card->curr_wr_port) >= tmp)
  268. return true;
  269. }
  270. return false;
  271. }
  272. /* Prepare to copy current packet from card to SDIO Rx aggregation buffer */
  273. static inline void mp_rx_aggr_setup(struct sdio_mmc_card *card,
  274. struct sk_buff *skb, u8 port)
  275. {
  276. card->mpa_rx.buf_len += skb->len;
  277. if (!card->mpa_rx.pkt_cnt)
  278. card->mpa_rx.start_port = port;
  279. if (card->mpa_rx.start_port <= port)
  280. card->mpa_rx.ports |= 1 << (card->mpa_rx.pkt_cnt);
  281. else
  282. card->mpa_rx.ports |= 1 << (card->mpa_rx.pkt_cnt + 1);
  283. card->mpa_rx.skb_arr[card->mpa_rx.pkt_cnt] = skb;
  284. card->mpa_rx.len_arr[card->mpa_rx.pkt_cnt] = skb->len;
  285. card->mpa_rx.pkt_cnt++;
  286. }
  287. #endif /* _MWIFIEX_SDIO_H */