tg3.c 396 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2009 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.105"
  63. #define DRV_MODULE_RELDATE "December 2, 2009"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. #define TG3_RSS_INDIR_TBL_SIZE 128
  93. /* Do not place this n-ring entries value into the tp struct itself,
  94. * we really want to expose these constants to GCC so that modulo et
  95. * al. operations are done with shifts and masks instead of with
  96. * hw multiply/modulo instructions. Another solution would be to
  97. * replace things like '% foo' with '& (foo - 1)'.
  98. */
  99. #define TG3_RX_RCB_RING_SIZE(tp) \
  100. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  101. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  102. #define TG3_TX_RING_SIZE 512
  103. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  104. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_RING_SIZE)
  106. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  107. TG3_RX_JUMBO_RING_SIZE)
  108. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  109. TG3_RX_RCB_RING_SIZE(tp))
  110. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  111. TG3_TX_RING_SIZE)
  112. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  113. #define TG3_DMA_BYTE_ENAB 64
  114. #define TG3_RX_STD_DMA_SZ 1536
  115. #define TG3_RX_JMB_DMA_SZ 9046
  116. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  117. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  118. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  119. #define TG3_RX_STD_BUFF_RING_SIZE \
  120. (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
  121. #define TG3_RX_JMB_BUFF_RING_SIZE \
  122. (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
  123. /* minimum number of free TX descriptors required to wake up TX process */
  124. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  125. #define TG3_RAW_IP_ALIGN 2
  126. /* number of ETHTOOL_GSTATS u64's */
  127. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  128. #define TG3_NUM_TEST 6
  129. #define FIRMWARE_TG3 "tigon/tg3.bin"
  130. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  131. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  132. static char version[] __devinitdata =
  133. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  134. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  135. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  136. MODULE_LICENSE("GPL");
  137. MODULE_VERSION(DRV_MODULE_VERSION);
  138. MODULE_FIRMWARE(FIRMWARE_TG3);
  139. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  140. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  141. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  142. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  143. module_param(tg3_debug, int, 0);
  144. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  145. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  222. {}
  223. };
  224. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  225. static const struct {
  226. const char string[ETH_GSTRING_LEN];
  227. } ethtool_stats_keys[TG3_NUM_STATS] = {
  228. { "rx_octets" },
  229. { "rx_fragments" },
  230. { "rx_ucast_packets" },
  231. { "rx_mcast_packets" },
  232. { "rx_bcast_packets" },
  233. { "rx_fcs_errors" },
  234. { "rx_align_errors" },
  235. { "rx_xon_pause_rcvd" },
  236. { "rx_xoff_pause_rcvd" },
  237. { "rx_mac_ctrl_rcvd" },
  238. { "rx_xoff_entered" },
  239. { "rx_frame_too_long_errors" },
  240. { "rx_jabbers" },
  241. { "rx_undersize_packets" },
  242. { "rx_in_length_errors" },
  243. { "rx_out_length_errors" },
  244. { "rx_64_or_less_octet_packets" },
  245. { "rx_65_to_127_octet_packets" },
  246. { "rx_128_to_255_octet_packets" },
  247. { "rx_256_to_511_octet_packets" },
  248. { "rx_512_to_1023_octet_packets" },
  249. { "rx_1024_to_1522_octet_packets" },
  250. { "rx_1523_to_2047_octet_packets" },
  251. { "rx_2048_to_4095_octet_packets" },
  252. { "rx_4096_to_8191_octet_packets" },
  253. { "rx_8192_to_9022_octet_packets" },
  254. { "tx_octets" },
  255. { "tx_collisions" },
  256. { "tx_xon_sent" },
  257. { "tx_xoff_sent" },
  258. { "tx_flow_control" },
  259. { "tx_mac_errors" },
  260. { "tx_single_collisions" },
  261. { "tx_mult_collisions" },
  262. { "tx_deferred" },
  263. { "tx_excessive_collisions" },
  264. { "tx_late_collisions" },
  265. { "tx_collide_2times" },
  266. { "tx_collide_3times" },
  267. { "tx_collide_4times" },
  268. { "tx_collide_5times" },
  269. { "tx_collide_6times" },
  270. { "tx_collide_7times" },
  271. { "tx_collide_8times" },
  272. { "tx_collide_9times" },
  273. { "tx_collide_10times" },
  274. { "tx_collide_11times" },
  275. { "tx_collide_12times" },
  276. { "tx_collide_13times" },
  277. { "tx_collide_14times" },
  278. { "tx_collide_15times" },
  279. { "tx_ucast_packets" },
  280. { "tx_mcast_packets" },
  281. { "tx_bcast_packets" },
  282. { "tx_carrier_sense_errors" },
  283. { "tx_discards" },
  284. { "tx_errors" },
  285. { "dma_writeq_full" },
  286. { "dma_write_prioq_full" },
  287. { "rxbds_empty" },
  288. { "rx_discards" },
  289. { "rx_errors" },
  290. { "rx_threshold_hit" },
  291. { "dma_readq_full" },
  292. { "dma_read_prioq_full" },
  293. { "tx_comp_queue_full" },
  294. { "ring_set_send_prod_index" },
  295. { "ring_status_update" },
  296. { "nic_irqs" },
  297. { "nic_avoided_irqs" },
  298. { "nic_tx_threshold_hit" }
  299. };
  300. static const struct {
  301. const char string[ETH_GSTRING_LEN];
  302. } ethtool_test_keys[TG3_NUM_TEST] = {
  303. { "nvram test (online) " },
  304. { "link test (online) " },
  305. { "register test (offline)" },
  306. { "memory test (offline)" },
  307. { "loopback test (offline)" },
  308. { "interrupt test (offline)" },
  309. };
  310. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  311. {
  312. writel(val, tp->regs + off);
  313. }
  314. static u32 tg3_read32(struct tg3 *tp, u32 off)
  315. {
  316. return (readl(tp->regs + off));
  317. }
  318. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  319. {
  320. writel(val, tp->aperegs + off);
  321. }
  322. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  323. {
  324. return (readl(tp->aperegs + off));
  325. }
  326. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  327. {
  328. unsigned long flags;
  329. spin_lock_irqsave(&tp->indirect_lock, flags);
  330. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  331. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  332. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  333. }
  334. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  335. {
  336. writel(val, tp->regs + off);
  337. readl(tp->regs + off);
  338. }
  339. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  340. {
  341. unsigned long flags;
  342. u32 val;
  343. spin_lock_irqsave(&tp->indirect_lock, flags);
  344. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  345. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  346. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  347. return val;
  348. }
  349. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  350. {
  351. unsigned long flags;
  352. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  353. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  354. TG3_64BIT_REG_LOW, val);
  355. return;
  356. }
  357. if (off == TG3_RX_STD_PROD_IDX_REG) {
  358. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  359. TG3_64BIT_REG_LOW, val);
  360. return;
  361. }
  362. spin_lock_irqsave(&tp->indirect_lock, flags);
  363. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  364. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  365. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  366. /* In indirect mode when disabling interrupts, we also need
  367. * to clear the interrupt bit in the GRC local ctrl register.
  368. */
  369. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  370. (val == 0x1)) {
  371. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  372. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  373. }
  374. }
  375. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  376. {
  377. unsigned long flags;
  378. u32 val;
  379. spin_lock_irqsave(&tp->indirect_lock, flags);
  380. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  381. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  382. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  383. return val;
  384. }
  385. /* usec_wait specifies the wait time in usec when writing to certain registers
  386. * where it is unsafe to read back the register without some delay.
  387. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  388. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  389. */
  390. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  391. {
  392. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  393. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  394. /* Non-posted methods */
  395. tp->write32(tp, off, val);
  396. else {
  397. /* Posted method */
  398. tg3_write32(tp, off, val);
  399. if (usec_wait)
  400. udelay(usec_wait);
  401. tp->read32(tp, off);
  402. }
  403. /* Wait again after the read for the posted method to guarantee that
  404. * the wait time is met.
  405. */
  406. if (usec_wait)
  407. udelay(usec_wait);
  408. }
  409. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  410. {
  411. tp->write32_mbox(tp, off, val);
  412. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  413. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  414. tp->read32_mbox(tp, off);
  415. }
  416. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  417. {
  418. void __iomem *mbox = tp->regs + off;
  419. writel(val, mbox);
  420. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  421. writel(val, mbox);
  422. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  423. readl(mbox);
  424. }
  425. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  426. {
  427. return (readl(tp->regs + off + GRCMBOX_BASE));
  428. }
  429. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  430. {
  431. writel(val, tp->regs + off + GRCMBOX_BASE);
  432. }
  433. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  434. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  435. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  436. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  437. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  438. #define tw32(reg,val) tp->write32(tp, reg, val)
  439. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  440. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  441. #define tr32(reg) tp->read32(tp, reg)
  442. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  443. {
  444. unsigned long flags;
  445. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  446. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  447. return;
  448. spin_lock_irqsave(&tp->indirect_lock, flags);
  449. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  450. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  451. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  452. /* Always leave this as zero. */
  453. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  454. } else {
  455. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  456. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  457. /* Always leave this as zero. */
  458. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  459. }
  460. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  461. }
  462. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  463. {
  464. unsigned long flags;
  465. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  466. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  467. *val = 0;
  468. return;
  469. }
  470. spin_lock_irqsave(&tp->indirect_lock, flags);
  471. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  472. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  473. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  474. /* Always leave this as zero. */
  475. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  476. } else {
  477. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  478. *val = tr32(TG3PCI_MEM_WIN_DATA);
  479. /* Always leave this as zero. */
  480. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  481. }
  482. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  483. }
  484. static void tg3_ape_lock_init(struct tg3 *tp)
  485. {
  486. int i;
  487. /* Make sure the driver hasn't any stale locks. */
  488. for (i = 0; i < 8; i++)
  489. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  490. APE_LOCK_GRANT_DRIVER);
  491. }
  492. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  493. {
  494. int i, off;
  495. int ret = 0;
  496. u32 status;
  497. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  498. return 0;
  499. switch (locknum) {
  500. case TG3_APE_LOCK_GRC:
  501. case TG3_APE_LOCK_MEM:
  502. break;
  503. default:
  504. return -EINVAL;
  505. }
  506. off = 4 * locknum;
  507. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  508. /* Wait for up to 1 millisecond to acquire lock. */
  509. for (i = 0; i < 100; i++) {
  510. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  511. if (status == APE_LOCK_GRANT_DRIVER)
  512. break;
  513. udelay(10);
  514. }
  515. if (status != APE_LOCK_GRANT_DRIVER) {
  516. /* Revoke the lock request. */
  517. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  518. APE_LOCK_GRANT_DRIVER);
  519. ret = -EBUSY;
  520. }
  521. return ret;
  522. }
  523. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  524. {
  525. int off;
  526. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  527. return;
  528. switch (locknum) {
  529. case TG3_APE_LOCK_GRC:
  530. case TG3_APE_LOCK_MEM:
  531. break;
  532. default:
  533. return;
  534. }
  535. off = 4 * locknum;
  536. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  537. }
  538. static void tg3_disable_ints(struct tg3 *tp)
  539. {
  540. int i;
  541. tw32(TG3PCI_MISC_HOST_CTRL,
  542. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  543. for (i = 0; i < tp->irq_max; i++)
  544. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  545. }
  546. static void tg3_enable_ints(struct tg3 *tp)
  547. {
  548. int i;
  549. u32 coal_now = 0;
  550. tp->irq_sync = 0;
  551. wmb();
  552. tw32(TG3PCI_MISC_HOST_CTRL,
  553. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  554. for (i = 0; i < tp->irq_cnt; i++) {
  555. struct tg3_napi *tnapi = &tp->napi[i];
  556. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  557. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  558. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  559. coal_now |= tnapi->coal_now;
  560. }
  561. /* Force an initial interrupt */
  562. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  563. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  564. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  565. else
  566. tw32(HOSTCC_MODE, tp->coalesce_mode |
  567. HOSTCC_MODE_ENABLE | coal_now);
  568. }
  569. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  570. {
  571. struct tg3 *tp = tnapi->tp;
  572. struct tg3_hw_status *sblk = tnapi->hw_status;
  573. unsigned int work_exists = 0;
  574. /* check for phy events */
  575. if (!(tp->tg3_flags &
  576. (TG3_FLAG_USE_LINKCHG_REG |
  577. TG3_FLAG_POLL_SERDES))) {
  578. if (sblk->status & SD_STATUS_LINK_CHG)
  579. work_exists = 1;
  580. }
  581. /* check for RX/TX work to do */
  582. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  583. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  584. work_exists = 1;
  585. return work_exists;
  586. }
  587. /* tg3_int_reenable
  588. * similar to tg3_enable_ints, but it accurately determines whether there
  589. * is new work pending and can return without flushing the PIO write
  590. * which reenables interrupts
  591. */
  592. static void tg3_int_reenable(struct tg3_napi *tnapi)
  593. {
  594. struct tg3 *tp = tnapi->tp;
  595. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  596. mmiowb();
  597. /* When doing tagged status, this work check is unnecessary.
  598. * The last_tag we write above tells the chip which piece of
  599. * work we've completed.
  600. */
  601. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  602. tg3_has_work(tnapi))
  603. tw32(HOSTCC_MODE, tp->coalesce_mode |
  604. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  605. }
  606. static void tg3_napi_disable(struct tg3 *tp)
  607. {
  608. int i;
  609. for (i = tp->irq_cnt - 1; i >= 0; i--)
  610. napi_disable(&tp->napi[i].napi);
  611. }
  612. static void tg3_napi_enable(struct tg3 *tp)
  613. {
  614. int i;
  615. for (i = 0; i < tp->irq_cnt; i++)
  616. napi_enable(&tp->napi[i].napi);
  617. }
  618. static inline void tg3_netif_stop(struct tg3 *tp)
  619. {
  620. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  621. tg3_napi_disable(tp);
  622. netif_tx_disable(tp->dev);
  623. }
  624. static inline void tg3_netif_start(struct tg3 *tp)
  625. {
  626. /* NOTE: unconditional netif_tx_wake_all_queues is only
  627. * appropriate so long as all callers are assured to
  628. * have free tx slots (such as after tg3_init_hw)
  629. */
  630. netif_tx_wake_all_queues(tp->dev);
  631. tg3_napi_enable(tp);
  632. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  633. tg3_enable_ints(tp);
  634. }
  635. static void tg3_switch_clocks(struct tg3 *tp)
  636. {
  637. u32 clock_ctrl;
  638. u32 orig_clock_ctrl;
  639. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  640. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  641. return;
  642. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  643. orig_clock_ctrl = clock_ctrl;
  644. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  645. CLOCK_CTRL_CLKRUN_OENABLE |
  646. 0x1f);
  647. tp->pci_clock_ctrl = clock_ctrl;
  648. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  649. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  650. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  651. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  652. }
  653. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  654. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  655. clock_ctrl |
  656. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  657. 40);
  658. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  659. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  660. 40);
  661. }
  662. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  663. }
  664. #define PHY_BUSY_LOOPS 5000
  665. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  666. {
  667. u32 frame_val;
  668. unsigned int loops;
  669. int ret;
  670. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  671. tw32_f(MAC_MI_MODE,
  672. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  673. udelay(80);
  674. }
  675. *val = 0x0;
  676. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  677. MI_COM_PHY_ADDR_MASK);
  678. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  679. MI_COM_REG_ADDR_MASK);
  680. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  681. tw32_f(MAC_MI_COM, frame_val);
  682. loops = PHY_BUSY_LOOPS;
  683. while (loops != 0) {
  684. udelay(10);
  685. frame_val = tr32(MAC_MI_COM);
  686. if ((frame_val & MI_COM_BUSY) == 0) {
  687. udelay(5);
  688. frame_val = tr32(MAC_MI_COM);
  689. break;
  690. }
  691. loops -= 1;
  692. }
  693. ret = -EBUSY;
  694. if (loops != 0) {
  695. *val = frame_val & MI_COM_DATA_MASK;
  696. ret = 0;
  697. }
  698. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  699. tw32_f(MAC_MI_MODE, tp->mi_mode);
  700. udelay(80);
  701. }
  702. return ret;
  703. }
  704. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  705. {
  706. u32 frame_val;
  707. unsigned int loops;
  708. int ret;
  709. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  710. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  711. return 0;
  712. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  713. tw32_f(MAC_MI_MODE,
  714. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  715. udelay(80);
  716. }
  717. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  718. MI_COM_PHY_ADDR_MASK);
  719. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  720. MI_COM_REG_ADDR_MASK);
  721. frame_val |= (val & MI_COM_DATA_MASK);
  722. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  723. tw32_f(MAC_MI_COM, frame_val);
  724. loops = PHY_BUSY_LOOPS;
  725. while (loops != 0) {
  726. udelay(10);
  727. frame_val = tr32(MAC_MI_COM);
  728. if ((frame_val & MI_COM_BUSY) == 0) {
  729. udelay(5);
  730. frame_val = tr32(MAC_MI_COM);
  731. break;
  732. }
  733. loops -= 1;
  734. }
  735. ret = -EBUSY;
  736. if (loops != 0)
  737. ret = 0;
  738. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  739. tw32_f(MAC_MI_MODE, tp->mi_mode);
  740. udelay(80);
  741. }
  742. return ret;
  743. }
  744. static int tg3_bmcr_reset(struct tg3 *tp)
  745. {
  746. u32 phy_control;
  747. int limit, err;
  748. /* OK, reset it, and poll the BMCR_RESET bit until it
  749. * clears or we time out.
  750. */
  751. phy_control = BMCR_RESET;
  752. err = tg3_writephy(tp, MII_BMCR, phy_control);
  753. if (err != 0)
  754. return -EBUSY;
  755. limit = 5000;
  756. while (limit--) {
  757. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  758. if (err != 0)
  759. return -EBUSY;
  760. if ((phy_control & BMCR_RESET) == 0) {
  761. udelay(40);
  762. break;
  763. }
  764. udelay(10);
  765. }
  766. if (limit < 0)
  767. return -EBUSY;
  768. return 0;
  769. }
  770. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  771. {
  772. struct tg3 *tp = bp->priv;
  773. u32 val;
  774. spin_lock_bh(&tp->lock);
  775. if (tg3_readphy(tp, reg, &val))
  776. val = -EIO;
  777. spin_unlock_bh(&tp->lock);
  778. return val;
  779. }
  780. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  781. {
  782. struct tg3 *tp = bp->priv;
  783. u32 ret = 0;
  784. spin_lock_bh(&tp->lock);
  785. if (tg3_writephy(tp, reg, val))
  786. ret = -EIO;
  787. spin_unlock_bh(&tp->lock);
  788. return ret;
  789. }
  790. static int tg3_mdio_reset(struct mii_bus *bp)
  791. {
  792. return 0;
  793. }
  794. static void tg3_mdio_config_5785(struct tg3 *tp)
  795. {
  796. u32 val;
  797. struct phy_device *phydev;
  798. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  799. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  800. case TG3_PHY_ID_BCM50610:
  801. case TG3_PHY_ID_BCM50610M:
  802. val = MAC_PHYCFG2_50610_LED_MODES;
  803. break;
  804. case TG3_PHY_ID_BCMAC131:
  805. val = MAC_PHYCFG2_AC131_LED_MODES;
  806. break;
  807. case TG3_PHY_ID_RTL8211C:
  808. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  809. break;
  810. case TG3_PHY_ID_RTL8201E:
  811. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  812. break;
  813. default:
  814. return;
  815. }
  816. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  817. tw32(MAC_PHYCFG2, val);
  818. val = tr32(MAC_PHYCFG1);
  819. val &= ~(MAC_PHYCFG1_RGMII_INT |
  820. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  821. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  822. tw32(MAC_PHYCFG1, val);
  823. return;
  824. }
  825. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  826. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  827. MAC_PHYCFG2_FMODE_MASK_MASK |
  828. MAC_PHYCFG2_GMODE_MASK_MASK |
  829. MAC_PHYCFG2_ACT_MASK_MASK |
  830. MAC_PHYCFG2_QUAL_MASK_MASK |
  831. MAC_PHYCFG2_INBAND_ENABLE;
  832. tw32(MAC_PHYCFG2, val);
  833. val = tr32(MAC_PHYCFG1);
  834. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  835. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  836. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  837. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  838. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  839. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  840. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  841. }
  842. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  843. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  844. tw32(MAC_PHYCFG1, val);
  845. val = tr32(MAC_EXT_RGMII_MODE);
  846. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  847. MAC_RGMII_MODE_RX_QUALITY |
  848. MAC_RGMII_MODE_RX_ACTIVITY |
  849. MAC_RGMII_MODE_RX_ENG_DET |
  850. MAC_RGMII_MODE_TX_ENABLE |
  851. MAC_RGMII_MODE_TX_LOWPWR |
  852. MAC_RGMII_MODE_TX_RESET);
  853. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  854. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  855. val |= MAC_RGMII_MODE_RX_INT_B |
  856. MAC_RGMII_MODE_RX_QUALITY |
  857. MAC_RGMII_MODE_RX_ACTIVITY |
  858. MAC_RGMII_MODE_RX_ENG_DET;
  859. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  860. val |= MAC_RGMII_MODE_TX_ENABLE |
  861. MAC_RGMII_MODE_TX_LOWPWR |
  862. MAC_RGMII_MODE_TX_RESET;
  863. }
  864. tw32(MAC_EXT_RGMII_MODE, val);
  865. }
  866. static void tg3_mdio_start(struct tg3 *tp)
  867. {
  868. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  869. tw32_f(MAC_MI_MODE, tp->mi_mode);
  870. udelay(80);
  871. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  872. u32 funcnum, is_serdes;
  873. funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
  874. if (funcnum)
  875. tp->phy_addr = 2;
  876. else
  877. tp->phy_addr = 1;
  878. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  879. if (is_serdes)
  880. tp->phy_addr += 7;
  881. } else
  882. tp->phy_addr = TG3_PHY_MII_ADDR;
  883. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  884. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  885. tg3_mdio_config_5785(tp);
  886. }
  887. static int tg3_mdio_init(struct tg3 *tp)
  888. {
  889. int i;
  890. u32 reg;
  891. struct phy_device *phydev;
  892. tg3_mdio_start(tp);
  893. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  894. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  895. return 0;
  896. tp->mdio_bus = mdiobus_alloc();
  897. if (tp->mdio_bus == NULL)
  898. return -ENOMEM;
  899. tp->mdio_bus->name = "tg3 mdio bus";
  900. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  901. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  902. tp->mdio_bus->priv = tp;
  903. tp->mdio_bus->parent = &tp->pdev->dev;
  904. tp->mdio_bus->read = &tg3_mdio_read;
  905. tp->mdio_bus->write = &tg3_mdio_write;
  906. tp->mdio_bus->reset = &tg3_mdio_reset;
  907. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  908. tp->mdio_bus->irq = &tp->mdio_irq[0];
  909. for (i = 0; i < PHY_MAX_ADDR; i++)
  910. tp->mdio_bus->irq[i] = PHY_POLL;
  911. /* The bus registration will look for all the PHYs on the mdio bus.
  912. * Unfortunately, it does not ensure the PHY is powered up before
  913. * accessing the PHY ID registers. A chip reset is the
  914. * quickest way to bring the device back to an operational state..
  915. */
  916. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  917. tg3_bmcr_reset(tp);
  918. i = mdiobus_register(tp->mdio_bus);
  919. if (i) {
  920. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  921. tp->dev->name, i);
  922. mdiobus_free(tp->mdio_bus);
  923. return i;
  924. }
  925. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  926. if (!phydev || !phydev->drv) {
  927. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  928. mdiobus_unregister(tp->mdio_bus);
  929. mdiobus_free(tp->mdio_bus);
  930. return -ENODEV;
  931. }
  932. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  933. case TG3_PHY_ID_BCM57780:
  934. phydev->interface = PHY_INTERFACE_MODE_GMII;
  935. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  936. break;
  937. case TG3_PHY_ID_BCM50610:
  938. case TG3_PHY_ID_BCM50610M:
  939. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  940. PHY_BRCM_RX_REFCLK_UNUSED |
  941. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  942. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  943. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  944. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  945. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  946. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  947. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  948. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  949. /* fallthru */
  950. case TG3_PHY_ID_RTL8211C:
  951. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  952. break;
  953. case TG3_PHY_ID_RTL8201E:
  954. case TG3_PHY_ID_BCMAC131:
  955. phydev->interface = PHY_INTERFACE_MODE_MII;
  956. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  957. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  958. break;
  959. }
  960. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  961. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  962. tg3_mdio_config_5785(tp);
  963. return 0;
  964. }
  965. static void tg3_mdio_fini(struct tg3 *tp)
  966. {
  967. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  968. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  969. mdiobus_unregister(tp->mdio_bus);
  970. mdiobus_free(tp->mdio_bus);
  971. }
  972. }
  973. /* tp->lock is held. */
  974. static inline void tg3_generate_fw_event(struct tg3 *tp)
  975. {
  976. u32 val;
  977. val = tr32(GRC_RX_CPU_EVENT);
  978. val |= GRC_RX_CPU_DRIVER_EVENT;
  979. tw32_f(GRC_RX_CPU_EVENT, val);
  980. tp->last_event_jiffies = jiffies;
  981. }
  982. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  983. /* tp->lock is held. */
  984. static void tg3_wait_for_event_ack(struct tg3 *tp)
  985. {
  986. int i;
  987. unsigned int delay_cnt;
  988. long time_remain;
  989. /* If enough time has passed, no wait is necessary. */
  990. time_remain = (long)(tp->last_event_jiffies + 1 +
  991. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  992. (long)jiffies;
  993. if (time_remain < 0)
  994. return;
  995. /* Check if we can shorten the wait time. */
  996. delay_cnt = jiffies_to_usecs(time_remain);
  997. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  998. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  999. delay_cnt = (delay_cnt >> 3) + 1;
  1000. for (i = 0; i < delay_cnt; i++) {
  1001. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1002. break;
  1003. udelay(8);
  1004. }
  1005. }
  1006. /* tp->lock is held. */
  1007. static void tg3_ump_link_report(struct tg3 *tp)
  1008. {
  1009. u32 reg;
  1010. u32 val;
  1011. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1012. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1013. return;
  1014. tg3_wait_for_event_ack(tp);
  1015. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1016. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1017. val = 0;
  1018. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1019. val = reg << 16;
  1020. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1021. val |= (reg & 0xffff);
  1022. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1023. val = 0;
  1024. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1025. val = reg << 16;
  1026. if (!tg3_readphy(tp, MII_LPA, &reg))
  1027. val |= (reg & 0xffff);
  1028. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1029. val = 0;
  1030. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1031. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1032. val = reg << 16;
  1033. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1034. val |= (reg & 0xffff);
  1035. }
  1036. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1037. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1038. val = reg << 16;
  1039. else
  1040. val = 0;
  1041. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1042. tg3_generate_fw_event(tp);
  1043. }
  1044. static void tg3_link_report(struct tg3 *tp)
  1045. {
  1046. if (!netif_carrier_ok(tp->dev)) {
  1047. if (netif_msg_link(tp))
  1048. printk(KERN_INFO PFX "%s: Link is down.\n",
  1049. tp->dev->name);
  1050. tg3_ump_link_report(tp);
  1051. } else if (netif_msg_link(tp)) {
  1052. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1053. tp->dev->name,
  1054. (tp->link_config.active_speed == SPEED_1000 ?
  1055. 1000 :
  1056. (tp->link_config.active_speed == SPEED_100 ?
  1057. 100 : 10)),
  1058. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1059. "full" : "half"));
  1060. printk(KERN_INFO PFX
  1061. "%s: Flow control is %s for TX and %s for RX.\n",
  1062. tp->dev->name,
  1063. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1064. "on" : "off",
  1065. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1066. "on" : "off");
  1067. tg3_ump_link_report(tp);
  1068. }
  1069. }
  1070. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1071. {
  1072. u16 miireg;
  1073. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1074. miireg = ADVERTISE_PAUSE_CAP;
  1075. else if (flow_ctrl & FLOW_CTRL_TX)
  1076. miireg = ADVERTISE_PAUSE_ASYM;
  1077. else if (flow_ctrl & FLOW_CTRL_RX)
  1078. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1079. else
  1080. miireg = 0;
  1081. return miireg;
  1082. }
  1083. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1084. {
  1085. u16 miireg;
  1086. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1087. miireg = ADVERTISE_1000XPAUSE;
  1088. else if (flow_ctrl & FLOW_CTRL_TX)
  1089. miireg = ADVERTISE_1000XPSE_ASYM;
  1090. else if (flow_ctrl & FLOW_CTRL_RX)
  1091. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1092. else
  1093. miireg = 0;
  1094. return miireg;
  1095. }
  1096. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1097. {
  1098. u8 cap = 0;
  1099. if (lcladv & ADVERTISE_1000XPAUSE) {
  1100. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1101. if (rmtadv & LPA_1000XPAUSE)
  1102. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1103. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1104. cap = FLOW_CTRL_RX;
  1105. } else {
  1106. if (rmtadv & LPA_1000XPAUSE)
  1107. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1108. }
  1109. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1110. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1111. cap = FLOW_CTRL_TX;
  1112. }
  1113. return cap;
  1114. }
  1115. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1116. {
  1117. u8 autoneg;
  1118. u8 flowctrl = 0;
  1119. u32 old_rx_mode = tp->rx_mode;
  1120. u32 old_tx_mode = tp->tx_mode;
  1121. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1122. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1123. else
  1124. autoneg = tp->link_config.autoneg;
  1125. if (autoneg == AUTONEG_ENABLE &&
  1126. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1127. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1128. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1129. else
  1130. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1131. } else
  1132. flowctrl = tp->link_config.flowctrl;
  1133. tp->link_config.active_flowctrl = flowctrl;
  1134. if (flowctrl & FLOW_CTRL_RX)
  1135. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1136. else
  1137. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1138. if (old_rx_mode != tp->rx_mode)
  1139. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1140. if (flowctrl & FLOW_CTRL_TX)
  1141. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1142. else
  1143. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1144. if (old_tx_mode != tp->tx_mode)
  1145. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1146. }
  1147. static void tg3_adjust_link(struct net_device *dev)
  1148. {
  1149. u8 oldflowctrl, linkmesg = 0;
  1150. u32 mac_mode, lcl_adv, rmt_adv;
  1151. struct tg3 *tp = netdev_priv(dev);
  1152. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1153. spin_lock_bh(&tp->lock);
  1154. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1155. MAC_MODE_HALF_DUPLEX);
  1156. oldflowctrl = tp->link_config.active_flowctrl;
  1157. if (phydev->link) {
  1158. lcl_adv = 0;
  1159. rmt_adv = 0;
  1160. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1161. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1162. else if (phydev->speed == SPEED_1000 ||
  1163. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1164. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1165. else
  1166. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1167. if (phydev->duplex == DUPLEX_HALF)
  1168. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1169. else {
  1170. lcl_adv = tg3_advert_flowctrl_1000T(
  1171. tp->link_config.flowctrl);
  1172. if (phydev->pause)
  1173. rmt_adv = LPA_PAUSE_CAP;
  1174. if (phydev->asym_pause)
  1175. rmt_adv |= LPA_PAUSE_ASYM;
  1176. }
  1177. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1178. } else
  1179. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1180. if (mac_mode != tp->mac_mode) {
  1181. tp->mac_mode = mac_mode;
  1182. tw32_f(MAC_MODE, tp->mac_mode);
  1183. udelay(40);
  1184. }
  1185. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1186. if (phydev->speed == SPEED_10)
  1187. tw32(MAC_MI_STAT,
  1188. MAC_MI_STAT_10MBPS_MODE |
  1189. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1190. else
  1191. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1192. }
  1193. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1194. tw32(MAC_TX_LENGTHS,
  1195. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1196. (6 << TX_LENGTHS_IPG_SHIFT) |
  1197. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1198. else
  1199. tw32(MAC_TX_LENGTHS,
  1200. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1201. (6 << TX_LENGTHS_IPG_SHIFT) |
  1202. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1203. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1204. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1205. phydev->speed != tp->link_config.active_speed ||
  1206. phydev->duplex != tp->link_config.active_duplex ||
  1207. oldflowctrl != tp->link_config.active_flowctrl)
  1208. linkmesg = 1;
  1209. tp->link_config.active_speed = phydev->speed;
  1210. tp->link_config.active_duplex = phydev->duplex;
  1211. spin_unlock_bh(&tp->lock);
  1212. if (linkmesg)
  1213. tg3_link_report(tp);
  1214. }
  1215. static int tg3_phy_init(struct tg3 *tp)
  1216. {
  1217. struct phy_device *phydev;
  1218. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1219. return 0;
  1220. /* Bring the PHY back to a known state. */
  1221. tg3_bmcr_reset(tp);
  1222. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1223. /* Attach the MAC to the PHY. */
  1224. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1225. phydev->dev_flags, phydev->interface);
  1226. if (IS_ERR(phydev)) {
  1227. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1228. return PTR_ERR(phydev);
  1229. }
  1230. /* Mask with MAC supported features. */
  1231. switch (phydev->interface) {
  1232. case PHY_INTERFACE_MODE_GMII:
  1233. case PHY_INTERFACE_MODE_RGMII:
  1234. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1235. phydev->supported &= (PHY_GBIT_FEATURES |
  1236. SUPPORTED_Pause |
  1237. SUPPORTED_Asym_Pause);
  1238. break;
  1239. }
  1240. /* fallthru */
  1241. case PHY_INTERFACE_MODE_MII:
  1242. phydev->supported &= (PHY_BASIC_FEATURES |
  1243. SUPPORTED_Pause |
  1244. SUPPORTED_Asym_Pause);
  1245. break;
  1246. default:
  1247. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1248. return -EINVAL;
  1249. }
  1250. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1251. phydev->advertising = phydev->supported;
  1252. return 0;
  1253. }
  1254. static void tg3_phy_start(struct tg3 *tp)
  1255. {
  1256. struct phy_device *phydev;
  1257. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1258. return;
  1259. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1260. if (tp->link_config.phy_is_low_power) {
  1261. tp->link_config.phy_is_low_power = 0;
  1262. phydev->speed = tp->link_config.orig_speed;
  1263. phydev->duplex = tp->link_config.orig_duplex;
  1264. phydev->autoneg = tp->link_config.orig_autoneg;
  1265. phydev->advertising = tp->link_config.orig_advertising;
  1266. }
  1267. phy_start(phydev);
  1268. phy_start_aneg(phydev);
  1269. }
  1270. static void tg3_phy_stop(struct tg3 *tp)
  1271. {
  1272. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1273. return;
  1274. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1275. }
  1276. static void tg3_phy_fini(struct tg3 *tp)
  1277. {
  1278. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1279. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1280. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1281. }
  1282. }
  1283. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1284. {
  1285. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1286. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1287. }
  1288. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1289. {
  1290. u32 phytest;
  1291. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1292. u32 phy;
  1293. tg3_writephy(tp, MII_TG3_FET_TEST,
  1294. phytest | MII_TG3_FET_SHADOW_EN);
  1295. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1296. if (enable)
  1297. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1298. else
  1299. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1300. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1301. }
  1302. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1303. }
  1304. }
  1305. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1306. {
  1307. u32 reg;
  1308. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1309. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  1310. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1311. return;
  1312. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1313. tg3_phy_fet_toggle_apd(tp, enable);
  1314. return;
  1315. }
  1316. reg = MII_TG3_MISC_SHDW_WREN |
  1317. MII_TG3_MISC_SHDW_SCR5_SEL |
  1318. MII_TG3_MISC_SHDW_SCR5_LPED |
  1319. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1320. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1321. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1322. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1323. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1324. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1325. reg = MII_TG3_MISC_SHDW_WREN |
  1326. MII_TG3_MISC_SHDW_APD_SEL |
  1327. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1328. if (enable)
  1329. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1330. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1331. }
  1332. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1333. {
  1334. u32 phy;
  1335. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1336. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1337. return;
  1338. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1339. u32 ephy;
  1340. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1341. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1342. tg3_writephy(tp, MII_TG3_FET_TEST,
  1343. ephy | MII_TG3_FET_SHADOW_EN);
  1344. if (!tg3_readphy(tp, reg, &phy)) {
  1345. if (enable)
  1346. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1347. else
  1348. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1349. tg3_writephy(tp, reg, phy);
  1350. }
  1351. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1352. }
  1353. } else {
  1354. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1355. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1356. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1357. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1358. if (enable)
  1359. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1360. else
  1361. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1362. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1363. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1364. }
  1365. }
  1366. }
  1367. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1368. {
  1369. u32 val;
  1370. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1371. return;
  1372. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1373. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1374. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1375. (val | (1 << 15) | (1 << 4)));
  1376. }
  1377. static void tg3_phy_apply_otp(struct tg3 *tp)
  1378. {
  1379. u32 otp, phy;
  1380. if (!tp->phy_otp)
  1381. return;
  1382. otp = tp->phy_otp;
  1383. /* Enable SM_DSP clock and tx 6dB coding. */
  1384. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1385. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1386. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1387. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1388. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1389. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1390. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1391. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1392. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1393. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1394. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1395. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1396. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1397. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1398. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1399. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1400. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1401. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1402. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1403. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1404. /* Turn off SM_DSP clock. */
  1405. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1406. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1407. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1408. }
  1409. static int tg3_wait_macro_done(struct tg3 *tp)
  1410. {
  1411. int limit = 100;
  1412. while (limit--) {
  1413. u32 tmp32;
  1414. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1415. if ((tmp32 & 0x1000) == 0)
  1416. break;
  1417. }
  1418. }
  1419. if (limit < 0)
  1420. return -EBUSY;
  1421. return 0;
  1422. }
  1423. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1424. {
  1425. static const u32 test_pat[4][6] = {
  1426. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1427. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1428. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1429. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1430. };
  1431. int chan;
  1432. for (chan = 0; chan < 4; chan++) {
  1433. int i;
  1434. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1435. (chan * 0x2000) | 0x0200);
  1436. tg3_writephy(tp, 0x16, 0x0002);
  1437. for (i = 0; i < 6; i++)
  1438. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1439. test_pat[chan][i]);
  1440. tg3_writephy(tp, 0x16, 0x0202);
  1441. if (tg3_wait_macro_done(tp)) {
  1442. *resetp = 1;
  1443. return -EBUSY;
  1444. }
  1445. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1446. (chan * 0x2000) | 0x0200);
  1447. tg3_writephy(tp, 0x16, 0x0082);
  1448. if (tg3_wait_macro_done(tp)) {
  1449. *resetp = 1;
  1450. return -EBUSY;
  1451. }
  1452. tg3_writephy(tp, 0x16, 0x0802);
  1453. if (tg3_wait_macro_done(tp)) {
  1454. *resetp = 1;
  1455. return -EBUSY;
  1456. }
  1457. for (i = 0; i < 6; i += 2) {
  1458. u32 low, high;
  1459. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1460. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1461. tg3_wait_macro_done(tp)) {
  1462. *resetp = 1;
  1463. return -EBUSY;
  1464. }
  1465. low &= 0x7fff;
  1466. high &= 0x000f;
  1467. if (low != test_pat[chan][i] ||
  1468. high != test_pat[chan][i+1]) {
  1469. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1470. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1471. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1472. return -EBUSY;
  1473. }
  1474. }
  1475. }
  1476. return 0;
  1477. }
  1478. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1479. {
  1480. int chan;
  1481. for (chan = 0; chan < 4; chan++) {
  1482. int i;
  1483. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1484. (chan * 0x2000) | 0x0200);
  1485. tg3_writephy(tp, 0x16, 0x0002);
  1486. for (i = 0; i < 6; i++)
  1487. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1488. tg3_writephy(tp, 0x16, 0x0202);
  1489. if (tg3_wait_macro_done(tp))
  1490. return -EBUSY;
  1491. }
  1492. return 0;
  1493. }
  1494. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1495. {
  1496. u32 reg32, phy9_orig;
  1497. int retries, do_phy_reset, err;
  1498. retries = 10;
  1499. do_phy_reset = 1;
  1500. do {
  1501. if (do_phy_reset) {
  1502. err = tg3_bmcr_reset(tp);
  1503. if (err)
  1504. return err;
  1505. do_phy_reset = 0;
  1506. }
  1507. /* Disable transmitter and interrupt. */
  1508. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1509. continue;
  1510. reg32 |= 0x3000;
  1511. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1512. /* Set full-duplex, 1000 mbps. */
  1513. tg3_writephy(tp, MII_BMCR,
  1514. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1515. /* Set to master mode. */
  1516. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1517. continue;
  1518. tg3_writephy(tp, MII_TG3_CTRL,
  1519. (MII_TG3_CTRL_AS_MASTER |
  1520. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1521. /* Enable SM_DSP_CLOCK and 6dB. */
  1522. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1523. /* Block the PHY control access. */
  1524. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1525. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1526. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1527. if (!err)
  1528. break;
  1529. } while (--retries);
  1530. err = tg3_phy_reset_chanpat(tp);
  1531. if (err)
  1532. return err;
  1533. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1534. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1535. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1536. tg3_writephy(tp, 0x16, 0x0000);
  1537. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1538. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1539. /* Set Extended packet length bit for jumbo frames */
  1540. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1541. }
  1542. else {
  1543. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1544. }
  1545. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1546. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1547. reg32 &= ~0x3000;
  1548. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1549. } else if (!err)
  1550. err = -EBUSY;
  1551. return err;
  1552. }
  1553. /* This will reset the tigon3 PHY if there is no valid
  1554. * link unless the FORCE argument is non-zero.
  1555. */
  1556. static int tg3_phy_reset(struct tg3 *tp)
  1557. {
  1558. u32 cpmuctrl;
  1559. u32 phy_status;
  1560. int err;
  1561. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1562. u32 val;
  1563. val = tr32(GRC_MISC_CFG);
  1564. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1565. udelay(40);
  1566. }
  1567. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1568. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1569. if (err != 0)
  1570. return -EBUSY;
  1571. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1572. netif_carrier_off(tp->dev);
  1573. tg3_link_report(tp);
  1574. }
  1575. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1576. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1577. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1578. err = tg3_phy_reset_5703_4_5(tp);
  1579. if (err)
  1580. return err;
  1581. goto out;
  1582. }
  1583. cpmuctrl = 0;
  1584. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1585. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1586. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1587. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1588. tw32(TG3_CPMU_CTRL,
  1589. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1590. }
  1591. err = tg3_bmcr_reset(tp);
  1592. if (err)
  1593. return err;
  1594. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1595. u32 phy;
  1596. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1597. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1598. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1599. }
  1600. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1601. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1602. u32 val;
  1603. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1604. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1605. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1606. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1607. udelay(40);
  1608. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1609. }
  1610. }
  1611. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  1612. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES))
  1613. return 0;
  1614. tg3_phy_apply_otp(tp);
  1615. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1616. tg3_phy_toggle_apd(tp, true);
  1617. else
  1618. tg3_phy_toggle_apd(tp, false);
  1619. out:
  1620. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1621. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1622. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1623. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1624. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1625. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1626. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1627. }
  1628. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1629. tg3_writephy(tp, 0x1c, 0x8d68);
  1630. tg3_writephy(tp, 0x1c, 0x8d68);
  1631. }
  1632. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1633. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1634. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1635. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1636. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1637. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1638. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1639. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1640. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1641. }
  1642. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1643. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1644. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1645. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1646. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1647. tg3_writephy(tp, MII_TG3_TEST1,
  1648. MII_TG3_TEST1_TRIM_EN | 0x4);
  1649. } else
  1650. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1651. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1652. }
  1653. /* Set Extended packet length bit (bit 14) on all chips that */
  1654. /* support jumbo frames */
  1655. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1656. /* Cannot do read-modify-write on 5401 */
  1657. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1658. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1659. u32 phy_reg;
  1660. /* Set bit 14 with read-modify-write to preserve other bits */
  1661. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1662. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1663. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1664. }
  1665. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1666. * jumbo frames transmission.
  1667. */
  1668. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1669. u32 phy_reg;
  1670. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1671. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1672. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1673. }
  1674. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1675. /* adjust output voltage */
  1676. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1677. }
  1678. tg3_phy_toggle_automdix(tp, 1);
  1679. tg3_phy_set_wirespeed(tp);
  1680. return 0;
  1681. }
  1682. static void tg3_frob_aux_power(struct tg3 *tp)
  1683. {
  1684. struct tg3 *tp_peer = tp;
  1685. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1686. return;
  1687. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1688. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1689. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1690. struct net_device *dev_peer;
  1691. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1692. /* remove_one() may have been run on the peer. */
  1693. if (!dev_peer)
  1694. tp_peer = tp;
  1695. else
  1696. tp_peer = netdev_priv(dev_peer);
  1697. }
  1698. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1699. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1700. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1701. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1702. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1703. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1704. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1705. (GRC_LCLCTRL_GPIO_OE0 |
  1706. GRC_LCLCTRL_GPIO_OE1 |
  1707. GRC_LCLCTRL_GPIO_OE2 |
  1708. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1709. GRC_LCLCTRL_GPIO_OUTPUT1),
  1710. 100);
  1711. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1712. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1713. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1714. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1715. GRC_LCLCTRL_GPIO_OE1 |
  1716. GRC_LCLCTRL_GPIO_OE2 |
  1717. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1718. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1719. tp->grc_local_ctrl;
  1720. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1721. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1722. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1723. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1724. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1725. } else {
  1726. u32 no_gpio2;
  1727. u32 grc_local_ctrl = 0;
  1728. if (tp_peer != tp &&
  1729. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1730. return;
  1731. /* Workaround to prevent overdrawing Amps. */
  1732. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1733. ASIC_REV_5714) {
  1734. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1735. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1736. grc_local_ctrl, 100);
  1737. }
  1738. /* On 5753 and variants, GPIO2 cannot be used. */
  1739. no_gpio2 = tp->nic_sram_data_cfg &
  1740. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1741. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1742. GRC_LCLCTRL_GPIO_OE1 |
  1743. GRC_LCLCTRL_GPIO_OE2 |
  1744. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1745. GRC_LCLCTRL_GPIO_OUTPUT2;
  1746. if (no_gpio2) {
  1747. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1748. GRC_LCLCTRL_GPIO_OUTPUT2);
  1749. }
  1750. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1751. grc_local_ctrl, 100);
  1752. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1753. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1754. grc_local_ctrl, 100);
  1755. if (!no_gpio2) {
  1756. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1757. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1758. grc_local_ctrl, 100);
  1759. }
  1760. }
  1761. } else {
  1762. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1763. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1764. if (tp_peer != tp &&
  1765. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1766. return;
  1767. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1768. (GRC_LCLCTRL_GPIO_OE1 |
  1769. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1770. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1771. GRC_LCLCTRL_GPIO_OE1, 100);
  1772. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1773. (GRC_LCLCTRL_GPIO_OE1 |
  1774. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1775. }
  1776. }
  1777. }
  1778. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1779. {
  1780. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1781. return 1;
  1782. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1783. if (speed != SPEED_10)
  1784. return 1;
  1785. } else if (speed == SPEED_10)
  1786. return 1;
  1787. return 0;
  1788. }
  1789. static int tg3_setup_phy(struct tg3 *, int);
  1790. #define RESET_KIND_SHUTDOWN 0
  1791. #define RESET_KIND_INIT 1
  1792. #define RESET_KIND_SUSPEND 2
  1793. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1794. static int tg3_halt_cpu(struct tg3 *, u32);
  1795. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1796. {
  1797. u32 val;
  1798. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1799. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1800. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1801. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1802. sg_dig_ctrl |=
  1803. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1804. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1805. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1806. }
  1807. return;
  1808. }
  1809. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1810. tg3_bmcr_reset(tp);
  1811. val = tr32(GRC_MISC_CFG);
  1812. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1813. udelay(40);
  1814. return;
  1815. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1816. u32 phytest;
  1817. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1818. u32 phy;
  1819. tg3_writephy(tp, MII_ADVERTISE, 0);
  1820. tg3_writephy(tp, MII_BMCR,
  1821. BMCR_ANENABLE | BMCR_ANRESTART);
  1822. tg3_writephy(tp, MII_TG3_FET_TEST,
  1823. phytest | MII_TG3_FET_SHADOW_EN);
  1824. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1825. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1826. tg3_writephy(tp,
  1827. MII_TG3_FET_SHDW_AUXMODE4,
  1828. phy);
  1829. }
  1830. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1831. }
  1832. return;
  1833. } else if (do_low_power) {
  1834. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1835. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1836. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1837. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1838. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1839. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1840. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1841. }
  1842. /* The PHY should not be powered down on some chips because
  1843. * of bugs.
  1844. */
  1845. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1846. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1847. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1848. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1849. return;
  1850. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1851. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1852. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1853. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1854. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1855. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1856. }
  1857. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1858. }
  1859. /* tp->lock is held. */
  1860. static int tg3_nvram_lock(struct tg3 *tp)
  1861. {
  1862. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1863. int i;
  1864. if (tp->nvram_lock_cnt == 0) {
  1865. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1866. for (i = 0; i < 8000; i++) {
  1867. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1868. break;
  1869. udelay(20);
  1870. }
  1871. if (i == 8000) {
  1872. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1873. return -ENODEV;
  1874. }
  1875. }
  1876. tp->nvram_lock_cnt++;
  1877. }
  1878. return 0;
  1879. }
  1880. /* tp->lock is held. */
  1881. static void tg3_nvram_unlock(struct tg3 *tp)
  1882. {
  1883. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1884. if (tp->nvram_lock_cnt > 0)
  1885. tp->nvram_lock_cnt--;
  1886. if (tp->nvram_lock_cnt == 0)
  1887. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1888. }
  1889. }
  1890. /* tp->lock is held. */
  1891. static void tg3_enable_nvram_access(struct tg3 *tp)
  1892. {
  1893. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1894. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1895. u32 nvaccess = tr32(NVRAM_ACCESS);
  1896. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1897. }
  1898. }
  1899. /* tp->lock is held. */
  1900. static void tg3_disable_nvram_access(struct tg3 *tp)
  1901. {
  1902. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1903. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1904. u32 nvaccess = tr32(NVRAM_ACCESS);
  1905. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1906. }
  1907. }
  1908. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1909. u32 offset, u32 *val)
  1910. {
  1911. u32 tmp;
  1912. int i;
  1913. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1914. return -EINVAL;
  1915. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1916. EEPROM_ADDR_DEVID_MASK |
  1917. EEPROM_ADDR_READ);
  1918. tw32(GRC_EEPROM_ADDR,
  1919. tmp |
  1920. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1921. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1922. EEPROM_ADDR_ADDR_MASK) |
  1923. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1924. for (i = 0; i < 1000; i++) {
  1925. tmp = tr32(GRC_EEPROM_ADDR);
  1926. if (tmp & EEPROM_ADDR_COMPLETE)
  1927. break;
  1928. msleep(1);
  1929. }
  1930. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1931. return -EBUSY;
  1932. tmp = tr32(GRC_EEPROM_DATA);
  1933. /*
  1934. * The data will always be opposite the native endian
  1935. * format. Perform a blind byteswap to compensate.
  1936. */
  1937. *val = swab32(tmp);
  1938. return 0;
  1939. }
  1940. #define NVRAM_CMD_TIMEOUT 10000
  1941. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1942. {
  1943. int i;
  1944. tw32(NVRAM_CMD, nvram_cmd);
  1945. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1946. udelay(10);
  1947. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1948. udelay(10);
  1949. break;
  1950. }
  1951. }
  1952. if (i == NVRAM_CMD_TIMEOUT)
  1953. return -EBUSY;
  1954. return 0;
  1955. }
  1956. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1957. {
  1958. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1959. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1960. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1961. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1962. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1963. addr = ((addr / tp->nvram_pagesize) <<
  1964. ATMEL_AT45DB0X1B_PAGE_POS) +
  1965. (addr % tp->nvram_pagesize);
  1966. return addr;
  1967. }
  1968. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1969. {
  1970. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1971. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1972. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1973. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1974. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1975. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1976. tp->nvram_pagesize) +
  1977. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1978. return addr;
  1979. }
  1980. /* NOTE: Data read in from NVRAM is byteswapped according to
  1981. * the byteswapping settings for all other register accesses.
  1982. * tg3 devices are BE devices, so on a BE machine, the data
  1983. * returned will be exactly as it is seen in NVRAM. On a LE
  1984. * machine, the 32-bit value will be byteswapped.
  1985. */
  1986. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1987. {
  1988. int ret;
  1989. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1990. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1991. offset = tg3_nvram_phys_addr(tp, offset);
  1992. if (offset > NVRAM_ADDR_MSK)
  1993. return -EINVAL;
  1994. ret = tg3_nvram_lock(tp);
  1995. if (ret)
  1996. return ret;
  1997. tg3_enable_nvram_access(tp);
  1998. tw32(NVRAM_ADDR, offset);
  1999. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2000. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2001. if (ret == 0)
  2002. *val = tr32(NVRAM_RDDATA);
  2003. tg3_disable_nvram_access(tp);
  2004. tg3_nvram_unlock(tp);
  2005. return ret;
  2006. }
  2007. /* Ensures NVRAM data is in bytestream format. */
  2008. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2009. {
  2010. u32 v;
  2011. int res = tg3_nvram_read(tp, offset, &v);
  2012. if (!res)
  2013. *val = cpu_to_be32(v);
  2014. return res;
  2015. }
  2016. /* tp->lock is held. */
  2017. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2018. {
  2019. u32 addr_high, addr_low;
  2020. int i;
  2021. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2022. tp->dev->dev_addr[1]);
  2023. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2024. (tp->dev->dev_addr[3] << 16) |
  2025. (tp->dev->dev_addr[4] << 8) |
  2026. (tp->dev->dev_addr[5] << 0));
  2027. for (i = 0; i < 4; i++) {
  2028. if (i == 1 && skip_mac_1)
  2029. continue;
  2030. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2031. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2032. }
  2033. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2034. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2035. for (i = 0; i < 12; i++) {
  2036. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2037. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2038. }
  2039. }
  2040. addr_high = (tp->dev->dev_addr[0] +
  2041. tp->dev->dev_addr[1] +
  2042. tp->dev->dev_addr[2] +
  2043. tp->dev->dev_addr[3] +
  2044. tp->dev->dev_addr[4] +
  2045. tp->dev->dev_addr[5]) &
  2046. TX_BACKOFF_SEED_MASK;
  2047. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2048. }
  2049. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2050. {
  2051. u32 misc_host_ctrl;
  2052. bool device_should_wake, do_low_power;
  2053. /* Make sure register accesses (indirect or otherwise)
  2054. * will function correctly.
  2055. */
  2056. pci_write_config_dword(tp->pdev,
  2057. TG3PCI_MISC_HOST_CTRL,
  2058. tp->misc_host_ctrl);
  2059. switch (state) {
  2060. case PCI_D0:
  2061. pci_enable_wake(tp->pdev, state, false);
  2062. pci_set_power_state(tp->pdev, PCI_D0);
  2063. /* Switch out of Vaux if it is a NIC */
  2064. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2065. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2066. return 0;
  2067. case PCI_D1:
  2068. case PCI_D2:
  2069. case PCI_D3hot:
  2070. break;
  2071. default:
  2072. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  2073. tp->dev->name, state);
  2074. return -EINVAL;
  2075. }
  2076. /* Restore the CLKREQ setting. */
  2077. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2078. u16 lnkctl;
  2079. pci_read_config_word(tp->pdev,
  2080. tp->pcie_cap + PCI_EXP_LNKCTL,
  2081. &lnkctl);
  2082. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2083. pci_write_config_word(tp->pdev,
  2084. tp->pcie_cap + PCI_EXP_LNKCTL,
  2085. lnkctl);
  2086. }
  2087. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2088. tw32(TG3PCI_MISC_HOST_CTRL,
  2089. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2090. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2091. device_may_wakeup(&tp->pdev->dev) &&
  2092. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2093. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2094. do_low_power = false;
  2095. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2096. !tp->link_config.phy_is_low_power) {
  2097. struct phy_device *phydev;
  2098. u32 phyid, advertising;
  2099. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2100. tp->link_config.phy_is_low_power = 1;
  2101. tp->link_config.orig_speed = phydev->speed;
  2102. tp->link_config.orig_duplex = phydev->duplex;
  2103. tp->link_config.orig_autoneg = phydev->autoneg;
  2104. tp->link_config.orig_advertising = phydev->advertising;
  2105. advertising = ADVERTISED_TP |
  2106. ADVERTISED_Pause |
  2107. ADVERTISED_Autoneg |
  2108. ADVERTISED_10baseT_Half;
  2109. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2110. device_should_wake) {
  2111. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2112. advertising |=
  2113. ADVERTISED_100baseT_Half |
  2114. ADVERTISED_100baseT_Full |
  2115. ADVERTISED_10baseT_Full;
  2116. else
  2117. advertising |= ADVERTISED_10baseT_Full;
  2118. }
  2119. phydev->advertising = advertising;
  2120. phy_start_aneg(phydev);
  2121. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2122. if (phyid != TG3_PHY_ID_BCMAC131) {
  2123. phyid &= TG3_PHY_OUI_MASK;
  2124. if (phyid == TG3_PHY_OUI_1 ||
  2125. phyid == TG3_PHY_OUI_2 ||
  2126. phyid == TG3_PHY_OUI_3)
  2127. do_low_power = true;
  2128. }
  2129. }
  2130. } else {
  2131. do_low_power = true;
  2132. if (tp->link_config.phy_is_low_power == 0) {
  2133. tp->link_config.phy_is_low_power = 1;
  2134. tp->link_config.orig_speed = tp->link_config.speed;
  2135. tp->link_config.orig_duplex = tp->link_config.duplex;
  2136. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2137. }
  2138. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2139. tp->link_config.speed = SPEED_10;
  2140. tp->link_config.duplex = DUPLEX_HALF;
  2141. tp->link_config.autoneg = AUTONEG_ENABLE;
  2142. tg3_setup_phy(tp, 0);
  2143. }
  2144. }
  2145. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2146. u32 val;
  2147. val = tr32(GRC_VCPU_EXT_CTRL);
  2148. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2149. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2150. int i;
  2151. u32 val;
  2152. for (i = 0; i < 200; i++) {
  2153. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2154. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2155. break;
  2156. msleep(1);
  2157. }
  2158. }
  2159. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2160. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2161. WOL_DRV_STATE_SHUTDOWN |
  2162. WOL_DRV_WOL |
  2163. WOL_SET_MAGIC_PKT);
  2164. if (device_should_wake) {
  2165. u32 mac_mode;
  2166. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2167. if (do_low_power) {
  2168. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2169. udelay(40);
  2170. }
  2171. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2172. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2173. else
  2174. mac_mode = MAC_MODE_PORT_MODE_MII;
  2175. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2176. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2177. ASIC_REV_5700) {
  2178. u32 speed = (tp->tg3_flags &
  2179. TG3_FLAG_WOL_SPEED_100MB) ?
  2180. SPEED_100 : SPEED_10;
  2181. if (tg3_5700_link_polarity(tp, speed))
  2182. mac_mode |= MAC_MODE_LINK_POLARITY;
  2183. else
  2184. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2185. }
  2186. } else {
  2187. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2188. }
  2189. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2190. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2191. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2192. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2193. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2194. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2195. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2196. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2197. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2198. mac_mode |= tp->mac_mode &
  2199. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2200. if (mac_mode & MAC_MODE_APE_TX_EN)
  2201. mac_mode |= MAC_MODE_TDE_ENABLE;
  2202. }
  2203. tw32_f(MAC_MODE, mac_mode);
  2204. udelay(100);
  2205. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2206. udelay(10);
  2207. }
  2208. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2209. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2210. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2211. u32 base_val;
  2212. base_val = tp->pci_clock_ctrl;
  2213. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2214. CLOCK_CTRL_TXCLK_DISABLE);
  2215. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2216. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2217. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2218. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2219. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2220. /* do nothing */
  2221. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2222. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2223. u32 newbits1, newbits2;
  2224. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2225. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2226. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2227. CLOCK_CTRL_TXCLK_DISABLE |
  2228. CLOCK_CTRL_ALTCLK);
  2229. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2230. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2231. newbits1 = CLOCK_CTRL_625_CORE;
  2232. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2233. } else {
  2234. newbits1 = CLOCK_CTRL_ALTCLK;
  2235. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2236. }
  2237. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2238. 40);
  2239. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2240. 40);
  2241. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2242. u32 newbits3;
  2243. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2244. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2245. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2246. CLOCK_CTRL_TXCLK_DISABLE |
  2247. CLOCK_CTRL_44MHZ_CORE);
  2248. } else {
  2249. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2250. }
  2251. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2252. tp->pci_clock_ctrl | newbits3, 40);
  2253. }
  2254. }
  2255. if (!(device_should_wake) &&
  2256. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2257. tg3_power_down_phy(tp, do_low_power);
  2258. tg3_frob_aux_power(tp);
  2259. /* Workaround for unstable PLL clock */
  2260. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2261. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2262. u32 val = tr32(0x7d00);
  2263. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2264. tw32(0x7d00, val);
  2265. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2266. int err;
  2267. err = tg3_nvram_lock(tp);
  2268. tg3_halt_cpu(tp, RX_CPU_BASE);
  2269. if (!err)
  2270. tg3_nvram_unlock(tp);
  2271. }
  2272. }
  2273. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2274. if (device_should_wake)
  2275. pci_enable_wake(tp->pdev, state, true);
  2276. /* Finally, set the new power state. */
  2277. pci_set_power_state(tp->pdev, state);
  2278. return 0;
  2279. }
  2280. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2281. {
  2282. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2283. case MII_TG3_AUX_STAT_10HALF:
  2284. *speed = SPEED_10;
  2285. *duplex = DUPLEX_HALF;
  2286. break;
  2287. case MII_TG3_AUX_STAT_10FULL:
  2288. *speed = SPEED_10;
  2289. *duplex = DUPLEX_FULL;
  2290. break;
  2291. case MII_TG3_AUX_STAT_100HALF:
  2292. *speed = SPEED_100;
  2293. *duplex = DUPLEX_HALF;
  2294. break;
  2295. case MII_TG3_AUX_STAT_100FULL:
  2296. *speed = SPEED_100;
  2297. *duplex = DUPLEX_FULL;
  2298. break;
  2299. case MII_TG3_AUX_STAT_1000HALF:
  2300. *speed = SPEED_1000;
  2301. *duplex = DUPLEX_HALF;
  2302. break;
  2303. case MII_TG3_AUX_STAT_1000FULL:
  2304. *speed = SPEED_1000;
  2305. *duplex = DUPLEX_FULL;
  2306. break;
  2307. default:
  2308. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2309. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2310. SPEED_10;
  2311. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2312. DUPLEX_HALF;
  2313. break;
  2314. }
  2315. *speed = SPEED_INVALID;
  2316. *duplex = DUPLEX_INVALID;
  2317. break;
  2318. }
  2319. }
  2320. static void tg3_phy_copper_begin(struct tg3 *tp)
  2321. {
  2322. u32 new_adv;
  2323. int i;
  2324. if (tp->link_config.phy_is_low_power) {
  2325. /* Entering low power mode. Disable gigabit and
  2326. * 100baseT advertisements.
  2327. */
  2328. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2329. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2330. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2331. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2332. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2333. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2334. } else if (tp->link_config.speed == SPEED_INVALID) {
  2335. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2336. tp->link_config.advertising &=
  2337. ~(ADVERTISED_1000baseT_Half |
  2338. ADVERTISED_1000baseT_Full);
  2339. new_adv = ADVERTISE_CSMA;
  2340. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2341. new_adv |= ADVERTISE_10HALF;
  2342. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2343. new_adv |= ADVERTISE_10FULL;
  2344. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2345. new_adv |= ADVERTISE_100HALF;
  2346. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2347. new_adv |= ADVERTISE_100FULL;
  2348. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2349. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2350. if (tp->link_config.advertising &
  2351. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2352. new_adv = 0;
  2353. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2354. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2355. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2356. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2357. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2358. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2359. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2360. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2361. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2362. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2363. } else {
  2364. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2365. }
  2366. } else {
  2367. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2368. new_adv |= ADVERTISE_CSMA;
  2369. /* Asking for a specific link mode. */
  2370. if (tp->link_config.speed == SPEED_1000) {
  2371. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2372. if (tp->link_config.duplex == DUPLEX_FULL)
  2373. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2374. else
  2375. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2376. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2377. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2378. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2379. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2380. } else {
  2381. if (tp->link_config.speed == SPEED_100) {
  2382. if (tp->link_config.duplex == DUPLEX_FULL)
  2383. new_adv |= ADVERTISE_100FULL;
  2384. else
  2385. new_adv |= ADVERTISE_100HALF;
  2386. } else {
  2387. if (tp->link_config.duplex == DUPLEX_FULL)
  2388. new_adv |= ADVERTISE_10FULL;
  2389. else
  2390. new_adv |= ADVERTISE_10HALF;
  2391. }
  2392. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2393. new_adv = 0;
  2394. }
  2395. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2396. }
  2397. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2398. tp->link_config.speed != SPEED_INVALID) {
  2399. u32 bmcr, orig_bmcr;
  2400. tp->link_config.active_speed = tp->link_config.speed;
  2401. tp->link_config.active_duplex = tp->link_config.duplex;
  2402. bmcr = 0;
  2403. switch (tp->link_config.speed) {
  2404. default:
  2405. case SPEED_10:
  2406. break;
  2407. case SPEED_100:
  2408. bmcr |= BMCR_SPEED100;
  2409. break;
  2410. case SPEED_1000:
  2411. bmcr |= TG3_BMCR_SPEED1000;
  2412. break;
  2413. }
  2414. if (tp->link_config.duplex == DUPLEX_FULL)
  2415. bmcr |= BMCR_FULLDPLX;
  2416. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2417. (bmcr != orig_bmcr)) {
  2418. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2419. for (i = 0; i < 1500; i++) {
  2420. u32 tmp;
  2421. udelay(10);
  2422. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2423. tg3_readphy(tp, MII_BMSR, &tmp))
  2424. continue;
  2425. if (!(tmp & BMSR_LSTATUS)) {
  2426. udelay(40);
  2427. break;
  2428. }
  2429. }
  2430. tg3_writephy(tp, MII_BMCR, bmcr);
  2431. udelay(40);
  2432. }
  2433. } else {
  2434. tg3_writephy(tp, MII_BMCR,
  2435. BMCR_ANENABLE | BMCR_ANRESTART);
  2436. }
  2437. }
  2438. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2439. {
  2440. int err;
  2441. /* Turn off tap power management. */
  2442. /* Set Extended packet length bit */
  2443. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2444. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2445. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2446. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2447. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2448. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2449. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2450. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2451. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2452. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2453. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2454. udelay(40);
  2455. return err;
  2456. }
  2457. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2458. {
  2459. u32 adv_reg, all_mask = 0;
  2460. if (mask & ADVERTISED_10baseT_Half)
  2461. all_mask |= ADVERTISE_10HALF;
  2462. if (mask & ADVERTISED_10baseT_Full)
  2463. all_mask |= ADVERTISE_10FULL;
  2464. if (mask & ADVERTISED_100baseT_Half)
  2465. all_mask |= ADVERTISE_100HALF;
  2466. if (mask & ADVERTISED_100baseT_Full)
  2467. all_mask |= ADVERTISE_100FULL;
  2468. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2469. return 0;
  2470. if ((adv_reg & all_mask) != all_mask)
  2471. return 0;
  2472. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2473. u32 tg3_ctrl;
  2474. all_mask = 0;
  2475. if (mask & ADVERTISED_1000baseT_Half)
  2476. all_mask |= ADVERTISE_1000HALF;
  2477. if (mask & ADVERTISED_1000baseT_Full)
  2478. all_mask |= ADVERTISE_1000FULL;
  2479. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2480. return 0;
  2481. if ((tg3_ctrl & all_mask) != all_mask)
  2482. return 0;
  2483. }
  2484. return 1;
  2485. }
  2486. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2487. {
  2488. u32 curadv, reqadv;
  2489. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2490. return 1;
  2491. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2492. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2493. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2494. if (curadv != reqadv)
  2495. return 0;
  2496. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2497. tg3_readphy(tp, MII_LPA, rmtadv);
  2498. } else {
  2499. /* Reprogram the advertisement register, even if it
  2500. * does not affect the current link. If the link
  2501. * gets renegotiated in the future, we can save an
  2502. * additional renegotiation cycle by advertising
  2503. * it correctly in the first place.
  2504. */
  2505. if (curadv != reqadv) {
  2506. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2507. ADVERTISE_PAUSE_ASYM);
  2508. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2509. }
  2510. }
  2511. return 1;
  2512. }
  2513. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2514. {
  2515. int current_link_up;
  2516. u32 bmsr, dummy;
  2517. u32 lcl_adv, rmt_adv;
  2518. u16 current_speed;
  2519. u8 current_duplex;
  2520. int i, err;
  2521. tw32(MAC_EVENT, 0);
  2522. tw32_f(MAC_STATUS,
  2523. (MAC_STATUS_SYNC_CHANGED |
  2524. MAC_STATUS_CFG_CHANGED |
  2525. MAC_STATUS_MI_COMPLETION |
  2526. MAC_STATUS_LNKSTATE_CHANGED));
  2527. udelay(40);
  2528. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2529. tw32_f(MAC_MI_MODE,
  2530. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2531. udelay(80);
  2532. }
  2533. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2534. /* Some third-party PHYs need to be reset on link going
  2535. * down.
  2536. */
  2537. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2538. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2539. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2540. netif_carrier_ok(tp->dev)) {
  2541. tg3_readphy(tp, MII_BMSR, &bmsr);
  2542. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2543. !(bmsr & BMSR_LSTATUS))
  2544. force_reset = 1;
  2545. }
  2546. if (force_reset)
  2547. tg3_phy_reset(tp);
  2548. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2549. tg3_readphy(tp, MII_BMSR, &bmsr);
  2550. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2551. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2552. bmsr = 0;
  2553. if (!(bmsr & BMSR_LSTATUS)) {
  2554. err = tg3_init_5401phy_dsp(tp);
  2555. if (err)
  2556. return err;
  2557. tg3_readphy(tp, MII_BMSR, &bmsr);
  2558. for (i = 0; i < 1000; i++) {
  2559. udelay(10);
  2560. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2561. (bmsr & BMSR_LSTATUS)) {
  2562. udelay(40);
  2563. break;
  2564. }
  2565. }
  2566. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2567. !(bmsr & BMSR_LSTATUS) &&
  2568. tp->link_config.active_speed == SPEED_1000) {
  2569. err = tg3_phy_reset(tp);
  2570. if (!err)
  2571. err = tg3_init_5401phy_dsp(tp);
  2572. if (err)
  2573. return err;
  2574. }
  2575. }
  2576. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2577. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2578. /* 5701 {A0,B0} CRC bug workaround */
  2579. tg3_writephy(tp, 0x15, 0x0a75);
  2580. tg3_writephy(tp, 0x1c, 0x8c68);
  2581. tg3_writephy(tp, 0x1c, 0x8d68);
  2582. tg3_writephy(tp, 0x1c, 0x8c68);
  2583. }
  2584. /* Clear pending interrupts... */
  2585. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2586. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2587. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2588. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2589. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2590. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2591. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2592. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2593. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2594. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2595. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2596. else
  2597. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2598. }
  2599. current_link_up = 0;
  2600. current_speed = SPEED_INVALID;
  2601. current_duplex = DUPLEX_INVALID;
  2602. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2603. u32 val;
  2604. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2605. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2606. if (!(val & (1 << 10))) {
  2607. val |= (1 << 10);
  2608. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2609. goto relink;
  2610. }
  2611. }
  2612. bmsr = 0;
  2613. for (i = 0; i < 100; i++) {
  2614. tg3_readphy(tp, MII_BMSR, &bmsr);
  2615. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2616. (bmsr & BMSR_LSTATUS))
  2617. break;
  2618. udelay(40);
  2619. }
  2620. if (bmsr & BMSR_LSTATUS) {
  2621. u32 aux_stat, bmcr;
  2622. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2623. for (i = 0; i < 2000; i++) {
  2624. udelay(10);
  2625. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2626. aux_stat)
  2627. break;
  2628. }
  2629. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2630. &current_speed,
  2631. &current_duplex);
  2632. bmcr = 0;
  2633. for (i = 0; i < 200; i++) {
  2634. tg3_readphy(tp, MII_BMCR, &bmcr);
  2635. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2636. continue;
  2637. if (bmcr && bmcr != 0x7fff)
  2638. break;
  2639. udelay(10);
  2640. }
  2641. lcl_adv = 0;
  2642. rmt_adv = 0;
  2643. tp->link_config.active_speed = current_speed;
  2644. tp->link_config.active_duplex = current_duplex;
  2645. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2646. if ((bmcr & BMCR_ANENABLE) &&
  2647. tg3_copper_is_advertising_all(tp,
  2648. tp->link_config.advertising)) {
  2649. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2650. &rmt_adv))
  2651. current_link_up = 1;
  2652. }
  2653. } else {
  2654. if (!(bmcr & BMCR_ANENABLE) &&
  2655. tp->link_config.speed == current_speed &&
  2656. tp->link_config.duplex == current_duplex &&
  2657. tp->link_config.flowctrl ==
  2658. tp->link_config.active_flowctrl) {
  2659. current_link_up = 1;
  2660. }
  2661. }
  2662. if (current_link_up == 1 &&
  2663. tp->link_config.active_duplex == DUPLEX_FULL)
  2664. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2665. }
  2666. relink:
  2667. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2668. u32 tmp;
  2669. tg3_phy_copper_begin(tp);
  2670. tg3_readphy(tp, MII_BMSR, &tmp);
  2671. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2672. (tmp & BMSR_LSTATUS))
  2673. current_link_up = 1;
  2674. }
  2675. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2676. if (current_link_up == 1) {
  2677. if (tp->link_config.active_speed == SPEED_100 ||
  2678. tp->link_config.active_speed == SPEED_10)
  2679. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2680. else
  2681. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2682. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2683. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2684. else
  2685. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2686. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2687. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2688. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2689. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2690. if (current_link_up == 1 &&
  2691. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2692. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2693. else
  2694. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2695. }
  2696. /* ??? Without this setting Netgear GA302T PHY does not
  2697. * ??? send/receive packets...
  2698. */
  2699. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2700. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2701. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2702. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2703. udelay(80);
  2704. }
  2705. tw32_f(MAC_MODE, tp->mac_mode);
  2706. udelay(40);
  2707. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2708. /* Polled via timer. */
  2709. tw32_f(MAC_EVENT, 0);
  2710. } else {
  2711. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2712. }
  2713. udelay(40);
  2714. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2715. current_link_up == 1 &&
  2716. tp->link_config.active_speed == SPEED_1000 &&
  2717. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2718. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2719. udelay(120);
  2720. tw32_f(MAC_STATUS,
  2721. (MAC_STATUS_SYNC_CHANGED |
  2722. MAC_STATUS_CFG_CHANGED));
  2723. udelay(40);
  2724. tg3_write_mem(tp,
  2725. NIC_SRAM_FIRMWARE_MBOX,
  2726. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2727. }
  2728. /* Prevent send BD corruption. */
  2729. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2730. u16 oldlnkctl, newlnkctl;
  2731. pci_read_config_word(tp->pdev,
  2732. tp->pcie_cap + PCI_EXP_LNKCTL,
  2733. &oldlnkctl);
  2734. if (tp->link_config.active_speed == SPEED_100 ||
  2735. tp->link_config.active_speed == SPEED_10)
  2736. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2737. else
  2738. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2739. if (newlnkctl != oldlnkctl)
  2740. pci_write_config_word(tp->pdev,
  2741. tp->pcie_cap + PCI_EXP_LNKCTL,
  2742. newlnkctl);
  2743. }
  2744. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2745. if (current_link_up)
  2746. netif_carrier_on(tp->dev);
  2747. else
  2748. netif_carrier_off(tp->dev);
  2749. tg3_link_report(tp);
  2750. }
  2751. return 0;
  2752. }
  2753. struct tg3_fiber_aneginfo {
  2754. int state;
  2755. #define ANEG_STATE_UNKNOWN 0
  2756. #define ANEG_STATE_AN_ENABLE 1
  2757. #define ANEG_STATE_RESTART_INIT 2
  2758. #define ANEG_STATE_RESTART 3
  2759. #define ANEG_STATE_DISABLE_LINK_OK 4
  2760. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2761. #define ANEG_STATE_ABILITY_DETECT 6
  2762. #define ANEG_STATE_ACK_DETECT_INIT 7
  2763. #define ANEG_STATE_ACK_DETECT 8
  2764. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2765. #define ANEG_STATE_COMPLETE_ACK 10
  2766. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2767. #define ANEG_STATE_IDLE_DETECT 12
  2768. #define ANEG_STATE_LINK_OK 13
  2769. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2770. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2771. u32 flags;
  2772. #define MR_AN_ENABLE 0x00000001
  2773. #define MR_RESTART_AN 0x00000002
  2774. #define MR_AN_COMPLETE 0x00000004
  2775. #define MR_PAGE_RX 0x00000008
  2776. #define MR_NP_LOADED 0x00000010
  2777. #define MR_TOGGLE_TX 0x00000020
  2778. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2779. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2780. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2781. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2782. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2783. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2784. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2785. #define MR_TOGGLE_RX 0x00002000
  2786. #define MR_NP_RX 0x00004000
  2787. #define MR_LINK_OK 0x80000000
  2788. unsigned long link_time, cur_time;
  2789. u32 ability_match_cfg;
  2790. int ability_match_count;
  2791. char ability_match, idle_match, ack_match;
  2792. u32 txconfig, rxconfig;
  2793. #define ANEG_CFG_NP 0x00000080
  2794. #define ANEG_CFG_ACK 0x00000040
  2795. #define ANEG_CFG_RF2 0x00000020
  2796. #define ANEG_CFG_RF1 0x00000010
  2797. #define ANEG_CFG_PS2 0x00000001
  2798. #define ANEG_CFG_PS1 0x00008000
  2799. #define ANEG_CFG_HD 0x00004000
  2800. #define ANEG_CFG_FD 0x00002000
  2801. #define ANEG_CFG_INVAL 0x00001f06
  2802. };
  2803. #define ANEG_OK 0
  2804. #define ANEG_DONE 1
  2805. #define ANEG_TIMER_ENAB 2
  2806. #define ANEG_FAILED -1
  2807. #define ANEG_STATE_SETTLE_TIME 10000
  2808. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2809. struct tg3_fiber_aneginfo *ap)
  2810. {
  2811. u16 flowctrl;
  2812. unsigned long delta;
  2813. u32 rx_cfg_reg;
  2814. int ret;
  2815. if (ap->state == ANEG_STATE_UNKNOWN) {
  2816. ap->rxconfig = 0;
  2817. ap->link_time = 0;
  2818. ap->cur_time = 0;
  2819. ap->ability_match_cfg = 0;
  2820. ap->ability_match_count = 0;
  2821. ap->ability_match = 0;
  2822. ap->idle_match = 0;
  2823. ap->ack_match = 0;
  2824. }
  2825. ap->cur_time++;
  2826. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2827. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2828. if (rx_cfg_reg != ap->ability_match_cfg) {
  2829. ap->ability_match_cfg = rx_cfg_reg;
  2830. ap->ability_match = 0;
  2831. ap->ability_match_count = 0;
  2832. } else {
  2833. if (++ap->ability_match_count > 1) {
  2834. ap->ability_match = 1;
  2835. ap->ability_match_cfg = rx_cfg_reg;
  2836. }
  2837. }
  2838. if (rx_cfg_reg & ANEG_CFG_ACK)
  2839. ap->ack_match = 1;
  2840. else
  2841. ap->ack_match = 0;
  2842. ap->idle_match = 0;
  2843. } else {
  2844. ap->idle_match = 1;
  2845. ap->ability_match_cfg = 0;
  2846. ap->ability_match_count = 0;
  2847. ap->ability_match = 0;
  2848. ap->ack_match = 0;
  2849. rx_cfg_reg = 0;
  2850. }
  2851. ap->rxconfig = rx_cfg_reg;
  2852. ret = ANEG_OK;
  2853. switch(ap->state) {
  2854. case ANEG_STATE_UNKNOWN:
  2855. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2856. ap->state = ANEG_STATE_AN_ENABLE;
  2857. /* fallthru */
  2858. case ANEG_STATE_AN_ENABLE:
  2859. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2860. if (ap->flags & MR_AN_ENABLE) {
  2861. ap->link_time = 0;
  2862. ap->cur_time = 0;
  2863. ap->ability_match_cfg = 0;
  2864. ap->ability_match_count = 0;
  2865. ap->ability_match = 0;
  2866. ap->idle_match = 0;
  2867. ap->ack_match = 0;
  2868. ap->state = ANEG_STATE_RESTART_INIT;
  2869. } else {
  2870. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2871. }
  2872. break;
  2873. case ANEG_STATE_RESTART_INIT:
  2874. ap->link_time = ap->cur_time;
  2875. ap->flags &= ~(MR_NP_LOADED);
  2876. ap->txconfig = 0;
  2877. tw32(MAC_TX_AUTO_NEG, 0);
  2878. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2879. tw32_f(MAC_MODE, tp->mac_mode);
  2880. udelay(40);
  2881. ret = ANEG_TIMER_ENAB;
  2882. ap->state = ANEG_STATE_RESTART;
  2883. /* fallthru */
  2884. case ANEG_STATE_RESTART:
  2885. delta = ap->cur_time - ap->link_time;
  2886. if (delta > ANEG_STATE_SETTLE_TIME) {
  2887. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2888. } else {
  2889. ret = ANEG_TIMER_ENAB;
  2890. }
  2891. break;
  2892. case ANEG_STATE_DISABLE_LINK_OK:
  2893. ret = ANEG_DONE;
  2894. break;
  2895. case ANEG_STATE_ABILITY_DETECT_INIT:
  2896. ap->flags &= ~(MR_TOGGLE_TX);
  2897. ap->txconfig = ANEG_CFG_FD;
  2898. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2899. if (flowctrl & ADVERTISE_1000XPAUSE)
  2900. ap->txconfig |= ANEG_CFG_PS1;
  2901. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2902. ap->txconfig |= ANEG_CFG_PS2;
  2903. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2904. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2905. tw32_f(MAC_MODE, tp->mac_mode);
  2906. udelay(40);
  2907. ap->state = ANEG_STATE_ABILITY_DETECT;
  2908. break;
  2909. case ANEG_STATE_ABILITY_DETECT:
  2910. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2911. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2912. }
  2913. break;
  2914. case ANEG_STATE_ACK_DETECT_INIT:
  2915. ap->txconfig |= ANEG_CFG_ACK;
  2916. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2917. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2918. tw32_f(MAC_MODE, tp->mac_mode);
  2919. udelay(40);
  2920. ap->state = ANEG_STATE_ACK_DETECT;
  2921. /* fallthru */
  2922. case ANEG_STATE_ACK_DETECT:
  2923. if (ap->ack_match != 0) {
  2924. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2925. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2926. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2927. } else {
  2928. ap->state = ANEG_STATE_AN_ENABLE;
  2929. }
  2930. } else if (ap->ability_match != 0 &&
  2931. ap->rxconfig == 0) {
  2932. ap->state = ANEG_STATE_AN_ENABLE;
  2933. }
  2934. break;
  2935. case ANEG_STATE_COMPLETE_ACK_INIT:
  2936. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2937. ret = ANEG_FAILED;
  2938. break;
  2939. }
  2940. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2941. MR_LP_ADV_HALF_DUPLEX |
  2942. MR_LP_ADV_SYM_PAUSE |
  2943. MR_LP_ADV_ASYM_PAUSE |
  2944. MR_LP_ADV_REMOTE_FAULT1 |
  2945. MR_LP_ADV_REMOTE_FAULT2 |
  2946. MR_LP_ADV_NEXT_PAGE |
  2947. MR_TOGGLE_RX |
  2948. MR_NP_RX);
  2949. if (ap->rxconfig & ANEG_CFG_FD)
  2950. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2951. if (ap->rxconfig & ANEG_CFG_HD)
  2952. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2953. if (ap->rxconfig & ANEG_CFG_PS1)
  2954. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2955. if (ap->rxconfig & ANEG_CFG_PS2)
  2956. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2957. if (ap->rxconfig & ANEG_CFG_RF1)
  2958. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2959. if (ap->rxconfig & ANEG_CFG_RF2)
  2960. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2961. if (ap->rxconfig & ANEG_CFG_NP)
  2962. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2963. ap->link_time = ap->cur_time;
  2964. ap->flags ^= (MR_TOGGLE_TX);
  2965. if (ap->rxconfig & 0x0008)
  2966. ap->flags |= MR_TOGGLE_RX;
  2967. if (ap->rxconfig & ANEG_CFG_NP)
  2968. ap->flags |= MR_NP_RX;
  2969. ap->flags |= MR_PAGE_RX;
  2970. ap->state = ANEG_STATE_COMPLETE_ACK;
  2971. ret = ANEG_TIMER_ENAB;
  2972. break;
  2973. case ANEG_STATE_COMPLETE_ACK:
  2974. if (ap->ability_match != 0 &&
  2975. ap->rxconfig == 0) {
  2976. ap->state = ANEG_STATE_AN_ENABLE;
  2977. break;
  2978. }
  2979. delta = ap->cur_time - ap->link_time;
  2980. if (delta > ANEG_STATE_SETTLE_TIME) {
  2981. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2982. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2983. } else {
  2984. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2985. !(ap->flags & MR_NP_RX)) {
  2986. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2987. } else {
  2988. ret = ANEG_FAILED;
  2989. }
  2990. }
  2991. }
  2992. break;
  2993. case ANEG_STATE_IDLE_DETECT_INIT:
  2994. ap->link_time = ap->cur_time;
  2995. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2996. tw32_f(MAC_MODE, tp->mac_mode);
  2997. udelay(40);
  2998. ap->state = ANEG_STATE_IDLE_DETECT;
  2999. ret = ANEG_TIMER_ENAB;
  3000. break;
  3001. case ANEG_STATE_IDLE_DETECT:
  3002. if (ap->ability_match != 0 &&
  3003. ap->rxconfig == 0) {
  3004. ap->state = ANEG_STATE_AN_ENABLE;
  3005. break;
  3006. }
  3007. delta = ap->cur_time - ap->link_time;
  3008. if (delta > ANEG_STATE_SETTLE_TIME) {
  3009. /* XXX another gem from the Broadcom driver :( */
  3010. ap->state = ANEG_STATE_LINK_OK;
  3011. }
  3012. break;
  3013. case ANEG_STATE_LINK_OK:
  3014. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3015. ret = ANEG_DONE;
  3016. break;
  3017. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3018. /* ??? unimplemented */
  3019. break;
  3020. case ANEG_STATE_NEXT_PAGE_WAIT:
  3021. /* ??? unimplemented */
  3022. break;
  3023. default:
  3024. ret = ANEG_FAILED;
  3025. break;
  3026. }
  3027. return ret;
  3028. }
  3029. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3030. {
  3031. int res = 0;
  3032. struct tg3_fiber_aneginfo aninfo;
  3033. int status = ANEG_FAILED;
  3034. unsigned int tick;
  3035. u32 tmp;
  3036. tw32_f(MAC_TX_AUTO_NEG, 0);
  3037. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3038. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3039. udelay(40);
  3040. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3041. udelay(40);
  3042. memset(&aninfo, 0, sizeof(aninfo));
  3043. aninfo.flags |= MR_AN_ENABLE;
  3044. aninfo.state = ANEG_STATE_UNKNOWN;
  3045. aninfo.cur_time = 0;
  3046. tick = 0;
  3047. while (++tick < 195000) {
  3048. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3049. if (status == ANEG_DONE || status == ANEG_FAILED)
  3050. break;
  3051. udelay(1);
  3052. }
  3053. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3054. tw32_f(MAC_MODE, tp->mac_mode);
  3055. udelay(40);
  3056. *txflags = aninfo.txconfig;
  3057. *rxflags = aninfo.flags;
  3058. if (status == ANEG_DONE &&
  3059. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3060. MR_LP_ADV_FULL_DUPLEX)))
  3061. res = 1;
  3062. return res;
  3063. }
  3064. static void tg3_init_bcm8002(struct tg3 *tp)
  3065. {
  3066. u32 mac_status = tr32(MAC_STATUS);
  3067. int i;
  3068. /* Reset when initting first time or we have a link. */
  3069. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3070. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3071. return;
  3072. /* Set PLL lock range. */
  3073. tg3_writephy(tp, 0x16, 0x8007);
  3074. /* SW reset */
  3075. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3076. /* Wait for reset to complete. */
  3077. /* XXX schedule_timeout() ... */
  3078. for (i = 0; i < 500; i++)
  3079. udelay(10);
  3080. /* Config mode; select PMA/Ch 1 regs. */
  3081. tg3_writephy(tp, 0x10, 0x8411);
  3082. /* Enable auto-lock and comdet, select txclk for tx. */
  3083. tg3_writephy(tp, 0x11, 0x0a10);
  3084. tg3_writephy(tp, 0x18, 0x00a0);
  3085. tg3_writephy(tp, 0x16, 0x41ff);
  3086. /* Assert and deassert POR. */
  3087. tg3_writephy(tp, 0x13, 0x0400);
  3088. udelay(40);
  3089. tg3_writephy(tp, 0x13, 0x0000);
  3090. tg3_writephy(tp, 0x11, 0x0a50);
  3091. udelay(40);
  3092. tg3_writephy(tp, 0x11, 0x0a10);
  3093. /* Wait for signal to stabilize */
  3094. /* XXX schedule_timeout() ... */
  3095. for (i = 0; i < 15000; i++)
  3096. udelay(10);
  3097. /* Deselect the channel register so we can read the PHYID
  3098. * later.
  3099. */
  3100. tg3_writephy(tp, 0x10, 0x8011);
  3101. }
  3102. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3103. {
  3104. u16 flowctrl;
  3105. u32 sg_dig_ctrl, sg_dig_status;
  3106. u32 serdes_cfg, expected_sg_dig_ctrl;
  3107. int workaround, port_a;
  3108. int current_link_up;
  3109. serdes_cfg = 0;
  3110. expected_sg_dig_ctrl = 0;
  3111. workaround = 0;
  3112. port_a = 1;
  3113. current_link_up = 0;
  3114. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3115. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3116. workaround = 1;
  3117. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3118. port_a = 0;
  3119. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3120. /* preserve bits 20-23 for voltage regulator */
  3121. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3122. }
  3123. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3124. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3125. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3126. if (workaround) {
  3127. u32 val = serdes_cfg;
  3128. if (port_a)
  3129. val |= 0xc010000;
  3130. else
  3131. val |= 0x4010000;
  3132. tw32_f(MAC_SERDES_CFG, val);
  3133. }
  3134. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3135. }
  3136. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3137. tg3_setup_flow_control(tp, 0, 0);
  3138. current_link_up = 1;
  3139. }
  3140. goto out;
  3141. }
  3142. /* Want auto-negotiation. */
  3143. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3144. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3145. if (flowctrl & ADVERTISE_1000XPAUSE)
  3146. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3147. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3148. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3149. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3150. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3151. tp->serdes_counter &&
  3152. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3153. MAC_STATUS_RCVD_CFG)) ==
  3154. MAC_STATUS_PCS_SYNCED)) {
  3155. tp->serdes_counter--;
  3156. current_link_up = 1;
  3157. goto out;
  3158. }
  3159. restart_autoneg:
  3160. if (workaround)
  3161. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3162. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3163. udelay(5);
  3164. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3165. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3166. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3167. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3168. MAC_STATUS_SIGNAL_DET)) {
  3169. sg_dig_status = tr32(SG_DIG_STATUS);
  3170. mac_status = tr32(MAC_STATUS);
  3171. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3172. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3173. u32 local_adv = 0, remote_adv = 0;
  3174. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3175. local_adv |= ADVERTISE_1000XPAUSE;
  3176. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3177. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3178. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3179. remote_adv |= LPA_1000XPAUSE;
  3180. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3181. remote_adv |= LPA_1000XPAUSE_ASYM;
  3182. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3183. current_link_up = 1;
  3184. tp->serdes_counter = 0;
  3185. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3186. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3187. if (tp->serdes_counter)
  3188. tp->serdes_counter--;
  3189. else {
  3190. if (workaround) {
  3191. u32 val = serdes_cfg;
  3192. if (port_a)
  3193. val |= 0xc010000;
  3194. else
  3195. val |= 0x4010000;
  3196. tw32_f(MAC_SERDES_CFG, val);
  3197. }
  3198. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3199. udelay(40);
  3200. /* Link parallel detection - link is up */
  3201. /* only if we have PCS_SYNC and not */
  3202. /* receiving config code words */
  3203. mac_status = tr32(MAC_STATUS);
  3204. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3205. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3206. tg3_setup_flow_control(tp, 0, 0);
  3207. current_link_up = 1;
  3208. tp->tg3_flags2 |=
  3209. TG3_FLG2_PARALLEL_DETECT;
  3210. tp->serdes_counter =
  3211. SERDES_PARALLEL_DET_TIMEOUT;
  3212. } else
  3213. goto restart_autoneg;
  3214. }
  3215. }
  3216. } else {
  3217. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3218. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3219. }
  3220. out:
  3221. return current_link_up;
  3222. }
  3223. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3224. {
  3225. int current_link_up = 0;
  3226. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3227. goto out;
  3228. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3229. u32 txflags, rxflags;
  3230. int i;
  3231. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3232. u32 local_adv = 0, remote_adv = 0;
  3233. if (txflags & ANEG_CFG_PS1)
  3234. local_adv |= ADVERTISE_1000XPAUSE;
  3235. if (txflags & ANEG_CFG_PS2)
  3236. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3237. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3238. remote_adv |= LPA_1000XPAUSE;
  3239. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3240. remote_adv |= LPA_1000XPAUSE_ASYM;
  3241. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3242. current_link_up = 1;
  3243. }
  3244. for (i = 0; i < 30; i++) {
  3245. udelay(20);
  3246. tw32_f(MAC_STATUS,
  3247. (MAC_STATUS_SYNC_CHANGED |
  3248. MAC_STATUS_CFG_CHANGED));
  3249. udelay(40);
  3250. if ((tr32(MAC_STATUS) &
  3251. (MAC_STATUS_SYNC_CHANGED |
  3252. MAC_STATUS_CFG_CHANGED)) == 0)
  3253. break;
  3254. }
  3255. mac_status = tr32(MAC_STATUS);
  3256. if (current_link_up == 0 &&
  3257. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3258. !(mac_status & MAC_STATUS_RCVD_CFG))
  3259. current_link_up = 1;
  3260. } else {
  3261. tg3_setup_flow_control(tp, 0, 0);
  3262. /* Forcing 1000FD link up. */
  3263. current_link_up = 1;
  3264. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3265. udelay(40);
  3266. tw32_f(MAC_MODE, tp->mac_mode);
  3267. udelay(40);
  3268. }
  3269. out:
  3270. return current_link_up;
  3271. }
  3272. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3273. {
  3274. u32 orig_pause_cfg;
  3275. u16 orig_active_speed;
  3276. u8 orig_active_duplex;
  3277. u32 mac_status;
  3278. int current_link_up;
  3279. int i;
  3280. orig_pause_cfg = tp->link_config.active_flowctrl;
  3281. orig_active_speed = tp->link_config.active_speed;
  3282. orig_active_duplex = tp->link_config.active_duplex;
  3283. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3284. netif_carrier_ok(tp->dev) &&
  3285. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3286. mac_status = tr32(MAC_STATUS);
  3287. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3288. MAC_STATUS_SIGNAL_DET |
  3289. MAC_STATUS_CFG_CHANGED |
  3290. MAC_STATUS_RCVD_CFG);
  3291. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3292. MAC_STATUS_SIGNAL_DET)) {
  3293. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3294. MAC_STATUS_CFG_CHANGED));
  3295. return 0;
  3296. }
  3297. }
  3298. tw32_f(MAC_TX_AUTO_NEG, 0);
  3299. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3300. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3301. tw32_f(MAC_MODE, tp->mac_mode);
  3302. udelay(40);
  3303. if (tp->phy_id == PHY_ID_BCM8002)
  3304. tg3_init_bcm8002(tp);
  3305. /* Enable link change event even when serdes polling. */
  3306. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3307. udelay(40);
  3308. current_link_up = 0;
  3309. mac_status = tr32(MAC_STATUS);
  3310. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3311. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3312. else
  3313. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3314. tp->napi[0].hw_status->status =
  3315. (SD_STATUS_UPDATED |
  3316. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3317. for (i = 0; i < 100; i++) {
  3318. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3319. MAC_STATUS_CFG_CHANGED));
  3320. udelay(5);
  3321. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3322. MAC_STATUS_CFG_CHANGED |
  3323. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3324. break;
  3325. }
  3326. mac_status = tr32(MAC_STATUS);
  3327. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3328. current_link_up = 0;
  3329. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3330. tp->serdes_counter == 0) {
  3331. tw32_f(MAC_MODE, (tp->mac_mode |
  3332. MAC_MODE_SEND_CONFIGS));
  3333. udelay(1);
  3334. tw32_f(MAC_MODE, tp->mac_mode);
  3335. }
  3336. }
  3337. if (current_link_up == 1) {
  3338. tp->link_config.active_speed = SPEED_1000;
  3339. tp->link_config.active_duplex = DUPLEX_FULL;
  3340. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3341. LED_CTRL_LNKLED_OVERRIDE |
  3342. LED_CTRL_1000MBPS_ON));
  3343. } else {
  3344. tp->link_config.active_speed = SPEED_INVALID;
  3345. tp->link_config.active_duplex = DUPLEX_INVALID;
  3346. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3347. LED_CTRL_LNKLED_OVERRIDE |
  3348. LED_CTRL_TRAFFIC_OVERRIDE));
  3349. }
  3350. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3351. if (current_link_up)
  3352. netif_carrier_on(tp->dev);
  3353. else
  3354. netif_carrier_off(tp->dev);
  3355. tg3_link_report(tp);
  3356. } else {
  3357. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3358. if (orig_pause_cfg != now_pause_cfg ||
  3359. orig_active_speed != tp->link_config.active_speed ||
  3360. orig_active_duplex != tp->link_config.active_duplex)
  3361. tg3_link_report(tp);
  3362. }
  3363. return 0;
  3364. }
  3365. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3366. {
  3367. int current_link_up, err = 0;
  3368. u32 bmsr, bmcr;
  3369. u16 current_speed;
  3370. u8 current_duplex;
  3371. u32 local_adv, remote_adv;
  3372. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3373. tw32_f(MAC_MODE, tp->mac_mode);
  3374. udelay(40);
  3375. tw32(MAC_EVENT, 0);
  3376. tw32_f(MAC_STATUS,
  3377. (MAC_STATUS_SYNC_CHANGED |
  3378. MAC_STATUS_CFG_CHANGED |
  3379. MAC_STATUS_MI_COMPLETION |
  3380. MAC_STATUS_LNKSTATE_CHANGED));
  3381. udelay(40);
  3382. if (force_reset)
  3383. tg3_phy_reset(tp);
  3384. current_link_up = 0;
  3385. current_speed = SPEED_INVALID;
  3386. current_duplex = DUPLEX_INVALID;
  3387. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3388. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3389. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3390. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3391. bmsr |= BMSR_LSTATUS;
  3392. else
  3393. bmsr &= ~BMSR_LSTATUS;
  3394. }
  3395. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3396. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3397. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3398. /* do nothing, just check for link up at the end */
  3399. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3400. u32 adv, new_adv;
  3401. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3402. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3403. ADVERTISE_1000XPAUSE |
  3404. ADVERTISE_1000XPSE_ASYM |
  3405. ADVERTISE_SLCT);
  3406. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3407. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3408. new_adv |= ADVERTISE_1000XHALF;
  3409. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3410. new_adv |= ADVERTISE_1000XFULL;
  3411. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3412. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3413. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3414. tg3_writephy(tp, MII_BMCR, bmcr);
  3415. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3416. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3417. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3418. return err;
  3419. }
  3420. } else {
  3421. u32 new_bmcr;
  3422. bmcr &= ~BMCR_SPEED1000;
  3423. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3424. if (tp->link_config.duplex == DUPLEX_FULL)
  3425. new_bmcr |= BMCR_FULLDPLX;
  3426. if (new_bmcr != bmcr) {
  3427. /* BMCR_SPEED1000 is a reserved bit that needs
  3428. * to be set on write.
  3429. */
  3430. new_bmcr |= BMCR_SPEED1000;
  3431. /* Force a linkdown */
  3432. if (netif_carrier_ok(tp->dev)) {
  3433. u32 adv;
  3434. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3435. adv &= ~(ADVERTISE_1000XFULL |
  3436. ADVERTISE_1000XHALF |
  3437. ADVERTISE_SLCT);
  3438. tg3_writephy(tp, MII_ADVERTISE, adv);
  3439. tg3_writephy(tp, MII_BMCR, bmcr |
  3440. BMCR_ANRESTART |
  3441. BMCR_ANENABLE);
  3442. udelay(10);
  3443. netif_carrier_off(tp->dev);
  3444. }
  3445. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3446. bmcr = new_bmcr;
  3447. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3448. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3449. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3450. ASIC_REV_5714) {
  3451. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3452. bmsr |= BMSR_LSTATUS;
  3453. else
  3454. bmsr &= ~BMSR_LSTATUS;
  3455. }
  3456. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3457. }
  3458. }
  3459. if (bmsr & BMSR_LSTATUS) {
  3460. current_speed = SPEED_1000;
  3461. current_link_up = 1;
  3462. if (bmcr & BMCR_FULLDPLX)
  3463. current_duplex = DUPLEX_FULL;
  3464. else
  3465. current_duplex = DUPLEX_HALF;
  3466. local_adv = 0;
  3467. remote_adv = 0;
  3468. if (bmcr & BMCR_ANENABLE) {
  3469. u32 common;
  3470. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3471. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3472. common = local_adv & remote_adv;
  3473. if (common & (ADVERTISE_1000XHALF |
  3474. ADVERTISE_1000XFULL)) {
  3475. if (common & ADVERTISE_1000XFULL)
  3476. current_duplex = DUPLEX_FULL;
  3477. else
  3478. current_duplex = DUPLEX_HALF;
  3479. }
  3480. else
  3481. current_link_up = 0;
  3482. }
  3483. }
  3484. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3485. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3486. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3487. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3488. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3489. tw32_f(MAC_MODE, tp->mac_mode);
  3490. udelay(40);
  3491. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3492. tp->link_config.active_speed = current_speed;
  3493. tp->link_config.active_duplex = current_duplex;
  3494. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3495. if (current_link_up)
  3496. netif_carrier_on(tp->dev);
  3497. else {
  3498. netif_carrier_off(tp->dev);
  3499. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3500. }
  3501. tg3_link_report(tp);
  3502. }
  3503. return err;
  3504. }
  3505. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3506. {
  3507. if (tp->serdes_counter) {
  3508. /* Give autoneg time to complete. */
  3509. tp->serdes_counter--;
  3510. return;
  3511. }
  3512. if (!netif_carrier_ok(tp->dev) &&
  3513. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3514. u32 bmcr;
  3515. tg3_readphy(tp, MII_BMCR, &bmcr);
  3516. if (bmcr & BMCR_ANENABLE) {
  3517. u32 phy1, phy2;
  3518. /* Select shadow register 0x1f */
  3519. tg3_writephy(tp, 0x1c, 0x7c00);
  3520. tg3_readphy(tp, 0x1c, &phy1);
  3521. /* Select expansion interrupt status register */
  3522. tg3_writephy(tp, 0x17, 0x0f01);
  3523. tg3_readphy(tp, 0x15, &phy2);
  3524. tg3_readphy(tp, 0x15, &phy2);
  3525. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3526. /* We have signal detect and not receiving
  3527. * config code words, link is up by parallel
  3528. * detection.
  3529. */
  3530. bmcr &= ~BMCR_ANENABLE;
  3531. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3532. tg3_writephy(tp, MII_BMCR, bmcr);
  3533. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3534. }
  3535. }
  3536. }
  3537. else if (netif_carrier_ok(tp->dev) &&
  3538. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3539. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3540. u32 phy2;
  3541. /* Select expansion interrupt status register */
  3542. tg3_writephy(tp, 0x17, 0x0f01);
  3543. tg3_readphy(tp, 0x15, &phy2);
  3544. if (phy2 & 0x20) {
  3545. u32 bmcr;
  3546. /* Config code words received, turn on autoneg. */
  3547. tg3_readphy(tp, MII_BMCR, &bmcr);
  3548. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3549. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3550. }
  3551. }
  3552. }
  3553. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3554. {
  3555. int err;
  3556. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3557. err = tg3_setup_fiber_phy(tp, force_reset);
  3558. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3559. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3560. } else {
  3561. err = tg3_setup_copper_phy(tp, force_reset);
  3562. }
  3563. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3564. u32 val, scale;
  3565. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3566. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3567. scale = 65;
  3568. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3569. scale = 6;
  3570. else
  3571. scale = 12;
  3572. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3573. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3574. tw32(GRC_MISC_CFG, val);
  3575. }
  3576. if (tp->link_config.active_speed == SPEED_1000 &&
  3577. tp->link_config.active_duplex == DUPLEX_HALF)
  3578. tw32(MAC_TX_LENGTHS,
  3579. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3580. (6 << TX_LENGTHS_IPG_SHIFT) |
  3581. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3582. else
  3583. tw32(MAC_TX_LENGTHS,
  3584. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3585. (6 << TX_LENGTHS_IPG_SHIFT) |
  3586. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3587. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3588. if (netif_carrier_ok(tp->dev)) {
  3589. tw32(HOSTCC_STAT_COAL_TICKS,
  3590. tp->coal.stats_block_coalesce_usecs);
  3591. } else {
  3592. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3593. }
  3594. }
  3595. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3596. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3597. if (!netif_carrier_ok(tp->dev))
  3598. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3599. tp->pwrmgmt_thresh;
  3600. else
  3601. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3602. tw32(PCIE_PWR_MGMT_THRESH, val);
  3603. }
  3604. return err;
  3605. }
  3606. /* This is called whenever we suspect that the system chipset is re-
  3607. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3608. * is bogus tx completions. We try to recover by setting the
  3609. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3610. * in the workqueue.
  3611. */
  3612. static void tg3_tx_recover(struct tg3 *tp)
  3613. {
  3614. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3615. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3616. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3617. "mapped I/O cycles to the network device, attempting to "
  3618. "recover. Please report the problem to the driver maintainer "
  3619. "and include system chipset information.\n", tp->dev->name);
  3620. spin_lock(&tp->lock);
  3621. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3622. spin_unlock(&tp->lock);
  3623. }
  3624. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3625. {
  3626. smp_mb();
  3627. return tnapi->tx_pending -
  3628. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3629. }
  3630. /* Tigon3 never reports partial packet sends. So we do not
  3631. * need special logic to handle SKBs that have not had all
  3632. * of their frags sent yet, like SunGEM does.
  3633. */
  3634. static void tg3_tx(struct tg3_napi *tnapi)
  3635. {
  3636. struct tg3 *tp = tnapi->tp;
  3637. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3638. u32 sw_idx = tnapi->tx_cons;
  3639. struct netdev_queue *txq;
  3640. int index = tnapi - tp->napi;
  3641. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3642. index--;
  3643. txq = netdev_get_tx_queue(tp->dev, index);
  3644. while (sw_idx != hw_idx) {
  3645. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3646. struct sk_buff *skb = ri->skb;
  3647. int i, tx_bug = 0;
  3648. if (unlikely(skb == NULL)) {
  3649. tg3_tx_recover(tp);
  3650. return;
  3651. }
  3652. pci_unmap_single(tp->pdev,
  3653. pci_unmap_addr(ri, mapping),
  3654. skb_headlen(skb),
  3655. PCI_DMA_TODEVICE);
  3656. ri->skb = NULL;
  3657. sw_idx = NEXT_TX(sw_idx);
  3658. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3659. ri = &tnapi->tx_buffers[sw_idx];
  3660. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3661. tx_bug = 1;
  3662. pci_unmap_page(tp->pdev,
  3663. pci_unmap_addr(ri, mapping),
  3664. skb_shinfo(skb)->frags[i].size,
  3665. PCI_DMA_TODEVICE);
  3666. sw_idx = NEXT_TX(sw_idx);
  3667. }
  3668. dev_kfree_skb(skb);
  3669. if (unlikely(tx_bug)) {
  3670. tg3_tx_recover(tp);
  3671. return;
  3672. }
  3673. }
  3674. tnapi->tx_cons = sw_idx;
  3675. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3676. * before checking for netif_queue_stopped(). Without the
  3677. * memory barrier, there is a small possibility that tg3_start_xmit()
  3678. * will miss it and cause the queue to be stopped forever.
  3679. */
  3680. smp_mb();
  3681. if (unlikely(netif_tx_queue_stopped(txq) &&
  3682. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3683. __netif_tx_lock(txq, smp_processor_id());
  3684. if (netif_tx_queue_stopped(txq) &&
  3685. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3686. netif_tx_wake_queue(txq);
  3687. __netif_tx_unlock(txq);
  3688. }
  3689. }
  3690. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3691. {
  3692. if (!ri->skb)
  3693. return;
  3694. pci_unmap_single(tp->pdev, pci_unmap_addr(ri, mapping),
  3695. map_sz, PCI_DMA_FROMDEVICE);
  3696. dev_kfree_skb_any(ri->skb);
  3697. ri->skb = NULL;
  3698. }
  3699. /* Returns size of skb allocated or < 0 on error.
  3700. *
  3701. * We only need to fill in the address because the other members
  3702. * of the RX descriptor are invariant, see tg3_init_rings.
  3703. *
  3704. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3705. * posting buffers we only dirty the first cache line of the RX
  3706. * descriptor (containing the address). Whereas for the RX status
  3707. * buffers the cpu only reads the last cacheline of the RX descriptor
  3708. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3709. */
  3710. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3711. u32 opaque_key, u32 dest_idx_unmasked)
  3712. {
  3713. struct tg3_rx_buffer_desc *desc;
  3714. struct ring_info *map, *src_map;
  3715. struct sk_buff *skb;
  3716. dma_addr_t mapping;
  3717. int skb_size, dest_idx;
  3718. src_map = NULL;
  3719. switch (opaque_key) {
  3720. case RXD_OPAQUE_RING_STD:
  3721. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3722. desc = &tpr->rx_std[dest_idx];
  3723. map = &tpr->rx_std_buffers[dest_idx];
  3724. skb_size = tp->rx_pkt_map_sz;
  3725. break;
  3726. case RXD_OPAQUE_RING_JUMBO:
  3727. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3728. desc = &tpr->rx_jmb[dest_idx].std;
  3729. map = &tpr->rx_jmb_buffers[dest_idx];
  3730. skb_size = TG3_RX_JMB_MAP_SZ;
  3731. break;
  3732. default:
  3733. return -EINVAL;
  3734. }
  3735. /* Do not overwrite any of the map or rp information
  3736. * until we are sure we can commit to a new buffer.
  3737. *
  3738. * Callers depend upon this behavior and assume that
  3739. * we leave everything unchanged if we fail.
  3740. */
  3741. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3742. if (skb == NULL)
  3743. return -ENOMEM;
  3744. skb_reserve(skb, tp->rx_offset);
  3745. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3746. PCI_DMA_FROMDEVICE);
  3747. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3748. dev_kfree_skb(skb);
  3749. return -EIO;
  3750. }
  3751. map->skb = skb;
  3752. pci_unmap_addr_set(map, mapping, mapping);
  3753. desc->addr_hi = ((u64)mapping >> 32);
  3754. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3755. return skb_size;
  3756. }
  3757. /* We only need to move over in the address because the other
  3758. * members of the RX descriptor are invariant. See notes above
  3759. * tg3_alloc_rx_skb for full details.
  3760. */
  3761. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3762. struct tg3_rx_prodring_set *dpr,
  3763. u32 opaque_key, int src_idx,
  3764. u32 dest_idx_unmasked)
  3765. {
  3766. struct tg3 *tp = tnapi->tp;
  3767. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3768. struct ring_info *src_map, *dest_map;
  3769. int dest_idx;
  3770. struct tg3_rx_prodring_set *spr = &tp->prodring[0];
  3771. switch (opaque_key) {
  3772. case RXD_OPAQUE_RING_STD:
  3773. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3774. dest_desc = &dpr->rx_std[dest_idx];
  3775. dest_map = &dpr->rx_std_buffers[dest_idx];
  3776. src_desc = &spr->rx_std[src_idx];
  3777. src_map = &spr->rx_std_buffers[src_idx];
  3778. break;
  3779. case RXD_OPAQUE_RING_JUMBO:
  3780. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3781. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3782. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3783. src_desc = &spr->rx_jmb[src_idx].std;
  3784. src_map = &spr->rx_jmb_buffers[src_idx];
  3785. break;
  3786. default:
  3787. return;
  3788. }
  3789. dest_map->skb = src_map->skb;
  3790. pci_unmap_addr_set(dest_map, mapping,
  3791. pci_unmap_addr(src_map, mapping));
  3792. dest_desc->addr_hi = src_desc->addr_hi;
  3793. dest_desc->addr_lo = src_desc->addr_lo;
  3794. src_map->skb = NULL;
  3795. }
  3796. /* The RX ring scheme is composed of multiple rings which post fresh
  3797. * buffers to the chip, and one special ring the chip uses to report
  3798. * status back to the host.
  3799. *
  3800. * The special ring reports the status of received packets to the
  3801. * host. The chip does not write into the original descriptor the
  3802. * RX buffer was obtained from. The chip simply takes the original
  3803. * descriptor as provided by the host, updates the status and length
  3804. * field, then writes this into the next status ring entry.
  3805. *
  3806. * Each ring the host uses to post buffers to the chip is described
  3807. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3808. * it is first placed into the on-chip ram. When the packet's length
  3809. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3810. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3811. * which is within the range of the new packet's length is chosen.
  3812. *
  3813. * The "separate ring for rx status" scheme may sound queer, but it makes
  3814. * sense from a cache coherency perspective. If only the host writes
  3815. * to the buffer post rings, and only the chip writes to the rx status
  3816. * rings, then cache lines never move beyond shared-modified state.
  3817. * If both the host and chip were to write into the same ring, cache line
  3818. * eviction could occur since both entities want it in an exclusive state.
  3819. */
  3820. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3821. {
  3822. struct tg3 *tp = tnapi->tp;
  3823. u32 work_mask, rx_std_posted = 0;
  3824. u32 std_prod_idx, jmb_prod_idx;
  3825. u32 sw_idx = tnapi->rx_rcb_ptr;
  3826. u16 hw_idx;
  3827. int received;
  3828. struct tg3_rx_prodring_set *tpr = tnapi->prodring;
  3829. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3830. /*
  3831. * We need to order the read of hw_idx and the read of
  3832. * the opaque cookie.
  3833. */
  3834. rmb();
  3835. work_mask = 0;
  3836. received = 0;
  3837. std_prod_idx = tpr->rx_std_prod_idx;
  3838. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3839. while (sw_idx != hw_idx && budget > 0) {
  3840. struct ring_info *ri;
  3841. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3842. unsigned int len;
  3843. struct sk_buff *skb;
  3844. dma_addr_t dma_addr;
  3845. u32 opaque_key, desc_idx, *post_ptr;
  3846. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3847. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3848. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3849. ri = &tp->prodring[0].rx_std_buffers[desc_idx];
  3850. dma_addr = pci_unmap_addr(ri, mapping);
  3851. skb = ri->skb;
  3852. post_ptr = &std_prod_idx;
  3853. rx_std_posted++;
  3854. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3855. ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
  3856. dma_addr = pci_unmap_addr(ri, mapping);
  3857. skb = ri->skb;
  3858. post_ptr = &jmb_prod_idx;
  3859. } else
  3860. goto next_pkt_nopost;
  3861. work_mask |= opaque_key;
  3862. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3863. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3864. drop_it:
  3865. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3866. desc_idx, *post_ptr);
  3867. drop_it_no_recycle:
  3868. /* Other statistics kept track of by card. */
  3869. tp->net_stats.rx_dropped++;
  3870. goto next_pkt;
  3871. }
  3872. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3873. ETH_FCS_LEN;
  3874. if (len > RX_COPY_THRESHOLD &&
  3875. tp->rx_offset == NET_IP_ALIGN) {
  3876. /* rx_offset will likely not equal NET_IP_ALIGN
  3877. * if this is a 5701 card running in PCI-X mode
  3878. * [see tg3_get_invariants()]
  3879. */
  3880. int skb_size;
  3881. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3882. *post_ptr);
  3883. if (skb_size < 0)
  3884. goto drop_it;
  3885. ri->skb = NULL;
  3886. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3887. PCI_DMA_FROMDEVICE);
  3888. skb_put(skb, len);
  3889. } else {
  3890. struct sk_buff *copy_skb;
  3891. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3892. desc_idx, *post_ptr);
  3893. copy_skb = netdev_alloc_skb(tp->dev,
  3894. len + TG3_RAW_IP_ALIGN);
  3895. if (copy_skb == NULL)
  3896. goto drop_it_no_recycle;
  3897. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3898. skb_put(copy_skb, len);
  3899. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3900. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3901. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3902. /* We'll reuse the original ring buffer. */
  3903. skb = copy_skb;
  3904. }
  3905. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3906. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3907. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3908. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3909. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3910. else
  3911. skb->ip_summed = CHECKSUM_NONE;
  3912. skb->protocol = eth_type_trans(skb, tp->dev);
  3913. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3914. skb->protocol != htons(ETH_P_8021Q)) {
  3915. dev_kfree_skb(skb);
  3916. goto next_pkt;
  3917. }
  3918. #if TG3_VLAN_TAG_USED
  3919. if (tp->vlgrp != NULL &&
  3920. desc->type_flags & RXD_FLAG_VLAN) {
  3921. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3922. desc->err_vlan & RXD_VLAN_MASK, skb);
  3923. } else
  3924. #endif
  3925. napi_gro_receive(&tnapi->napi, skb);
  3926. received++;
  3927. budget--;
  3928. next_pkt:
  3929. (*post_ptr)++;
  3930. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3931. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3932. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, idx);
  3933. work_mask &= ~RXD_OPAQUE_RING_STD;
  3934. rx_std_posted = 0;
  3935. }
  3936. next_pkt_nopost:
  3937. sw_idx++;
  3938. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3939. /* Refresh hw_idx to see if there is new work */
  3940. if (sw_idx == hw_idx) {
  3941. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3942. rmb();
  3943. }
  3944. }
  3945. /* ACK the status ring. */
  3946. tnapi->rx_rcb_ptr = sw_idx;
  3947. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3948. /* Refill RX ring(s). */
  3949. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) || tnapi == &tp->napi[1]) {
  3950. if (work_mask & RXD_OPAQUE_RING_STD) {
  3951. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3952. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3953. tpr->rx_std_prod_idx);
  3954. }
  3955. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3956. tpr->rx_jmb_prod_idx = jmb_prod_idx %
  3957. TG3_RX_JUMBO_RING_SIZE;
  3958. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  3959. tpr->rx_jmb_prod_idx);
  3960. }
  3961. mmiowb();
  3962. } else if (work_mask) {
  3963. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  3964. * updated before the producer indices can be updated.
  3965. */
  3966. smp_wmb();
  3967. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3968. tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
  3969. napi_schedule(&tp->napi[1].napi);
  3970. }
  3971. return received;
  3972. }
  3973. static void tg3_poll_link(struct tg3 *tp)
  3974. {
  3975. /* handle link change and other phy events */
  3976. if (!(tp->tg3_flags &
  3977. (TG3_FLAG_USE_LINKCHG_REG |
  3978. TG3_FLAG_POLL_SERDES))) {
  3979. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  3980. if (sblk->status & SD_STATUS_LINK_CHG) {
  3981. sblk->status = SD_STATUS_UPDATED |
  3982. (sblk->status & ~SD_STATUS_LINK_CHG);
  3983. spin_lock(&tp->lock);
  3984. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3985. tw32_f(MAC_STATUS,
  3986. (MAC_STATUS_SYNC_CHANGED |
  3987. MAC_STATUS_CFG_CHANGED |
  3988. MAC_STATUS_MI_COMPLETION |
  3989. MAC_STATUS_LNKSTATE_CHANGED));
  3990. udelay(40);
  3991. } else
  3992. tg3_setup_phy(tp, 0);
  3993. spin_unlock(&tp->lock);
  3994. }
  3995. }
  3996. }
  3997. static void tg3_rx_prodring_xfer(struct tg3 *tp,
  3998. struct tg3_rx_prodring_set *dpr,
  3999. struct tg3_rx_prodring_set *spr)
  4000. {
  4001. u32 si, di, cpycnt, src_prod_idx;
  4002. int i;
  4003. while (1) {
  4004. src_prod_idx = spr->rx_std_prod_idx;
  4005. /* Make sure updates to the rx_std_buffers[] entries and the
  4006. * standard producer index are seen in the correct order.
  4007. */
  4008. smp_rmb();
  4009. if (spr->rx_std_cons_idx == src_prod_idx)
  4010. break;
  4011. if (spr->rx_std_cons_idx < src_prod_idx)
  4012. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4013. else
  4014. cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
  4015. cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
  4016. si = spr->rx_std_cons_idx;
  4017. di = dpr->rx_std_prod_idx;
  4018. memcpy(&dpr->rx_std_buffers[di],
  4019. &spr->rx_std_buffers[si],
  4020. cpycnt * sizeof(struct ring_info));
  4021. for (i = 0; i < cpycnt; i++, di++, si++) {
  4022. struct tg3_rx_buffer_desc *sbd, *dbd;
  4023. sbd = &spr->rx_std[si];
  4024. dbd = &dpr->rx_std[di];
  4025. dbd->addr_hi = sbd->addr_hi;
  4026. dbd->addr_lo = sbd->addr_lo;
  4027. }
  4028. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
  4029. TG3_RX_RING_SIZE;
  4030. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
  4031. TG3_RX_RING_SIZE;
  4032. }
  4033. while (1) {
  4034. src_prod_idx = spr->rx_jmb_prod_idx;
  4035. /* Make sure updates to the rx_jmb_buffers[] entries and
  4036. * the jumbo producer index are seen in the correct order.
  4037. */
  4038. smp_rmb();
  4039. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4040. break;
  4041. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4042. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4043. else
  4044. cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
  4045. cpycnt = min(cpycnt,
  4046. TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
  4047. si = spr->rx_jmb_cons_idx;
  4048. di = dpr->rx_jmb_prod_idx;
  4049. memcpy(&dpr->rx_jmb_buffers[di],
  4050. &spr->rx_jmb_buffers[si],
  4051. cpycnt * sizeof(struct ring_info));
  4052. for (i = 0; i < cpycnt; i++, di++, si++) {
  4053. struct tg3_rx_buffer_desc *sbd, *dbd;
  4054. sbd = &spr->rx_jmb[si].std;
  4055. dbd = &dpr->rx_jmb[di].std;
  4056. dbd->addr_hi = sbd->addr_hi;
  4057. dbd->addr_lo = sbd->addr_lo;
  4058. }
  4059. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
  4060. TG3_RX_JUMBO_RING_SIZE;
  4061. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
  4062. TG3_RX_JUMBO_RING_SIZE;
  4063. }
  4064. }
  4065. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4066. {
  4067. struct tg3 *tp = tnapi->tp;
  4068. /* run TX completion thread */
  4069. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4070. tg3_tx(tnapi);
  4071. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4072. return work_done;
  4073. }
  4074. /* run RX thread, within the bounds set by NAPI.
  4075. * All RX "locking" is done by ensuring outside
  4076. * code synchronizes with tg3->napi.poll()
  4077. */
  4078. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4079. work_done += tg3_rx(tnapi, budget - work_done);
  4080. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4081. int i;
  4082. u32 std_prod_idx = tp->prodring[0].rx_std_prod_idx;
  4083. u32 jmb_prod_idx = tp->prodring[0].rx_jmb_prod_idx;
  4084. for (i = 2; i < tp->irq_cnt; i++)
  4085. tg3_rx_prodring_xfer(tp, tnapi->prodring,
  4086. tp->napi[i].prodring);
  4087. wmb();
  4088. if (std_prod_idx != tp->prodring[0].rx_std_prod_idx) {
  4089. u32 mbox = TG3_RX_STD_PROD_IDX_REG;
  4090. tw32_rx_mbox(mbox, tp->prodring[0].rx_std_prod_idx);
  4091. }
  4092. if (jmb_prod_idx != tp->prodring[0].rx_jmb_prod_idx) {
  4093. u32 mbox = TG3_RX_JMB_PROD_IDX_REG;
  4094. tw32_rx_mbox(mbox, tp->prodring[0].rx_jmb_prod_idx);
  4095. }
  4096. mmiowb();
  4097. }
  4098. return work_done;
  4099. }
  4100. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4101. {
  4102. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4103. struct tg3 *tp = tnapi->tp;
  4104. int work_done = 0;
  4105. struct tg3_hw_status *sblk = tnapi->hw_status;
  4106. while (1) {
  4107. work_done = tg3_poll_work(tnapi, work_done, budget);
  4108. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4109. goto tx_recovery;
  4110. if (unlikely(work_done >= budget))
  4111. break;
  4112. /* tp->last_tag is used in tg3_restart_ints() below
  4113. * to tell the hw how much work has been processed,
  4114. * so we must read it before checking for more work.
  4115. */
  4116. tnapi->last_tag = sblk->status_tag;
  4117. tnapi->last_irq_tag = tnapi->last_tag;
  4118. rmb();
  4119. /* check for RX/TX work to do */
  4120. if (sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4121. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr) {
  4122. napi_complete(napi);
  4123. /* Reenable interrupts. */
  4124. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4125. mmiowb();
  4126. break;
  4127. }
  4128. }
  4129. return work_done;
  4130. tx_recovery:
  4131. /* work_done is guaranteed to be less than budget. */
  4132. napi_complete(napi);
  4133. schedule_work(&tp->reset_task);
  4134. return work_done;
  4135. }
  4136. static int tg3_poll(struct napi_struct *napi, int budget)
  4137. {
  4138. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4139. struct tg3 *tp = tnapi->tp;
  4140. int work_done = 0;
  4141. struct tg3_hw_status *sblk = tnapi->hw_status;
  4142. while (1) {
  4143. tg3_poll_link(tp);
  4144. work_done = tg3_poll_work(tnapi, work_done, budget);
  4145. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4146. goto tx_recovery;
  4147. if (unlikely(work_done >= budget))
  4148. break;
  4149. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4150. /* tp->last_tag is used in tg3_int_reenable() below
  4151. * to tell the hw how much work has been processed,
  4152. * so we must read it before checking for more work.
  4153. */
  4154. tnapi->last_tag = sblk->status_tag;
  4155. tnapi->last_irq_tag = tnapi->last_tag;
  4156. rmb();
  4157. } else
  4158. sblk->status &= ~SD_STATUS_UPDATED;
  4159. if (likely(!tg3_has_work(tnapi))) {
  4160. napi_complete(napi);
  4161. tg3_int_reenable(tnapi);
  4162. break;
  4163. }
  4164. }
  4165. return work_done;
  4166. tx_recovery:
  4167. /* work_done is guaranteed to be less than budget. */
  4168. napi_complete(napi);
  4169. schedule_work(&tp->reset_task);
  4170. return work_done;
  4171. }
  4172. static void tg3_irq_quiesce(struct tg3 *tp)
  4173. {
  4174. int i;
  4175. BUG_ON(tp->irq_sync);
  4176. tp->irq_sync = 1;
  4177. smp_mb();
  4178. for (i = 0; i < tp->irq_cnt; i++)
  4179. synchronize_irq(tp->napi[i].irq_vec);
  4180. }
  4181. static inline int tg3_irq_sync(struct tg3 *tp)
  4182. {
  4183. return tp->irq_sync;
  4184. }
  4185. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4186. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4187. * with as well. Most of the time, this is not necessary except when
  4188. * shutting down the device.
  4189. */
  4190. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4191. {
  4192. spin_lock_bh(&tp->lock);
  4193. if (irq_sync)
  4194. tg3_irq_quiesce(tp);
  4195. }
  4196. static inline void tg3_full_unlock(struct tg3 *tp)
  4197. {
  4198. spin_unlock_bh(&tp->lock);
  4199. }
  4200. /* One-shot MSI handler - Chip automatically disables interrupt
  4201. * after sending MSI so driver doesn't have to do it.
  4202. */
  4203. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4204. {
  4205. struct tg3_napi *tnapi = dev_id;
  4206. struct tg3 *tp = tnapi->tp;
  4207. prefetch(tnapi->hw_status);
  4208. if (tnapi->rx_rcb)
  4209. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4210. if (likely(!tg3_irq_sync(tp)))
  4211. napi_schedule(&tnapi->napi);
  4212. return IRQ_HANDLED;
  4213. }
  4214. /* MSI ISR - No need to check for interrupt sharing and no need to
  4215. * flush status block and interrupt mailbox. PCI ordering rules
  4216. * guarantee that MSI will arrive after the status block.
  4217. */
  4218. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4219. {
  4220. struct tg3_napi *tnapi = dev_id;
  4221. struct tg3 *tp = tnapi->tp;
  4222. prefetch(tnapi->hw_status);
  4223. if (tnapi->rx_rcb)
  4224. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4225. /*
  4226. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4227. * chip-internal interrupt pending events.
  4228. * Writing non-zero to intr-mbox-0 additional tells the
  4229. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4230. * event coalescing.
  4231. */
  4232. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4233. if (likely(!tg3_irq_sync(tp)))
  4234. napi_schedule(&tnapi->napi);
  4235. return IRQ_RETVAL(1);
  4236. }
  4237. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4238. {
  4239. struct tg3_napi *tnapi = dev_id;
  4240. struct tg3 *tp = tnapi->tp;
  4241. struct tg3_hw_status *sblk = tnapi->hw_status;
  4242. unsigned int handled = 1;
  4243. /* In INTx mode, it is possible for the interrupt to arrive at
  4244. * the CPU before the status block posted prior to the interrupt.
  4245. * Reading the PCI State register will confirm whether the
  4246. * interrupt is ours and will flush the status block.
  4247. */
  4248. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4249. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4250. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4251. handled = 0;
  4252. goto out;
  4253. }
  4254. }
  4255. /*
  4256. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4257. * chip-internal interrupt pending events.
  4258. * Writing non-zero to intr-mbox-0 additional tells the
  4259. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4260. * event coalescing.
  4261. *
  4262. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4263. * spurious interrupts. The flush impacts performance but
  4264. * excessive spurious interrupts can be worse in some cases.
  4265. */
  4266. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4267. if (tg3_irq_sync(tp))
  4268. goto out;
  4269. sblk->status &= ~SD_STATUS_UPDATED;
  4270. if (likely(tg3_has_work(tnapi))) {
  4271. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4272. napi_schedule(&tnapi->napi);
  4273. } else {
  4274. /* No work, shared interrupt perhaps? re-enable
  4275. * interrupts, and flush that PCI write
  4276. */
  4277. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4278. 0x00000000);
  4279. }
  4280. out:
  4281. return IRQ_RETVAL(handled);
  4282. }
  4283. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4284. {
  4285. struct tg3_napi *tnapi = dev_id;
  4286. struct tg3 *tp = tnapi->tp;
  4287. struct tg3_hw_status *sblk = tnapi->hw_status;
  4288. unsigned int handled = 1;
  4289. /* In INTx mode, it is possible for the interrupt to arrive at
  4290. * the CPU before the status block posted prior to the interrupt.
  4291. * Reading the PCI State register will confirm whether the
  4292. * interrupt is ours and will flush the status block.
  4293. */
  4294. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4295. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4296. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4297. handled = 0;
  4298. goto out;
  4299. }
  4300. }
  4301. /*
  4302. * writing any value to intr-mbox-0 clears PCI INTA# and
  4303. * chip-internal interrupt pending events.
  4304. * writing non-zero to intr-mbox-0 additional tells the
  4305. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4306. * event coalescing.
  4307. *
  4308. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4309. * spurious interrupts. The flush impacts performance but
  4310. * excessive spurious interrupts can be worse in some cases.
  4311. */
  4312. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4313. /*
  4314. * In a shared interrupt configuration, sometimes other devices'
  4315. * interrupts will scream. We record the current status tag here
  4316. * so that the above check can report that the screaming interrupts
  4317. * are unhandled. Eventually they will be silenced.
  4318. */
  4319. tnapi->last_irq_tag = sblk->status_tag;
  4320. if (tg3_irq_sync(tp))
  4321. goto out;
  4322. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4323. napi_schedule(&tnapi->napi);
  4324. out:
  4325. return IRQ_RETVAL(handled);
  4326. }
  4327. /* ISR for interrupt test */
  4328. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4329. {
  4330. struct tg3_napi *tnapi = dev_id;
  4331. struct tg3 *tp = tnapi->tp;
  4332. struct tg3_hw_status *sblk = tnapi->hw_status;
  4333. if ((sblk->status & SD_STATUS_UPDATED) ||
  4334. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4335. tg3_disable_ints(tp);
  4336. return IRQ_RETVAL(1);
  4337. }
  4338. return IRQ_RETVAL(0);
  4339. }
  4340. static int tg3_init_hw(struct tg3 *, int);
  4341. static int tg3_halt(struct tg3 *, int, int);
  4342. /* Restart hardware after configuration changes, self-test, etc.
  4343. * Invoked with tp->lock held.
  4344. */
  4345. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4346. __releases(tp->lock)
  4347. __acquires(tp->lock)
  4348. {
  4349. int err;
  4350. err = tg3_init_hw(tp, reset_phy);
  4351. if (err) {
  4352. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4353. "aborting.\n", tp->dev->name);
  4354. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4355. tg3_full_unlock(tp);
  4356. del_timer_sync(&tp->timer);
  4357. tp->irq_sync = 0;
  4358. tg3_napi_enable(tp);
  4359. dev_close(tp->dev);
  4360. tg3_full_lock(tp, 0);
  4361. }
  4362. return err;
  4363. }
  4364. #ifdef CONFIG_NET_POLL_CONTROLLER
  4365. static void tg3_poll_controller(struct net_device *dev)
  4366. {
  4367. int i;
  4368. struct tg3 *tp = netdev_priv(dev);
  4369. for (i = 0; i < tp->irq_cnt; i++)
  4370. tg3_interrupt(tp->napi[i].irq_vec, dev);
  4371. }
  4372. #endif
  4373. static void tg3_reset_task(struct work_struct *work)
  4374. {
  4375. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4376. int err;
  4377. unsigned int restart_timer;
  4378. tg3_full_lock(tp, 0);
  4379. if (!netif_running(tp->dev)) {
  4380. tg3_full_unlock(tp);
  4381. return;
  4382. }
  4383. tg3_full_unlock(tp);
  4384. tg3_phy_stop(tp);
  4385. tg3_netif_stop(tp);
  4386. tg3_full_lock(tp, 1);
  4387. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4388. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4389. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4390. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4391. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4392. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4393. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4394. }
  4395. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4396. err = tg3_init_hw(tp, 1);
  4397. if (err)
  4398. goto out;
  4399. tg3_netif_start(tp);
  4400. if (restart_timer)
  4401. mod_timer(&tp->timer, jiffies + 1);
  4402. out:
  4403. tg3_full_unlock(tp);
  4404. if (!err)
  4405. tg3_phy_start(tp);
  4406. }
  4407. static void tg3_dump_short_state(struct tg3 *tp)
  4408. {
  4409. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4410. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4411. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4412. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4413. }
  4414. static void tg3_tx_timeout(struct net_device *dev)
  4415. {
  4416. struct tg3 *tp = netdev_priv(dev);
  4417. if (netif_msg_tx_err(tp)) {
  4418. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4419. dev->name);
  4420. tg3_dump_short_state(tp);
  4421. }
  4422. schedule_work(&tp->reset_task);
  4423. }
  4424. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4425. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4426. {
  4427. u32 base = (u32) mapping & 0xffffffff;
  4428. return ((base > 0xffffdcc0) &&
  4429. (base + len + 8 < base));
  4430. }
  4431. /* Test for DMA addresses > 40-bit */
  4432. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4433. int len)
  4434. {
  4435. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4436. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4437. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4438. return 0;
  4439. #else
  4440. return 0;
  4441. #endif
  4442. }
  4443. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4444. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4445. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4446. struct sk_buff *skb, u32 last_plus_one,
  4447. u32 *start, u32 base_flags, u32 mss)
  4448. {
  4449. struct tg3 *tp = tnapi->tp;
  4450. struct sk_buff *new_skb;
  4451. dma_addr_t new_addr = 0;
  4452. u32 entry = *start;
  4453. int i, ret = 0;
  4454. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4455. new_skb = skb_copy(skb, GFP_ATOMIC);
  4456. else {
  4457. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4458. new_skb = skb_copy_expand(skb,
  4459. skb_headroom(skb) + more_headroom,
  4460. skb_tailroom(skb), GFP_ATOMIC);
  4461. }
  4462. if (!new_skb) {
  4463. ret = -1;
  4464. } else {
  4465. /* New SKB is guaranteed to be linear. */
  4466. entry = *start;
  4467. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4468. PCI_DMA_TODEVICE);
  4469. /* Make sure the mapping succeeded */
  4470. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4471. ret = -1;
  4472. dev_kfree_skb(new_skb);
  4473. new_skb = NULL;
  4474. /* Make sure new skb does not cross any 4G boundaries.
  4475. * Drop the packet if it does.
  4476. */
  4477. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4478. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4479. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4480. PCI_DMA_TODEVICE);
  4481. ret = -1;
  4482. dev_kfree_skb(new_skb);
  4483. new_skb = NULL;
  4484. } else {
  4485. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4486. base_flags, 1 | (mss << 1));
  4487. *start = NEXT_TX(entry);
  4488. }
  4489. }
  4490. /* Now clean up the sw ring entries. */
  4491. i = 0;
  4492. while (entry != last_plus_one) {
  4493. int len;
  4494. if (i == 0)
  4495. len = skb_headlen(skb);
  4496. else
  4497. len = skb_shinfo(skb)->frags[i-1].size;
  4498. pci_unmap_single(tp->pdev,
  4499. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4500. mapping),
  4501. len, PCI_DMA_TODEVICE);
  4502. if (i == 0) {
  4503. tnapi->tx_buffers[entry].skb = new_skb;
  4504. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4505. new_addr);
  4506. } else {
  4507. tnapi->tx_buffers[entry].skb = NULL;
  4508. }
  4509. entry = NEXT_TX(entry);
  4510. i++;
  4511. }
  4512. dev_kfree_skb(skb);
  4513. return ret;
  4514. }
  4515. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4516. dma_addr_t mapping, int len, u32 flags,
  4517. u32 mss_and_is_end)
  4518. {
  4519. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4520. int is_end = (mss_and_is_end & 0x1);
  4521. u32 mss = (mss_and_is_end >> 1);
  4522. u32 vlan_tag = 0;
  4523. if (is_end)
  4524. flags |= TXD_FLAG_END;
  4525. if (flags & TXD_FLAG_VLAN) {
  4526. vlan_tag = flags >> 16;
  4527. flags &= 0xffff;
  4528. }
  4529. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4530. txd->addr_hi = ((u64) mapping >> 32);
  4531. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4532. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4533. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4534. }
  4535. /* hard_start_xmit for devices that don't have any bugs and
  4536. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4537. */
  4538. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4539. struct net_device *dev)
  4540. {
  4541. struct tg3 *tp = netdev_priv(dev);
  4542. u32 len, entry, base_flags, mss;
  4543. dma_addr_t mapping;
  4544. struct tg3_napi *tnapi;
  4545. struct netdev_queue *txq;
  4546. unsigned int i, last;
  4547. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4548. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4549. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4550. tnapi++;
  4551. /* We are running in BH disabled context with netif_tx_lock
  4552. * and TX reclaim runs via tp->napi.poll inside of a software
  4553. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4554. * no IRQ context deadlocks to worry about either. Rejoice!
  4555. */
  4556. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4557. if (!netif_tx_queue_stopped(txq)) {
  4558. netif_tx_stop_queue(txq);
  4559. /* This is a hard error, log it. */
  4560. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4561. "queue awake!\n", dev->name);
  4562. }
  4563. return NETDEV_TX_BUSY;
  4564. }
  4565. entry = tnapi->tx_prod;
  4566. base_flags = 0;
  4567. mss = 0;
  4568. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4569. int tcp_opt_len, ip_tcp_len;
  4570. u32 hdrlen;
  4571. if (skb_header_cloned(skb) &&
  4572. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4573. dev_kfree_skb(skb);
  4574. goto out_unlock;
  4575. }
  4576. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4577. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4578. else {
  4579. struct iphdr *iph = ip_hdr(skb);
  4580. tcp_opt_len = tcp_optlen(skb);
  4581. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4582. iph->check = 0;
  4583. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4584. hdrlen = ip_tcp_len + tcp_opt_len;
  4585. }
  4586. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4587. mss |= (hdrlen & 0xc) << 12;
  4588. if (hdrlen & 0x10)
  4589. base_flags |= 0x00000010;
  4590. base_flags |= (hdrlen & 0x3e0) << 5;
  4591. } else
  4592. mss |= hdrlen << 9;
  4593. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4594. TXD_FLAG_CPU_POST_DMA);
  4595. tcp_hdr(skb)->check = 0;
  4596. }
  4597. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4598. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4599. #if TG3_VLAN_TAG_USED
  4600. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4601. base_flags |= (TXD_FLAG_VLAN |
  4602. (vlan_tx_tag_get(skb) << 16));
  4603. #endif
  4604. len = skb_headlen(skb);
  4605. /* Queue skb data, a.k.a. the main skb fragment. */
  4606. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4607. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4608. dev_kfree_skb(skb);
  4609. goto out_unlock;
  4610. }
  4611. tnapi->tx_buffers[entry].skb = skb;
  4612. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4613. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4614. !mss && skb->len > ETH_DATA_LEN)
  4615. base_flags |= TXD_FLAG_JMB_PKT;
  4616. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4617. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4618. entry = NEXT_TX(entry);
  4619. /* Now loop through additional data fragments, and queue them. */
  4620. if (skb_shinfo(skb)->nr_frags > 0) {
  4621. last = skb_shinfo(skb)->nr_frags - 1;
  4622. for (i = 0; i <= last; i++) {
  4623. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4624. len = frag->size;
  4625. mapping = pci_map_page(tp->pdev,
  4626. frag->page,
  4627. frag->page_offset,
  4628. len, PCI_DMA_TODEVICE);
  4629. if (pci_dma_mapping_error(tp->pdev, mapping))
  4630. goto dma_error;
  4631. tnapi->tx_buffers[entry].skb = NULL;
  4632. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4633. mapping);
  4634. tg3_set_txd(tnapi, entry, mapping, len,
  4635. base_flags, (i == last) | (mss << 1));
  4636. entry = NEXT_TX(entry);
  4637. }
  4638. }
  4639. /* Packets are ready, update Tx producer idx local and on card. */
  4640. tw32_tx_mbox(tnapi->prodmbox, entry);
  4641. tnapi->tx_prod = entry;
  4642. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4643. netif_tx_stop_queue(txq);
  4644. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4645. netif_tx_wake_queue(txq);
  4646. }
  4647. out_unlock:
  4648. mmiowb();
  4649. return NETDEV_TX_OK;
  4650. dma_error:
  4651. last = i;
  4652. entry = tnapi->tx_prod;
  4653. tnapi->tx_buffers[entry].skb = NULL;
  4654. pci_unmap_single(tp->pdev,
  4655. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4656. skb_headlen(skb),
  4657. PCI_DMA_TODEVICE);
  4658. for (i = 0; i <= last; i++) {
  4659. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4660. entry = NEXT_TX(entry);
  4661. pci_unmap_page(tp->pdev,
  4662. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4663. mapping),
  4664. frag->size, PCI_DMA_TODEVICE);
  4665. }
  4666. dev_kfree_skb(skb);
  4667. return NETDEV_TX_OK;
  4668. }
  4669. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4670. struct net_device *);
  4671. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4672. * TSO header is greater than 80 bytes.
  4673. */
  4674. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4675. {
  4676. struct sk_buff *segs, *nskb;
  4677. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4678. /* Estimate the number of fragments in the worst case */
  4679. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4680. netif_stop_queue(tp->dev);
  4681. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4682. return NETDEV_TX_BUSY;
  4683. netif_wake_queue(tp->dev);
  4684. }
  4685. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4686. if (IS_ERR(segs))
  4687. goto tg3_tso_bug_end;
  4688. do {
  4689. nskb = segs;
  4690. segs = segs->next;
  4691. nskb->next = NULL;
  4692. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4693. } while (segs);
  4694. tg3_tso_bug_end:
  4695. dev_kfree_skb(skb);
  4696. return NETDEV_TX_OK;
  4697. }
  4698. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4699. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4700. */
  4701. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4702. struct net_device *dev)
  4703. {
  4704. struct tg3 *tp = netdev_priv(dev);
  4705. u32 len, entry, base_flags, mss;
  4706. int would_hit_hwbug;
  4707. dma_addr_t mapping;
  4708. struct tg3_napi *tnapi;
  4709. struct netdev_queue *txq;
  4710. unsigned int i, last;
  4711. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4712. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4713. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4714. tnapi++;
  4715. /* We are running in BH disabled context with netif_tx_lock
  4716. * and TX reclaim runs via tp->napi.poll inside of a software
  4717. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4718. * no IRQ context deadlocks to worry about either. Rejoice!
  4719. */
  4720. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4721. if (!netif_tx_queue_stopped(txq)) {
  4722. netif_tx_stop_queue(txq);
  4723. /* This is a hard error, log it. */
  4724. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4725. "queue awake!\n", dev->name);
  4726. }
  4727. return NETDEV_TX_BUSY;
  4728. }
  4729. entry = tnapi->tx_prod;
  4730. base_flags = 0;
  4731. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4732. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4733. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4734. struct iphdr *iph;
  4735. u32 tcp_opt_len, ip_tcp_len, hdr_len;
  4736. if (skb_header_cloned(skb) &&
  4737. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4738. dev_kfree_skb(skb);
  4739. goto out_unlock;
  4740. }
  4741. tcp_opt_len = tcp_optlen(skb);
  4742. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4743. hdr_len = ip_tcp_len + tcp_opt_len;
  4744. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4745. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4746. return (tg3_tso_bug(tp, skb));
  4747. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4748. TXD_FLAG_CPU_POST_DMA);
  4749. iph = ip_hdr(skb);
  4750. iph->check = 0;
  4751. iph->tot_len = htons(mss + hdr_len);
  4752. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4753. tcp_hdr(skb)->check = 0;
  4754. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4755. } else
  4756. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4757. iph->daddr, 0,
  4758. IPPROTO_TCP,
  4759. 0);
  4760. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4761. mss |= (hdr_len & 0xc) << 12;
  4762. if (hdr_len & 0x10)
  4763. base_flags |= 0x00000010;
  4764. base_flags |= (hdr_len & 0x3e0) << 5;
  4765. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4766. mss |= hdr_len << 9;
  4767. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4768. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4769. if (tcp_opt_len || iph->ihl > 5) {
  4770. int tsflags;
  4771. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4772. mss |= (tsflags << 11);
  4773. }
  4774. } else {
  4775. if (tcp_opt_len || iph->ihl > 5) {
  4776. int tsflags;
  4777. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4778. base_flags |= tsflags << 12;
  4779. }
  4780. }
  4781. }
  4782. #if TG3_VLAN_TAG_USED
  4783. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4784. base_flags |= (TXD_FLAG_VLAN |
  4785. (vlan_tx_tag_get(skb) << 16));
  4786. #endif
  4787. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4788. !mss && skb->len > ETH_DATA_LEN)
  4789. base_flags |= TXD_FLAG_JMB_PKT;
  4790. len = skb_headlen(skb);
  4791. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4792. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4793. dev_kfree_skb(skb);
  4794. goto out_unlock;
  4795. }
  4796. tnapi->tx_buffers[entry].skb = skb;
  4797. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4798. would_hit_hwbug = 0;
  4799. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4800. would_hit_hwbug = 1;
  4801. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4802. tg3_4g_overflow_test(mapping, len))
  4803. would_hit_hwbug = 1;
  4804. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4805. tg3_40bit_overflow_test(tp, mapping, len))
  4806. would_hit_hwbug = 1;
  4807. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4808. would_hit_hwbug = 1;
  4809. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4810. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4811. entry = NEXT_TX(entry);
  4812. /* Now loop through additional data fragments, and queue them. */
  4813. if (skb_shinfo(skb)->nr_frags > 0) {
  4814. last = skb_shinfo(skb)->nr_frags - 1;
  4815. for (i = 0; i <= last; i++) {
  4816. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4817. len = frag->size;
  4818. mapping = pci_map_page(tp->pdev,
  4819. frag->page,
  4820. frag->page_offset,
  4821. len, PCI_DMA_TODEVICE);
  4822. tnapi->tx_buffers[entry].skb = NULL;
  4823. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4824. mapping);
  4825. if (pci_dma_mapping_error(tp->pdev, mapping))
  4826. goto dma_error;
  4827. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4828. len <= 8)
  4829. would_hit_hwbug = 1;
  4830. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4831. tg3_4g_overflow_test(mapping, len))
  4832. would_hit_hwbug = 1;
  4833. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4834. tg3_40bit_overflow_test(tp, mapping, len))
  4835. would_hit_hwbug = 1;
  4836. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4837. tg3_set_txd(tnapi, entry, mapping, len,
  4838. base_flags, (i == last)|(mss << 1));
  4839. else
  4840. tg3_set_txd(tnapi, entry, mapping, len,
  4841. base_flags, (i == last));
  4842. entry = NEXT_TX(entry);
  4843. }
  4844. }
  4845. if (would_hit_hwbug) {
  4846. u32 last_plus_one = entry;
  4847. u32 start;
  4848. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4849. start &= (TG3_TX_RING_SIZE - 1);
  4850. /* If the workaround fails due to memory/mapping
  4851. * failure, silently drop this packet.
  4852. */
  4853. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  4854. &start, base_flags, mss))
  4855. goto out_unlock;
  4856. entry = start;
  4857. }
  4858. /* Packets are ready, update Tx producer idx local and on card. */
  4859. tw32_tx_mbox(tnapi->prodmbox, entry);
  4860. tnapi->tx_prod = entry;
  4861. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4862. netif_tx_stop_queue(txq);
  4863. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4864. netif_tx_wake_queue(txq);
  4865. }
  4866. out_unlock:
  4867. mmiowb();
  4868. return NETDEV_TX_OK;
  4869. dma_error:
  4870. last = i;
  4871. entry = tnapi->tx_prod;
  4872. tnapi->tx_buffers[entry].skb = NULL;
  4873. pci_unmap_single(tp->pdev,
  4874. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4875. skb_headlen(skb),
  4876. PCI_DMA_TODEVICE);
  4877. for (i = 0; i <= last; i++) {
  4878. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4879. entry = NEXT_TX(entry);
  4880. pci_unmap_page(tp->pdev,
  4881. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4882. mapping),
  4883. frag->size, PCI_DMA_TODEVICE);
  4884. }
  4885. dev_kfree_skb(skb);
  4886. return NETDEV_TX_OK;
  4887. }
  4888. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4889. int new_mtu)
  4890. {
  4891. dev->mtu = new_mtu;
  4892. if (new_mtu > ETH_DATA_LEN) {
  4893. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4894. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4895. ethtool_op_set_tso(dev, 0);
  4896. }
  4897. else
  4898. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4899. } else {
  4900. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4901. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4902. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4903. }
  4904. }
  4905. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4906. {
  4907. struct tg3 *tp = netdev_priv(dev);
  4908. int err;
  4909. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4910. return -EINVAL;
  4911. if (!netif_running(dev)) {
  4912. /* We'll just catch it later when the
  4913. * device is up'd.
  4914. */
  4915. tg3_set_mtu(dev, tp, new_mtu);
  4916. return 0;
  4917. }
  4918. tg3_phy_stop(tp);
  4919. tg3_netif_stop(tp);
  4920. tg3_full_lock(tp, 1);
  4921. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4922. tg3_set_mtu(dev, tp, new_mtu);
  4923. err = tg3_restart_hw(tp, 0);
  4924. if (!err)
  4925. tg3_netif_start(tp);
  4926. tg3_full_unlock(tp);
  4927. if (!err)
  4928. tg3_phy_start(tp);
  4929. return err;
  4930. }
  4931. static void tg3_rx_prodring_free(struct tg3 *tp,
  4932. struct tg3_rx_prodring_set *tpr)
  4933. {
  4934. int i;
  4935. if (tpr != &tp->prodring[0]) {
  4936. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  4937. i = (i + 1) % TG3_RX_RING_SIZE)
  4938. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  4939. tp->rx_pkt_map_sz);
  4940. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4941. for (i = tpr->rx_jmb_cons_idx;
  4942. i != tpr->rx_jmb_prod_idx;
  4943. i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
  4944. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  4945. TG3_RX_JMB_MAP_SZ);
  4946. }
  4947. }
  4948. return;
  4949. }
  4950. for (i = 0; i < TG3_RX_RING_SIZE; i++)
  4951. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  4952. tp->rx_pkt_map_sz);
  4953. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4954. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
  4955. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  4956. TG3_RX_JMB_MAP_SZ);
  4957. }
  4958. }
  4959. /* Initialize tx/rx rings for packet processing.
  4960. *
  4961. * The chip has been shut down and the driver detached from
  4962. * the networking, so no interrupts or new tx packets will
  4963. * end up in the driver. tp->{tx,}lock are held and thus
  4964. * we may not sleep.
  4965. */
  4966. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  4967. struct tg3_rx_prodring_set *tpr)
  4968. {
  4969. u32 i, rx_pkt_dma_sz;
  4970. tpr->rx_std_cons_idx = 0;
  4971. tpr->rx_std_prod_idx = 0;
  4972. tpr->rx_jmb_cons_idx = 0;
  4973. tpr->rx_jmb_prod_idx = 0;
  4974. if (tpr != &tp->prodring[0]) {
  4975. memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
  4976. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
  4977. memset(&tpr->rx_jmb_buffers[0], 0,
  4978. TG3_RX_JMB_BUFF_RING_SIZE);
  4979. goto done;
  4980. }
  4981. /* Zero out all descriptors. */
  4982. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  4983. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  4984. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4985. tp->dev->mtu > ETH_DATA_LEN)
  4986. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  4987. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  4988. /* Initialize invariants of the rings, we only set this
  4989. * stuff once. This works because the card does not
  4990. * write into the rx buffer posting rings.
  4991. */
  4992. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4993. struct tg3_rx_buffer_desc *rxd;
  4994. rxd = &tpr->rx_std[i];
  4995. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  4996. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4997. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4998. (i << RXD_OPAQUE_INDEX_SHIFT));
  4999. }
  5000. /* Now allocate fresh SKBs for each rx ring. */
  5001. for (i = 0; i < tp->rx_pending; i++) {
  5002. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5003. printk(KERN_WARNING PFX
  5004. "%s: Using a smaller RX standard ring, "
  5005. "only %d out of %d buffers were allocated "
  5006. "successfully.\n",
  5007. tp->dev->name, i, tp->rx_pending);
  5008. if (i == 0)
  5009. goto initfail;
  5010. tp->rx_pending = i;
  5011. break;
  5012. }
  5013. }
  5014. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  5015. goto done;
  5016. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  5017. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5018. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  5019. struct tg3_rx_buffer_desc *rxd;
  5020. rxd = &tpr->rx_jmb[i].std;
  5021. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5022. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5023. RXD_FLAG_JUMBO;
  5024. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5025. (i << RXD_OPAQUE_INDEX_SHIFT));
  5026. }
  5027. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5028. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO,
  5029. i) < 0) {
  5030. printk(KERN_WARNING PFX
  5031. "%s: Using a smaller RX jumbo ring, "
  5032. "only %d out of %d buffers were "
  5033. "allocated successfully.\n",
  5034. tp->dev->name, i, tp->rx_jumbo_pending);
  5035. if (i == 0)
  5036. goto initfail;
  5037. tp->rx_jumbo_pending = i;
  5038. break;
  5039. }
  5040. }
  5041. }
  5042. done:
  5043. return 0;
  5044. initfail:
  5045. tg3_rx_prodring_free(tp, tpr);
  5046. return -ENOMEM;
  5047. }
  5048. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5049. struct tg3_rx_prodring_set *tpr)
  5050. {
  5051. kfree(tpr->rx_std_buffers);
  5052. tpr->rx_std_buffers = NULL;
  5053. kfree(tpr->rx_jmb_buffers);
  5054. tpr->rx_jmb_buffers = NULL;
  5055. if (tpr->rx_std) {
  5056. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5057. tpr->rx_std, tpr->rx_std_mapping);
  5058. tpr->rx_std = NULL;
  5059. }
  5060. if (tpr->rx_jmb) {
  5061. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  5062. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5063. tpr->rx_jmb = NULL;
  5064. }
  5065. }
  5066. static int tg3_rx_prodring_init(struct tg3 *tp,
  5067. struct tg3_rx_prodring_set *tpr)
  5068. {
  5069. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
  5070. if (!tpr->rx_std_buffers)
  5071. return -ENOMEM;
  5072. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5073. &tpr->rx_std_mapping);
  5074. if (!tpr->rx_std)
  5075. goto err_out;
  5076. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5077. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
  5078. GFP_KERNEL);
  5079. if (!tpr->rx_jmb_buffers)
  5080. goto err_out;
  5081. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  5082. TG3_RX_JUMBO_RING_BYTES,
  5083. &tpr->rx_jmb_mapping);
  5084. if (!tpr->rx_jmb)
  5085. goto err_out;
  5086. }
  5087. return 0;
  5088. err_out:
  5089. tg3_rx_prodring_fini(tp, tpr);
  5090. return -ENOMEM;
  5091. }
  5092. /* Free up pending packets in all rx/tx rings.
  5093. *
  5094. * The chip has been shut down and the driver detached from
  5095. * the networking, so no interrupts or new tx packets will
  5096. * end up in the driver. tp->{tx,}lock is not held and we are not
  5097. * in an interrupt context and thus may sleep.
  5098. */
  5099. static void tg3_free_rings(struct tg3 *tp)
  5100. {
  5101. int i, j;
  5102. for (j = 0; j < tp->irq_cnt; j++) {
  5103. struct tg3_napi *tnapi = &tp->napi[j];
  5104. if (!tnapi->tx_buffers)
  5105. continue;
  5106. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5107. struct ring_info *txp;
  5108. struct sk_buff *skb;
  5109. unsigned int k;
  5110. txp = &tnapi->tx_buffers[i];
  5111. skb = txp->skb;
  5112. if (skb == NULL) {
  5113. i++;
  5114. continue;
  5115. }
  5116. pci_unmap_single(tp->pdev,
  5117. pci_unmap_addr(txp, mapping),
  5118. skb_headlen(skb),
  5119. PCI_DMA_TODEVICE);
  5120. txp->skb = NULL;
  5121. i++;
  5122. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5123. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5124. pci_unmap_page(tp->pdev,
  5125. pci_unmap_addr(txp, mapping),
  5126. skb_shinfo(skb)->frags[k].size,
  5127. PCI_DMA_TODEVICE);
  5128. i++;
  5129. }
  5130. dev_kfree_skb_any(skb);
  5131. }
  5132. if (tp->irq_cnt == 1 || j != tp->irq_cnt - 1)
  5133. tg3_rx_prodring_free(tp, &tp->prodring[j]);
  5134. }
  5135. }
  5136. /* Initialize tx/rx rings for packet processing.
  5137. *
  5138. * The chip has been shut down and the driver detached from
  5139. * the networking, so no interrupts or new tx packets will
  5140. * end up in the driver. tp->{tx,}lock are held and thus
  5141. * we may not sleep.
  5142. */
  5143. static int tg3_init_rings(struct tg3 *tp)
  5144. {
  5145. int i;
  5146. /* Free up all the SKBs. */
  5147. tg3_free_rings(tp);
  5148. for (i = 0; i < tp->irq_cnt; i++) {
  5149. struct tg3_napi *tnapi = &tp->napi[i];
  5150. tnapi->last_tag = 0;
  5151. tnapi->last_irq_tag = 0;
  5152. tnapi->hw_status->status = 0;
  5153. tnapi->hw_status->status_tag = 0;
  5154. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5155. tnapi->tx_prod = 0;
  5156. tnapi->tx_cons = 0;
  5157. if (tnapi->tx_ring)
  5158. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5159. tnapi->rx_rcb_ptr = 0;
  5160. if (tnapi->rx_rcb)
  5161. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5162. if ((tp->irq_cnt == 1 || i != tp->irq_cnt - 1) &&
  5163. tg3_rx_prodring_alloc(tp, &tp->prodring[i]))
  5164. return -ENOMEM;
  5165. }
  5166. return 0;
  5167. }
  5168. /*
  5169. * Must not be invoked with interrupt sources disabled and
  5170. * the hardware shutdown down.
  5171. */
  5172. static void tg3_free_consistent(struct tg3 *tp)
  5173. {
  5174. int i;
  5175. for (i = 0; i < tp->irq_cnt; i++) {
  5176. struct tg3_napi *tnapi = &tp->napi[i];
  5177. if (tnapi->tx_ring) {
  5178. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  5179. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5180. tnapi->tx_ring = NULL;
  5181. }
  5182. kfree(tnapi->tx_buffers);
  5183. tnapi->tx_buffers = NULL;
  5184. if (tnapi->rx_rcb) {
  5185. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  5186. tnapi->rx_rcb,
  5187. tnapi->rx_rcb_mapping);
  5188. tnapi->rx_rcb = NULL;
  5189. }
  5190. if (tnapi->hw_status) {
  5191. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  5192. tnapi->hw_status,
  5193. tnapi->status_mapping);
  5194. tnapi->hw_status = NULL;
  5195. }
  5196. }
  5197. if (tp->hw_stats) {
  5198. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  5199. tp->hw_stats, tp->stats_mapping);
  5200. tp->hw_stats = NULL;
  5201. }
  5202. for (i = 0; i < (tp->irq_cnt == 1 ? 1 : tp->irq_cnt - 1); i++)
  5203. tg3_rx_prodring_fini(tp, &tp->prodring[i]);
  5204. }
  5205. /*
  5206. * Must not be invoked with interrupt sources disabled and
  5207. * the hardware shutdown down. Can sleep.
  5208. */
  5209. static int tg3_alloc_consistent(struct tg3 *tp)
  5210. {
  5211. int i;
  5212. for (i = 0; i < (tp->irq_cnt == 1 ? 1 : tp->irq_cnt - 1); i++) {
  5213. if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
  5214. goto err_out;
  5215. }
  5216. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5217. sizeof(struct tg3_hw_stats),
  5218. &tp->stats_mapping);
  5219. if (!tp->hw_stats)
  5220. goto err_out;
  5221. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5222. for (i = 0; i < tp->irq_cnt; i++) {
  5223. struct tg3_napi *tnapi = &tp->napi[i];
  5224. struct tg3_hw_status *sblk;
  5225. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5226. TG3_HW_STATUS_SIZE,
  5227. &tnapi->status_mapping);
  5228. if (!tnapi->hw_status)
  5229. goto err_out;
  5230. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5231. sblk = tnapi->hw_status;
  5232. /* If multivector TSS is enabled, vector 0 does not handle
  5233. * tx interrupts. Don't allocate any resources for it.
  5234. */
  5235. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5236. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5237. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5238. TG3_TX_RING_SIZE,
  5239. GFP_KERNEL);
  5240. if (!tnapi->tx_buffers)
  5241. goto err_out;
  5242. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5243. TG3_TX_RING_BYTES,
  5244. &tnapi->tx_desc_mapping);
  5245. if (!tnapi->tx_ring)
  5246. goto err_out;
  5247. }
  5248. /*
  5249. * When RSS is enabled, the status block format changes
  5250. * slightly. The "rx_jumbo_consumer", "reserved",
  5251. * and "rx_mini_consumer" members get mapped to the
  5252. * other three rx return ring producer indexes.
  5253. */
  5254. switch (i) {
  5255. default:
  5256. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5257. break;
  5258. case 2:
  5259. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5260. break;
  5261. case 3:
  5262. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5263. break;
  5264. case 4:
  5265. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5266. break;
  5267. }
  5268. if (tp->irq_cnt == 1)
  5269. tnapi->prodring = &tp->prodring[0];
  5270. else if (i)
  5271. tnapi->prodring = &tp->prodring[i - 1];
  5272. /*
  5273. * If multivector RSS is enabled, vector 0 does not handle
  5274. * rx or tx interrupts. Don't allocate any resources for it.
  5275. */
  5276. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5277. continue;
  5278. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5279. TG3_RX_RCB_RING_BYTES(tp),
  5280. &tnapi->rx_rcb_mapping);
  5281. if (!tnapi->rx_rcb)
  5282. goto err_out;
  5283. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5284. }
  5285. return 0;
  5286. err_out:
  5287. tg3_free_consistent(tp);
  5288. return -ENOMEM;
  5289. }
  5290. #define MAX_WAIT_CNT 1000
  5291. /* To stop a block, clear the enable bit and poll till it
  5292. * clears. tp->lock is held.
  5293. */
  5294. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5295. {
  5296. unsigned int i;
  5297. u32 val;
  5298. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5299. switch (ofs) {
  5300. case RCVLSC_MODE:
  5301. case DMAC_MODE:
  5302. case MBFREE_MODE:
  5303. case BUFMGR_MODE:
  5304. case MEMARB_MODE:
  5305. /* We can't enable/disable these bits of the
  5306. * 5705/5750, just say success.
  5307. */
  5308. return 0;
  5309. default:
  5310. break;
  5311. }
  5312. }
  5313. val = tr32(ofs);
  5314. val &= ~enable_bit;
  5315. tw32_f(ofs, val);
  5316. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5317. udelay(100);
  5318. val = tr32(ofs);
  5319. if ((val & enable_bit) == 0)
  5320. break;
  5321. }
  5322. if (i == MAX_WAIT_CNT && !silent) {
  5323. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  5324. "ofs=%lx enable_bit=%x\n",
  5325. ofs, enable_bit);
  5326. return -ENODEV;
  5327. }
  5328. return 0;
  5329. }
  5330. /* tp->lock is held. */
  5331. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5332. {
  5333. int i, err;
  5334. tg3_disable_ints(tp);
  5335. tp->rx_mode &= ~RX_MODE_ENABLE;
  5336. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5337. udelay(10);
  5338. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5339. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5340. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5341. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5342. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5343. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5344. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5345. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5346. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5347. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5348. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5349. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5350. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5351. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5352. tw32_f(MAC_MODE, tp->mac_mode);
  5353. udelay(40);
  5354. tp->tx_mode &= ~TX_MODE_ENABLE;
  5355. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5356. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5357. udelay(100);
  5358. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5359. break;
  5360. }
  5361. if (i >= MAX_WAIT_CNT) {
  5362. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  5363. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  5364. tp->dev->name, tr32(MAC_TX_MODE));
  5365. err |= -ENODEV;
  5366. }
  5367. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5368. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5369. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5370. tw32(FTQ_RESET, 0xffffffff);
  5371. tw32(FTQ_RESET, 0x00000000);
  5372. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5373. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5374. for (i = 0; i < tp->irq_cnt; i++) {
  5375. struct tg3_napi *tnapi = &tp->napi[i];
  5376. if (tnapi->hw_status)
  5377. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5378. }
  5379. if (tp->hw_stats)
  5380. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5381. return err;
  5382. }
  5383. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5384. {
  5385. int i;
  5386. u32 apedata;
  5387. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5388. if (apedata != APE_SEG_SIG_MAGIC)
  5389. return;
  5390. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5391. if (!(apedata & APE_FW_STATUS_READY))
  5392. return;
  5393. /* Wait for up to 1 millisecond for APE to service previous event. */
  5394. for (i = 0; i < 10; i++) {
  5395. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5396. return;
  5397. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5398. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5399. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5400. event | APE_EVENT_STATUS_EVENT_PENDING);
  5401. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5402. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5403. break;
  5404. udelay(100);
  5405. }
  5406. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5407. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5408. }
  5409. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5410. {
  5411. u32 event;
  5412. u32 apedata;
  5413. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5414. return;
  5415. switch (kind) {
  5416. case RESET_KIND_INIT:
  5417. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5418. APE_HOST_SEG_SIG_MAGIC);
  5419. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5420. APE_HOST_SEG_LEN_MAGIC);
  5421. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5422. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5423. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5424. APE_HOST_DRIVER_ID_MAGIC);
  5425. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5426. APE_HOST_BEHAV_NO_PHYLOCK);
  5427. event = APE_EVENT_STATUS_STATE_START;
  5428. break;
  5429. case RESET_KIND_SHUTDOWN:
  5430. /* With the interface we are currently using,
  5431. * APE does not track driver state. Wiping
  5432. * out the HOST SEGMENT SIGNATURE forces
  5433. * the APE to assume OS absent status.
  5434. */
  5435. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5436. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5437. break;
  5438. case RESET_KIND_SUSPEND:
  5439. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5440. break;
  5441. default:
  5442. return;
  5443. }
  5444. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5445. tg3_ape_send_event(tp, event);
  5446. }
  5447. /* tp->lock is held. */
  5448. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5449. {
  5450. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5451. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5452. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5453. switch (kind) {
  5454. case RESET_KIND_INIT:
  5455. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5456. DRV_STATE_START);
  5457. break;
  5458. case RESET_KIND_SHUTDOWN:
  5459. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5460. DRV_STATE_UNLOAD);
  5461. break;
  5462. case RESET_KIND_SUSPEND:
  5463. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5464. DRV_STATE_SUSPEND);
  5465. break;
  5466. default:
  5467. break;
  5468. }
  5469. }
  5470. if (kind == RESET_KIND_INIT ||
  5471. kind == RESET_KIND_SUSPEND)
  5472. tg3_ape_driver_state_change(tp, kind);
  5473. }
  5474. /* tp->lock is held. */
  5475. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5476. {
  5477. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5478. switch (kind) {
  5479. case RESET_KIND_INIT:
  5480. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5481. DRV_STATE_START_DONE);
  5482. break;
  5483. case RESET_KIND_SHUTDOWN:
  5484. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5485. DRV_STATE_UNLOAD_DONE);
  5486. break;
  5487. default:
  5488. break;
  5489. }
  5490. }
  5491. if (kind == RESET_KIND_SHUTDOWN)
  5492. tg3_ape_driver_state_change(tp, kind);
  5493. }
  5494. /* tp->lock is held. */
  5495. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5496. {
  5497. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5498. switch (kind) {
  5499. case RESET_KIND_INIT:
  5500. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5501. DRV_STATE_START);
  5502. break;
  5503. case RESET_KIND_SHUTDOWN:
  5504. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5505. DRV_STATE_UNLOAD);
  5506. break;
  5507. case RESET_KIND_SUSPEND:
  5508. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5509. DRV_STATE_SUSPEND);
  5510. break;
  5511. default:
  5512. break;
  5513. }
  5514. }
  5515. }
  5516. static int tg3_poll_fw(struct tg3 *tp)
  5517. {
  5518. int i;
  5519. u32 val;
  5520. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5521. /* Wait up to 20ms for init done. */
  5522. for (i = 0; i < 200; i++) {
  5523. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5524. return 0;
  5525. udelay(100);
  5526. }
  5527. return -ENODEV;
  5528. }
  5529. /* Wait for firmware initialization to complete. */
  5530. for (i = 0; i < 100000; i++) {
  5531. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5532. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5533. break;
  5534. udelay(10);
  5535. }
  5536. /* Chip might not be fitted with firmware. Some Sun onboard
  5537. * parts are configured like that. So don't signal the timeout
  5538. * of the above loop as an error, but do report the lack of
  5539. * running firmware once.
  5540. */
  5541. if (i >= 100000 &&
  5542. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5543. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5544. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5545. tp->dev->name);
  5546. }
  5547. return 0;
  5548. }
  5549. /* Save PCI command register before chip reset */
  5550. static void tg3_save_pci_state(struct tg3 *tp)
  5551. {
  5552. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5553. }
  5554. /* Restore PCI state after chip reset */
  5555. static void tg3_restore_pci_state(struct tg3 *tp)
  5556. {
  5557. u32 val;
  5558. /* Re-enable indirect register accesses. */
  5559. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5560. tp->misc_host_ctrl);
  5561. /* Set MAX PCI retry to zero. */
  5562. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5563. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5564. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5565. val |= PCISTATE_RETRY_SAME_DMA;
  5566. /* Allow reads and writes to the APE register and memory space. */
  5567. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5568. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5569. PCISTATE_ALLOW_APE_SHMEM_WR;
  5570. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5571. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5572. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5573. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5574. pcie_set_readrq(tp->pdev, 4096);
  5575. else {
  5576. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5577. tp->pci_cacheline_sz);
  5578. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5579. tp->pci_lat_timer);
  5580. }
  5581. }
  5582. /* Make sure PCI-X relaxed ordering bit is clear. */
  5583. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5584. u16 pcix_cmd;
  5585. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5586. &pcix_cmd);
  5587. pcix_cmd &= ~PCI_X_CMD_ERO;
  5588. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5589. pcix_cmd);
  5590. }
  5591. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5592. /* Chip reset on 5780 will reset MSI enable bit,
  5593. * so need to restore it.
  5594. */
  5595. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5596. u16 ctrl;
  5597. pci_read_config_word(tp->pdev,
  5598. tp->msi_cap + PCI_MSI_FLAGS,
  5599. &ctrl);
  5600. pci_write_config_word(tp->pdev,
  5601. tp->msi_cap + PCI_MSI_FLAGS,
  5602. ctrl | PCI_MSI_FLAGS_ENABLE);
  5603. val = tr32(MSGINT_MODE);
  5604. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5605. }
  5606. }
  5607. }
  5608. static void tg3_stop_fw(struct tg3 *);
  5609. /* tp->lock is held. */
  5610. static int tg3_chip_reset(struct tg3 *tp)
  5611. {
  5612. u32 val;
  5613. void (*write_op)(struct tg3 *, u32, u32);
  5614. int i, err;
  5615. tg3_nvram_lock(tp);
  5616. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5617. /* No matching tg3_nvram_unlock() after this because
  5618. * chip reset below will undo the nvram lock.
  5619. */
  5620. tp->nvram_lock_cnt = 0;
  5621. /* GRC_MISC_CFG core clock reset will clear the memory
  5622. * enable bit in PCI register 4 and the MSI enable bit
  5623. * on some chips, so we save relevant registers here.
  5624. */
  5625. tg3_save_pci_state(tp);
  5626. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5627. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5628. tw32(GRC_FASTBOOT_PC, 0);
  5629. /*
  5630. * We must avoid the readl() that normally takes place.
  5631. * It locks machines, causes machine checks, and other
  5632. * fun things. So, temporarily disable the 5701
  5633. * hardware workaround, while we do the reset.
  5634. */
  5635. write_op = tp->write32;
  5636. if (write_op == tg3_write_flush_reg32)
  5637. tp->write32 = tg3_write32;
  5638. /* Prevent the irq handler from reading or writing PCI registers
  5639. * during chip reset when the memory enable bit in the PCI command
  5640. * register may be cleared. The chip does not generate interrupt
  5641. * at this time, but the irq handler may still be called due to irq
  5642. * sharing or irqpoll.
  5643. */
  5644. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5645. for (i = 0; i < tp->irq_cnt; i++) {
  5646. struct tg3_napi *tnapi = &tp->napi[i];
  5647. if (tnapi->hw_status) {
  5648. tnapi->hw_status->status = 0;
  5649. tnapi->hw_status->status_tag = 0;
  5650. }
  5651. tnapi->last_tag = 0;
  5652. tnapi->last_irq_tag = 0;
  5653. }
  5654. smp_mb();
  5655. for (i = 0; i < tp->irq_cnt; i++)
  5656. synchronize_irq(tp->napi[i].irq_vec);
  5657. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5658. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5659. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5660. }
  5661. /* do the reset */
  5662. val = GRC_MISC_CFG_CORECLK_RESET;
  5663. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5664. if (tr32(0x7e2c) == 0x60) {
  5665. tw32(0x7e2c, 0x20);
  5666. }
  5667. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5668. tw32(GRC_MISC_CFG, (1 << 29));
  5669. val |= (1 << 29);
  5670. }
  5671. }
  5672. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5673. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5674. tw32(GRC_VCPU_EXT_CTRL,
  5675. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5676. }
  5677. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5678. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5679. tw32(GRC_MISC_CFG, val);
  5680. /* restore 5701 hardware bug workaround write method */
  5681. tp->write32 = write_op;
  5682. /* Unfortunately, we have to delay before the PCI read back.
  5683. * Some 575X chips even will not respond to a PCI cfg access
  5684. * when the reset command is given to the chip.
  5685. *
  5686. * How do these hardware designers expect things to work
  5687. * properly if the PCI write is posted for a long period
  5688. * of time? It is always necessary to have some method by
  5689. * which a register read back can occur to push the write
  5690. * out which does the reset.
  5691. *
  5692. * For most tg3 variants the trick below was working.
  5693. * Ho hum...
  5694. */
  5695. udelay(120);
  5696. /* Flush PCI posted writes. The normal MMIO registers
  5697. * are inaccessible at this time so this is the only
  5698. * way to make this reliably (actually, this is no longer
  5699. * the case, see above). I tried to use indirect
  5700. * register read/write but this upset some 5701 variants.
  5701. */
  5702. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5703. udelay(120);
  5704. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5705. u16 val16;
  5706. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5707. int i;
  5708. u32 cfg_val;
  5709. /* Wait for link training to complete. */
  5710. for (i = 0; i < 5000; i++)
  5711. udelay(100);
  5712. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5713. pci_write_config_dword(tp->pdev, 0xc4,
  5714. cfg_val | (1 << 15));
  5715. }
  5716. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5717. pci_read_config_word(tp->pdev,
  5718. tp->pcie_cap + PCI_EXP_DEVCTL,
  5719. &val16);
  5720. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5721. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5722. /*
  5723. * Older PCIe devices only support the 128 byte
  5724. * MPS setting. Enforce the restriction.
  5725. */
  5726. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5727. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5728. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5729. pci_write_config_word(tp->pdev,
  5730. tp->pcie_cap + PCI_EXP_DEVCTL,
  5731. val16);
  5732. pcie_set_readrq(tp->pdev, 4096);
  5733. /* Clear error status */
  5734. pci_write_config_word(tp->pdev,
  5735. tp->pcie_cap + PCI_EXP_DEVSTA,
  5736. PCI_EXP_DEVSTA_CED |
  5737. PCI_EXP_DEVSTA_NFED |
  5738. PCI_EXP_DEVSTA_FED |
  5739. PCI_EXP_DEVSTA_URD);
  5740. }
  5741. tg3_restore_pci_state(tp);
  5742. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5743. val = 0;
  5744. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5745. val = tr32(MEMARB_MODE);
  5746. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5747. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5748. tg3_stop_fw(tp);
  5749. tw32(0x5000, 0x400);
  5750. }
  5751. tw32(GRC_MODE, tp->grc_mode);
  5752. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5753. val = tr32(0xc4);
  5754. tw32(0xc4, val | (1 << 15));
  5755. }
  5756. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5757. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5758. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5759. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5760. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5761. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5762. }
  5763. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5764. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5765. tw32_f(MAC_MODE, tp->mac_mode);
  5766. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5767. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5768. tw32_f(MAC_MODE, tp->mac_mode);
  5769. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5770. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5771. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5772. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5773. tw32_f(MAC_MODE, tp->mac_mode);
  5774. } else
  5775. tw32_f(MAC_MODE, 0);
  5776. udelay(40);
  5777. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5778. err = tg3_poll_fw(tp);
  5779. if (err)
  5780. return err;
  5781. tg3_mdio_start(tp);
  5782. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5783. u8 phy_addr;
  5784. phy_addr = tp->phy_addr;
  5785. tp->phy_addr = TG3_PHY_PCIE_ADDR;
  5786. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5787. TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
  5788. val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
  5789. TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
  5790. TG3_PCIEPHY_TX0CTRL1_NB_EN;
  5791. tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
  5792. udelay(10);
  5793. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5794. TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
  5795. val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
  5796. TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
  5797. tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
  5798. udelay(10);
  5799. tp->phy_addr = phy_addr;
  5800. }
  5801. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5802. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5803. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5804. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  5805. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  5806. val = tr32(0x7c00);
  5807. tw32(0x7c00, val | (1 << 25));
  5808. }
  5809. /* Reprobe ASF enable state. */
  5810. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5811. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5812. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5813. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5814. u32 nic_cfg;
  5815. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5816. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5817. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5818. tp->last_event_jiffies = jiffies;
  5819. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5820. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5821. }
  5822. }
  5823. return 0;
  5824. }
  5825. /* tp->lock is held. */
  5826. static void tg3_stop_fw(struct tg3 *tp)
  5827. {
  5828. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5829. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5830. /* Wait for RX cpu to ACK the previous event. */
  5831. tg3_wait_for_event_ack(tp);
  5832. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5833. tg3_generate_fw_event(tp);
  5834. /* Wait for RX cpu to ACK this event. */
  5835. tg3_wait_for_event_ack(tp);
  5836. }
  5837. }
  5838. /* tp->lock is held. */
  5839. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5840. {
  5841. int err;
  5842. tg3_stop_fw(tp);
  5843. tg3_write_sig_pre_reset(tp, kind);
  5844. tg3_abort_hw(tp, silent);
  5845. err = tg3_chip_reset(tp);
  5846. __tg3_set_mac_addr(tp, 0);
  5847. tg3_write_sig_legacy(tp, kind);
  5848. tg3_write_sig_post_reset(tp, kind);
  5849. if (err)
  5850. return err;
  5851. return 0;
  5852. }
  5853. #define RX_CPU_SCRATCH_BASE 0x30000
  5854. #define RX_CPU_SCRATCH_SIZE 0x04000
  5855. #define TX_CPU_SCRATCH_BASE 0x34000
  5856. #define TX_CPU_SCRATCH_SIZE 0x04000
  5857. /* tp->lock is held. */
  5858. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5859. {
  5860. int i;
  5861. BUG_ON(offset == TX_CPU_BASE &&
  5862. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5863. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5864. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5865. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5866. return 0;
  5867. }
  5868. if (offset == RX_CPU_BASE) {
  5869. for (i = 0; i < 10000; i++) {
  5870. tw32(offset + CPU_STATE, 0xffffffff);
  5871. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5872. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5873. break;
  5874. }
  5875. tw32(offset + CPU_STATE, 0xffffffff);
  5876. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5877. udelay(10);
  5878. } else {
  5879. for (i = 0; i < 10000; i++) {
  5880. tw32(offset + CPU_STATE, 0xffffffff);
  5881. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5882. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5883. break;
  5884. }
  5885. }
  5886. if (i >= 10000) {
  5887. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5888. "and %s CPU\n",
  5889. tp->dev->name,
  5890. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5891. return -ENODEV;
  5892. }
  5893. /* Clear firmware's nvram arbitration. */
  5894. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5895. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5896. return 0;
  5897. }
  5898. struct fw_info {
  5899. unsigned int fw_base;
  5900. unsigned int fw_len;
  5901. const __be32 *fw_data;
  5902. };
  5903. /* tp->lock is held. */
  5904. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5905. int cpu_scratch_size, struct fw_info *info)
  5906. {
  5907. int err, lock_err, i;
  5908. void (*write_op)(struct tg3 *, u32, u32);
  5909. if (cpu_base == TX_CPU_BASE &&
  5910. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5911. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5912. "TX cpu firmware on %s which is 5705.\n",
  5913. tp->dev->name);
  5914. return -EINVAL;
  5915. }
  5916. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5917. write_op = tg3_write_mem;
  5918. else
  5919. write_op = tg3_write_indirect_reg32;
  5920. /* It is possible that bootcode is still loading at this point.
  5921. * Get the nvram lock first before halting the cpu.
  5922. */
  5923. lock_err = tg3_nvram_lock(tp);
  5924. err = tg3_halt_cpu(tp, cpu_base);
  5925. if (!lock_err)
  5926. tg3_nvram_unlock(tp);
  5927. if (err)
  5928. goto out;
  5929. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5930. write_op(tp, cpu_scratch_base + i, 0);
  5931. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5932. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5933. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5934. write_op(tp, (cpu_scratch_base +
  5935. (info->fw_base & 0xffff) +
  5936. (i * sizeof(u32))),
  5937. be32_to_cpu(info->fw_data[i]));
  5938. err = 0;
  5939. out:
  5940. return err;
  5941. }
  5942. /* tp->lock is held. */
  5943. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5944. {
  5945. struct fw_info info;
  5946. const __be32 *fw_data;
  5947. int err, i;
  5948. fw_data = (void *)tp->fw->data;
  5949. /* Firmware blob starts with version numbers, followed by
  5950. start address and length. We are setting complete length.
  5951. length = end_address_of_bss - start_address_of_text.
  5952. Remainder is the blob to be loaded contiguously
  5953. from start address. */
  5954. info.fw_base = be32_to_cpu(fw_data[1]);
  5955. info.fw_len = tp->fw->size - 12;
  5956. info.fw_data = &fw_data[3];
  5957. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5958. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5959. &info);
  5960. if (err)
  5961. return err;
  5962. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5963. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5964. &info);
  5965. if (err)
  5966. return err;
  5967. /* Now startup only the RX cpu. */
  5968. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5969. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5970. for (i = 0; i < 5; i++) {
  5971. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5972. break;
  5973. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5974. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5975. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5976. udelay(1000);
  5977. }
  5978. if (i >= 5) {
  5979. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5980. "to set RX CPU PC, is %08x should be %08x\n",
  5981. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5982. info.fw_base);
  5983. return -ENODEV;
  5984. }
  5985. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5986. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5987. return 0;
  5988. }
  5989. /* 5705 needs a special version of the TSO firmware. */
  5990. /* tp->lock is held. */
  5991. static int tg3_load_tso_firmware(struct tg3 *tp)
  5992. {
  5993. struct fw_info info;
  5994. const __be32 *fw_data;
  5995. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5996. int err, i;
  5997. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5998. return 0;
  5999. fw_data = (void *)tp->fw->data;
  6000. /* Firmware blob starts with version numbers, followed by
  6001. start address and length. We are setting complete length.
  6002. length = end_address_of_bss - start_address_of_text.
  6003. Remainder is the blob to be loaded contiguously
  6004. from start address. */
  6005. info.fw_base = be32_to_cpu(fw_data[1]);
  6006. cpu_scratch_size = tp->fw_len;
  6007. info.fw_len = tp->fw->size - 12;
  6008. info.fw_data = &fw_data[3];
  6009. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6010. cpu_base = RX_CPU_BASE;
  6011. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6012. } else {
  6013. cpu_base = TX_CPU_BASE;
  6014. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6015. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6016. }
  6017. err = tg3_load_firmware_cpu(tp, cpu_base,
  6018. cpu_scratch_base, cpu_scratch_size,
  6019. &info);
  6020. if (err)
  6021. return err;
  6022. /* Now startup the cpu. */
  6023. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6024. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6025. for (i = 0; i < 5; i++) {
  6026. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6027. break;
  6028. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6029. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6030. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6031. udelay(1000);
  6032. }
  6033. if (i >= 5) {
  6034. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  6035. "to set CPU PC, is %08x should be %08x\n",
  6036. tp->dev->name, tr32(cpu_base + CPU_PC),
  6037. info.fw_base);
  6038. return -ENODEV;
  6039. }
  6040. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6041. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6042. return 0;
  6043. }
  6044. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6045. {
  6046. struct tg3 *tp = netdev_priv(dev);
  6047. struct sockaddr *addr = p;
  6048. int err = 0, skip_mac_1 = 0;
  6049. if (!is_valid_ether_addr(addr->sa_data))
  6050. return -EINVAL;
  6051. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6052. if (!netif_running(dev))
  6053. return 0;
  6054. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6055. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6056. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6057. addr0_low = tr32(MAC_ADDR_0_LOW);
  6058. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6059. addr1_low = tr32(MAC_ADDR_1_LOW);
  6060. /* Skip MAC addr 1 if ASF is using it. */
  6061. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6062. !(addr1_high == 0 && addr1_low == 0))
  6063. skip_mac_1 = 1;
  6064. }
  6065. spin_lock_bh(&tp->lock);
  6066. __tg3_set_mac_addr(tp, skip_mac_1);
  6067. spin_unlock_bh(&tp->lock);
  6068. return err;
  6069. }
  6070. /* tp->lock is held. */
  6071. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6072. dma_addr_t mapping, u32 maxlen_flags,
  6073. u32 nic_addr)
  6074. {
  6075. tg3_write_mem(tp,
  6076. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6077. ((u64) mapping >> 32));
  6078. tg3_write_mem(tp,
  6079. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6080. ((u64) mapping & 0xffffffff));
  6081. tg3_write_mem(tp,
  6082. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6083. maxlen_flags);
  6084. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6085. tg3_write_mem(tp,
  6086. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6087. nic_addr);
  6088. }
  6089. static void __tg3_set_rx_mode(struct net_device *);
  6090. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6091. {
  6092. int i;
  6093. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6094. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6095. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6096. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6097. } else {
  6098. tw32(HOSTCC_TXCOL_TICKS, 0);
  6099. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6100. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6101. }
  6102. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6103. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6104. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6105. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6106. } else {
  6107. tw32(HOSTCC_RXCOL_TICKS, 0);
  6108. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6109. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6110. }
  6111. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6112. u32 val = ec->stats_block_coalesce_usecs;
  6113. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6114. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6115. if (!netif_carrier_ok(tp->dev))
  6116. val = 0;
  6117. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6118. }
  6119. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6120. u32 reg;
  6121. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6122. tw32(reg, ec->rx_coalesce_usecs);
  6123. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6124. tw32(reg, ec->rx_max_coalesced_frames);
  6125. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6126. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6127. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6128. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6129. tw32(reg, ec->tx_coalesce_usecs);
  6130. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6131. tw32(reg, ec->tx_max_coalesced_frames);
  6132. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6133. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6134. }
  6135. }
  6136. for (; i < tp->irq_max - 1; i++) {
  6137. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6138. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6139. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6140. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6141. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6142. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6143. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6144. }
  6145. }
  6146. }
  6147. /* tp->lock is held. */
  6148. static void tg3_rings_reset(struct tg3 *tp)
  6149. {
  6150. int i;
  6151. u32 stblk, txrcb, rxrcb, limit;
  6152. struct tg3_napi *tnapi = &tp->napi[0];
  6153. /* Disable all transmit rings but the first. */
  6154. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6155. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6156. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6157. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6158. else
  6159. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6160. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6161. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6162. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6163. BDINFO_FLAGS_DISABLED);
  6164. /* Disable all receive return rings but the first. */
  6165. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6166. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6167. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6168. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6169. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6170. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6171. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6172. else
  6173. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6174. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6175. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6176. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6177. BDINFO_FLAGS_DISABLED);
  6178. /* Disable interrupts */
  6179. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6180. /* Zero mailbox registers. */
  6181. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6182. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  6183. tp->napi[i].tx_prod = 0;
  6184. tp->napi[i].tx_cons = 0;
  6185. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6186. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6187. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6188. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6189. }
  6190. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6191. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6192. } else {
  6193. tp->napi[0].tx_prod = 0;
  6194. tp->napi[0].tx_cons = 0;
  6195. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6196. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6197. }
  6198. /* Make sure the NIC-based send BD rings are disabled. */
  6199. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6200. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6201. for (i = 0; i < 16; i++)
  6202. tw32_tx_mbox(mbox + i * 8, 0);
  6203. }
  6204. txrcb = NIC_SRAM_SEND_RCB;
  6205. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6206. /* Clear status block in ram. */
  6207. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6208. /* Set status block DMA address */
  6209. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6210. ((u64) tnapi->status_mapping >> 32));
  6211. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6212. ((u64) tnapi->status_mapping & 0xffffffff));
  6213. if (tnapi->tx_ring) {
  6214. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6215. (TG3_TX_RING_SIZE <<
  6216. BDINFO_FLAGS_MAXLEN_SHIFT),
  6217. NIC_SRAM_TX_BUFFER_DESC);
  6218. txrcb += TG3_BDINFO_SIZE;
  6219. }
  6220. if (tnapi->rx_rcb) {
  6221. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6222. (TG3_RX_RCB_RING_SIZE(tp) <<
  6223. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6224. rxrcb += TG3_BDINFO_SIZE;
  6225. }
  6226. stblk = HOSTCC_STATBLCK_RING1;
  6227. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6228. u64 mapping = (u64)tnapi->status_mapping;
  6229. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6230. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6231. /* Clear status block in ram. */
  6232. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6233. if (tnapi->tx_ring) {
  6234. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6235. (TG3_TX_RING_SIZE <<
  6236. BDINFO_FLAGS_MAXLEN_SHIFT),
  6237. NIC_SRAM_TX_BUFFER_DESC);
  6238. txrcb += TG3_BDINFO_SIZE;
  6239. }
  6240. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6241. (TG3_RX_RCB_RING_SIZE(tp) <<
  6242. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6243. stblk += 8;
  6244. rxrcb += TG3_BDINFO_SIZE;
  6245. }
  6246. }
  6247. /* tp->lock is held. */
  6248. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6249. {
  6250. u32 val, rdmac_mode;
  6251. int i, err, limit;
  6252. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  6253. tg3_disable_ints(tp);
  6254. tg3_stop_fw(tp);
  6255. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6256. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  6257. tg3_abort_hw(tp, 1);
  6258. }
  6259. if (reset_phy &&
  6260. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  6261. tg3_phy_reset(tp);
  6262. err = tg3_chip_reset(tp);
  6263. if (err)
  6264. return err;
  6265. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6266. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6267. val = tr32(TG3_CPMU_CTRL);
  6268. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6269. tw32(TG3_CPMU_CTRL, val);
  6270. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6271. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6272. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6273. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6274. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6275. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6276. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6277. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6278. val = tr32(TG3_CPMU_HST_ACC);
  6279. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6280. val |= CPMU_HST_ACC_MACCLK_6_25;
  6281. tw32(TG3_CPMU_HST_ACC, val);
  6282. }
  6283. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6284. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6285. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6286. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6287. tw32(PCIE_PWR_MGMT_THRESH, val);
  6288. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6289. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6290. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6291. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6292. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6293. }
  6294. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6295. u32 grc_mode = tr32(GRC_MODE);
  6296. /* Access the lower 1K of PL PCIE block registers. */
  6297. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6298. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6299. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6300. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6301. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6302. tw32(GRC_MODE, grc_mode);
  6303. }
  6304. /* This works around an issue with Athlon chipsets on
  6305. * B3 tigon3 silicon. This bit has no effect on any
  6306. * other revision. But do not set this on PCI Express
  6307. * chips and don't even touch the clocks if the CPMU is present.
  6308. */
  6309. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6310. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6311. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6312. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6313. }
  6314. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6315. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6316. val = tr32(TG3PCI_PCISTATE);
  6317. val |= PCISTATE_RETRY_SAME_DMA;
  6318. tw32(TG3PCI_PCISTATE, val);
  6319. }
  6320. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6321. /* Allow reads and writes to the
  6322. * APE register and memory space.
  6323. */
  6324. val = tr32(TG3PCI_PCISTATE);
  6325. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6326. PCISTATE_ALLOW_APE_SHMEM_WR;
  6327. tw32(TG3PCI_PCISTATE, val);
  6328. }
  6329. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6330. /* Enable some hw fixes. */
  6331. val = tr32(TG3PCI_MSI_DATA);
  6332. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6333. tw32(TG3PCI_MSI_DATA, val);
  6334. }
  6335. /* Descriptor ring init may make accesses to the
  6336. * NIC SRAM area to setup the TX descriptors, so we
  6337. * can only do this after the hardware has been
  6338. * successfully reset.
  6339. */
  6340. err = tg3_init_rings(tp);
  6341. if (err)
  6342. return err;
  6343. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6344. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6345. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6346. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6347. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6348. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6349. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6350. /* This value is determined during the probe time DMA
  6351. * engine test, tg3_test_dma.
  6352. */
  6353. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6354. }
  6355. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6356. GRC_MODE_4X_NIC_SEND_RINGS |
  6357. GRC_MODE_NO_TX_PHDR_CSUM |
  6358. GRC_MODE_NO_RX_PHDR_CSUM);
  6359. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6360. /* Pseudo-header checksum is done by hardware logic and not
  6361. * the offload processers, so make the chip do the pseudo-
  6362. * header checksums on receive. For transmit it is more
  6363. * convenient to do the pseudo-header checksum in software
  6364. * as Linux does that on transmit for us in all cases.
  6365. */
  6366. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6367. tw32(GRC_MODE,
  6368. tp->grc_mode |
  6369. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6370. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6371. val = tr32(GRC_MISC_CFG);
  6372. val &= ~0xff;
  6373. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6374. tw32(GRC_MISC_CFG, val);
  6375. /* Initialize MBUF/DESC pool. */
  6376. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6377. /* Do nothing. */
  6378. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6379. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6380. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6381. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6382. else
  6383. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6384. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6385. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6386. }
  6387. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6388. int fw_len;
  6389. fw_len = tp->fw_len;
  6390. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6391. tw32(BUFMGR_MB_POOL_ADDR,
  6392. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6393. tw32(BUFMGR_MB_POOL_SIZE,
  6394. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6395. }
  6396. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6397. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6398. tp->bufmgr_config.mbuf_read_dma_low_water);
  6399. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6400. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6401. tw32(BUFMGR_MB_HIGH_WATER,
  6402. tp->bufmgr_config.mbuf_high_water);
  6403. } else {
  6404. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6405. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6406. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6407. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6408. tw32(BUFMGR_MB_HIGH_WATER,
  6409. tp->bufmgr_config.mbuf_high_water_jumbo);
  6410. }
  6411. tw32(BUFMGR_DMA_LOW_WATER,
  6412. tp->bufmgr_config.dma_low_water);
  6413. tw32(BUFMGR_DMA_HIGH_WATER,
  6414. tp->bufmgr_config.dma_high_water);
  6415. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6416. for (i = 0; i < 2000; i++) {
  6417. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6418. break;
  6419. udelay(10);
  6420. }
  6421. if (i >= 2000) {
  6422. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6423. tp->dev->name);
  6424. return -ENODEV;
  6425. }
  6426. /* Setup replenish threshold. */
  6427. val = tp->rx_pending / 8;
  6428. if (val == 0)
  6429. val = 1;
  6430. else if (val > tp->rx_std_max_post)
  6431. val = tp->rx_std_max_post;
  6432. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6433. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6434. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6435. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6436. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6437. }
  6438. tw32(RCVBDI_STD_THRESH, val);
  6439. /* Initialize TG3_BDINFO's at:
  6440. * RCVDBDI_STD_BD: standard eth size rx ring
  6441. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6442. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6443. *
  6444. * like so:
  6445. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6446. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6447. * ring attribute flags
  6448. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6449. *
  6450. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6451. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6452. *
  6453. * The size of each ring is fixed in the firmware, but the location is
  6454. * configurable.
  6455. */
  6456. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6457. ((u64) tpr->rx_std_mapping >> 32));
  6458. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6459. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6460. if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  6461. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6462. NIC_SRAM_RX_BUFFER_DESC);
  6463. /* Disable the mini ring */
  6464. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6465. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6466. BDINFO_FLAGS_DISABLED);
  6467. /* Program the jumbo buffer descriptor ring control
  6468. * blocks on those devices that have them.
  6469. */
  6470. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6471. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6472. /* Setup replenish threshold. */
  6473. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6474. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6475. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6476. ((u64) tpr->rx_jmb_mapping >> 32));
  6477. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6478. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6479. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6480. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6481. BDINFO_FLAGS_USE_EXT_RECV);
  6482. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6483. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6484. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6485. } else {
  6486. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6487. BDINFO_FLAGS_DISABLED);
  6488. }
  6489. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6490. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6491. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6492. (RX_STD_MAX_SIZE << 2);
  6493. else
  6494. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  6495. } else
  6496. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6497. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6498. tpr->rx_std_prod_idx = tp->rx_pending;
  6499. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6500. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6501. tp->rx_jumbo_pending : 0;
  6502. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6503. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6504. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6505. tw32(STD_REPLENISH_LWM, 32);
  6506. tw32(JMB_REPLENISH_LWM, 16);
  6507. }
  6508. tg3_rings_reset(tp);
  6509. /* Initialize MAC address and backoff seed. */
  6510. __tg3_set_mac_addr(tp, 0);
  6511. /* MTU + ethernet header + FCS + optional VLAN tag */
  6512. tw32(MAC_RX_MTU_SIZE,
  6513. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6514. /* The slot time is changed by tg3_setup_phy if we
  6515. * run at gigabit with half duplex.
  6516. */
  6517. tw32(MAC_TX_LENGTHS,
  6518. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6519. (6 << TX_LENGTHS_IPG_SHIFT) |
  6520. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6521. /* Receive rules. */
  6522. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6523. tw32(RCVLPC_CONFIG, 0x0181);
  6524. /* Calculate RDMAC_MODE setting early, we need it to determine
  6525. * the RCVLPC_STATE_ENABLE mask.
  6526. */
  6527. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6528. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6529. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6530. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6531. RDMAC_MODE_LNGREAD_ENAB);
  6532. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6533. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6534. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6535. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6536. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6537. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6538. /* If statement applies to 5705 and 5750 PCI devices only */
  6539. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6540. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6541. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6542. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6543. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6544. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6545. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6546. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6547. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6548. }
  6549. }
  6550. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6551. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6552. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6553. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6554. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6555. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6556. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6557. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6558. /* Receive/send statistics. */
  6559. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6560. val = tr32(RCVLPC_STATS_ENABLE);
  6561. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6562. tw32(RCVLPC_STATS_ENABLE, val);
  6563. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6564. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6565. val = tr32(RCVLPC_STATS_ENABLE);
  6566. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6567. tw32(RCVLPC_STATS_ENABLE, val);
  6568. } else {
  6569. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6570. }
  6571. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6572. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6573. tw32(SNDDATAI_STATSCTRL,
  6574. (SNDDATAI_SCTRL_ENABLE |
  6575. SNDDATAI_SCTRL_FASTUPD));
  6576. /* Setup host coalescing engine. */
  6577. tw32(HOSTCC_MODE, 0);
  6578. for (i = 0; i < 2000; i++) {
  6579. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6580. break;
  6581. udelay(10);
  6582. }
  6583. __tg3_set_coalesce(tp, &tp->coal);
  6584. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6585. /* Status/statistics block address. See tg3_timer,
  6586. * the tg3_periodic_fetch_stats call there, and
  6587. * tg3_get_stats to see how this works for 5705/5750 chips.
  6588. */
  6589. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6590. ((u64) tp->stats_mapping >> 32));
  6591. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6592. ((u64) tp->stats_mapping & 0xffffffff));
  6593. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6594. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6595. /* Clear statistics and status block memory areas */
  6596. for (i = NIC_SRAM_STATS_BLK;
  6597. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6598. i += sizeof(u32)) {
  6599. tg3_write_mem(tp, i, 0);
  6600. udelay(40);
  6601. }
  6602. }
  6603. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6604. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6605. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6606. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6607. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6608. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6609. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6610. /* reset to prevent losing 1st rx packet intermittently */
  6611. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6612. udelay(10);
  6613. }
  6614. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6615. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6616. else
  6617. tp->mac_mode = 0;
  6618. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6619. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6620. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6621. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6622. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6623. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6624. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6625. udelay(40);
  6626. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6627. * If TG3_FLG2_IS_NIC is zero, we should read the
  6628. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6629. * whether used as inputs or outputs, are set by boot code after
  6630. * reset.
  6631. */
  6632. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6633. u32 gpio_mask;
  6634. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6635. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6636. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6637. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6638. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6639. GRC_LCLCTRL_GPIO_OUTPUT3;
  6640. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6641. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6642. tp->grc_local_ctrl &= ~gpio_mask;
  6643. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6644. /* GPIO1 must be driven high for eeprom write protect */
  6645. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6646. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6647. GRC_LCLCTRL_GPIO_OUTPUT1);
  6648. }
  6649. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6650. udelay(100);
  6651. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6652. val = tr32(MSGINT_MODE);
  6653. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6654. tw32(MSGINT_MODE, val);
  6655. }
  6656. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6657. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6658. udelay(40);
  6659. }
  6660. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6661. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6662. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6663. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6664. WDMAC_MODE_LNGREAD_ENAB);
  6665. /* If statement applies to 5705 and 5750 PCI devices only */
  6666. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6667. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6668. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6669. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6670. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6671. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6672. /* nothing */
  6673. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6674. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6675. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6676. val |= WDMAC_MODE_RX_ACCEL;
  6677. }
  6678. }
  6679. /* Enable host coalescing bug fix */
  6680. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6681. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6682. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6683. val |= WDMAC_MODE_BURST_ALL_DATA;
  6684. tw32_f(WDMAC_MODE, val);
  6685. udelay(40);
  6686. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6687. u16 pcix_cmd;
  6688. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6689. &pcix_cmd);
  6690. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6691. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6692. pcix_cmd |= PCI_X_CMD_READ_2K;
  6693. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6694. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6695. pcix_cmd |= PCI_X_CMD_READ_2K;
  6696. }
  6697. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6698. pcix_cmd);
  6699. }
  6700. tw32_f(RDMAC_MODE, rdmac_mode);
  6701. udelay(40);
  6702. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6703. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6704. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6705. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6706. tw32(SNDDATAC_MODE,
  6707. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6708. else
  6709. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6710. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6711. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6712. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6713. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6714. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6715. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6716. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6717. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6718. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6719. tw32(SNDBDI_MODE, val);
  6720. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6721. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6722. err = tg3_load_5701_a0_firmware_fix(tp);
  6723. if (err)
  6724. return err;
  6725. }
  6726. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6727. err = tg3_load_tso_firmware(tp);
  6728. if (err)
  6729. return err;
  6730. }
  6731. tp->tx_mode = TX_MODE_ENABLE;
  6732. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6733. udelay(100);
  6734. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6735. u32 reg = MAC_RSS_INDIR_TBL_0;
  6736. u8 *ent = (u8 *)&val;
  6737. /* Setup the indirection table */
  6738. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6739. int idx = i % sizeof(val);
  6740. ent[idx] = i % (tp->irq_cnt - 1);
  6741. if (idx == sizeof(val) - 1) {
  6742. tw32(reg, val);
  6743. reg += 4;
  6744. }
  6745. }
  6746. /* Setup the "secret" hash key. */
  6747. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6748. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6749. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6750. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6751. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6752. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6753. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6754. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6755. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6756. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6757. }
  6758. tp->rx_mode = RX_MODE_ENABLE;
  6759. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6760. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6761. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6762. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6763. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6764. RX_MODE_RSS_IPV6_HASH_EN |
  6765. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6766. RX_MODE_RSS_IPV4_HASH_EN |
  6767. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6768. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6769. udelay(10);
  6770. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6771. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6772. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6773. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6774. udelay(10);
  6775. }
  6776. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6777. udelay(10);
  6778. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6779. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6780. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6781. /* Set drive transmission level to 1.2V */
  6782. /* only if the signal pre-emphasis bit is not set */
  6783. val = tr32(MAC_SERDES_CFG);
  6784. val &= 0xfffff000;
  6785. val |= 0x880;
  6786. tw32(MAC_SERDES_CFG, val);
  6787. }
  6788. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6789. tw32(MAC_SERDES_CFG, 0x616000);
  6790. }
  6791. /* Prevent chip from dropping frames when flow control
  6792. * is enabled.
  6793. */
  6794. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6795. val = 1;
  6796. else
  6797. val = 2;
  6798. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  6799. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6800. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6801. /* Use hardware link auto-negotiation */
  6802. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6803. }
  6804. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6805. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6806. u32 tmp;
  6807. tmp = tr32(SERDES_RX_CTRL);
  6808. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6809. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6810. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6811. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6812. }
  6813. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6814. if (tp->link_config.phy_is_low_power) {
  6815. tp->link_config.phy_is_low_power = 0;
  6816. tp->link_config.speed = tp->link_config.orig_speed;
  6817. tp->link_config.duplex = tp->link_config.orig_duplex;
  6818. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6819. }
  6820. err = tg3_setup_phy(tp, 0);
  6821. if (err)
  6822. return err;
  6823. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6824. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6825. u32 tmp;
  6826. /* Clear CRC stats. */
  6827. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6828. tg3_writephy(tp, MII_TG3_TEST1,
  6829. tmp | MII_TG3_TEST1_CRC_EN);
  6830. tg3_readphy(tp, 0x14, &tmp);
  6831. }
  6832. }
  6833. }
  6834. __tg3_set_rx_mode(tp->dev);
  6835. /* Initialize receive rules. */
  6836. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6837. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6838. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6839. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6840. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6841. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6842. limit = 8;
  6843. else
  6844. limit = 16;
  6845. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6846. limit -= 4;
  6847. switch (limit) {
  6848. case 16:
  6849. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6850. case 15:
  6851. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6852. case 14:
  6853. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6854. case 13:
  6855. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6856. case 12:
  6857. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6858. case 11:
  6859. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6860. case 10:
  6861. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6862. case 9:
  6863. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6864. case 8:
  6865. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6866. case 7:
  6867. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6868. case 6:
  6869. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6870. case 5:
  6871. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6872. case 4:
  6873. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6874. case 3:
  6875. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6876. case 2:
  6877. case 1:
  6878. default:
  6879. break;
  6880. }
  6881. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6882. /* Write our heartbeat update interval to APE. */
  6883. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6884. APE_HOST_HEARTBEAT_INT_DISABLE);
  6885. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6886. return 0;
  6887. }
  6888. /* Called at device open time to get the chip ready for
  6889. * packet processing. Invoked with tp->lock held.
  6890. */
  6891. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6892. {
  6893. tg3_switch_clocks(tp);
  6894. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6895. return tg3_reset_hw(tp, reset_phy);
  6896. }
  6897. #define TG3_STAT_ADD32(PSTAT, REG) \
  6898. do { u32 __val = tr32(REG); \
  6899. (PSTAT)->low += __val; \
  6900. if ((PSTAT)->low < __val) \
  6901. (PSTAT)->high += 1; \
  6902. } while (0)
  6903. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6904. {
  6905. struct tg3_hw_stats *sp = tp->hw_stats;
  6906. if (!netif_carrier_ok(tp->dev))
  6907. return;
  6908. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6909. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6910. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6911. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6912. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6913. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6914. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6915. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6916. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6917. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6918. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6919. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6920. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6921. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6922. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6923. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6924. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6925. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6926. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6927. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6928. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6929. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6930. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6931. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6932. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6933. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6934. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6935. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6936. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6937. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6938. }
  6939. static void tg3_timer(unsigned long __opaque)
  6940. {
  6941. struct tg3 *tp = (struct tg3 *) __opaque;
  6942. if (tp->irq_sync)
  6943. goto restart_timer;
  6944. spin_lock(&tp->lock);
  6945. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6946. /* All of this garbage is because when using non-tagged
  6947. * IRQ status the mailbox/status_block protocol the chip
  6948. * uses with the cpu is race prone.
  6949. */
  6950. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  6951. tw32(GRC_LOCAL_CTRL,
  6952. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6953. } else {
  6954. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6955. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  6956. }
  6957. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6958. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6959. spin_unlock(&tp->lock);
  6960. schedule_work(&tp->reset_task);
  6961. return;
  6962. }
  6963. }
  6964. /* This part only runs once per second. */
  6965. if (!--tp->timer_counter) {
  6966. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6967. tg3_periodic_fetch_stats(tp);
  6968. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6969. u32 mac_stat;
  6970. int phy_event;
  6971. mac_stat = tr32(MAC_STATUS);
  6972. phy_event = 0;
  6973. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6974. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6975. phy_event = 1;
  6976. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6977. phy_event = 1;
  6978. if (phy_event)
  6979. tg3_setup_phy(tp, 0);
  6980. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6981. u32 mac_stat = tr32(MAC_STATUS);
  6982. int need_setup = 0;
  6983. if (netif_carrier_ok(tp->dev) &&
  6984. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6985. need_setup = 1;
  6986. }
  6987. if (! netif_carrier_ok(tp->dev) &&
  6988. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6989. MAC_STATUS_SIGNAL_DET))) {
  6990. need_setup = 1;
  6991. }
  6992. if (need_setup) {
  6993. if (!tp->serdes_counter) {
  6994. tw32_f(MAC_MODE,
  6995. (tp->mac_mode &
  6996. ~MAC_MODE_PORT_MODE_MASK));
  6997. udelay(40);
  6998. tw32_f(MAC_MODE, tp->mac_mode);
  6999. udelay(40);
  7000. }
  7001. tg3_setup_phy(tp, 0);
  7002. }
  7003. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  7004. tg3_serdes_parallel_detect(tp);
  7005. tp->timer_counter = tp->timer_multiplier;
  7006. }
  7007. /* Heartbeat is only sent once every 2 seconds.
  7008. *
  7009. * The heartbeat is to tell the ASF firmware that the host
  7010. * driver is still alive. In the event that the OS crashes,
  7011. * ASF needs to reset the hardware to free up the FIFO space
  7012. * that may be filled with rx packets destined for the host.
  7013. * If the FIFO is full, ASF will no longer function properly.
  7014. *
  7015. * Unintended resets have been reported on real time kernels
  7016. * where the timer doesn't run on time. Netpoll will also have
  7017. * same problem.
  7018. *
  7019. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7020. * to check the ring condition when the heartbeat is expiring
  7021. * before doing the reset. This will prevent most unintended
  7022. * resets.
  7023. */
  7024. if (!--tp->asf_counter) {
  7025. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7026. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7027. tg3_wait_for_event_ack(tp);
  7028. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7029. FWCMD_NICDRV_ALIVE3);
  7030. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7031. /* 5 seconds timeout */
  7032. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  7033. tg3_generate_fw_event(tp);
  7034. }
  7035. tp->asf_counter = tp->asf_multiplier;
  7036. }
  7037. spin_unlock(&tp->lock);
  7038. restart_timer:
  7039. tp->timer.expires = jiffies + tp->timer_offset;
  7040. add_timer(&tp->timer);
  7041. }
  7042. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7043. {
  7044. irq_handler_t fn;
  7045. unsigned long flags;
  7046. char *name;
  7047. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7048. if (tp->irq_cnt == 1)
  7049. name = tp->dev->name;
  7050. else {
  7051. name = &tnapi->irq_lbl[0];
  7052. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7053. name[IFNAMSIZ-1] = 0;
  7054. }
  7055. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7056. fn = tg3_msi;
  7057. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7058. fn = tg3_msi_1shot;
  7059. flags = IRQF_SAMPLE_RANDOM;
  7060. } else {
  7061. fn = tg3_interrupt;
  7062. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7063. fn = tg3_interrupt_tagged;
  7064. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7065. }
  7066. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7067. }
  7068. static int tg3_test_interrupt(struct tg3 *tp)
  7069. {
  7070. struct tg3_napi *tnapi = &tp->napi[0];
  7071. struct net_device *dev = tp->dev;
  7072. int err, i, intr_ok = 0;
  7073. u32 val;
  7074. if (!netif_running(dev))
  7075. return -ENODEV;
  7076. tg3_disable_ints(tp);
  7077. free_irq(tnapi->irq_vec, tnapi);
  7078. /*
  7079. * Turn off MSI one shot mode. Otherwise this test has no
  7080. * observable way to know whether the interrupt was delivered.
  7081. */
  7082. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7083. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7084. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7085. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7086. tw32(MSGINT_MODE, val);
  7087. }
  7088. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7089. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7090. if (err)
  7091. return err;
  7092. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7093. tg3_enable_ints(tp);
  7094. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7095. tnapi->coal_now);
  7096. for (i = 0; i < 5; i++) {
  7097. u32 int_mbox, misc_host_ctrl;
  7098. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7099. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7100. if ((int_mbox != 0) ||
  7101. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7102. intr_ok = 1;
  7103. break;
  7104. }
  7105. msleep(10);
  7106. }
  7107. tg3_disable_ints(tp);
  7108. free_irq(tnapi->irq_vec, tnapi);
  7109. err = tg3_request_irq(tp, 0);
  7110. if (err)
  7111. return err;
  7112. if (intr_ok) {
  7113. /* Reenable MSI one shot mode. */
  7114. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7115. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7116. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7117. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7118. tw32(MSGINT_MODE, val);
  7119. }
  7120. return 0;
  7121. }
  7122. return -EIO;
  7123. }
  7124. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7125. * successfully restored
  7126. */
  7127. static int tg3_test_msi(struct tg3 *tp)
  7128. {
  7129. int err;
  7130. u16 pci_cmd;
  7131. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7132. return 0;
  7133. /* Turn off SERR reporting in case MSI terminates with Master
  7134. * Abort.
  7135. */
  7136. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7137. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7138. pci_cmd & ~PCI_COMMAND_SERR);
  7139. err = tg3_test_interrupt(tp);
  7140. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7141. if (!err)
  7142. return 0;
  7143. /* other failures */
  7144. if (err != -EIO)
  7145. return err;
  7146. /* MSI test failed, go back to INTx mode */
  7147. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  7148. "switching to INTx mode. Please report this failure to "
  7149. "the PCI maintainer and include system chipset information.\n",
  7150. tp->dev->name);
  7151. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7152. pci_disable_msi(tp->pdev);
  7153. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7154. err = tg3_request_irq(tp, 0);
  7155. if (err)
  7156. return err;
  7157. /* Need to reset the chip because the MSI cycle may have terminated
  7158. * with Master Abort.
  7159. */
  7160. tg3_full_lock(tp, 1);
  7161. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7162. err = tg3_init_hw(tp, 1);
  7163. tg3_full_unlock(tp);
  7164. if (err)
  7165. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7166. return err;
  7167. }
  7168. static int tg3_request_firmware(struct tg3 *tp)
  7169. {
  7170. const __be32 *fw_data;
  7171. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7172. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  7173. tp->dev->name, tp->fw_needed);
  7174. return -ENOENT;
  7175. }
  7176. fw_data = (void *)tp->fw->data;
  7177. /* Firmware blob starts with version numbers, followed by
  7178. * start address and _full_ length including BSS sections
  7179. * (which must be longer than the actual data, of course
  7180. */
  7181. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7182. if (tp->fw_len < (tp->fw->size - 12)) {
  7183. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  7184. tp->dev->name, tp->fw_len, tp->fw_needed);
  7185. release_firmware(tp->fw);
  7186. tp->fw = NULL;
  7187. return -EINVAL;
  7188. }
  7189. /* We no longer need firmware; we have it. */
  7190. tp->fw_needed = NULL;
  7191. return 0;
  7192. }
  7193. static bool tg3_enable_msix(struct tg3 *tp)
  7194. {
  7195. int i, rc, cpus = num_online_cpus();
  7196. struct msix_entry msix_ent[tp->irq_max];
  7197. if (cpus == 1)
  7198. /* Just fallback to the simpler MSI mode. */
  7199. return false;
  7200. /*
  7201. * We want as many rx rings enabled as there are cpus.
  7202. * The first MSIX vector only deals with link interrupts, etc,
  7203. * so we add one to the number of vectors we are requesting.
  7204. */
  7205. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7206. for (i = 0; i < tp->irq_max; i++) {
  7207. msix_ent[i].entry = i;
  7208. msix_ent[i].vector = 0;
  7209. }
  7210. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7211. if (rc != 0) {
  7212. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  7213. return false;
  7214. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7215. return false;
  7216. printk(KERN_NOTICE
  7217. "%s: Requested %d MSI-X vectors, received %d\n",
  7218. tp->dev->name, tp->irq_cnt, rc);
  7219. tp->irq_cnt = rc;
  7220. }
  7221. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7222. for (i = 0; i < tp->irq_max; i++)
  7223. tp->napi[i].irq_vec = msix_ent[i].vector;
  7224. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  7225. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7226. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  7227. } else
  7228. tp->dev->real_num_tx_queues = 1;
  7229. return true;
  7230. }
  7231. static void tg3_ints_init(struct tg3 *tp)
  7232. {
  7233. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7234. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7235. /* All MSI supporting chips should support tagged
  7236. * status. Assert that this is the case.
  7237. */
  7238. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  7239. "Not using MSI.\n", tp->dev->name);
  7240. goto defcfg;
  7241. }
  7242. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7243. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7244. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7245. pci_enable_msi(tp->pdev) == 0)
  7246. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7247. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7248. u32 msi_mode = tr32(MSGINT_MODE);
  7249. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7250. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7251. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7252. }
  7253. defcfg:
  7254. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7255. tp->irq_cnt = 1;
  7256. tp->napi[0].irq_vec = tp->pdev->irq;
  7257. tp->dev->real_num_tx_queues = 1;
  7258. }
  7259. }
  7260. static void tg3_ints_fini(struct tg3 *tp)
  7261. {
  7262. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7263. pci_disable_msix(tp->pdev);
  7264. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7265. pci_disable_msi(tp->pdev);
  7266. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7267. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  7268. }
  7269. static int tg3_open(struct net_device *dev)
  7270. {
  7271. struct tg3 *tp = netdev_priv(dev);
  7272. int i, err;
  7273. if (tp->fw_needed) {
  7274. err = tg3_request_firmware(tp);
  7275. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7276. if (err)
  7277. return err;
  7278. } else if (err) {
  7279. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  7280. tp->dev->name);
  7281. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7282. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7283. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  7284. tp->dev->name);
  7285. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7286. }
  7287. }
  7288. netif_carrier_off(tp->dev);
  7289. err = tg3_set_power_state(tp, PCI_D0);
  7290. if (err)
  7291. return err;
  7292. tg3_full_lock(tp, 0);
  7293. tg3_disable_ints(tp);
  7294. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7295. tg3_full_unlock(tp);
  7296. /*
  7297. * Setup interrupts first so we know how
  7298. * many NAPI resources to allocate
  7299. */
  7300. tg3_ints_init(tp);
  7301. /* The placement of this call is tied
  7302. * to the setup and use of Host TX descriptors.
  7303. */
  7304. err = tg3_alloc_consistent(tp);
  7305. if (err)
  7306. goto err_out1;
  7307. tg3_napi_enable(tp);
  7308. for (i = 0; i < tp->irq_cnt; i++) {
  7309. struct tg3_napi *tnapi = &tp->napi[i];
  7310. err = tg3_request_irq(tp, i);
  7311. if (err) {
  7312. for (i--; i >= 0; i--)
  7313. free_irq(tnapi->irq_vec, tnapi);
  7314. break;
  7315. }
  7316. }
  7317. if (err)
  7318. goto err_out2;
  7319. tg3_full_lock(tp, 0);
  7320. err = tg3_init_hw(tp, 1);
  7321. if (err) {
  7322. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7323. tg3_free_rings(tp);
  7324. } else {
  7325. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7326. tp->timer_offset = HZ;
  7327. else
  7328. tp->timer_offset = HZ / 10;
  7329. BUG_ON(tp->timer_offset > HZ);
  7330. tp->timer_counter = tp->timer_multiplier =
  7331. (HZ / tp->timer_offset);
  7332. tp->asf_counter = tp->asf_multiplier =
  7333. ((HZ / tp->timer_offset) * 2);
  7334. init_timer(&tp->timer);
  7335. tp->timer.expires = jiffies + tp->timer_offset;
  7336. tp->timer.data = (unsigned long) tp;
  7337. tp->timer.function = tg3_timer;
  7338. }
  7339. tg3_full_unlock(tp);
  7340. if (err)
  7341. goto err_out3;
  7342. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7343. err = tg3_test_msi(tp);
  7344. if (err) {
  7345. tg3_full_lock(tp, 0);
  7346. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7347. tg3_free_rings(tp);
  7348. tg3_full_unlock(tp);
  7349. goto err_out2;
  7350. }
  7351. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7352. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  7353. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  7354. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  7355. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7356. tw32(PCIE_TRANSACTION_CFG,
  7357. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7358. }
  7359. }
  7360. tg3_phy_start(tp);
  7361. tg3_full_lock(tp, 0);
  7362. add_timer(&tp->timer);
  7363. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7364. tg3_enable_ints(tp);
  7365. tg3_full_unlock(tp);
  7366. netif_tx_start_all_queues(dev);
  7367. return 0;
  7368. err_out3:
  7369. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7370. struct tg3_napi *tnapi = &tp->napi[i];
  7371. free_irq(tnapi->irq_vec, tnapi);
  7372. }
  7373. err_out2:
  7374. tg3_napi_disable(tp);
  7375. tg3_free_consistent(tp);
  7376. err_out1:
  7377. tg3_ints_fini(tp);
  7378. return err;
  7379. }
  7380. #if 0
  7381. /*static*/ void tg3_dump_state(struct tg3 *tp)
  7382. {
  7383. u32 val32, val32_2, val32_3, val32_4, val32_5;
  7384. u16 val16;
  7385. int i;
  7386. struct tg3_hw_status *sblk = tp->napi[0]->hw_status;
  7387. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  7388. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  7389. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  7390. val16, val32);
  7391. /* MAC block */
  7392. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  7393. tr32(MAC_MODE), tr32(MAC_STATUS));
  7394. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  7395. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  7396. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  7397. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  7398. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  7399. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  7400. /* Send data initiator control block */
  7401. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  7402. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  7403. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  7404. tr32(SNDDATAI_STATSCTRL));
  7405. /* Send data completion control block */
  7406. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  7407. /* Send BD ring selector block */
  7408. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  7409. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  7410. /* Send BD initiator control block */
  7411. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  7412. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7413. /* Send BD completion control block */
  7414. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7415. /* Receive list placement control block */
  7416. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7417. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7418. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7419. tr32(RCVLPC_STATSCTRL));
  7420. /* Receive data and receive BD initiator control block */
  7421. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7422. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7423. /* Receive data completion control block */
  7424. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7425. tr32(RCVDCC_MODE));
  7426. /* Receive BD initiator control block */
  7427. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7428. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7429. /* Receive BD completion control block */
  7430. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7431. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7432. /* Receive list selector control block */
  7433. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7434. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7435. /* Mbuf cluster free block */
  7436. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7437. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7438. /* Host coalescing control block */
  7439. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7440. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7441. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7442. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7443. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7444. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7445. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7446. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7447. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7448. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7449. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7450. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7451. /* Memory arbiter control block */
  7452. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7453. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7454. /* Buffer manager control block */
  7455. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7456. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7457. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7458. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7459. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7460. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7461. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7462. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7463. /* Read DMA control block */
  7464. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7465. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7466. /* Write DMA control block */
  7467. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7468. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7469. /* DMA completion block */
  7470. printk("DEBUG: DMAC_MODE[%08x]\n",
  7471. tr32(DMAC_MODE));
  7472. /* GRC block */
  7473. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7474. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7475. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7476. tr32(GRC_LOCAL_CTRL));
  7477. /* TG3_BDINFOs */
  7478. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7479. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7480. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7481. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7482. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7483. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7484. tr32(RCVDBDI_STD_BD + 0x0),
  7485. tr32(RCVDBDI_STD_BD + 0x4),
  7486. tr32(RCVDBDI_STD_BD + 0x8),
  7487. tr32(RCVDBDI_STD_BD + 0xc));
  7488. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7489. tr32(RCVDBDI_MINI_BD + 0x0),
  7490. tr32(RCVDBDI_MINI_BD + 0x4),
  7491. tr32(RCVDBDI_MINI_BD + 0x8),
  7492. tr32(RCVDBDI_MINI_BD + 0xc));
  7493. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7494. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7495. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7496. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7497. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7498. val32, val32_2, val32_3, val32_4);
  7499. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7500. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7501. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7502. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7503. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7504. val32, val32_2, val32_3, val32_4);
  7505. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7506. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7507. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7508. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7509. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7510. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7511. val32, val32_2, val32_3, val32_4, val32_5);
  7512. /* SW status block */
  7513. printk(KERN_DEBUG
  7514. "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7515. sblk->status,
  7516. sblk->status_tag,
  7517. sblk->rx_jumbo_consumer,
  7518. sblk->rx_consumer,
  7519. sblk->rx_mini_consumer,
  7520. sblk->idx[0].rx_producer,
  7521. sblk->idx[0].tx_consumer);
  7522. /* SW statistics block */
  7523. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7524. ((u32 *)tp->hw_stats)[0],
  7525. ((u32 *)tp->hw_stats)[1],
  7526. ((u32 *)tp->hw_stats)[2],
  7527. ((u32 *)tp->hw_stats)[3]);
  7528. /* Mailboxes */
  7529. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7530. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7531. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7532. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7533. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7534. /* NIC side send descriptors. */
  7535. for (i = 0; i < 6; i++) {
  7536. unsigned long txd;
  7537. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7538. + (i * sizeof(struct tg3_tx_buffer_desc));
  7539. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7540. i,
  7541. readl(txd + 0x0), readl(txd + 0x4),
  7542. readl(txd + 0x8), readl(txd + 0xc));
  7543. }
  7544. /* NIC side RX descriptors. */
  7545. for (i = 0; i < 6; i++) {
  7546. unsigned long rxd;
  7547. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7548. + (i * sizeof(struct tg3_rx_buffer_desc));
  7549. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7550. i,
  7551. readl(rxd + 0x0), readl(rxd + 0x4),
  7552. readl(rxd + 0x8), readl(rxd + 0xc));
  7553. rxd += (4 * sizeof(u32));
  7554. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7555. i,
  7556. readl(rxd + 0x0), readl(rxd + 0x4),
  7557. readl(rxd + 0x8), readl(rxd + 0xc));
  7558. }
  7559. for (i = 0; i < 6; i++) {
  7560. unsigned long rxd;
  7561. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7562. + (i * sizeof(struct tg3_rx_buffer_desc));
  7563. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7564. i,
  7565. readl(rxd + 0x0), readl(rxd + 0x4),
  7566. readl(rxd + 0x8), readl(rxd + 0xc));
  7567. rxd += (4 * sizeof(u32));
  7568. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7569. i,
  7570. readl(rxd + 0x0), readl(rxd + 0x4),
  7571. readl(rxd + 0x8), readl(rxd + 0xc));
  7572. }
  7573. }
  7574. #endif
  7575. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7576. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7577. static int tg3_close(struct net_device *dev)
  7578. {
  7579. int i;
  7580. struct tg3 *tp = netdev_priv(dev);
  7581. tg3_napi_disable(tp);
  7582. cancel_work_sync(&tp->reset_task);
  7583. netif_tx_stop_all_queues(dev);
  7584. del_timer_sync(&tp->timer);
  7585. tg3_phy_stop(tp);
  7586. tg3_full_lock(tp, 1);
  7587. #if 0
  7588. tg3_dump_state(tp);
  7589. #endif
  7590. tg3_disable_ints(tp);
  7591. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7592. tg3_free_rings(tp);
  7593. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7594. tg3_full_unlock(tp);
  7595. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7596. struct tg3_napi *tnapi = &tp->napi[i];
  7597. free_irq(tnapi->irq_vec, tnapi);
  7598. }
  7599. tg3_ints_fini(tp);
  7600. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7601. sizeof(tp->net_stats_prev));
  7602. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7603. sizeof(tp->estats_prev));
  7604. tg3_free_consistent(tp);
  7605. tg3_set_power_state(tp, PCI_D3hot);
  7606. netif_carrier_off(tp->dev);
  7607. return 0;
  7608. }
  7609. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7610. {
  7611. unsigned long ret;
  7612. #if (BITS_PER_LONG == 32)
  7613. ret = val->low;
  7614. #else
  7615. ret = ((u64)val->high << 32) | ((u64)val->low);
  7616. #endif
  7617. return ret;
  7618. }
  7619. static inline u64 get_estat64(tg3_stat64_t *val)
  7620. {
  7621. return ((u64)val->high << 32) | ((u64)val->low);
  7622. }
  7623. static unsigned long calc_crc_errors(struct tg3 *tp)
  7624. {
  7625. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7626. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7627. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7628. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7629. u32 val;
  7630. spin_lock_bh(&tp->lock);
  7631. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7632. tg3_writephy(tp, MII_TG3_TEST1,
  7633. val | MII_TG3_TEST1_CRC_EN);
  7634. tg3_readphy(tp, 0x14, &val);
  7635. } else
  7636. val = 0;
  7637. spin_unlock_bh(&tp->lock);
  7638. tp->phy_crc_errors += val;
  7639. return tp->phy_crc_errors;
  7640. }
  7641. return get_stat64(&hw_stats->rx_fcs_errors);
  7642. }
  7643. #define ESTAT_ADD(member) \
  7644. estats->member = old_estats->member + \
  7645. get_estat64(&hw_stats->member)
  7646. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7647. {
  7648. struct tg3_ethtool_stats *estats = &tp->estats;
  7649. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7650. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7651. if (!hw_stats)
  7652. return old_estats;
  7653. ESTAT_ADD(rx_octets);
  7654. ESTAT_ADD(rx_fragments);
  7655. ESTAT_ADD(rx_ucast_packets);
  7656. ESTAT_ADD(rx_mcast_packets);
  7657. ESTAT_ADD(rx_bcast_packets);
  7658. ESTAT_ADD(rx_fcs_errors);
  7659. ESTAT_ADD(rx_align_errors);
  7660. ESTAT_ADD(rx_xon_pause_rcvd);
  7661. ESTAT_ADD(rx_xoff_pause_rcvd);
  7662. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7663. ESTAT_ADD(rx_xoff_entered);
  7664. ESTAT_ADD(rx_frame_too_long_errors);
  7665. ESTAT_ADD(rx_jabbers);
  7666. ESTAT_ADD(rx_undersize_packets);
  7667. ESTAT_ADD(rx_in_length_errors);
  7668. ESTAT_ADD(rx_out_length_errors);
  7669. ESTAT_ADD(rx_64_or_less_octet_packets);
  7670. ESTAT_ADD(rx_65_to_127_octet_packets);
  7671. ESTAT_ADD(rx_128_to_255_octet_packets);
  7672. ESTAT_ADD(rx_256_to_511_octet_packets);
  7673. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7674. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7675. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7676. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7677. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7678. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7679. ESTAT_ADD(tx_octets);
  7680. ESTAT_ADD(tx_collisions);
  7681. ESTAT_ADD(tx_xon_sent);
  7682. ESTAT_ADD(tx_xoff_sent);
  7683. ESTAT_ADD(tx_flow_control);
  7684. ESTAT_ADD(tx_mac_errors);
  7685. ESTAT_ADD(tx_single_collisions);
  7686. ESTAT_ADD(tx_mult_collisions);
  7687. ESTAT_ADD(tx_deferred);
  7688. ESTAT_ADD(tx_excessive_collisions);
  7689. ESTAT_ADD(tx_late_collisions);
  7690. ESTAT_ADD(tx_collide_2times);
  7691. ESTAT_ADD(tx_collide_3times);
  7692. ESTAT_ADD(tx_collide_4times);
  7693. ESTAT_ADD(tx_collide_5times);
  7694. ESTAT_ADD(tx_collide_6times);
  7695. ESTAT_ADD(tx_collide_7times);
  7696. ESTAT_ADD(tx_collide_8times);
  7697. ESTAT_ADD(tx_collide_9times);
  7698. ESTAT_ADD(tx_collide_10times);
  7699. ESTAT_ADD(tx_collide_11times);
  7700. ESTAT_ADD(tx_collide_12times);
  7701. ESTAT_ADD(tx_collide_13times);
  7702. ESTAT_ADD(tx_collide_14times);
  7703. ESTAT_ADD(tx_collide_15times);
  7704. ESTAT_ADD(tx_ucast_packets);
  7705. ESTAT_ADD(tx_mcast_packets);
  7706. ESTAT_ADD(tx_bcast_packets);
  7707. ESTAT_ADD(tx_carrier_sense_errors);
  7708. ESTAT_ADD(tx_discards);
  7709. ESTAT_ADD(tx_errors);
  7710. ESTAT_ADD(dma_writeq_full);
  7711. ESTAT_ADD(dma_write_prioq_full);
  7712. ESTAT_ADD(rxbds_empty);
  7713. ESTAT_ADD(rx_discards);
  7714. ESTAT_ADD(rx_errors);
  7715. ESTAT_ADD(rx_threshold_hit);
  7716. ESTAT_ADD(dma_readq_full);
  7717. ESTAT_ADD(dma_read_prioq_full);
  7718. ESTAT_ADD(tx_comp_queue_full);
  7719. ESTAT_ADD(ring_set_send_prod_index);
  7720. ESTAT_ADD(ring_status_update);
  7721. ESTAT_ADD(nic_irqs);
  7722. ESTAT_ADD(nic_avoided_irqs);
  7723. ESTAT_ADD(nic_tx_threshold_hit);
  7724. return estats;
  7725. }
  7726. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7727. {
  7728. struct tg3 *tp = netdev_priv(dev);
  7729. struct net_device_stats *stats = &tp->net_stats;
  7730. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7731. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7732. if (!hw_stats)
  7733. return old_stats;
  7734. stats->rx_packets = old_stats->rx_packets +
  7735. get_stat64(&hw_stats->rx_ucast_packets) +
  7736. get_stat64(&hw_stats->rx_mcast_packets) +
  7737. get_stat64(&hw_stats->rx_bcast_packets);
  7738. stats->tx_packets = old_stats->tx_packets +
  7739. get_stat64(&hw_stats->tx_ucast_packets) +
  7740. get_stat64(&hw_stats->tx_mcast_packets) +
  7741. get_stat64(&hw_stats->tx_bcast_packets);
  7742. stats->rx_bytes = old_stats->rx_bytes +
  7743. get_stat64(&hw_stats->rx_octets);
  7744. stats->tx_bytes = old_stats->tx_bytes +
  7745. get_stat64(&hw_stats->tx_octets);
  7746. stats->rx_errors = old_stats->rx_errors +
  7747. get_stat64(&hw_stats->rx_errors);
  7748. stats->tx_errors = old_stats->tx_errors +
  7749. get_stat64(&hw_stats->tx_errors) +
  7750. get_stat64(&hw_stats->tx_mac_errors) +
  7751. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7752. get_stat64(&hw_stats->tx_discards);
  7753. stats->multicast = old_stats->multicast +
  7754. get_stat64(&hw_stats->rx_mcast_packets);
  7755. stats->collisions = old_stats->collisions +
  7756. get_stat64(&hw_stats->tx_collisions);
  7757. stats->rx_length_errors = old_stats->rx_length_errors +
  7758. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7759. get_stat64(&hw_stats->rx_undersize_packets);
  7760. stats->rx_over_errors = old_stats->rx_over_errors +
  7761. get_stat64(&hw_stats->rxbds_empty);
  7762. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7763. get_stat64(&hw_stats->rx_align_errors);
  7764. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7765. get_stat64(&hw_stats->tx_discards);
  7766. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7767. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7768. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7769. calc_crc_errors(tp);
  7770. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7771. get_stat64(&hw_stats->rx_discards);
  7772. return stats;
  7773. }
  7774. static inline u32 calc_crc(unsigned char *buf, int len)
  7775. {
  7776. u32 reg;
  7777. u32 tmp;
  7778. int j, k;
  7779. reg = 0xffffffff;
  7780. for (j = 0; j < len; j++) {
  7781. reg ^= buf[j];
  7782. for (k = 0; k < 8; k++) {
  7783. tmp = reg & 0x01;
  7784. reg >>= 1;
  7785. if (tmp) {
  7786. reg ^= 0xedb88320;
  7787. }
  7788. }
  7789. }
  7790. return ~reg;
  7791. }
  7792. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7793. {
  7794. /* accept or reject all multicast frames */
  7795. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7796. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7797. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7798. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7799. }
  7800. static void __tg3_set_rx_mode(struct net_device *dev)
  7801. {
  7802. struct tg3 *tp = netdev_priv(dev);
  7803. u32 rx_mode;
  7804. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7805. RX_MODE_KEEP_VLAN_TAG);
  7806. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7807. * flag clear.
  7808. */
  7809. #if TG3_VLAN_TAG_USED
  7810. if (!tp->vlgrp &&
  7811. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7812. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7813. #else
  7814. /* By definition, VLAN is disabled always in this
  7815. * case.
  7816. */
  7817. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7818. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7819. #endif
  7820. if (dev->flags & IFF_PROMISC) {
  7821. /* Promiscuous mode. */
  7822. rx_mode |= RX_MODE_PROMISC;
  7823. } else if (dev->flags & IFF_ALLMULTI) {
  7824. /* Accept all multicast. */
  7825. tg3_set_multi (tp, 1);
  7826. } else if (dev->mc_count < 1) {
  7827. /* Reject all multicast. */
  7828. tg3_set_multi (tp, 0);
  7829. } else {
  7830. /* Accept one or more multicast(s). */
  7831. struct dev_mc_list *mclist;
  7832. unsigned int i;
  7833. u32 mc_filter[4] = { 0, };
  7834. u32 regidx;
  7835. u32 bit;
  7836. u32 crc;
  7837. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7838. i++, mclist = mclist->next) {
  7839. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7840. bit = ~crc & 0x7f;
  7841. regidx = (bit & 0x60) >> 5;
  7842. bit &= 0x1f;
  7843. mc_filter[regidx] |= (1 << bit);
  7844. }
  7845. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7846. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7847. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7848. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7849. }
  7850. if (rx_mode != tp->rx_mode) {
  7851. tp->rx_mode = rx_mode;
  7852. tw32_f(MAC_RX_MODE, rx_mode);
  7853. udelay(10);
  7854. }
  7855. }
  7856. static void tg3_set_rx_mode(struct net_device *dev)
  7857. {
  7858. struct tg3 *tp = netdev_priv(dev);
  7859. if (!netif_running(dev))
  7860. return;
  7861. tg3_full_lock(tp, 0);
  7862. __tg3_set_rx_mode(dev);
  7863. tg3_full_unlock(tp);
  7864. }
  7865. #define TG3_REGDUMP_LEN (32 * 1024)
  7866. static int tg3_get_regs_len(struct net_device *dev)
  7867. {
  7868. return TG3_REGDUMP_LEN;
  7869. }
  7870. static void tg3_get_regs(struct net_device *dev,
  7871. struct ethtool_regs *regs, void *_p)
  7872. {
  7873. u32 *p = _p;
  7874. struct tg3 *tp = netdev_priv(dev);
  7875. u8 *orig_p = _p;
  7876. int i;
  7877. regs->version = 0;
  7878. memset(p, 0, TG3_REGDUMP_LEN);
  7879. if (tp->link_config.phy_is_low_power)
  7880. return;
  7881. tg3_full_lock(tp, 0);
  7882. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7883. #define GET_REG32_LOOP(base,len) \
  7884. do { p = (u32 *)(orig_p + (base)); \
  7885. for (i = 0; i < len; i += 4) \
  7886. __GET_REG32((base) + i); \
  7887. } while (0)
  7888. #define GET_REG32_1(reg) \
  7889. do { p = (u32 *)(orig_p + (reg)); \
  7890. __GET_REG32((reg)); \
  7891. } while (0)
  7892. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7893. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7894. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7895. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7896. GET_REG32_1(SNDDATAC_MODE);
  7897. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7898. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7899. GET_REG32_1(SNDBDC_MODE);
  7900. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7901. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7902. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7903. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7904. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7905. GET_REG32_1(RCVDCC_MODE);
  7906. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7907. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7908. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7909. GET_REG32_1(MBFREE_MODE);
  7910. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7911. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7912. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7913. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7914. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7915. GET_REG32_1(RX_CPU_MODE);
  7916. GET_REG32_1(RX_CPU_STATE);
  7917. GET_REG32_1(RX_CPU_PGMCTR);
  7918. GET_REG32_1(RX_CPU_HWBKPT);
  7919. GET_REG32_1(TX_CPU_MODE);
  7920. GET_REG32_1(TX_CPU_STATE);
  7921. GET_REG32_1(TX_CPU_PGMCTR);
  7922. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7923. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7924. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7925. GET_REG32_1(DMAC_MODE);
  7926. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7927. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7928. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7929. #undef __GET_REG32
  7930. #undef GET_REG32_LOOP
  7931. #undef GET_REG32_1
  7932. tg3_full_unlock(tp);
  7933. }
  7934. static int tg3_get_eeprom_len(struct net_device *dev)
  7935. {
  7936. struct tg3 *tp = netdev_priv(dev);
  7937. return tp->nvram_size;
  7938. }
  7939. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7940. {
  7941. struct tg3 *tp = netdev_priv(dev);
  7942. int ret;
  7943. u8 *pd;
  7944. u32 i, offset, len, b_offset, b_count;
  7945. __be32 val;
  7946. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7947. return -EINVAL;
  7948. if (tp->link_config.phy_is_low_power)
  7949. return -EAGAIN;
  7950. offset = eeprom->offset;
  7951. len = eeprom->len;
  7952. eeprom->len = 0;
  7953. eeprom->magic = TG3_EEPROM_MAGIC;
  7954. if (offset & 3) {
  7955. /* adjustments to start on required 4 byte boundary */
  7956. b_offset = offset & 3;
  7957. b_count = 4 - b_offset;
  7958. if (b_count > len) {
  7959. /* i.e. offset=1 len=2 */
  7960. b_count = len;
  7961. }
  7962. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7963. if (ret)
  7964. return ret;
  7965. memcpy(data, ((char*)&val) + b_offset, b_count);
  7966. len -= b_count;
  7967. offset += b_count;
  7968. eeprom->len += b_count;
  7969. }
  7970. /* read bytes upto the last 4 byte boundary */
  7971. pd = &data[eeprom->len];
  7972. for (i = 0; i < (len - (len & 3)); i += 4) {
  7973. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7974. if (ret) {
  7975. eeprom->len += i;
  7976. return ret;
  7977. }
  7978. memcpy(pd + i, &val, 4);
  7979. }
  7980. eeprom->len += i;
  7981. if (len & 3) {
  7982. /* read last bytes not ending on 4 byte boundary */
  7983. pd = &data[eeprom->len];
  7984. b_count = len & 3;
  7985. b_offset = offset + len - b_count;
  7986. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7987. if (ret)
  7988. return ret;
  7989. memcpy(pd, &val, b_count);
  7990. eeprom->len += b_count;
  7991. }
  7992. return 0;
  7993. }
  7994. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7995. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7996. {
  7997. struct tg3 *tp = netdev_priv(dev);
  7998. int ret;
  7999. u32 offset, len, b_offset, odd_len;
  8000. u8 *buf;
  8001. __be32 start, end;
  8002. if (tp->link_config.phy_is_low_power)
  8003. return -EAGAIN;
  8004. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8005. eeprom->magic != TG3_EEPROM_MAGIC)
  8006. return -EINVAL;
  8007. offset = eeprom->offset;
  8008. len = eeprom->len;
  8009. if ((b_offset = (offset & 3))) {
  8010. /* adjustments to start on required 4 byte boundary */
  8011. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8012. if (ret)
  8013. return ret;
  8014. len += b_offset;
  8015. offset &= ~3;
  8016. if (len < 4)
  8017. len = 4;
  8018. }
  8019. odd_len = 0;
  8020. if (len & 3) {
  8021. /* adjustments to end on required 4 byte boundary */
  8022. odd_len = 1;
  8023. len = (len + 3) & ~3;
  8024. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8025. if (ret)
  8026. return ret;
  8027. }
  8028. buf = data;
  8029. if (b_offset || odd_len) {
  8030. buf = kmalloc(len, GFP_KERNEL);
  8031. if (!buf)
  8032. return -ENOMEM;
  8033. if (b_offset)
  8034. memcpy(buf, &start, 4);
  8035. if (odd_len)
  8036. memcpy(buf+len-4, &end, 4);
  8037. memcpy(buf + b_offset, data, eeprom->len);
  8038. }
  8039. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8040. if (buf != data)
  8041. kfree(buf);
  8042. return ret;
  8043. }
  8044. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8045. {
  8046. struct tg3 *tp = netdev_priv(dev);
  8047. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8048. struct phy_device *phydev;
  8049. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8050. return -EAGAIN;
  8051. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8052. return phy_ethtool_gset(phydev, cmd);
  8053. }
  8054. cmd->supported = (SUPPORTED_Autoneg);
  8055. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8056. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8057. SUPPORTED_1000baseT_Full);
  8058. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  8059. cmd->supported |= (SUPPORTED_100baseT_Half |
  8060. SUPPORTED_100baseT_Full |
  8061. SUPPORTED_10baseT_Half |
  8062. SUPPORTED_10baseT_Full |
  8063. SUPPORTED_TP);
  8064. cmd->port = PORT_TP;
  8065. } else {
  8066. cmd->supported |= SUPPORTED_FIBRE;
  8067. cmd->port = PORT_FIBRE;
  8068. }
  8069. cmd->advertising = tp->link_config.advertising;
  8070. if (netif_running(dev)) {
  8071. cmd->speed = tp->link_config.active_speed;
  8072. cmd->duplex = tp->link_config.active_duplex;
  8073. }
  8074. cmd->phy_address = tp->phy_addr;
  8075. cmd->transceiver = XCVR_INTERNAL;
  8076. cmd->autoneg = tp->link_config.autoneg;
  8077. cmd->maxtxpkt = 0;
  8078. cmd->maxrxpkt = 0;
  8079. return 0;
  8080. }
  8081. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8082. {
  8083. struct tg3 *tp = netdev_priv(dev);
  8084. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8085. struct phy_device *phydev;
  8086. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8087. return -EAGAIN;
  8088. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8089. return phy_ethtool_sset(phydev, cmd);
  8090. }
  8091. if (cmd->autoneg != AUTONEG_ENABLE &&
  8092. cmd->autoneg != AUTONEG_DISABLE)
  8093. return -EINVAL;
  8094. if (cmd->autoneg == AUTONEG_DISABLE &&
  8095. cmd->duplex != DUPLEX_FULL &&
  8096. cmd->duplex != DUPLEX_HALF)
  8097. return -EINVAL;
  8098. if (cmd->autoneg == AUTONEG_ENABLE) {
  8099. u32 mask = ADVERTISED_Autoneg |
  8100. ADVERTISED_Pause |
  8101. ADVERTISED_Asym_Pause;
  8102. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  8103. mask |= ADVERTISED_1000baseT_Half |
  8104. ADVERTISED_1000baseT_Full;
  8105. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  8106. mask |= ADVERTISED_100baseT_Half |
  8107. ADVERTISED_100baseT_Full |
  8108. ADVERTISED_10baseT_Half |
  8109. ADVERTISED_10baseT_Full |
  8110. ADVERTISED_TP;
  8111. else
  8112. mask |= ADVERTISED_FIBRE;
  8113. if (cmd->advertising & ~mask)
  8114. return -EINVAL;
  8115. mask &= (ADVERTISED_1000baseT_Half |
  8116. ADVERTISED_1000baseT_Full |
  8117. ADVERTISED_100baseT_Half |
  8118. ADVERTISED_100baseT_Full |
  8119. ADVERTISED_10baseT_Half |
  8120. ADVERTISED_10baseT_Full);
  8121. cmd->advertising &= mask;
  8122. } else {
  8123. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  8124. if (cmd->speed != SPEED_1000)
  8125. return -EINVAL;
  8126. if (cmd->duplex != DUPLEX_FULL)
  8127. return -EINVAL;
  8128. } else {
  8129. if (cmd->speed != SPEED_100 &&
  8130. cmd->speed != SPEED_10)
  8131. return -EINVAL;
  8132. }
  8133. }
  8134. tg3_full_lock(tp, 0);
  8135. tp->link_config.autoneg = cmd->autoneg;
  8136. if (cmd->autoneg == AUTONEG_ENABLE) {
  8137. tp->link_config.advertising = (cmd->advertising |
  8138. ADVERTISED_Autoneg);
  8139. tp->link_config.speed = SPEED_INVALID;
  8140. tp->link_config.duplex = DUPLEX_INVALID;
  8141. } else {
  8142. tp->link_config.advertising = 0;
  8143. tp->link_config.speed = cmd->speed;
  8144. tp->link_config.duplex = cmd->duplex;
  8145. }
  8146. tp->link_config.orig_speed = tp->link_config.speed;
  8147. tp->link_config.orig_duplex = tp->link_config.duplex;
  8148. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8149. if (netif_running(dev))
  8150. tg3_setup_phy(tp, 1);
  8151. tg3_full_unlock(tp);
  8152. return 0;
  8153. }
  8154. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8155. {
  8156. struct tg3 *tp = netdev_priv(dev);
  8157. strcpy(info->driver, DRV_MODULE_NAME);
  8158. strcpy(info->version, DRV_MODULE_VERSION);
  8159. strcpy(info->fw_version, tp->fw_ver);
  8160. strcpy(info->bus_info, pci_name(tp->pdev));
  8161. }
  8162. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8163. {
  8164. struct tg3 *tp = netdev_priv(dev);
  8165. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8166. device_can_wakeup(&tp->pdev->dev))
  8167. wol->supported = WAKE_MAGIC;
  8168. else
  8169. wol->supported = 0;
  8170. wol->wolopts = 0;
  8171. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8172. device_can_wakeup(&tp->pdev->dev))
  8173. wol->wolopts = WAKE_MAGIC;
  8174. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8175. }
  8176. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8177. {
  8178. struct tg3 *tp = netdev_priv(dev);
  8179. struct device *dp = &tp->pdev->dev;
  8180. if (wol->wolopts & ~WAKE_MAGIC)
  8181. return -EINVAL;
  8182. if ((wol->wolopts & WAKE_MAGIC) &&
  8183. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8184. return -EINVAL;
  8185. spin_lock_bh(&tp->lock);
  8186. if (wol->wolopts & WAKE_MAGIC) {
  8187. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8188. device_set_wakeup_enable(dp, true);
  8189. } else {
  8190. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8191. device_set_wakeup_enable(dp, false);
  8192. }
  8193. spin_unlock_bh(&tp->lock);
  8194. return 0;
  8195. }
  8196. static u32 tg3_get_msglevel(struct net_device *dev)
  8197. {
  8198. struct tg3 *tp = netdev_priv(dev);
  8199. return tp->msg_enable;
  8200. }
  8201. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8202. {
  8203. struct tg3 *tp = netdev_priv(dev);
  8204. tp->msg_enable = value;
  8205. }
  8206. static int tg3_set_tso(struct net_device *dev, u32 value)
  8207. {
  8208. struct tg3 *tp = netdev_priv(dev);
  8209. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8210. if (value)
  8211. return -EINVAL;
  8212. return 0;
  8213. }
  8214. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8215. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8216. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8217. if (value) {
  8218. dev->features |= NETIF_F_TSO6;
  8219. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8220. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8221. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8222. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8223. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8224. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8225. dev->features |= NETIF_F_TSO_ECN;
  8226. } else
  8227. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8228. }
  8229. return ethtool_op_set_tso(dev, value);
  8230. }
  8231. static int tg3_nway_reset(struct net_device *dev)
  8232. {
  8233. struct tg3 *tp = netdev_priv(dev);
  8234. int r;
  8235. if (!netif_running(dev))
  8236. return -EAGAIN;
  8237. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8238. return -EINVAL;
  8239. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8240. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8241. return -EAGAIN;
  8242. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8243. } else {
  8244. u32 bmcr;
  8245. spin_lock_bh(&tp->lock);
  8246. r = -EINVAL;
  8247. tg3_readphy(tp, MII_BMCR, &bmcr);
  8248. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8249. ((bmcr & BMCR_ANENABLE) ||
  8250. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  8251. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8252. BMCR_ANENABLE);
  8253. r = 0;
  8254. }
  8255. spin_unlock_bh(&tp->lock);
  8256. }
  8257. return r;
  8258. }
  8259. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8260. {
  8261. struct tg3 *tp = netdev_priv(dev);
  8262. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  8263. ering->rx_mini_max_pending = 0;
  8264. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8265. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  8266. else
  8267. ering->rx_jumbo_max_pending = 0;
  8268. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8269. ering->rx_pending = tp->rx_pending;
  8270. ering->rx_mini_pending = 0;
  8271. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8272. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8273. else
  8274. ering->rx_jumbo_pending = 0;
  8275. ering->tx_pending = tp->napi[0].tx_pending;
  8276. }
  8277. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8278. {
  8279. struct tg3 *tp = netdev_priv(dev);
  8280. int i, irq_sync = 0, err = 0;
  8281. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  8282. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  8283. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8284. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8285. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8286. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8287. return -EINVAL;
  8288. if (netif_running(dev)) {
  8289. tg3_phy_stop(tp);
  8290. tg3_netif_stop(tp);
  8291. irq_sync = 1;
  8292. }
  8293. tg3_full_lock(tp, irq_sync);
  8294. tp->rx_pending = ering->rx_pending;
  8295. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8296. tp->rx_pending > 63)
  8297. tp->rx_pending = 63;
  8298. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8299. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  8300. tp->napi[i].tx_pending = ering->tx_pending;
  8301. if (netif_running(dev)) {
  8302. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8303. err = tg3_restart_hw(tp, 1);
  8304. if (!err)
  8305. tg3_netif_start(tp);
  8306. }
  8307. tg3_full_unlock(tp);
  8308. if (irq_sync && !err)
  8309. tg3_phy_start(tp);
  8310. return err;
  8311. }
  8312. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8313. {
  8314. struct tg3 *tp = netdev_priv(dev);
  8315. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8316. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8317. epause->rx_pause = 1;
  8318. else
  8319. epause->rx_pause = 0;
  8320. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8321. epause->tx_pause = 1;
  8322. else
  8323. epause->tx_pause = 0;
  8324. }
  8325. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8326. {
  8327. struct tg3 *tp = netdev_priv(dev);
  8328. int err = 0;
  8329. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8330. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8331. return -EAGAIN;
  8332. if (epause->autoneg) {
  8333. u32 newadv;
  8334. struct phy_device *phydev;
  8335. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8336. if (epause->rx_pause) {
  8337. if (epause->tx_pause)
  8338. newadv = ADVERTISED_Pause;
  8339. else
  8340. newadv = ADVERTISED_Pause |
  8341. ADVERTISED_Asym_Pause;
  8342. } else if (epause->tx_pause) {
  8343. newadv = ADVERTISED_Asym_Pause;
  8344. } else
  8345. newadv = 0;
  8346. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8347. u32 oldadv = phydev->advertising &
  8348. (ADVERTISED_Pause |
  8349. ADVERTISED_Asym_Pause);
  8350. if (oldadv != newadv) {
  8351. phydev->advertising &=
  8352. ~(ADVERTISED_Pause |
  8353. ADVERTISED_Asym_Pause);
  8354. phydev->advertising |= newadv;
  8355. err = phy_start_aneg(phydev);
  8356. }
  8357. } else {
  8358. tp->link_config.advertising &=
  8359. ~(ADVERTISED_Pause |
  8360. ADVERTISED_Asym_Pause);
  8361. tp->link_config.advertising |= newadv;
  8362. }
  8363. } else {
  8364. if (epause->rx_pause)
  8365. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8366. else
  8367. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8368. if (epause->tx_pause)
  8369. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8370. else
  8371. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8372. if (netif_running(dev))
  8373. tg3_setup_flow_control(tp, 0, 0);
  8374. }
  8375. } else {
  8376. int irq_sync = 0;
  8377. if (netif_running(dev)) {
  8378. tg3_netif_stop(tp);
  8379. irq_sync = 1;
  8380. }
  8381. tg3_full_lock(tp, irq_sync);
  8382. if (epause->autoneg)
  8383. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8384. else
  8385. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8386. if (epause->rx_pause)
  8387. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8388. else
  8389. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8390. if (epause->tx_pause)
  8391. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8392. else
  8393. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8394. if (netif_running(dev)) {
  8395. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8396. err = tg3_restart_hw(tp, 1);
  8397. if (!err)
  8398. tg3_netif_start(tp);
  8399. }
  8400. tg3_full_unlock(tp);
  8401. }
  8402. return err;
  8403. }
  8404. static u32 tg3_get_rx_csum(struct net_device *dev)
  8405. {
  8406. struct tg3 *tp = netdev_priv(dev);
  8407. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8408. }
  8409. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8410. {
  8411. struct tg3 *tp = netdev_priv(dev);
  8412. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8413. if (data != 0)
  8414. return -EINVAL;
  8415. return 0;
  8416. }
  8417. spin_lock_bh(&tp->lock);
  8418. if (data)
  8419. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8420. else
  8421. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8422. spin_unlock_bh(&tp->lock);
  8423. return 0;
  8424. }
  8425. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8426. {
  8427. struct tg3 *tp = netdev_priv(dev);
  8428. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8429. if (data != 0)
  8430. return -EINVAL;
  8431. return 0;
  8432. }
  8433. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8434. ethtool_op_set_tx_ipv6_csum(dev, data);
  8435. else
  8436. ethtool_op_set_tx_csum(dev, data);
  8437. return 0;
  8438. }
  8439. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8440. {
  8441. switch (sset) {
  8442. case ETH_SS_TEST:
  8443. return TG3_NUM_TEST;
  8444. case ETH_SS_STATS:
  8445. return TG3_NUM_STATS;
  8446. default:
  8447. return -EOPNOTSUPP;
  8448. }
  8449. }
  8450. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8451. {
  8452. switch (stringset) {
  8453. case ETH_SS_STATS:
  8454. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8455. break;
  8456. case ETH_SS_TEST:
  8457. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8458. break;
  8459. default:
  8460. WARN_ON(1); /* we need a WARN() */
  8461. break;
  8462. }
  8463. }
  8464. static int tg3_phys_id(struct net_device *dev, u32 data)
  8465. {
  8466. struct tg3 *tp = netdev_priv(dev);
  8467. int i;
  8468. if (!netif_running(tp->dev))
  8469. return -EAGAIN;
  8470. if (data == 0)
  8471. data = UINT_MAX / 2;
  8472. for (i = 0; i < (data * 2); i++) {
  8473. if ((i % 2) == 0)
  8474. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8475. LED_CTRL_1000MBPS_ON |
  8476. LED_CTRL_100MBPS_ON |
  8477. LED_CTRL_10MBPS_ON |
  8478. LED_CTRL_TRAFFIC_OVERRIDE |
  8479. LED_CTRL_TRAFFIC_BLINK |
  8480. LED_CTRL_TRAFFIC_LED);
  8481. else
  8482. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8483. LED_CTRL_TRAFFIC_OVERRIDE);
  8484. if (msleep_interruptible(500))
  8485. break;
  8486. }
  8487. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8488. return 0;
  8489. }
  8490. static void tg3_get_ethtool_stats (struct net_device *dev,
  8491. struct ethtool_stats *estats, u64 *tmp_stats)
  8492. {
  8493. struct tg3 *tp = netdev_priv(dev);
  8494. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8495. }
  8496. #define NVRAM_TEST_SIZE 0x100
  8497. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8498. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8499. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8500. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8501. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8502. static int tg3_test_nvram(struct tg3 *tp)
  8503. {
  8504. u32 csum, magic;
  8505. __be32 *buf;
  8506. int i, j, k, err = 0, size;
  8507. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8508. return 0;
  8509. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8510. return -EIO;
  8511. if (magic == TG3_EEPROM_MAGIC)
  8512. size = NVRAM_TEST_SIZE;
  8513. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8514. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8515. TG3_EEPROM_SB_FORMAT_1) {
  8516. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8517. case TG3_EEPROM_SB_REVISION_0:
  8518. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8519. break;
  8520. case TG3_EEPROM_SB_REVISION_2:
  8521. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8522. break;
  8523. case TG3_EEPROM_SB_REVISION_3:
  8524. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8525. break;
  8526. default:
  8527. return 0;
  8528. }
  8529. } else
  8530. return 0;
  8531. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8532. size = NVRAM_SELFBOOT_HW_SIZE;
  8533. else
  8534. return -EIO;
  8535. buf = kmalloc(size, GFP_KERNEL);
  8536. if (buf == NULL)
  8537. return -ENOMEM;
  8538. err = -EIO;
  8539. for (i = 0, j = 0; i < size; i += 4, j++) {
  8540. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8541. if (err)
  8542. break;
  8543. }
  8544. if (i < size)
  8545. goto out;
  8546. /* Selfboot format */
  8547. magic = be32_to_cpu(buf[0]);
  8548. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8549. TG3_EEPROM_MAGIC_FW) {
  8550. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8551. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8552. TG3_EEPROM_SB_REVISION_2) {
  8553. /* For rev 2, the csum doesn't include the MBA. */
  8554. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8555. csum8 += buf8[i];
  8556. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8557. csum8 += buf8[i];
  8558. } else {
  8559. for (i = 0; i < size; i++)
  8560. csum8 += buf8[i];
  8561. }
  8562. if (csum8 == 0) {
  8563. err = 0;
  8564. goto out;
  8565. }
  8566. err = -EIO;
  8567. goto out;
  8568. }
  8569. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8570. TG3_EEPROM_MAGIC_HW) {
  8571. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8572. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8573. u8 *buf8 = (u8 *) buf;
  8574. /* Separate the parity bits and the data bytes. */
  8575. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8576. if ((i == 0) || (i == 8)) {
  8577. int l;
  8578. u8 msk;
  8579. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8580. parity[k++] = buf8[i] & msk;
  8581. i++;
  8582. }
  8583. else if (i == 16) {
  8584. int l;
  8585. u8 msk;
  8586. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8587. parity[k++] = buf8[i] & msk;
  8588. i++;
  8589. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8590. parity[k++] = buf8[i] & msk;
  8591. i++;
  8592. }
  8593. data[j++] = buf8[i];
  8594. }
  8595. err = -EIO;
  8596. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8597. u8 hw8 = hweight8(data[i]);
  8598. if ((hw8 & 0x1) && parity[i])
  8599. goto out;
  8600. else if (!(hw8 & 0x1) && !parity[i])
  8601. goto out;
  8602. }
  8603. err = 0;
  8604. goto out;
  8605. }
  8606. /* Bootstrap checksum at offset 0x10 */
  8607. csum = calc_crc((unsigned char *) buf, 0x10);
  8608. if (csum != be32_to_cpu(buf[0x10/4]))
  8609. goto out;
  8610. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8611. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8612. if (csum != be32_to_cpu(buf[0xfc/4]))
  8613. goto out;
  8614. err = 0;
  8615. out:
  8616. kfree(buf);
  8617. return err;
  8618. }
  8619. #define TG3_SERDES_TIMEOUT_SEC 2
  8620. #define TG3_COPPER_TIMEOUT_SEC 6
  8621. static int tg3_test_link(struct tg3 *tp)
  8622. {
  8623. int i, max;
  8624. if (!netif_running(tp->dev))
  8625. return -ENODEV;
  8626. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8627. max = TG3_SERDES_TIMEOUT_SEC;
  8628. else
  8629. max = TG3_COPPER_TIMEOUT_SEC;
  8630. for (i = 0; i < max; i++) {
  8631. if (netif_carrier_ok(tp->dev))
  8632. return 0;
  8633. if (msleep_interruptible(1000))
  8634. break;
  8635. }
  8636. return -EIO;
  8637. }
  8638. /* Only test the commonly used registers */
  8639. static int tg3_test_registers(struct tg3 *tp)
  8640. {
  8641. int i, is_5705, is_5750;
  8642. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8643. static struct {
  8644. u16 offset;
  8645. u16 flags;
  8646. #define TG3_FL_5705 0x1
  8647. #define TG3_FL_NOT_5705 0x2
  8648. #define TG3_FL_NOT_5788 0x4
  8649. #define TG3_FL_NOT_5750 0x8
  8650. u32 read_mask;
  8651. u32 write_mask;
  8652. } reg_tbl[] = {
  8653. /* MAC Control Registers */
  8654. { MAC_MODE, TG3_FL_NOT_5705,
  8655. 0x00000000, 0x00ef6f8c },
  8656. { MAC_MODE, TG3_FL_5705,
  8657. 0x00000000, 0x01ef6b8c },
  8658. { MAC_STATUS, TG3_FL_NOT_5705,
  8659. 0x03800107, 0x00000000 },
  8660. { MAC_STATUS, TG3_FL_5705,
  8661. 0x03800100, 0x00000000 },
  8662. { MAC_ADDR_0_HIGH, 0x0000,
  8663. 0x00000000, 0x0000ffff },
  8664. { MAC_ADDR_0_LOW, 0x0000,
  8665. 0x00000000, 0xffffffff },
  8666. { MAC_RX_MTU_SIZE, 0x0000,
  8667. 0x00000000, 0x0000ffff },
  8668. { MAC_TX_MODE, 0x0000,
  8669. 0x00000000, 0x00000070 },
  8670. { MAC_TX_LENGTHS, 0x0000,
  8671. 0x00000000, 0x00003fff },
  8672. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8673. 0x00000000, 0x000007fc },
  8674. { MAC_RX_MODE, TG3_FL_5705,
  8675. 0x00000000, 0x000007dc },
  8676. { MAC_HASH_REG_0, 0x0000,
  8677. 0x00000000, 0xffffffff },
  8678. { MAC_HASH_REG_1, 0x0000,
  8679. 0x00000000, 0xffffffff },
  8680. { MAC_HASH_REG_2, 0x0000,
  8681. 0x00000000, 0xffffffff },
  8682. { MAC_HASH_REG_3, 0x0000,
  8683. 0x00000000, 0xffffffff },
  8684. /* Receive Data and Receive BD Initiator Control Registers. */
  8685. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8686. 0x00000000, 0xffffffff },
  8687. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8688. 0x00000000, 0xffffffff },
  8689. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8690. 0x00000000, 0x00000003 },
  8691. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8692. 0x00000000, 0xffffffff },
  8693. { RCVDBDI_STD_BD+0, 0x0000,
  8694. 0x00000000, 0xffffffff },
  8695. { RCVDBDI_STD_BD+4, 0x0000,
  8696. 0x00000000, 0xffffffff },
  8697. { RCVDBDI_STD_BD+8, 0x0000,
  8698. 0x00000000, 0xffff0002 },
  8699. { RCVDBDI_STD_BD+0xc, 0x0000,
  8700. 0x00000000, 0xffffffff },
  8701. /* Receive BD Initiator Control Registers. */
  8702. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8703. 0x00000000, 0xffffffff },
  8704. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8705. 0x00000000, 0x000003ff },
  8706. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8707. 0x00000000, 0xffffffff },
  8708. /* Host Coalescing Control Registers. */
  8709. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8710. 0x00000000, 0x00000004 },
  8711. { HOSTCC_MODE, TG3_FL_5705,
  8712. 0x00000000, 0x000000f6 },
  8713. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8714. 0x00000000, 0xffffffff },
  8715. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8716. 0x00000000, 0x000003ff },
  8717. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8718. 0x00000000, 0xffffffff },
  8719. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8720. 0x00000000, 0x000003ff },
  8721. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8722. 0x00000000, 0xffffffff },
  8723. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8724. 0x00000000, 0x000000ff },
  8725. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8726. 0x00000000, 0xffffffff },
  8727. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8728. 0x00000000, 0x000000ff },
  8729. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8730. 0x00000000, 0xffffffff },
  8731. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8732. 0x00000000, 0xffffffff },
  8733. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8734. 0x00000000, 0xffffffff },
  8735. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8736. 0x00000000, 0x000000ff },
  8737. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8738. 0x00000000, 0xffffffff },
  8739. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8740. 0x00000000, 0x000000ff },
  8741. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8742. 0x00000000, 0xffffffff },
  8743. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8744. 0x00000000, 0xffffffff },
  8745. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8746. 0x00000000, 0xffffffff },
  8747. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8748. 0x00000000, 0xffffffff },
  8749. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8750. 0x00000000, 0xffffffff },
  8751. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8752. 0xffffffff, 0x00000000 },
  8753. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8754. 0xffffffff, 0x00000000 },
  8755. /* Buffer Manager Control Registers. */
  8756. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8757. 0x00000000, 0x007fff80 },
  8758. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8759. 0x00000000, 0x007fffff },
  8760. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8761. 0x00000000, 0x0000003f },
  8762. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8763. 0x00000000, 0x000001ff },
  8764. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8765. 0x00000000, 0x000001ff },
  8766. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8767. 0xffffffff, 0x00000000 },
  8768. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8769. 0xffffffff, 0x00000000 },
  8770. /* Mailbox Registers */
  8771. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8772. 0x00000000, 0x000001ff },
  8773. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8774. 0x00000000, 0x000001ff },
  8775. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8776. 0x00000000, 0x000007ff },
  8777. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8778. 0x00000000, 0x000001ff },
  8779. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8780. };
  8781. is_5705 = is_5750 = 0;
  8782. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8783. is_5705 = 1;
  8784. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8785. is_5750 = 1;
  8786. }
  8787. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8788. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8789. continue;
  8790. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8791. continue;
  8792. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8793. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8794. continue;
  8795. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8796. continue;
  8797. offset = (u32) reg_tbl[i].offset;
  8798. read_mask = reg_tbl[i].read_mask;
  8799. write_mask = reg_tbl[i].write_mask;
  8800. /* Save the original register content */
  8801. save_val = tr32(offset);
  8802. /* Determine the read-only value. */
  8803. read_val = save_val & read_mask;
  8804. /* Write zero to the register, then make sure the read-only bits
  8805. * are not changed and the read/write bits are all zeros.
  8806. */
  8807. tw32(offset, 0);
  8808. val = tr32(offset);
  8809. /* Test the read-only and read/write bits. */
  8810. if (((val & read_mask) != read_val) || (val & write_mask))
  8811. goto out;
  8812. /* Write ones to all the bits defined by RdMask and WrMask, then
  8813. * make sure the read-only bits are not changed and the
  8814. * read/write bits are all ones.
  8815. */
  8816. tw32(offset, read_mask | write_mask);
  8817. val = tr32(offset);
  8818. /* Test the read-only bits. */
  8819. if ((val & read_mask) != read_val)
  8820. goto out;
  8821. /* Test the read/write bits. */
  8822. if ((val & write_mask) != write_mask)
  8823. goto out;
  8824. tw32(offset, save_val);
  8825. }
  8826. return 0;
  8827. out:
  8828. if (netif_msg_hw(tp))
  8829. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8830. offset);
  8831. tw32(offset, save_val);
  8832. return -EIO;
  8833. }
  8834. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8835. {
  8836. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8837. int i;
  8838. u32 j;
  8839. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8840. for (j = 0; j < len; j += 4) {
  8841. u32 val;
  8842. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8843. tg3_read_mem(tp, offset + j, &val);
  8844. if (val != test_pattern[i])
  8845. return -EIO;
  8846. }
  8847. }
  8848. return 0;
  8849. }
  8850. static int tg3_test_memory(struct tg3 *tp)
  8851. {
  8852. static struct mem_entry {
  8853. u32 offset;
  8854. u32 len;
  8855. } mem_tbl_570x[] = {
  8856. { 0x00000000, 0x00b50},
  8857. { 0x00002000, 0x1c000},
  8858. { 0xffffffff, 0x00000}
  8859. }, mem_tbl_5705[] = {
  8860. { 0x00000100, 0x0000c},
  8861. { 0x00000200, 0x00008},
  8862. { 0x00004000, 0x00800},
  8863. { 0x00006000, 0x01000},
  8864. { 0x00008000, 0x02000},
  8865. { 0x00010000, 0x0e000},
  8866. { 0xffffffff, 0x00000}
  8867. }, mem_tbl_5755[] = {
  8868. { 0x00000200, 0x00008},
  8869. { 0x00004000, 0x00800},
  8870. { 0x00006000, 0x00800},
  8871. { 0x00008000, 0x02000},
  8872. { 0x00010000, 0x0c000},
  8873. { 0xffffffff, 0x00000}
  8874. }, mem_tbl_5906[] = {
  8875. { 0x00000200, 0x00008},
  8876. { 0x00004000, 0x00400},
  8877. { 0x00006000, 0x00400},
  8878. { 0x00008000, 0x01000},
  8879. { 0x00010000, 0x01000},
  8880. { 0xffffffff, 0x00000}
  8881. }, mem_tbl_5717[] = {
  8882. { 0x00000200, 0x00008},
  8883. { 0x00010000, 0x0a000},
  8884. { 0x00020000, 0x13c00},
  8885. { 0xffffffff, 0x00000}
  8886. }, mem_tbl_57765[] = {
  8887. { 0x00000200, 0x00008},
  8888. { 0x00004000, 0x00800},
  8889. { 0x00006000, 0x09800},
  8890. { 0x00010000, 0x0a000},
  8891. { 0xffffffff, 0x00000}
  8892. };
  8893. struct mem_entry *mem_tbl;
  8894. int err = 0;
  8895. int i;
  8896. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  8897. mem_tbl = mem_tbl_5717;
  8898. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  8899. mem_tbl = mem_tbl_57765;
  8900. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8901. mem_tbl = mem_tbl_5755;
  8902. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8903. mem_tbl = mem_tbl_5906;
  8904. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8905. mem_tbl = mem_tbl_5705;
  8906. else
  8907. mem_tbl = mem_tbl_570x;
  8908. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8909. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8910. mem_tbl[i].len)) != 0)
  8911. break;
  8912. }
  8913. return err;
  8914. }
  8915. #define TG3_MAC_LOOPBACK 0
  8916. #define TG3_PHY_LOOPBACK 1
  8917. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8918. {
  8919. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8920. u32 desc_idx, coal_now;
  8921. struct sk_buff *skb, *rx_skb;
  8922. u8 *tx_data;
  8923. dma_addr_t map;
  8924. int num_pkts, tx_len, rx_len, i, err;
  8925. struct tg3_rx_buffer_desc *desc;
  8926. struct tg3_napi *tnapi, *rnapi;
  8927. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8928. if (tp->irq_cnt > 1) {
  8929. tnapi = &tp->napi[1];
  8930. rnapi = &tp->napi[1];
  8931. } else {
  8932. tnapi = &tp->napi[0];
  8933. rnapi = &tp->napi[0];
  8934. }
  8935. coal_now = tnapi->coal_now | rnapi->coal_now;
  8936. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8937. /* HW errata - mac loopback fails in some cases on 5780.
  8938. * Normal traffic and PHY loopback are not affected by
  8939. * errata.
  8940. */
  8941. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8942. return 0;
  8943. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8944. MAC_MODE_PORT_INT_LPBACK;
  8945. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8946. mac_mode |= MAC_MODE_LINK_POLARITY;
  8947. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8948. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8949. else
  8950. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8951. tw32(MAC_MODE, mac_mode);
  8952. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8953. u32 val;
  8954. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8955. tg3_phy_fet_toggle_apd(tp, false);
  8956. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8957. } else
  8958. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8959. tg3_phy_toggle_automdix(tp, 0);
  8960. tg3_writephy(tp, MII_BMCR, val);
  8961. udelay(40);
  8962. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8963. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8964. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8965. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
  8966. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8967. } else
  8968. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8969. /* reset to prevent losing 1st rx packet intermittently */
  8970. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8971. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8972. udelay(10);
  8973. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8974. }
  8975. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8976. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8977. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8978. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8979. mac_mode |= MAC_MODE_LINK_POLARITY;
  8980. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8981. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8982. }
  8983. tw32(MAC_MODE, mac_mode);
  8984. }
  8985. else
  8986. return -EINVAL;
  8987. err = -EIO;
  8988. tx_len = 1514;
  8989. skb = netdev_alloc_skb(tp->dev, tx_len);
  8990. if (!skb)
  8991. return -ENOMEM;
  8992. tx_data = skb_put(skb, tx_len);
  8993. memcpy(tx_data, tp->dev->dev_addr, 6);
  8994. memset(tx_data + 6, 0x0, 8);
  8995. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8996. for (i = 14; i < tx_len; i++)
  8997. tx_data[i] = (u8) (i & 0xff);
  8998. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8999. if (pci_dma_mapping_error(tp->pdev, map)) {
  9000. dev_kfree_skb(skb);
  9001. return -EIO;
  9002. }
  9003. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9004. rnapi->coal_now);
  9005. udelay(10);
  9006. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9007. num_pkts = 0;
  9008. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  9009. tnapi->tx_prod++;
  9010. num_pkts++;
  9011. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9012. tr32_mailbox(tnapi->prodmbox);
  9013. udelay(10);
  9014. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9015. for (i = 0; i < 35; i++) {
  9016. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9017. coal_now);
  9018. udelay(10);
  9019. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9020. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9021. if ((tx_idx == tnapi->tx_prod) &&
  9022. (rx_idx == (rx_start_idx + num_pkts)))
  9023. break;
  9024. }
  9025. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9026. dev_kfree_skb(skb);
  9027. if (tx_idx != tnapi->tx_prod)
  9028. goto out;
  9029. if (rx_idx != rx_start_idx + num_pkts)
  9030. goto out;
  9031. desc = &rnapi->rx_rcb[rx_start_idx];
  9032. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9033. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9034. if (opaque_key != RXD_OPAQUE_RING_STD)
  9035. goto out;
  9036. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9037. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9038. goto out;
  9039. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  9040. if (rx_len != tx_len)
  9041. goto out;
  9042. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9043. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  9044. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  9045. for (i = 14; i < tx_len; i++) {
  9046. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  9047. goto out;
  9048. }
  9049. err = 0;
  9050. /* tg3_free_rings will unmap and free the rx_skb */
  9051. out:
  9052. return err;
  9053. }
  9054. #define TG3_MAC_LOOPBACK_FAILED 1
  9055. #define TG3_PHY_LOOPBACK_FAILED 2
  9056. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  9057. TG3_PHY_LOOPBACK_FAILED)
  9058. static int tg3_test_loopback(struct tg3 *tp)
  9059. {
  9060. int err = 0;
  9061. u32 cpmuctrl = 0;
  9062. if (!netif_running(tp->dev))
  9063. return TG3_LOOPBACK_FAILED;
  9064. err = tg3_reset_hw(tp, 1);
  9065. if (err)
  9066. return TG3_LOOPBACK_FAILED;
  9067. /* Turn off gphy autopowerdown. */
  9068. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9069. tg3_phy_toggle_apd(tp, false);
  9070. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9071. int i;
  9072. u32 status;
  9073. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9074. /* Wait for up to 40 microseconds to acquire lock. */
  9075. for (i = 0; i < 4; i++) {
  9076. status = tr32(TG3_CPMU_MUTEX_GNT);
  9077. if (status == CPMU_MUTEX_GNT_DRIVER)
  9078. break;
  9079. udelay(10);
  9080. }
  9081. if (status != CPMU_MUTEX_GNT_DRIVER)
  9082. return TG3_LOOPBACK_FAILED;
  9083. /* Turn off link-based power management. */
  9084. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9085. tw32(TG3_CPMU_CTRL,
  9086. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9087. CPMU_CTRL_LINK_AWARE_MODE));
  9088. }
  9089. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  9090. err |= TG3_MAC_LOOPBACK_FAILED;
  9091. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9092. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9093. /* Release the mutex */
  9094. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9095. }
  9096. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  9097. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9098. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9099. err |= TG3_PHY_LOOPBACK_FAILED;
  9100. }
  9101. /* Re-enable gphy autopowerdown. */
  9102. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9103. tg3_phy_toggle_apd(tp, true);
  9104. return err;
  9105. }
  9106. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9107. u64 *data)
  9108. {
  9109. struct tg3 *tp = netdev_priv(dev);
  9110. if (tp->link_config.phy_is_low_power)
  9111. tg3_set_power_state(tp, PCI_D0);
  9112. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9113. if (tg3_test_nvram(tp) != 0) {
  9114. etest->flags |= ETH_TEST_FL_FAILED;
  9115. data[0] = 1;
  9116. }
  9117. if (tg3_test_link(tp) != 0) {
  9118. etest->flags |= ETH_TEST_FL_FAILED;
  9119. data[1] = 1;
  9120. }
  9121. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9122. int err, err2 = 0, irq_sync = 0;
  9123. if (netif_running(dev)) {
  9124. tg3_phy_stop(tp);
  9125. tg3_netif_stop(tp);
  9126. irq_sync = 1;
  9127. }
  9128. tg3_full_lock(tp, irq_sync);
  9129. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9130. err = tg3_nvram_lock(tp);
  9131. tg3_halt_cpu(tp, RX_CPU_BASE);
  9132. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9133. tg3_halt_cpu(tp, TX_CPU_BASE);
  9134. if (!err)
  9135. tg3_nvram_unlock(tp);
  9136. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  9137. tg3_phy_reset(tp);
  9138. if (tg3_test_registers(tp) != 0) {
  9139. etest->flags |= ETH_TEST_FL_FAILED;
  9140. data[2] = 1;
  9141. }
  9142. if (tg3_test_memory(tp) != 0) {
  9143. etest->flags |= ETH_TEST_FL_FAILED;
  9144. data[3] = 1;
  9145. }
  9146. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9147. etest->flags |= ETH_TEST_FL_FAILED;
  9148. tg3_full_unlock(tp);
  9149. if (tg3_test_interrupt(tp) != 0) {
  9150. etest->flags |= ETH_TEST_FL_FAILED;
  9151. data[5] = 1;
  9152. }
  9153. tg3_full_lock(tp, 0);
  9154. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9155. if (netif_running(dev)) {
  9156. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9157. err2 = tg3_restart_hw(tp, 1);
  9158. if (!err2)
  9159. tg3_netif_start(tp);
  9160. }
  9161. tg3_full_unlock(tp);
  9162. if (irq_sync && !err2)
  9163. tg3_phy_start(tp);
  9164. }
  9165. if (tp->link_config.phy_is_low_power)
  9166. tg3_set_power_state(tp, PCI_D3hot);
  9167. }
  9168. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9169. {
  9170. struct mii_ioctl_data *data = if_mii(ifr);
  9171. struct tg3 *tp = netdev_priv(dev);
  9172. int err;
  9173. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9174. struct phy_device *phydev;
  9175. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  9176. return -EAGAIN;
  9177. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9178. return phy_mii_ioctl(phydev, data, cmd);
  9179. }
  9180. switch(cmd) {
  9181. case SIOCGMIIPHY:
  9182. data->phy_id = tp->phy_addr;
  9183. /* fallthru */
  9184. case SIOCGMIIREG: {
  9185. u32 mii_regval;
  9186. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9187. break; /* We have no PHY */
  9188. if (tp->link_config.phy_is_low_power)
  9189. return -EAGAIN;
  9190. spin_lock_bh(&tp->lock);
  9191. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9192. spin_unlock_bh(&tp->lock);
  9193. data->val_out = mii_regval;
  9194. return err;
  9195. }
  9196. case SIOCSMIIREG:
  9197. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9198. break; /* We have no PHY */
  9199. if (tp->link_config.phy_is_low_power)
  9200. return -EAGAIN;
  9201. spin_lock_bh(&tp->lock);
  9202. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9203. spin_unlock_bh(&tp->lock);
  9204. return err;
  9205. default:
  9206. /* do nothing */
  9207. break;
  9208. }
  9209. return -EOPNOTSUPP;
  9210. }
  9211. #if TG3_VLAN_TAG_USED
  9212. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9213. {
  9214. struct tg3 *tp = netdev_priv(dev);
  9215. if (!netif_running(dev)) {
  9216. tp->vlgrp = grp;
  9217. return;
  9218. }
  9219. tg3_netif_stop(tp);
  9220. tg3_full_lock(tp, 0);
  9221. tp->vlgrp = grp;
  9222. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9223. __tg3_set_rx_mode(dev);
  9224. tg3_netif_start(tp);
  9225. tg3_full_unlock(tp);
  9226. }
  9227. #endif
  9228. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9229. {
  9230. struct tg3 *tp = netdev_priv(dev);
  9231. memcpy(ec, &tp->coal, sizeof(*ec));
  9232. return 0;
  9233. }
  9234. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9235. {
  9236. struct tg3 *tp = netdev_priv(dev);
  9237. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9238. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9239. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9240. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9241. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9242. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9243. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9244. }
  9245. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9246. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9247. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9248. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9249. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9250. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9251. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9252. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9253. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9254. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9255. return -EINVAL;
  9256. /* No rx interrupts will be generated if both are zero */
  9257. if ((ec->rx_coalesce_usecs == 0) &&
  9258. (ec->rx_max_coalesced_frames == 0))
  9259. return -EINVAL;
  9260. /* No tx interrupts will be generated if both are zero */
  9261. if ((ec->tx_coalesce_usecs == 0) &&
  9262. (ec->tx_max_coalesced_frames == 0))
  9263. return -EINVAL;
  9264. /* Only copy relevant parameters, ignore all others. */
  9265. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9266. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9267. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9268. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9269. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9270. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9271. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9272. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9273. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9274. if (netif_running(dev)) {
  9275. tg3_full_lock(tp, 0);
  9276. __tg3_set_coalesce(tp, &tp->coal);
  9277. tg3_full_unlock(tp);
  9278. }
  9279. return 0;
  9280. }
  9281. static const struct ethtool_ops tg3_ethtool_ops = {
  9282. .get_settings = tg3_get_settings,
  9283. .set_settings = tg3_set_settings,
  9284. .get_drvinfo = tg3_get_drvinfo,
  9285. .get_regs_len = tg3_get_regs_len,
  9286. .get_regs = tg3_get_regs,
  9287. .get_wol = tg3_get_wol,
  9288. .set_wol = tg3_set_wol,
  9289. .get_msglevel = tg3_get_msglevel,
  9290. .set_msglevel = tg3_set_msglevel,
  9291. .nway_reset = tg3_nway_reset,
  9292. .get_link = ethtool_op_get_link,
  9293. .get_eeprom_len = tg3_get_eeprom_len,
  9294. .get_eeprom = tg3_get_eeprom,
  9295. .set_eeprom = tg3_set_eeprom,
  9296. .get_ringparam = tg3_get_ringparam,
  9297. .set_ringparam = tg3_set_ringparam,
  9298. .get_pauseparam = tg3_get_pauseparam,
  9299. .set_pauseparam = tg3_set_pauseparam,
  9300. .get_rx_csum = tg3_get_rx_csum,
  9301. .set_rx_csum = tg3_set_rx_csum,
  9302. .set_tx_csum = tg3_set_tx_csum,
  9303. .set_sg = ethtool_op_set_sg,
  9304. .set_tso = tg3_set_tso,
  9305. .self_test = tg3_self_test,
  9306. .get_strings = tg3_get_strings,
  9307. .phys_id = tg3_phys_id,
  9308. .get_ethtool_stats = tg3_get_ethtool_stats,
  9309. .get_coalesce = tg3_get_coalesce,
  9310. .set_coalesce = tg3_set_coalesce,
  9311. .get_sset_count = tg3_get_sset_count,
  9312. };
  9313. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9314. {
  9315. u32 cursize, val, magic;
  9316. tp->nvram_size = EEPROM_CHIP_SIZE;
  9317. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9318. return;
  9319. if ((magic != TG3_EEPROM_MAGIC) &&
  9320. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9321. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9322. return;
  9323. /*
  9324. * Size the chip by reading offsets at increasing powers of two.
  9325. * When we encounter our validation signature, we know the addressing
  9326. * has wrapped around, and thus have our chip size.
  9327. */
  9328. cursize = 0x10;
  9329. while (cursize < tp->nvram_size) {
  9330. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9331. return;
  9332. if (val == magic)
  9333. break;
  9334. cursize <<= 1;
  9335. }
  9336. tp->nvram_size = cursize;
  9337. }
  9338. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9339. {
  9340. u32 val;
  9341. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9342. tg3_nvram_read(tp, 0, &val) != 0)
  9343. return;
  9344. /* Selfboot format */
  9345. if (val != TG3_EEPROM_MAGIC) {
  9346. tg3_get_eeprom_size(tp);
  9347. return;
  9348. }
  9349. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9350. if (val != 0) {
  9351. /* This is confusing. We want to operate on the
  9352. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9353. * call will read from NVRAM and byteswap the data
  9354. * according to the byteswapping settings for all
  9355. * other register accesses. This ensures the data we
  9356. * want will always reside in the lower 16-bits.
  9357. * However, the data in NVRAM is in LE format, which
  9358. * means the data from the NVRAM read will always be
  9359. * opposite the endianness of the CPU. The 16-bit
  9360. * byteswap then brings the data to CPU endianness.
  9361. */
  9362. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9363. return;
  9364. }
  9365. }
  9366. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9367. }
  9368. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9369. {
  9370. u32 nvcfg1;
  9371. nvcfg1 = tr32(NVRAM_CFG1);
  9372. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9373. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9374. } else {
  9375. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9376. tw32(NVRAM_CFG1, nvcfg1);
  9377. }
  9378. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9379. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9380. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9381. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9382. tp->nvram_jedecnum = JEDEC_ATMEL;
  9383. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9384. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9385. break;
  9386. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9387. tp->nvram_jedecnum = JEDEC_ATMEL;
  9388. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9389. break;
  9390. case FLASH_VENDOR_ATMEL_EEPROM:
  9391. tp->nvram_jedecnum = JEDEC_ATMEL;
  9392. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9393. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9394. break;
  9395. case FLASH_VENDOR_ST:
  9396. tp->nvram_jedecnum = JEDEC_ST;
  9397. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9398. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9399. break;
  9400. case FLASH_VENDOR_SAIFUN:
  9401. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9402. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9403. break;
  9404. case FLASH_VENDOR_SST_SMALL:
  9405. case FLASH_VENDOR_SST_LARGE:
  9406. tp->nvram_jedecnum = JEDEC_SST;
  9407. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9408. break;
  9409. }
  9410. } else {
  9411. tp->nvram_jedecnum = JEDEC_ATMEL;
  9412. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9413. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9414. }
  9415. }
  9416. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9417. {
  9418. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9419. case FLASH_5752PAGE_SIZE_256:
  9420. tp->nvram_pagesize = 256;
  9421. break;
  9422. case FLASH_5752PAGE_SIZE_512:
  9423. tp->nvram_pagesize = 512;
  9424. break;
  9425. case FLASH_5752PAGE_SIZE_1K:
  9426. tp->nvram_pagesize = 1024;
  9427. break;
  9428. case FLASH_5752PAGE_SIZE_2K:
  9429. tp->nvram_pagesize = 2048;
  9430. break;
  9431. case FLASH_5752PAGE_SIZE_4K:
  9432. tp->nvram_pagesize = 4096;
  9433. break;
  9434. case FLASH_5752PAGE_SIZE_264:
  9435. tp->nvram_pagesize = 264;
  9436. break;
  9437. case FLASH_5752PAGE_SIZE_528:
  9438. tp->nvram_pagesize = 528;
  9439. break;
  9440. }
  9441. }
  9442. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9443. {
  9444. u32 nvcfg1;
  9445. nvcfg1 = tr32(NVRAM_CFG1);
  9446. /* NVRAM protection for TPM */
  9447. if (nvcfg1 & (1 << 27))
  9448. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9449. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9450. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9451. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9452. tp->nvram_jedecnum = JEDEC_ATMEL;
  9453. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9454. break;
  9455. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9456. tp->nvram_jedecnum = JEDEC_ATMEL;
  9457. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9458. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9459. break;
  9460. case FLASH_5752VENDOR_ST_M45PE10:
  9461. case FLASH_5752VENDOR_ST_M45PE20:
  9462. case FLASH_5752VENDOR_ST_M45PE40:
  9463. tp->nvram_jedecnum = JEDEC_ST;
  9464. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9465. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9466. break;
  9467. }
  9468. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9469. tg3_nvram_get_pagesize(tp, nvcfg1);
  9470. } else {
  9471. /* For eeprom, set pagesize to maximum eeprom size */
  9472. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9473. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9474. tw32(NVRAM_CFG1, nvcfg1);
  9475. }
  9476. }
  9477. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9478. {
  9479. u32 nvcfg1, protect = 0;
  9480. nvcfg1 = tr32(NVRAM_CFG1);
  9481. /* NVRAM protection for TPM */
  9482. if (nvcfg1 & (1 << 27)) {
  9483. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9484. protect = 1;
  9485. }
  9486. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9487. switch (nvcfg1) {
  9488. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9489. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9490. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9491. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9492. tp->nvram_jedecnum = JEDEC_ATMEL;
  9493. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9494. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9495. tp->nvram_pagesize = 264;
  9496. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9497. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9498. tp->nvram_size = (protect ? 0x3e200 :
  9499. TG3_NVRAM_SIZE_512KB);
  9500. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9501. tp->nvram_size = (protect ? 0x1f200 :
  9502. TG3_NVRAM_SIZE_256KB);
  9503. else
  9504. tp->nvram_size = (protect ? 0x1f200 :
  9505. TG3_NVRAM_SIZE_128KB);
  9506. break;
  9507. case FLASH_5752VENDOR_ST_M45PE10:
  9508. case FLASH_5752VENDOR_ST_M45PE20:
  9509. case FLASH_5752VENDOR_ST_M45PE40:
  9510. tp->nvram_jedecnum = JEDEC_ST;
  9511. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9512. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9513. tp->nvram_pagesize = 256;
  9514. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9515. tp->nvram_size = (protect ?
  9516. TG3_NVRAM_SIZE_64KB :
  9517. TG3_NVRAM_SIZE_128KB);
  9518. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9519. tp->nvram_size = (protect ?
  9520. TG3_NVRAM_SIZE_64KB :
  9521. TG3_NVRAM_SIZE_256KB);
  9522. else
  9523. tp->nvram_size = (protect ?
  9524. TG3_NVRAM_SIZE_128KB :
  9525. TG3_NVRAM_SIZE_512KB);
  9526. break;
  9527. }
  9528. }
  9529. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9530. {
  9531. u32 nvcfg1;
  9532. nvcfg1 = tr32(NVRAM_CFG1);
  9533. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9534. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9535. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9536. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9537. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9538. tp->nvram_jedecnum = JEDEC_ATMEL;
  9539. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9540. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9541. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9542. tw32(NVRAM_CFG1, nvcfg1);
  9543. break;
  9544. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9545. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9546. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9547. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9548. tp->nvram_jedecnum = JEDEC_ATMEL;
  9549. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9550. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9551. tp->nvram_pagesize = 264;
  9552. break;
  9553. case FLASH_5752VENDOR_ST_M45PE10:
  9554. case FLASH_5752VENDOR_ST_M45PE20:
  9555. case FLASH_5752VENDOR_ST_M45PE40:
  9556. tp->nvram_jedecnum = JEDEC_ST;
  9557. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9558. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9559. tp->nvram_pagesize = 256;
  9560. break;
  9561. }
  9562. }
  9563. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9564. {
  9565. u32 nvcfg1, protect = 0;
  9566. nvcfg1 = tr32(NVRAM_CFG1);
  9567. /* NVRAM protection for TPM */
  9568. if (nvcfg1 & (1 << 27)) {
  9569. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9570. protect = 1;
  9571. }
  9572. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9573. switch (nvcfg1) {
  9574. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9575. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9576. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9577. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9578. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9579. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9580. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9581. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9582. tp->nvram_jedecnum = JEDEC_ATMEL;
  9583. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9584. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9585. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9586. tp->nvram_pagesize = 256;
  9587. break;
  9588. case FLASH_5761VENDOR_ST_A_M45PE20:
  9589. case FLASH_5761VENDOR_ST_A_M45PE40:
  9590. case FLASH_5761VENDOR_ST_A_M45PE80:
  9591. case FLASH_5761VENDOR_ST_A_M45PE16:
  9592. case FLASH_5761VENDOR_ST_M_M45PE20:
  9593. case FLASH_5761VENDOR_ST_M_M45PE40:
  9594. case FLASH_5761VENDOR_ST_M_M45PE80:
  9595. case FLASH_5761VENDOR_ST_M_M45PE16:
  9596. tp->nvram_jedecnum = JEDEC_ST;
  9597. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9598. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9599. tp->nvram_pagesize = 256;
  9600. break;
  9601. }
  9602. if (protect) {
  9603. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9604. } else {
  9605. switch (nvcfg1) {
  9606. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9607. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9608. case FLASH_5761VENDOR_ST_A_M45PE16:
  9609. case FLASH_5761VENDOR_ST_M_M45PE16:
  9610. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9611. break;
  9612. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9613. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9614. case FLASH_5761VENDOR_ST_A_M45PE80:
  9615. case FLASH_5761VENDOR_ST_M_M45PE80:
  9616. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9617. break;
  9618. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9619. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9620. case FLASH_5761VENDOR_ST_A_M45PE40:
  9621. case FLASH_5761VENDOR_ST_M_M45PE40:
  9622. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9623. break;
  9624. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9625. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9626. case FLASH_5761VENDOR_ST_A_M45PE20:
  9627. case FLASH_5761VENDOR_ST_M_M45PE20:
  9628. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9629. break;
  9630. }
  9631. }
  9632. }
  9633. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9634. {
  9635. tp->nvram_jedecnum = JEDEC_ATMEL;
  9636. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9637. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9638. }
  9639. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9640. {
  9641. u32 nvcfg1;
  9642. nvcfg1 = tr32(NVRAM_CFG1);
  9643. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9644. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9645. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9646. tp->nvram_jedecnum = JEDEC_ATMEL;
  9647. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9648. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9649. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9650. tw32(NVRAM_CFG1, nvcfg1);
  9651. return;
  9652. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9653. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9654. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9655. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9656. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9657. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9658. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9659. tp->nvram_jedecnum = JEDEC_ATMEL;
  9660. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9661. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9662. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9663. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9664. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9665. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9666. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9667. break;
  9668. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9669. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9670. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9671. break;
  9672. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9673. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9674. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9675. break;
  9676. }
  9677. break;
  9678. case FLASH_5752VENDOR_ST_M45PE10:
  9679. case FLASH_5752VENDOR_ST_M45PE20:
  9680. case FLASH_5752VENDOR_ST_M45PE40:
  9681. tp->nvram_jedecnum = JEDEC_ST;
  9682. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9683. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9684. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9685. case FLASH_5752VENDOR_ST_M45PE10:
  9686. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9687. break;
  9688. case FLASH_5752VENDOR_ST_M45PE20:
  9689. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9690. break;
  9691. case FLASH_5752VENDOR_ST_M45PE40:
  9692. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9693. break;
  9694. }
  9695. break;
  9696. default:
  9697. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9698. return;
  9699. }
  9700. tg3_nvram_get_pagesize(tp, nvcfg1);
  9701. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9702. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9703. }
  9704. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9705. {
  9706. u32 nvcfg1;
  9707. nvcfg1 = tr32(NVRAM_CFG1);
  9708. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9709. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9710. case FLASH_5717VENDOR_MICRO_EEPROM:
  9711. tp->nvram_jedecnum = JEDEC_ATMEL;
  9712. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9713. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9714. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9715. tw32(NVRAM_CFG1, nvcfg1);
  9716. return;
  9717. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9718. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9719. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9720. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9721. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9722. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9723. case FLASH_5717VENDOR_ATMEL_45USPT:
  9724. tp->nvram_jedecnum = JEDEC_ATMEL;
  9725. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9726. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9727. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9728. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9729. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9730. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9731. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9732. break;
  9733. default:
  9734. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9735. break;
  9736. }
  9737. break;
  9738. case FLASH_5717VENDOR_ST_M_M25PE10:
  9739. case FLASH_5717VENDOR_ST_A_M25PE10:
  9740. case FLASH_5717VENDOR_ST_M_M45PE10:
  9741. case FLASH_5717VENDOR_ST_A_M45PE10:
  9742. case FLASH_5717VENDOR_ST_M_M25PE20:
  9743. case FLASH_5717VENDOR_ST_A_M25PE20:
  9744. case FLASH_5717VENDOR_ST_M_M45PE20:
  9745. case FLASH_5717VENDOR_ST_A_M45PE20:
  9746. case FLASH_5717VENDOR_ST_25USPT:
  9747. case FLASH_5717VENDOR_ST_45USPT:
  9748. tp->nvram_jedecnum = JEDEC_ST;
  9749. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9750. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9751. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9752. case FLASH_5717VENDOR_ST_M_M25PE20:
  9753. case FLASH_5717VENDOR_ST_A_M25PE20:
  9754. case FLASH_5717VENDOR_ST_M_M45PE20:
  9755. case FLASH_5717VENDOR_ST_A_M45PE20:
  9756. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9757. break;
  9758. default:
  9759. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9760. break;
  9761. }
  9762. break;
  9763. default:
  9764. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9765. return;
  9766. }
  9767. tg3_nvram_get_pagesize(tp, nvcfg1);
  9768. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9769. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9770. }
  9771. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9772. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9773. {
  9774. tw32_f(GRC_EEPROM_ADDR,
  9775. (EEPROM_ADDR_FSM_RESET |
  9776. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9777. EEPROM_ADDR_CLKPERD_SHIFT)));
  9778. msleep(1);
  9779. /* Enable seeprom accesses. */
  9780. tw32_f(GRC_LOCAL_CTRL,
  9781. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9782. udelay(100);
  9783. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9784. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9785. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9786. if (tg3_nvram_lock(tp)) {
  9787. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9788. "tg3_nvram_init failed.\n", tp->dev->name);
  9789. return;
  9790. }
  9791. tg3_enable_nvram_access(tp);
  9792. tp->nvram_size = 0;
  9793. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9794. tg3_get_5752_nvram_info(tp);
  9795. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9796. tg3_get_5755_nvram_info(tp);
  9797. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9798. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9799. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9800. tg3_get_5787_nvram_info(tp);
  9801. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9802. tg3_get_5761_nvram_info(tp);
  9803. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9804. tg3_get_5906_nvram_info(tp);
  9805. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9806. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9807. tg3_get_57780_nvram_info(tp);
  9808. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  9809. tg3_get_5717_nvram_info(tp);
  9810. else
  9811. tg3_get_nvram_info(tp);
  9812. if (tp->nvram_size == 0)
  9813. tg3_get_nvram_size(tp);
  9814. tg3_disable_nvram_access(tp);
  9815. tg3_nvram_unlock(tp);
  9816. } else {
  9817. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9818. tg3_get_eeprom_size(tp);
  9819. }
  9820. }
  9821. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9822. u32 offset, u32 len, u8 *buf)
  9823. {
  9824. int i, j, rc = 0;
  9825. u32 val;
  9826. for (i = 0; i < len; i += 4) {
  9827. u32 addr;
  9828. __be32 data;
  9829. addr = offset + i;
  9830. memcpy(&data, buf + i, 4);
  9831. /*
  9832. * The SEEPROM interface expects the data to always be opposite
  9833. * the native endian format. We accomplish this by reversing
  9834. * all the operations that would have been performed on the
  9835. * data from a call to tg3_nvram_read_be32().
  9836. */
  9837. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9838. val = tr32(GRC_EEPROM_ADDR);
  9839. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9840. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9841. EEPROM_ADDR_READ);
  9842. tw32(GRC_EEPROM_ADDR, val |
  9843. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9844. (addr & EEPROM_ADDR_ADDR_MASK) |
  9845. EEPROM_ADDR_START |
  9846. EEPROM_ADDR_WRITE);
  9847. for (j = 0; j < 1000; j++) {
  9848. val = tr32(GRC_EEPROM_ADDR);
  9849. if (val & EEPROM_ADDR_COMPLETE)
  9850. break;
  9851. msleep(1);
  9852. }
  9853. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9854. rc = -EBUSY;
  9855. break;
  9856. }
  9857. }
  9858. return rc;
  9859. }
  9860. /* offset and length are dword aligned */
  9861. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9862. u8 *buf)
  9863. {
  9864. int ret = 0;
  9865. u32 pagesize = tp->nvram_pagesize;
  9866. u32 pagemask = pagesize - 1;
  9867. u32 nvram_cmd;
  9868. u8 *tmp;
  9869. tmp = kmalloc(pagesize, GFP_KERNEL);
  9870. if (tmp == NULL)
  9871. return -ENOMEM;
  9872. while (len) {
  9873. int j;
  9874. u32 phy_addr, page_off, size;
  9875. phy_addr = offset & ~pagemask;
  9876. for (j = 0; j < pagesize; j += 4) {
  9877. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9878. (__be32 *) (tmp + j));
  9879. if (ret)
  9880. break;
  9881. }
  9882. if (ret)
  9883. break;
  9884. page_off = offset & pagemask;
  9885. size = pagesize;
  9886. if (len < size)
  9887. size = len;
  9888. len -= size;
  9889. memcpy(tmp + page_off, buf, size);
  9890. offset = offset + (pagesize - page_off);
  9891. tg3_enable_nvram_access(tp);
  9892. /*
  9893. * Before we can erase the flash page, we need
  9894. * to issue a special "write enable" command.
  9895. */
  9896. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9897. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9898. break;
  9899. /* Erase the target page */
  9900. tw32(NVRAM_ADDR, phy_addr);
  9901. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9902. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9903. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9904. break;
  9905. /* Issue another write enable to start the write. */
  9906. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9907. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9908. break;
  9909. for (j = 0; j < pagesize; j += 4) {
  9910. __be32 data;
  9911. data = *((__be32 *) (tmp + j));
  9912. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9913. tw32(NVRAM_ADDR, phy_addr + j);
  9914. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9915. NVRAM_CMD_WR;
  9916. if (j == 0)
  9917. nvram_cmd |= NVRAM_CMD_FIRST;
  9918. else if (j == (pagesize - 4))
  9919. nvram_cmd |= NVRAM_CMD_LAST;
  9920. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9921. break;
  9922. }
  9923. if (ret)
  9924. break;
  9925. }
  9926. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9927. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9928. kfree(tmp);
  9929. return ret;
  9930. }
  9931. /* offset and length are dword aligned */
  9932. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9933. u8 *buf)
  9934. {
  9935. int i, ret = 0;
  9936. for (i = 0; i < len; i += 4, offset += 4) {
  9937. u32 page_off, phy_addr, nvram_cmd;
  9938. __be32 data;
  9939. memcpy(&data, buf + i, 4);
  9940. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9941. page_off = offset % tp->nvram_pagesize;
  9942. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9943. tw32(NVRAM_ADDR, phy_addr);
  9944. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9945. if ((page_off == 0) || (i == 0))
  9946. nvram_cmd |= NVRAM_CMD_FIRST;
  9947. if (page_off == (tp->nvram_pagesize - 4))
  9948. nvram_cmd |= NVRAM_CMD_LAST;
  9949. if (i == (len - 4))
  9950. nvram_cmd |= NVRAM_CMD_LAST;
  9951. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9952. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9953. (tp->nvram_jedecnum == JEDEC_ST) &&
  9954. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9955. if ((ret = tg3_nvram_exec_cmd(tp,
  9956. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9957. NVRAM_CMD_DONE)))
  9958. break;
  9959. }
  9960. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9961. /* We always do complete word writes to eeprom. */
  9962. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9963. }
  9964. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9965. break;
  9966. }
  9967. return ret;
  9968. }
  9969. /* offset and length are dword aligned */
  9970. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9971. {
  9972. int ret;
  9973. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9974. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9975. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9976. udelay(40);
  9977. }
  9978. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9979. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9980. }
  9981. else {
  9982. u32 grc_mode;
  9983. ret = tg3_nvram_lock(tp);
  9984. if (ret)
  9985. return ret;
  9986. tg3_enable_nvram_access(tp);
  9987. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9988. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  9989. tw32(NVRAM_WRITE1, 0x406);
  9990. grc_mode = tr32(GRC_MODE);
  9991. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9992. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9993. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9994. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9995. buf);
  9996. }
  9997. else {
  9998. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9999. buf);
  10000. }
  10001. grc_mode = tr32(GRC_MODE);
  10002. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10003. tg3_disable_nvram_access(tp);
  10004. tg3_nvram_unlock(tp);
  10005. }
  10006. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10007. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10008. udelay(40);
  10009. }
  10010. return ret;
  10011. }
  10012. struct subsys_tbl_ent {
  10013. u16 subsys_vendor, subsys_devid;
  10014. u32 phy_id;
  10015. };
  10016. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  10017. /* Broadcom boards. */
  10018. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  10019. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  10020. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  10021. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  10022. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  10023. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  10024. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  10025. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  10026. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  10027. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  10028. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  10029. /* 3com boards. */
  10030. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  10031. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  10032. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  10033. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  10034. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  10035. /* DELL boards. */
  10036. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  10037. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  10038. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  10039. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  10040. /* Compaq boards. */
  10041. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  10042. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  10043. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  10044. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  10045. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  10046. /* IBM boards. */
  10047. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  10048. };
  10049. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  10050. {
  10051. int i;
  10052. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10053. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10054. tp->pdev->subsystem_vendor) &&
  10055. (subsys_id_to_phy_id[i].subsys_devid ==
  10056. tp->pdev->subsystem_device))
  10057. return &subsys_id_to_phy_id[i];
  10058. }
  10059. return NULL;
  10060. }
  10061. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10062. {
  10063. u32 val;
  10064. u16 pmcsr;
  10065. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10066. * so need make sure we're in D0.
  10067. */
  10068. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10069. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10070. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10071. msleep(1);
  10072. /* Make sure register accesses (indirect or otherwise)
  10073. * will function correctly.
  10074. */
  10075. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10076. tp->misc_host_ctrl);
  10077. /* The memory arbiter has to be enabled in order for SRAM accesses
  10078. * to succeed. Normally on powerup the tg3 chip firmware will make
  10079. * sure it is enabled, but other entities such as system netboot
  10080. * code might disable it.
  10081. */
  10082. val = tr32(MEMARB_MODE);
  10083. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10084. tp->phy_id = PHY_ID_INVALID;
  10085. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10086. /* Assume an onboard device and WOL capable by default. */
  10087. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10088. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10089. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10090. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10091. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10092. }
  10093. val = tr32(VCPU_CFGSHDW);
  10094. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10095. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10096. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10097. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10098. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10099. goto done;
  10100. }
  10101. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10102. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10103. u32 nic_cfg, led_cfg;
  10104. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10105. int eeprom_phy_serdes = 0;
  10106. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10107. tp->nic_sram_data_cfg = nic_cfg;
  10108. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10109. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10110. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10111. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10112. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10113. (ver > 0) && (ver < 0x100))
  10114. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10115. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10116. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10117. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10118. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10119. eeprom_phy_serdes = 1;
  10120. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10121. if (nic_phy_id != 0) {
  10122. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10123. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10124. eeprom_phy_id = (id1 >> 16) << 10;
  10125. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10126. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10127. } else
  10128. eeprom_phy_id = 0;
  10129. tp->phy_id = eeprom_phy_id;
  10130. if (eeprom_phy_serdes) {
  10131. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  10132. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  10133. else
  10134. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10135. }
  10136. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10137. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10138. SHASTA_EXT_LED_MODE_MASK);
  10139. else
  10140. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10141. switch (led_cfg) {
  10142. default:
  10143. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10144. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10145. break;
  10146. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10147. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10148. break;
  10149. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10150. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10151. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10152. * read on some older 5700/5701 bootcode.
  10153. */
  10154. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10155. ASIC_REV_5700 ||
  10156. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10157. ASIC_REV_5701)
  10158. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10159. break;
  10160. case SHASTA_EXT_LED_SHARED:
  10161. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10162. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10163. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10164. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10165. LED_CTRL_MODE_PHY_2);
  10166. break;
  10167. case SHASTA_EXT_LED_MAC:
  10168. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10169. break;
  10170. case SHASTA_EXT_LED_COMBO:
  10171. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10172. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10173. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10174. LED_CTRL_MODE_PHY_2);
  10175. break;
  10176. }
  10177. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10178. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10179. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10180. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10181. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10182. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10183. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10184. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10185. if ((tp->pdev->subsystem_vendor ==
  10186. PCI_VENDOR_ID_ARIMA) &&
  10187. (tp->pdev->subsystem_device == 0x205a ||
  10188. tp->pdev->subsystem_device == 0x2063))
  10189. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10190. } else {
  10191. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10192. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10193. }
  10194. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10195. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10196. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10197. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10198. }
  10199. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10200. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10201. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10202. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  10203. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10204. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10205. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10206. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10207. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10208. if (cfg2 & (1 << 17))
  10209. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  10210. /* serdes signal pre-emphasis in register 0x590 set by */
  10211. /* bootcode if bit 18 is set */
  10212. if (cfg2 & (1 << 18))
  10213. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  10214. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10215. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10216. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10217. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  10218. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10219. u32 cfg3;
  10220. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10221. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10222. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10223. }
  10224. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  10225. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  10226. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10227. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10228. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10229. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10230. }
  10231. done:
  10232. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10233. device_set_wakeup_enable(&tp->pdev->dev,
  10234. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10235. }
  10236. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10237. {
  10238. int i;
  10239. u32 val;
  10240. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10241. tw32(OTP_CTRL, cmd);
  10242. /* Wait for up to 1 ms for command to execute. */
  10243. for (i = 0; i < 100; i++) {
  10244. val = tr32(OTP_STATUS);
  10245. if (val & OTP_STATUS_CMD_DONE)
  10246. break;
  10247. udelay(10);
  10248. }
  10249. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10250. }
  10251. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10252. * configuration is a 32-bit value that straddles the alignment boundary.
  10253. * We do two 32-bit reads and then shift and merge the results.
  10254. */
  10255. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10256. {
  10257. u32 bhalf_otp, thalf_otp;
  10258. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10259. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10260. return 0;
  10261. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10262. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10263. return 0;
  10264. thalf_otp = tr32(OTP_READ_DATA);
  10265. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10266. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10267. return 0;
  10268. bhalf_otp = tr32(OTP_READ_DATA);
  10269. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10270. }
  10271. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10272. {
  10273. u32 hw_phy_id_1, hw_phy_id_2;
  10274. u32 hw_phy_id, hw_phy_id_masked;
  10275. int err;
  10276. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10277. return tg3_phy_init(tp);
  10278. /* Reading the PHY ID register can conflict with ASF
  10279. * firmware access to the PHY hardware.
  10280. */
  10281. err = 0;
  10282. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10283. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10284. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  10285. } else {
  10286. /* Now read the physical PHY_ID from the chip and verify
  10287. * that it is sane. If it doesn't look good, we fall back
  10288. * to either the hard-coded table based PHY_ID and failing
  10289. * that the value found in the eeprom area.
  10290. */
  10291. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10292. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10293. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10294. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10295. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10296. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  10297. }
  10298. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  10299. tp->phy_id = hw_phy_id;
  10300. if (hw_phy_id_masked == PHY_ID_BCM8002)
  10301. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10302. else
  10303. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  10304. } else {
  10305. if (tp->phy_id != PHY_ID_INVALID) {
  10306. /* Do nothing, phy ID already set up in
  10307. * tg3_get_eeprom_hw_cfg().
  10308. */
  10309. } else {
  10310. struct subsys_tbl_ent *p;
  10311. /* No eeprom signature? Try the hardcoded
  10312. * subsys device table.
  10313. */
  10314. p = lookup_by_subsys(tp);
  10315. if (!p)
  10316. return -ENODEV;
  10317. tp->phy_id = p->phy_id;
  10318. if (!tp->phy_id ||
  10319. tp->phy_id == PHY_ID_BCM8002)
  10320. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10321. }
  10322. }
  10323. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  10324. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10325. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10326. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10327. tg3_readphy(tp, MII_BMSR, &bmsr);
  10328. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10329. (bmsr & BMSR_LSTATUS))
  10330. goto skip_phy_reset;
  10331. err = tg3_phy_reset(tp);
  10332. if (err)
  10333. return err;
  10334. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10335. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10336. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10337. tg3_ctrl = 0;
  10338. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  10339. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10340. MII_TG3_CTRL_ADV_1000_FULL);
  10341. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10342. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10343. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10344. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10345. }
  10346. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10347. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10348. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10349. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10350. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10351. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10352. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10353. tg3_writephy(tp, MII_BMCR,
  10354. BMCR_ANENABLE | BMCR_ANRESTART);
  10355. }
  10356. tg3_phy_set_wirespeed(tp);
  10357. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10358. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10359. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10360. }
  10361. skip_phy_reset:
  10362. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  10363. err = tg3_init_5401phy_dsp(tp);
  10364. if (err)
  10365. return err;
  10366. }
  10367. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  10368. err = tg3_init_5401phy_dsp(tp);
  10369. }
  10370. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10371. tp->link_config.advertising =
  10372. (ADVERTISED_1000baseT_Half |
  10373. ADVERTISED_1000baseT_Full |
  10374. ADVERTISED_Autoneg |
  10375. ADVERTISED_FIBRE);
  10376. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10377. tp->link_config.advertising &=
  10378. ~(ADVERTISED_1000baseT_Half |
  10379. ADVERTISED_1000baseT_Full);
  10380. return err;
  10381. }
  10382. static void __devinit tg3_read_partno(struct tg3 *tp)
  10383. {
  10384. unsigned char vpd_data[TG3_NVM_VPD_LEN]; /* in little-endian format */
  10385. unsigned int i;
  10386. u32 magic;
  10387. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10388. tg3_nvram_read(tp, 0x0, &magic))
  10389. goto out_not_found;
  10390. if (magic == TG3_EEPROM_MAGIC) {
  10391. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10392. u32 tmp;
  10393. /* The data is in little-endian format in NVRAM.
  10394. * Use the big-endian read routines to preserve
  10395. * the byte order as it exists in NVRAM.
  10396. */
  10397. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10398. goto out_not_found;
  10399. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10400. }
  10401. } else {
  10402. ssize_t cnt;
  10403. unsigned int pos = 0, i = 0;
  10404. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10405. cnt = pci_read_vpd(tp->pdev, pos,
  10406. TG3_NVM_VPD_LEN - pos,
  10407. &vpd_data[pos]);
  10408. if (cnt == -ETIMEDOUT || -EINTR)
  10409. cnt = 0;
  10410. else if (cnt < 0)
  10411. goto out_not_found;
  10412. }
  10413. if (pos != TG3_NVM_VPD_LEN)
  10414. goto out_not_found;
  10415. }
  10416. /* Now parse and find the part number. */
  10417. for (i = 0; i < TG3_NVM_VPD_LEN - 2; ) {
  10418. unsigned char val = vpd_data[i];
  10419. unsigned int block_end;
  10420. if (val == 0x82 || val == 0x91) {
  10421. i = (i + 3 +
  10422. (vpd_data[i + 1] +
  10423. (vpd_data[i + 2] << 8)));
  10424. continue;
  10425. }
  10426. if (val != 0x90)
  10427. goto out_not_found;
  10428. block_end = (i + 3 +
  10429. (vpd_data[i + 1] +
  10430. (vpd_data[i + 2] << 8)));
  10431. i += 3;
  10432. if (block_end > TG3_NVM_VPD_LEN)
  10433. goto out_not_found;
  10434. while (i < (block_end - 2)) {
  10435. if (vpd_data[i + 0] == 'P' &&
  10436. vpd_data[i + 1] == 'N') {
  10437. int partno_len = vpd_data[i + 2];
  10438. i += 3;
  10439. if (partno_len > TG3_BPN_SIZE ||
  10440. (partno_len + i) > TG3_NVM_VPD_LEN)
  10441. goto out_not_found;
  10442. memcpy(tp->board_part_number,
  10443. &vpd_data[i], partno_len);
  10444. /* Success. */
  10445. return;
  10446. }
  10447. i += 3 + vpd_data[i + 2];
  10448. }
  10449. /* Part number not found. */
  10450. goto out_not_found;
  10451. }
  10452. out_not_found:
  10453. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10454. strcpy(tp->board_part_number, "BCM95906");
  10455. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10456. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10457. strcpy(tp->board_part_number, "BCM57780");
  10458. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10459. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10460. strcpy(tp->board_part_number, "BCM57760");
  10461. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10462. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10463. strcpy(tp->board_part_number, "BCM57790");
  10464. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10465. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10466. strcpy(tp->board_part_number, "BCM57788");
  10467. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10468. strcpy(tp->board_part_number, "BCM57765");
  10469. else
  10470. strcpy(tp->board_part_number, "none");
  10471. }
  10472. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10473. {
  10474. u32 val;
  10475. if (tg3_nvram_read(tp, offset, &val) ||
  10476. (val & 0xfc000000) != 0x0c000000 ||
  10477. tg3_nvram_read(tp, offset + 4, &val) ||
  10478. val != 0)
  10479. return 0;
  10480. return 1;
  10481. }
  10482. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10483. {
  10484. u32 val, offset, start, ver_offset;
  10485. int i;
  10486. bool newver = false;
  10487. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10488. tg3_nvram_read(tp, 0x4, &start))
  10489. return;
  10490. offset = tg3_nvram_logical_addr(tp, offset);
  10491. if (tg3_nvram_read(tp, offset, &val))
  10492. return;
  10493. if ((val & 0xfc000000) == 0x0c000000) {
  10494. if (tg3_nvram_read(tp, offset + 4, &val))
  10495. return;
  10496. if (val == 0)
  10497. newver = true;
  10498. }
  10499. if (newver) {
  10500. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  10501. return;
  10502. offset = offset + ver_offset - start;
  10503. for (i = 0; i < 16; i += 4) {
  10504. __be32 v;
  10505. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10506. return;
  10507. memcpy(tp->fw_ver + i, &v, sizeof(v));
  10508. }
  10509. } else {
  10510. u32 major, minor;
  10511. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10512. return;
  10513. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10514. TG3_NVM_BCVER_MAJSFT;
  10515. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10516. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  10517. }
  10518. }
  10519. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10520. {
  10521. u32 val, major, minor;
  10522. /* Use native endian representation */
  10523. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10524. return;
  10525. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10526. TG3_NVM_HWSB_CFG1_MAJSFT;
  10527. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10528. TG3_NVM_HWSB_CFG1_MINSFT;
  10529. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10530. }
  10531. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10532. {
  10533. u32 offset, major, minor, build;
  10534. tp->fw_ver[0] = 's';
  10535. tp->fw_ver[1] = 'b';
  10536. tp->fw_ver[2] = '\0';
  10537. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10538. return;
  10539. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10540. case TG3_EEPROM_SB_REVISION_0:
  10541. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10542. break;
  10543. case TG3_EEPROM_SB_REVISION_2:
  10544. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10545. break;
  10546. case TG3_EEPROM_SB_REVISION_3:
  10547. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10548. break;
  10549. default:
  10550. return;
  10551. }
  10552. if (tg3_nvram_read(tp, offset, &val))
  10553. return;
  10554. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10555. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10556. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10557. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10558. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10559. if (minor > 99 || build > 26)
  10560. return;
  10561. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  10562. if (build > 0) {
  10563. tp->fw_ver[8] = 'a' + build - 1;
  10564. tp->fw_ver[9] = '\0';
  10565. }
  10566. }
  10567. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10568. {
  10569. u32 val, offset, start;
  10570. int i, vlen;
  10571. for (offset = TG3_NVM_DIR_START;
  10572. offset < TG3_NVM_DIR_END;
  10573. offset += TG3_NVM_DIRENT_SIZE) {
  10574. if (tg3_nvram_read(tp, offset, &val))
  10575. return;
  10576. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10577. break;
  10578. }
  10579. if (offset == TG3_NVM_DIR_END)
  10580. return;
  10581. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10582. start = 0x08000000;
  10583. else if (tg3_nvram_read(tp, offset - 4, &start))
  10584. return;
  10585. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10586. !tg3_fw_img_is_valid(tp, offset) ||
  10587. tg3_nvram_read(tp, offset + 8, &val))
  10588. return;
  10589. offset += val - start;
  10590. vlen = strlen(tp->fw_ver);
  10591. tp->fw_ver[vlen++] = ',';
  10592. tp->fw_ver[vlen++] = ' ';
  10593. for (i = 0; i < 4; i++) {
  10594. __be32 v;
  10595. if (tg3_nvram_read_be32(tp, offset, &v))
  10596. return;
  10597. offset += sizeof(v);
  10598. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10599. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10600. break;
  10601. }
  10602. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10603. vlen += sizeof(v);
  10604. }
  10605. }
  10606. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10607. {
  10608. int vlen;
  10609. u32 apedata;
  10610. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10611. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10612. return;
  10613. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10614. if (apedata != APE_SEG_SIG_MAGIC)
  10615. return;
  10616. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10617. if (!(apedata & APE_FW_STATUS_READY))
  10618. return;
  10619. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10620. vlen = strlen(tp->fw_ver);
  10621. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10622. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10623. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10624. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10625. (apedata & APE_FW_VERSION_BLDMSK));
  10626. }
  10627. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10628. {
  10629. u32 val;
  10630. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10631. tp->fw_ver[0] = 's';
  10632. tp->fw_ver[1] = 'b';
  10633. tp->fw_ver[2] = '\0';
  10634. return;
  10635. }
  10636. if (tg3_nvram_read(tp, 0, &val))
  10637. return;
  10638. if (val == TG3_EEPROM_MAGIC)
  10639. tg3_read_bc_ver(tp);
  10640. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10641. tg3_read_sb_ver(tp, val);
  10642. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10643. tg3_read_hwsb_ver(tp);
  10644. else
  10645. return;
  10646. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10647. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  10648. return;
  10649. tg3_read_mgmtfw_ver(tp);
  10650. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10651. }
  10652. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10653. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10654. {
  10655. static struct pci_device_id write_reorder_chipsets[] = {
  10656. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10657. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10658. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10659. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10660. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10661. PCI_DEVICE_ID_VIA_8385_0) },
  10662. { },
  10663. };
  10664. u32 misc_ctrl_reg;
  10665. u32 pci_state_reg, grc_misc_cfg;
  10666. u32 val;
  10667. u16 pci_cmd;
  10668. int err;
  10669. /* Force memory write invalidate off. If we leave it on,
  10670. * then on 5700_BX chips we have to enable a workaround.
  10671. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10672. * to match the cacheline size. The Broadcom driver have this
  10673. * workaround but turns MWI off all the times so never uses
  10674. * it. This seems to suggest that the workaround is insufficient.
  10675. */
  10676. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10677. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10678. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10679. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10680. * has the register indirect write enable bit set before
  10681. * we try to access any of the MMIO registers. It is also
  10682. * critical that the PCI-X hw workaround situation is decided
  10683. * before that as well.
  10684. */
  10685. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10686. &misc_ctrl_reg);
  10687. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10688. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10689. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10690. u32 prod_id_asic_rev;
  10691. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10692. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10693. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724)
  10694. pci_read_config_dword(tp->pdev,
  10695. TG3PCI_GEN2_PRODID_ASICREV,
  10696. &prod_id_asic_rev);
  10697. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10698. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10699. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10700. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10701. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10702. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10703. pci_read_config_dword(tp->pdev,
  10704. TG3PCI_GEN15_PRODID_ASICREV,
  10705. &prod_id_asic_rev);
  10706. else
  10707. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10708. &prod_id_asic_rev);
  10709. tp->pci_chip_rev_id = prod_id_asic_rev;
  10710. }
  10711. /* Wrong chip ID in 5752 A0. This code can be removed later
  10712. * as A0 is not in production.
  10713. */
  10714. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10715. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10716. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10717. * we need to disable memory and use config. cycles
  10718. * only to access all registers. The 5702/03 chips
  10719. * can mistakenly decode the special cycles from the
  10720. * ICH chipsets as memory write cycles, causing corruption
  10721. * of register and memory space. Only certain ICH bridges
  10722. * will drive special cycles with non-zero data during the
  10723. * address phase which can fall within the 5703's address
  10724. * range. This is not an ICH bug as the PCI spec allows
  10725. * non-zero address during special cycles. However, only
  10726. * these ICH bridges are known to drive non-zero addresses
  10727. * during special cycles.
  10728. *
  10729. * Since special cycles do not cross PCI bridges, we only
  10730. * enable this workaround if the 5703 is on the secondary
  10731. * bus of these ICH bridges.
  10732. */
  10733. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10734. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10735. static struct tg3_dev_id {
  10736. u32 vendor;
  10737. u32 device;
  10738. u32 rev;
  10739. } ich_chipsets[] = {
  10740. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10741. PCI_ANY_ID },
  10742. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10743. PCI_ANY_ID },
  10744. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10745. 0xa },
  10746. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10747. PCI_ANY_ID },
  10748. { },
  10749. };
  10750. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10751. struct pci_dev *bridge = NULL;
  10752. while (pci_id->vendor != 0) {
  10753. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10754. bridge);
  10755. if (!bridge) {
  10756. pci_id++;
  10757. continue;
  10758. }
  10759. if (pci_id->rev != PCI_ANY_ID) {
  10760. if (bridge->revision > pci_id->rev)
  10761. continue;
  10762. }
  10763. if (bridge->subordinate &&
  10764. (bridge->subordinate->number ==
  10765. tp->pdev->bus->number)) {
  10766. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10767. pci_dev_put(bridge);
  10768. break;
  10769. }
  10770. }
  10771. }
  10772. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10773. static struct tg3_dev_id {
  10774. u32 vendor;
  10775. u32 device;
  10776. } bridge_chipsets[] = {
  10777. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10778. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10779. { },
  10780. };
  10781. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10782. struct pci_dev *bridge = NULL;
  10783. while (pci_id->vendor != 0) {
  10784. bridge = pci_get_device(pci_id->vendor,
  10785. pci_id->device,
  10786. bridge);
  10787. if (!bridge) {
  10788. pci_id++;
  10789. continue;
  10790. }
  10791. if (bridge->subordinate &&
  10792. (bridge->subordinate->number <=
  10793. tp->pdev->bus->number) &&
  10794. (bridge->subordinate->subordinate >=
  10795. tp->pdev->bus->number)) {
  10796. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10797. pci_dev_put(bridge);
  10798. break;
  10799. }
  10800. }
  10801. }
  10802. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10803. * DMA addresses > 40-bit. This bridge may have other additional
  10804. * 57xx devices behind it in some 4-port NIC designs for example.
  10805. * Any tg3 device found behind the bridge will also need the 40-bit
  10806. * DMA workaround.
  10807. */
  10808. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10809. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10810. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10811. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10812. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10813. }
  10814. else {
  10815. struct pci_dev *bridge = NULL;
  10816. do {
  10817. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10818. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10819. bridge);
  10820. if (bridge && bridge->subordinate &&
  10821. (bridge->subordinate->number <=
  10822. tp->pdev->bus->number) &&
  10823. (bridge->subordinate->subordinate >=
  10824. tp->pdev->bus->number)) {
  10825. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10826. pci_dev_put(bridge);
  10827. break;
  10828. }
  10829. } while (bridge);
  10830. }
  10831. /* Initialize misc host control in PCI block. */
  10832. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10833. MISC_HOST_CTRL_CHIPREV);
  10834. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10835. tp->misc_host_ctrl);
  10836. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10837. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10838. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10839. tp->pdev_peer = tg3_find_peer(tp);
  10840. /* Intentionally exclude ASIC_REV_5906 */
  10841. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10842. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10843. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10844. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10845. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10846. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10847. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10848. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10849. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10850. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10851. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10852. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10853. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10854. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10855. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10856. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10857. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10858. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10859. /* 5700 B0 chips do not support checksumming correctly due
  10860. * to hardware bugs.
  10861. */
  10862. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10863. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10864. else {
  10865. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10866. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10867. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10868. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10869. }
  10870. /* Determine TSO capabilities */
  10871. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10872. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10873. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  10874. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10875. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10876. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10877. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10878. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10879. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  10880. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10881. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10882. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10883. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10884. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  10885. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  10886. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  10887. tp->fw_needed = FIRMWARE_TG3TSO5;
  10888. else
  10889. tp->fw_needed = FIRMWARE_TG3TSO;
  10890. }
  10891. tp->irq_max = 1;
  10892. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10893. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10894. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10895. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10896. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10897. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10898. tp->pdev_peer == tp->pdev))
  10899. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10900. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10901. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10902. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10903. }
  10904. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10905. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10906. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10907. tp->irq_max = TG3_IRQ_MAX_VECS;
  10908. }
  10909. }
  10910. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10911. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10912. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  10913. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10914. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10915. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10916. }
  10917. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10918. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10919. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  10920. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10921. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10922. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  10923. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10924. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10925. &pci_state_reg);
  10926. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10927. if (tp->pcie_cap != 0) {
  10928. u16 lnkctl;
  10929. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10930. pcie_set_readrq(tp->pdev, 4096);
  10931. pci_read_config_word(tp->pdev,
  10932. tp->pcie_cap + PCI_EXP_LNKCTL,
  10933. &lnkctl);
  10934. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10935. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10936. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10937. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10938. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10939. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10940. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10941. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10942. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  10943. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  10944. }
  10945. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10946. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10947. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10948. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10949. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10950. if (!tp->pcix_cap) {
  10951. printk(KERN_ERR PFX "Cannot find PCI-X "
  10952. "capability, aborting.\n");
  10953. return -EIO;
  10954. }
  10955. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10956. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10957. }
  10958. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10959. * reordering to the mailbox registers done by the host
  10960. * controller can cause major troubles. We read back from
  10961. * every mailbox register write to force the writes to be
  10962. * posted to the chip in order.
  10963. */
  10964. if (pci_dev_present(write_reorder_chipsets) &&
  10965. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10966. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10967. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10968. &tp->pci_cacheline_sz);
  10969. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10970. &tp->pci_lat_timer);
  10971. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10972. tp->pci_lat_timer < 64) {
  10973. tp->pci_lat_timer = 64;
  10974. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10975. tp->pci_lat_timer);
  10976. }
  10977. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10978. /* 5700 BX chips need to have their TX producer index
  10979. * mailboxes written twice to workaround a bug.
  10980. */
  10981. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10982. /* If we are in PCI-X mode, enable register write workaround.
  10983. *
  10984. * The workaround is to use indirect register accesses
  10985. * for all chip writes not to mailbox registers.
  10986. */
  10987. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10988. u32 pm_reg;
  10989. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10990. /* The chip can have it's power management PCI config
  10991. * space registers clobbered due to this bug.
  10992. * So explicitly force the chip into D0 here.
  10993. */
  10994. pci_read_config_dword(tp->pdev,
  10995. tp->pm_cap + PCI_PM_CTRL,
  10996. &pm_reg);
  10997. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10998. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10999. pci_write_config_dword(tp->pdev,
  11000. tp->pm_cap + PCI_PM_CTRL,
  11001. pm_reg);
  11002. /* Also, force SERR#/PERR# in PCI command. */
  11003. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11004. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11005. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11006. }
  11007. }
  11008. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11009. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  11010. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11011. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  11012. /* Chip-specific fixup from Broadcom driver */
  11013. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11014. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11015. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11016. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11017. }
  11018. /* Default fast path register access methods */
  11019. tp->read32 = tg3_read32;
  11020. tp->write32 = tg3_write32;
  11021. tp->read32_mbox = tg3_read32;
  11022. tp->write32_mbox = tg3_write32;
  11023. tp->write32_tx_mbox = tg3_write32;
  11024. tp->write32_rx_mbox = tg3_write32;
  11025. /* Various workaround register access methods */
  11026. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11027. tp->write32 = tg3_write_indirect_reg32;
  11028. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11029. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11030. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11031. /*
  11032. * Back to back register writes can cause problems on these
  11033. * chips, the workaround is to read back all reg writes
  11034. * except those to mailbox regs.
  11035. *
  11036. * See tg3_write_indirect_reg32().
  11037. */
  11038. tp->write32 = tg3_write_flush_reg32;
  11039. }
  11040. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11041. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11042. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11043. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11044. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11045. }
  11046. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11047. tp->read32 = tg3_read_indirect_reg32;
  11048. tp->write32 = tg3_write_indirect_reg32;
  11049. tp->read32_mbox = tg3_read_indirect_mbox;
  11050. tp->write32_mbox = tg3_write_indirect_mbox;
  11051. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11052. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11053. iounmap(tp->regs);
  11054. tp->regs = NULL;
  11055. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11056. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11057. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11058. }
  11059. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11060. tp->read32_mbox = tg3_read32_mbox_5906;
  11061. tp->write32_mbox = tg3_write32_mbox_5906;
  11062. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11063. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11064. }
  11065. if (tp->write32 == tg3_write_indirect_reg32 ||
  11066. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11067. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11068. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11069. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11070. /* Get eeprom hw config before calling tg3_set_power_state().
  11071. * In particular, the TG3_FLG2_IS_NIC flag must be
  11072. * determined before calling tg3_set_power_state() so that
  11073. * we know whether or not to switch out of Vaux power.
  11074. * When the flag is set, it means that GPIO1 is used for eeprom
  11075. * write protect and also implies that it is a LOM where GPIOs
  11076. * are not used to switch power.
  11077. */
  11078. tg3_get_eeprom_hw_cfg(tp);
  11079. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11080. /* Allow reads and writes to the
  11081. * APE register and memory space.
  11082. */
  11083. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11084. PCISTATE_ALLOW_APE_SHMEM_WR;
  11085. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11086. pci_state_reg);
  11087. }
  11088. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11089. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11090. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11091. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11092. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11093. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11094. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11095. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  11096. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11097. * It is also used as eeprom write protect on LOMs.
  11098. */
  11099. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11100. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11101. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11102. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11103. GRC_LCLCTRL_GPIO_OUTPUT1);
  11104. /* Unused GPIO3 must be driven as output on 5752 because there
  11105. * are no pull-up resistors on unused GPIO pins.
  11106. */
  11107. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11108. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11109. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11110. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11111. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11112. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11113. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11114. /* Turn off the debug UART. */
  11115. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11116. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11117. /* Keep VMain power. */
  11118. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11119. GRC_LCLCTRL_GPIO_OUTPUT0;
  11120. }
  11121. /* Force the chip into D0. */
  11122. err = tg3_set_power_state(tp, PCI_D0);
  11123. if (err) {
  11124. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  11125. pci_name(tp->pdev));
  11126. return err;
  11127. }
  11128. /* Derive initial jumbo mode from MTU assigned in
  11129. * ether_setup() via the alloc_etherdev() call
  11130. */
  11131. if (tp->dev->mtu > ETH_DATA_LEN &&
  11132. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11133. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11134. /* Determine WakeOnLan speed to use. */
  11135. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11136. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11137. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11138. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11139. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11140. } else {
  11141. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11142. }
  11143. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11144. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  11145. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11146. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11147. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11148. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11149. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11150. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  11151. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  11152. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  11153. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11154. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11155. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  11156. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11157. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  11158. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11159. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  11160. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11161. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11162. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  11163. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  11164. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11165. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11166. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11167. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11168. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11169. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11170. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  11171. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11172. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  11173. } else
  11174. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  11175. }
  11176. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11177. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11178. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11179. if (tp->phy_otp == 0)
  11180. tp->phy_otp = TG3_OTP_DEFAULT;
  11181. }
  11182. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11183. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11184. else
  11185. tp->mi_mode = MAC_MI_MODE_BASE;
  11186. tp->coalesce_mode = 0;
  11187. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11188. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11189. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11190. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11191. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11192. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11193. err = tg3_mdio_init(tp);
  11194. if (err)
  11195. return err;
  11196. /* Initialize data/descriptor byte/word swapping. */
  11197. val = tr32(GRC_MODE);
  11198. val &= GRC_MODE_HOST_STACKUP;
  11199. tw32(GRC_MODE, val | tp->grc_mode);
  11200. tg3_switch_clocks(tp);
  11201. /* Clear this out for sanity. */
  11202. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11203. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11204. &pci_state_reg);
  11205. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11206. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11207. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11208. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11209. chiprevid == CHIPREV_ID_5701_B0 ||
  11210. chiprevid == CHIPREV_ID_5701_B2 ||
  11211. chiprevid == CHIPREV_ID_5701_B5) {
  11212. void __iomem *sram_base;
  11213. /* Write some dummy words into the SRAM status block
  11214. * area, see if it reads back correctly. If the return
  11215. * value is bad, force enable the PCIX workaround.
  11216. */
  11217. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11218. writel(0x00000000, sram_base);
  11219. writel(0x00000000, sram_base + 4);
  11220. writel(0xffffffff, sram_base + 4);
  11221. if (readl(sram_base) != 0x00000000)
  11222. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11223. }
  11224. }
  11225. udelay(50);
  11226. tg3_nvram_init(tp);
  11227. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11228. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11229. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11230. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11231. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11232. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11233. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11234. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11235. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11236. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11237. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11238. HOSTCC_MODE_CLRTICK_TXBD);
  11239. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11240. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11241. tp->misc_host_ctrl);
  11242. }
  11243. /* Preserve the APE MAC_MODE bits */
  11244. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11245. tp->mac_mode = tr32(MAC_MODE) |
  11246. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11247. else
  11248. tp->mac_mode = TG3_DEF_MAC_MODE;
  11249. /* these are limited to 10/100 only */
  11250. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11251. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11252. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11253. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11254. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11255. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11256. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11257. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11258. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11259. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11260. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11261. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11262. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  11263. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  11264. err = tg3_phy_probe(tp);
  11265. if (err) {
  11266. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  11267. pci_name(tp->pdev), err);
  11268. /* ... but do not return immediately ... */
  11269. tg3_mdio_fini(tp);
  11270. }
  11271. tg3_read_partno(tp);
  11272. tg3_read_fw_ver(tp);
  11273. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  11274. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11275. } else {
  11276. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11277. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  11278. else
  11279. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11280. }
  11281. /* 5700 {AX,BX} chips have a broken status block link
  11282. * change bit implementation, so we must use the
  11283. * status register in those cases.
  11284. */
  11285. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11286. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11287. else
  11288. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11289. /* The led_ctrl is set during tg3_phy_probe, here we might
  11290. * have to force the link status polling mechanism based
  11291. * upon subsystem IDs.
  11292. */
  11293. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11294. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11295. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  11296. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  11297. TG3_FLAG_USE_LINKCHG_REG);
  11298. }
  11299. /* For all SERDES we poll the MAC status register. */
  11300. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  11301. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11302. else
  11303. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11304. tp->rx_offset = NET_IP_ALIGN;
  11305. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11306. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  11307. tp->rx_offset = 0;
  11308. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  11309. /* Increment the rx prod index on the rx std ring by at most
  11310. * 8 for these chips to workaround hw errata.
  11311. */
  11312. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11313. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11314. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11315. tp->rx_std_max_post = 8;
  11316. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11317. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11318. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11319. return err;
  11320. }
  11321. #ifdef CONFIG_SPARC
  11322. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11323. {
  11324. struct net_device *dev = tp->dev;
  11325. struct pci_dev *pdev = tp->pdev;
  11326. struct device_node *dp = pci_device_to_OF_node(pdev);
  11327. const unsigned char *addr;
  11328. int len;
  11329. addr = of_get_property(dp, "local-mac-address", &len);
  11330. if (addr && len == 6) {
  11331. memcpy(dev->dev_addr, addr, 6);
  11332. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11333. return 0;
  11334. }
  11335. return -ENODEV;
  11336. }
  11337. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11338. {
  11339. struct net_device *dev = tp->dev;
  11340. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11341. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11342. return 0;
  11343. }
  11344. #endif
  11345. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11346. {
  11347. struct net_device *dev = tp->dev;
  11348. u32 hi, lo, mac_offset;
  11349. int addr_ok = 0;
  11350. #ifdef CONFIG_SPARC
  11351. if (!tg3_get_macaddr_sparc(tp))
  11352. return 0;
  11353. #endif
  11354. mac_offset = 0x7c;
  11355. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11356. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11357. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11358. mac_offset = 0xcc;
  11359. if (tg3_nvram_lock(tp))
  11360. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11361. else
  11362. tg3_nvram_unlock(tp);
  11363. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11364. if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
  11365. mac_offset = 0xcc;
  11366. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11367. mac_offset = 0x10;
  11368. /* First try to get it from MAC address mailbox. */
  11369. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11370. if ((hi >> 16) == 0x484b) {
  11371. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11372. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11373. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11374. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11375. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11376. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11377. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11378. /* Some old bootcode may report a 0 MAC address in SRAM */
  11379. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11380. }
  11381. if (!addr_ok) {
  11382. /* Next, try NVRAM. */
  11383. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11384. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11385. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11386. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11387. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11388. }
  11389. /* Finally just fetch it out of the MAC control regs. */
  11390. else {
  11391. hi = tr32(MAC_ADDR_0_HIGH);
  11392. lo = tr32(MAC_ADDR_0_LOW);
  11393. dev->dev_addr[5] = lo & 0xff;
  11394. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11395. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11396. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11397. dev->dev_addr[1] = hi & 0xff;
  11398. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11399. }
  11400. }
  11401. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11402. #ifdef CONFIG_SPARC
  11403. if (!tg3_get_default_macaddr_sparc(tp))
  11404. return 0;
  11405. #endif
  11406. return -EINVAL;
  11407. }
  11408. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11409. return 0;
  11410. }
  11411. #define BOUNDARY_SINGLE_CACHELINE 1
  11412. #define BOUNDARY_MULTI_CACHELINE 2
  11413. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11414. {
  11415. int cacheline_size;
  11416. u8 byte;
  11417. int goal;
  11418. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11419. if (byte == 0)
  11420. cacheline_size = 1024;
  11421. else
  11422. cacheline_size = (int) byte * 4;
  11423. /* On 5703 and later chips, the boundary bits have no
  11424. * effect.
  11425. */
  11426. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11427. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11428. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11429. goto out;
  11430. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11431. goal = BOUNDARY_MULTI_CACHELINE;
  11432. #else
  11433. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11434. goal = BOUNDARY_SINGLE_CACHELINE;
  11435. #else
  11436. goal = 0;
  11437. #endif
  11438. #endif
  11439. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11440. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11441. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11442. goto out;
  11443. }
  11444. if (!goal)
  11445. goto out;
  11446. /* PCI controllers on most RISC systems tend to disconnect
  11447. * when a device tries to burst across a cache-line boundary.
  11448. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11449. *
  11450. * Unfortunately, for PCI-E there are only limited
  11451. * write-side controls for this, and thus for reads
  11452. * we will still get the disconnects. We'll also waste
  11453. * these PCI cycles for both read and write for chips
  11454. * other than 5700 and 5701 which do not implement the
  11455. * boundary bits.
  11456. */
  11457. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11458. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11459. switch (cacheline_size) {
  11460. case 16:
  11461. case 32:
  11462. case 64:
  11463. case 128:
  11464. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11465. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11466. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11467. } else {
  11468. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11469. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11470. }
  11471. break;
  11472. case 256:
  11473. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11474. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11475. break;
  11476. default:
  11477. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11478. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11479. break;
  11480. }
  11481. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11482. switch (cacheline_size) {
  11483. case 16:
  11484. case 32:
  11485. case 64:
  11486. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11487. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11488. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11489. break;
  11490. }
  11491. /* fallthrough */
  11492. case 128:
  11493. default:
  11494. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11495. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11496. break;
  11497. }
  11498. } else {
  11499. switch (cacheline_size) {
  11500. case 16:
  11501. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11502. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11503. DMA_RWCTRL_WRITE_BNDRY_16);
  11504. break;
  11505. }
  11506. /* fallthrough */
  11507. case 32:
  11508. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11509. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11510. DMA_RWCTRL_WRITE_BNDRY_32);
  11511. break;
  11512. }
  11513. /* fallthrough */
  11514. case 64:
  11515. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11516. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11517. DMA_RWCTRL_WRITE_BNDRY_64);
  11518. break;
  11519. }
  11520. /* fallthrough */
  11521. case 128:
  11522. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11523. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11524. DMA_RWCTRL_WRITE_BNDRY_128);
  11525. break;
  11526. }
  11527. /* fallthrough */
  11528. case 256:
  11529. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11530. DMA_RWCTRL_WRITE_BNDRY_256);
  11531. break;
  11532. case 512:
  11533. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11534. DMA_RWCTRL_WRITE_BNDRY_512);
  11535. break;
  11536. case 1024:
  11537. default:
  11538. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11539. DMA_RWCTRL_WRITE_BNDRY_1024);
  11540. break;
  11541. }
  11542. }
  11543. out:
  11544. return val;
  11545. }
  11546. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11547. {
  11548. struct tg3_internal_buffer_desc test_desc;
  11549. u32 sram_dma_descs;
  11550. int i, ret;
  11551. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11552. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11553. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11554. tw32(RDMAC_STATUS, 0);
  11555. tw32(WDMAC_STATUS, 0);
  11556. tw32(BUFMGR_MODE, 0);
  11557. tw32(FTQ_RESET, 0);
  11558. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11559. test_desc.addr_lo = buf_dma & 0xffffffff;
  11560. test_desc.nic_mbuf = 0x00002100;
  11561. test_desc.len = size;
  11562. /*
  11563. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11564. * the *second* time the tg3 driver was getting loaded after an
  11565. * initial scan.
  11566. *
  11567. * Broadcom tells me:
  11568. * ...the DMA engine is connected to the GRC block and a DMA
  11569. * reset may affect the GRC block in some unpredictable way...
  11570. * The behavior of resets to individual blocks has not been tested.
  11571. *
  11572. * Broadcom noted the GRC reset will also reset all sub-components.
  11573. */
  11574. if (to_device) {
  11575. test_desc.cqid_sqid = (13 << 8) | 2;
  11576. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11577. udelay(40);
  11578. } else {
  11579. test_desc.cqid_sqid = (16 << 8) | 7;
  11580. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11581. udelay(40);
  11582. }
  11583. test_desc.flags = 0x00000005;
  11584. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11585. u32 val;
  11586. val = *(((u32 *)&test_desc) + i);
  11587. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11588. sram_dma_descs + (i * sizeof(u32)));
  11589. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11590. }
  11591. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11592. if (to_device) {
  11593. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11594. } else {
  11595. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11596. }
  11597. ret = -ENODEV;
  11598. for (i = 0; i < 40; i++) {
  11599. u32 val;
  11600. if (to_device)
  11601. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11602. else
  11603. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11604. if ((val & 0xffff) == sram_dma_descs) {
  11605. ret = 0;
  11606. break;
  11607. }
  11608. udelay(100);
  11609. }
  11610. return ret;
  11611. }
  11612. #define TEST_BUFFER_SIZE 0x2000
  11613. static int __devinit tg3_test_dma(struct tg3 *tp)
  11614. {
  11615. dma_addr_t buf_dma;
  11616. u32 *buf, saved_dma_rwctrl;
  11617. int ret = 0;
  11618. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11619. if (!buf) {
  11620. ret = -ENOMEM;
  11621. goto out_nofree;
  11622. }
  11623. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11624. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11625. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11626. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11627. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11628. goto out;
  11629. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11630. /* DMA read watermark not used on PCIE */
  11631. tp->dma_rwctrl |= 0x00180000;
  11632. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11633. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11634. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11635. tp->dma_rwctrl |= 0x003f0000;
  11636. else
  11637. tp->dma_rwctrl |= 0x003f000f;
  11638. } else {
  11639. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11640. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11641. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11642. u32 read_water = 0x7;
  11643. /* If the 5704 is behind the EPB bridge, we can
  11644. * do the less restrictive ONE_DMA workaround for
  11645. * better performance.
  11646. */
  11647. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11648. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11649. tp->dma_rwctrl |= 0x8000;
  11650. else if (ccval == 0x6 || ccval == 0x7)
  11651. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11652. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11653. read_water = 4;
  11654. /* Set bit 23 to enable PCIX hw bug fix */
  11655. tp->dma_rwctrl |=
  11656. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11657. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11658. (1 << 23);
  11659. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11660. /* 5780 always in PCIX mode */
  11661. tp->dma_rwctrl |= 0x00144000;
  11662. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11663. /* 5714 always in PCIX mode */
  11664. tp->dma_rwctrl |= 0x00148000;
  11665. } else {
  11666. tp->dma_rwctrl |= 0x001b000f;
  11667. }
  11668. }
  11669. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11670. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11671. tp->dma_rwctrl &= 0xfffffff0;
  11672. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11673. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11674. /* Remove this if it causes problems for some boards. */
  11675. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11676. /* On 5700/5701 chips, we need to set this bit.
  11677. * Otherwise the chip will issue cacheline transactions
  11678. * to streamable DMA memory with not all the byte
  11679. * enables turned on. This is an error on several
  11680. * RISC PCI controllers, in particular sparc64.
  11681. *
  11682. * On 5703/5704 chips, this bit has been reassigned
  11683. * a different meaning. In particular, it is used
  11684. * on those chips to enable a PCI-X workaround.
  11685. */
  11686. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11687. }
  11688. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11689. #if 0
  11690. /* Unneeded, already done by tg3_get_invariants. */
  11691. tg3_switch_clocks(tp);
  11692. #endif
  11693. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11694. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11695. goto out;
  11696. /* It is best to perform DMA test with maximum write burst size
  11697. * to expose the 5700/5701 write DMA bug.
  11698. */
  11699. saved_dma_rwctrl = tp->dma_rwctrl;
  11700. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11701. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11702. while (1) {
  11703. u32 *p = buf, i;
  11704. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11705. p[i] = i;
  11706. /* Send the buffer to the chip. */
  11707. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11708. if (ret) {
  11709. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  11710. break;
  11711. }
  11712. #if 0
  11713. /* validate data reached card RAM correctly. */
  11714. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11715. u32 val;
  11716. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11717. if (le32_to_cpu(val) != p[i]) {
  11718. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  11719. /* ret = -ENODEV here? */
  11720. }
  11721. p[i] = 0;
  11722. }
  11723. #endif
  11724. /* Now read it back. */
  11725. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11726. if (ret) {
  11727. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  11728. break;
  11729. }
  11730. /* Verify it. */
  11731. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11732. if (p[i] == i)
  11733. continue;
  11734. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11735. DMA_RWCTRL_WRITE_BNDRY_16) {
  11736. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11737. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11738. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11739. break;
  11740. } else {
  11741. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  11742. ret = -ENODEV;
  11743. goto out;
  11744. }
  11745. }
  11746. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11747. /* Success. */
  11748. ret = 0;
  11749. break;
  11750. }
  11751. }
  11752. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11753. DMA_RWCTRL_WRITE_BNDRY_16) {
  11754. static struct pci_device_id dma_wait_state_chipsets[] = {
  11755. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11756. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11757. { },
  11758. };
  11759. /* DMA test passed without adjusting DMA boundary,
  11760. * now look for chipsets that are known to expose the
  11761. * DMA bug without failing the test.
  11762. */
  11763. if (pci_dev_present(dma_wait_state_chipsets)) {
  11764. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11765. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11766. }
  11767. else
  11768. /* Safe to use the calculated DMA boundary. */
  11769. tp->dma_rwctrl = saved_dma_rwctrl;
  11770. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11771. }
  11772. out:
  11773. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11774. out_nofree:
  11775. return ret;
  11776. }
  11777. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11778. {
  11779. tp->link_config.advertising =
  11780. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11781. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11782. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11783. ADVERTISED_Autoneg | ADVERTISED_MII);
  11784. tp->link_config.speed = SPEED_INVALID;
  11785. tp->link_config.duplex = DUPLEX_INVALID;
  11786. tp->link_config.autoneg = AUTONEG_ENABLE;
  11787. tp->link_config.active_speed = SPEED_INVALID;
  11788. tp->link_config.active_duplex = DUPLEX_INVALID;
  11789. tp->link_config.phy_is_low_power = 0;
  11790. tp->link_config.orig_speed = SPEED_INVALID;
  11791. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11792. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11793. }
  11794. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11795. {
  11796. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11797. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11798. tp->bufmgr_config.mbuf_read_dma_low_water =
  11799. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11800. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11801. DEFAULT_MB_MACRX_LOW_WATER_57765;
  11802. tp->bufmgr_config.mbuf_high_water =
  11803. DEFAULT_MB_HIGH_WATER_57765;
  11804. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11805. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11806. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11807. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  11808. tp->bufmgr_config.mbuf_high_water_jumbo =
  11809. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  11810. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11811. tp->bufmgr_config.mbuf_read_dma_low_water =
  11812. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11813. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11814. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11815. tp->bufmgr_config.mbuf_high_water =
  11816. DEFAULT_MB_HIGH_WATER_5705;
  11817. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11818. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11819. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11820. tp->bufmgr_config.mbuf_high_water =
  11821. DEFAULT_MB_HIGH_WATER_5906;
  11822. }
  11823. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11824. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11825. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11826. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11827. tp->bufmgr_config.mbuf_high_water_jumbo =
  11828. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11829. } else {
  11830. tp->bufmgr_config.mbuf_read_dma_low_water =
  11831. DEFAULT_MB_RDMA_LOW_WATER;
  11832. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11833. DEFAULT_MB_MACRX_LOW_WATER;
  11834. tp->bufmgr_config.mbuf_high_water =
  11835. DEFAULT_MB_HIGH_WATER;
  11836. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11837. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11838. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11839. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11840. tp->bufmgr_config.mbuf_high_water_jumbo =
  11841. DEFAULT_MB_HIGH_WATER_JUMBO;
  11842. }
  11843. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11844. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11845. }
  11846. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11847. {
  11848. switch (tp->phy_id & PHY_ID_MASK) {
  11849. case PHY_ID_BCM5400: return "5400";
  11850. case PHY_ID_BCM5401: return "5401";
  11851. case PHY_ID_BCM5411: return "5411";
  11852. case PHY_ID_BCM5701: return "5701";
  11853. case PHY_ID_BCM5703: return "5703";
  11854. case PHY_ID_BCM5704: return "5704";
  11855. case PHY_ID_BCM5705: return "5705";
  11856. case PHY_ID_BCM5750: return "5750";
  11857. case PHY_ID_BCM5752: return "5752";
  11858. case PHY_ID_BCM5714: return "5714";
  11859. case PHY_ID_BCM5780: return "5780";
  11860. case PHY_ID_BCM5755: return "5755";
  11861. case PHY_ID_BCM5787: return "5787";
  11862. case PHY_ID_BCM5784: return "5784";
  11863. case PHY_ID_BCM5756: return "5722/5756";
  11864. case PHY_ID_BCM5906: return "5906";
  11865. case PHY_ID_BCM5761: return "5761";
  11866. case PHY_ID_BCM5718C: return "5718C";
  11867. case PHY_ID_BCM5718S: return "5718S";
  11868. case PHY_ID_BCM8002: return "8002/serdes";
  11869. case 0: return "serdes";
  11870. default: return "unknown";
  11871. }
  11872. }
  11873. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11874. {
  11875. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11876. strcpy(str, "PCI Express");
  11877. return str;
  11878. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11879. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11880. strcpy(str, "PCIX:");
  11881. if ((clock_ctrl == 7) ||
  11882. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11883. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11884. strcat(str, "133MHz");
  11885. else if (clock_ctrl == 0)
  11886. strcat(str, "33MHz");
  11887. else if (clock_ctrl == 2)
  11888. strcat(str, "50MHz");
  11889. else if (clock_ctrl == 4)
  11890. strcat(str, "66MHz");
  11891. else if (clock_ctrl == 6)
  11892. strcat(str, "100MHz");
  11893. } else {
  11894. strcpy(str, "PCI:");
  11895. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11896. strcat(str, "66MHz");
  11897. else
  11898. strcat(str, "33MHz");
  11899. }
  11900. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11901. strcat(str, ":32-bit");
  11902. else
  11903. strcat(str, ":64-bit");
  11904. return str;
  11905. }
  11906. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11907. {
  11908. struct pci_dev *peer;
  11909. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11910. for (func = 0; func < 8; func++) {
  11911. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11912. if (peer && peer != tp->pdev)
  11913. break;
  11914. pci_dev_put(peer);
  11915. }
  11916. /* 5704 can be configured in single-port mode, set peer to
  11917. * tp->pdev in that case.
  11918. */
  11919. if (!peer) {
  11920. peer = tp->pdev;
  11921. return peer;
  11922. }
  11923. /*
  11924. * We don't need to keep the refcount elevated; there's no way
  11925. * to remove one half of this device without removing the other
  11926. */
  11927. pci_dev_put(peer);
  11928. return peer;
  11929. }
  11930. static void __devinit tg3_init_coal(struct tg3 *tp)
  11931. {
  11932. struct ethtool_coalesce *ec = &tp->coal;
  11933. memset(ec, 0, sizeof(*ec));
  11934. ec->cmd = ETHTOOL_GCOALESCE;
  11935. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11936. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11937. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11938. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11939. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11940. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11941. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11942. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11943. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11944. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11945. HOSTCC_MODE_CLRTICK_TXBD)) {
  11946. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11947. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11948. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11949. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11950. }
  11951. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11952. ec->rx_coalesce_usecs_irq = 0;
  11953. ec->tx_coalesce_usecs_irq = 0;
  11954. ec->stats_block_coalesce_usecs = 0;
  11955. }
  11956. }
  11957. static const struct net_device_ops tg3_netdev_ops = {
  11958. .ndo_open = tg3_open,
  11959. .ndo_stop = tg3_close,
  11960. .ndo_start_xmit = tg3_start_xmit,
  11961. .ndo_get_stats = tg3_get_stats,
  11962. .ndo_validate_addr = eth_validate_addr,
  11963. .ndo_set_multicast_list = tg3_set_rx_mode,
  11964. .ndo_set_mac_address = tg3_set_mac_addr,
  11965. .ndo_do_ioctl = tg3_ioctl,
  11966. .ndo_tx_timeout = tg3_tx_timeout,
  11967. .ndo_change_mtu = tg3_change_mtu,
  11968. #if TG3_VLAN_TAG_USED
  11969. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11970. #endif
  11971. #ifdef CONFIG_NET_POLL_CONTROLLER
  11972. .ndo_poll_controller = tg3_poll_controller,
  11973. #endif
  11974. };
  11975. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11976. .ndo_open = tg3_open,
  11977. .ndo_stop = tg3_close,
  11978. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11979. .ndo_get_stats = tg3_get_stats,
  11980. .ndo_validate_addr = eth_validate_addr,
  11981. .ndo_set_multicast_list = tg3_set_rx_mode,
  11982. .ndo_set_mac_address = tg3_set_mac_addr,
  11983. .ndo_do_ioctl = tg3_ioctl,
  11984. .ndo_tx_timeout = tg3_tx_timeout,
  11985. .ndo_change_mtu = tg3_change_mtu,
  11986. #if TG3_VLAN_TAG_USED
  11987. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11988. #endif
  11989. #ifdef CONFIG_NET_POLL_CONTROLLER
  11990. .ndo_poll_controller = tg3_poll_controller,
  11991. #endif
  11992. };
  11993. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11994. const struct pci_device_id *ent)
  11995. {
  11996. static int tg3_version_printed = 0;
  11997. struct net_device *dev;
  11998. struct tg3 *tp;
  11999. int i, err, pm_cap;
  12000. u32 sndmbx, rcvmbx, intmbx;
  12001. char str[40];
  12002. u64 dma_mask, persist_dma_mask;
  12003. if (tg3_version_printed++ == 0)
  12004. printk(KERN_INFO "%s", version);
  12005. err = pci_enable_device(pdev);
  12006. if (err) {
  12007. printk(KERN_ERR PFX "Cannot enable PCI device, "
  12008. "aborting.\n");
  12009. return err;
  12010. }
  12011. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12012. if (err) {
  12013. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  12014. "aborting.\n");
  12015. goto err_out_disable_pdev;
  12016. }
  12017. pci_set_master(pdev);
  12018. /* Find power-management capability. */
  12019. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12020. if (pm_cap == 0) {
  12021. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  12022. "aborting.\n");
  12023. err = -EIO;
  12024. goto err_out_free_res;
  12025. }
  12026. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12027. if (!dev) {
  12028. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  12029. err = -ENOMEM;
  12030. goto err_out_free_res;
  12031. }
  12032. SET_NETDEV_DEV(dev, &pdev->dev);
  12033. #if TG3_VLAN_TAG_USED
  12034. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12035. #endif
  12036. tp = netdev_priv(dev);
  12037. tp->pdev = pdev;
  12038. tp->dev = dev;
  12039. tp->pm_cap = pm_cap;
  12040. tp->rx_mode = TG3_DEF_RX_MODE;
  12041. tp->tx_mode = TG3_DEF_TX_MODE;
  12042. if (tg3_debug > 0)
  12043. tp->msg_enable = tg3_debug;
  12044. else
  12045. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12046. /* The word/byte swap controls here control register access byte
  12047. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12048. * setting below.
  12049. */
  12050. tp->misc_host_ctrl =
  12051. MISC_HOST_CTRL_MASK_PCI_INT |
  12052. MISC_HOST_CTRL_WORD_SWAP |
  12053. MISC_HOST_CTRL_INDIR_ACCESS |
  12054. MISC_HOST_CTRL_PCISTATE_RW;
  12055. /* The NONFRM (non-frame) byte/word swap controls take effect
  12056. * on descriptor entries, anything which isn't packet data.
  12057. *
  12058. * The StrongARM chips on the board (one for tx, one for rx)
  12059. * are running in big-endian mode.
  12060. */
  12061. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12062. GRC_MODE_WSWAP_NONFRM_DATA);
  12063. #ifdef __BIG_ENDIAN
  12064. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12065. #endif
  12066. spin_lock_init(&tp->lock);
  12067. spin_lock_init(&tp->indirect_lock);
  12068. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12069. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12070. if (!tp->regs) {
  12071. printk(KERN_ERR PFX "Cannot map device registers, "
  12072. "aborting.\n");
  12073. err = -ENOMEM;
  12074. goto err_out_free_dev;
  12075. }
  12076. tg3_init_link_config(tp);
  12077. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12078. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12079. dev->ethtool_ops = &tg3_ethtool_ops;
  12080. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12081. dev->irq = pdev->irq;
  12082. err = tg3_get_invariants(tp);
  12083. if (err) {
  12084. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  12085. "aborting.\n");
  12086. goto err_out_iounmap;
  12087. }
  12088. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12089. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  12090. dev->netdev_ops = &tg3_netdev_ops;
  12091. else
  12092. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12093. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12094. * device behind the EPB cannot support DMA addresses > 40-bit.
  12095. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12096. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12097. * do DMA address check in tg3_start_xmit().
  12098. */
  12099. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12100. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12101. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12102. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12103. #ifdef CONFIG_HIGHMEM
  12104. dma_mask = DMA_BIT_MASK(64);
  12105. #endif
  12106. } else
  12107. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12108. /* Configure DMA attributes. */
  12109. if (dma_mask > DMA_BIT_MASK(32)) {
  12110. err = pci_set_dma_mask(pdev, dma_mask);
  12111. if (!err) {
  12112. dev->features |= NETIF_F_HIGHDMA;
  12113. err = pci_set_consistent_dma_mask(pdev,
  12114. persist_dma_mask);
  12115. if (err < 0) {
  12116. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  12117. "DMA for consistent allocations\n");
  12118. goto err_out_iounmap;
  12119. }
  12120. }
  12121. }
  12122. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12123. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12124. if (err) {
  12125. printk(KERN_ERR PFX "No usable DMA configuration, "
  12126. "aborting.\n");
  12127. goto err_out_iounmap;
  12128. }
  12129. }
  12130. tg3_init_bufmgr_config(tp);
  12131. /* Selectively allow TSO based on operating conditions */
  12132. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12133. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12134. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12135. else {
  12136. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12137. tp->fw_needed = NULL;
  12138. }
  12139. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12140. tp->fw_needed = FIRMWARE_TG3;
  12141. /* TSO is on by default on chips that support hardware TSO.
  12142. * Firmware TSO on older chips gives lower performance, so it
  12143. * is off by default, but can be enabled using ethtool.
  12144. */
  12145. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12146. (dev->features & NETIF_F_IP_CSUM))
  12147. dev->features |= NETIF_F_TSO;
  12148. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12149. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12150. if (dev->features & NETIF_F_IPV6_CSUM)
  12151. dev->features |= NETIF_F_TSO6;
  12152. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12153. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12154. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12155. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12156. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12157. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12158. dev->features |= NETIF_F_TSO_ECN;
  12159. }
  12160. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12161. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12162. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12163. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12164. tp->rx_pending = 63;
  12165. }
  12166. err = tg3_get_device_address(tp);
  12167. if (err) {
  12168. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  12169. "aborting.\n");
  12170. goto err_out_iounmap;
  12171. }
  12172. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12173. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12174. if (!tp->aperegs) {
  12175. printk(KERN_ERR PFX "Cannot map APE registers, "
  12176. "aborting.\n");
  12177. err = -ENOMEM;
  12178. goto err_out_iounmap;
  12179. }
  12180. tg3_ape_lock_init(tp);
  12181. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12182. tg3_read_dash_ver(tp);
  12183. }
  12184. /*
  12185. * Reset chip in case UNDI or EFI driver did not shutdown
  12186. * DMA self test will enable WDMAC and we'll see (spurious)
  12187. * pending DMA on the PCI bus at that point.
  12188. */
  12189. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12190. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12191. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12192. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12193. }
  12194. err = tg3_test_dma(tp);
  12195. if (err) {
  12196. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  12197. goto err_out_apeunmap;
  12198. }
  12199. /* flow control autonegotiation is default behavior */
  12200. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12201. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12202. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12203. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12204. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12205. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  12206. struct tg3_napi *tnapi = &tp->napi[i];
  12207. tnapi->tp = tp;
  12208. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12209. tnapi->int_mbox = intmbx;
  12210. if (i < 4)
  12211. intmbx += 0x8;
  12212. else
  12213. intmbx += 0x4;
  12214. tnapi->consmbox = rcvmbx;
  12215. tnapi->prodmbox = sndmbx;
  12216. if (i) {
  12217. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12218. netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
  12219. } else {
  12220. tnapi->coal_now = HOSTCC_MODE_NOW;
  12221. netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
  12222. }
  12223. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12224. break;
  12225. /*
  12226. * If we support MSIX, we'll be using RSS. If we're using
  12227. * RSS, the first vector only handles link interrupts and the
  12228. * remaining vectors handle rx and tx interrupts. Reuse the
  12229. * mailbox values for the next iteration. The values we setup
  12230. * above are still useful for the single vectored mode.
  12231. */
  12232. if (!i)
  12233. continue;
  12234. rcvmbx += 0x8;
  12235. if (sndmbx & 0x4)
  12236. sndmbx -= 0x4;
  12237. else
  12238. sndmbx += 0xc;
  12239. }
  12240. tg3_init_coal(tp);
  12241. pci_set_drvdata(pdev, dev);
  12242. err = register_netdev(dev);
  12243. if (err) {
  12244. printk(KERN_ERR PFX "Cannot register net device, "
  12245. "aborting.\n");
  12246. goto err_out_apeunmap;
  12247. }
  12248. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12249. dev->name,
  12250. tp->board_part_number,
  12251. tp->pci_chip_rev_id,
  12252. tg3_bus_string(tp, str),
  12253. dev->dev_addr);
  12254. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  12255. struct phy_device *phydev;
  12256. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12257. printk(KERN_INFO
  12258. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12259. tp->dev->name, phydev->drv->name,
  12260. dev_name(&phydev->dev));
  12261. } else
  12262. printk(KERN_INFO
  12263. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  12264. tp->dev->name, tg3_phy_string(tp),
  12265. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  12266. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  12267. "10/100/1000Base-T")),
  12268. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  12269. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12270. dev->name,
  12271. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12272. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12273. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  12274. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12275. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12276. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12277. dev->name, tp->dma_rwctrl,
  12278. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  12279. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  12280. return 0;
  12281. err_out_apeunmap:
  12282. if (tp->aperegs) {
  12283. iounmap(tp->aperegs);
  12284. tp->aperegs = NULL;
  12285. }
  12286. err_out_iounmap:
  12287. if (tp->regs) {
  12288. iounmap(tp->regs);
  12289. tp->regs = NULL;
  12290. }
  12291. err_out_free_dev:
  12292. free_netdev(dev);
  12293. err_out_free_res:
  12294. pci_release_regions(pdev);
  12295. err_out_disable_pdev:
  12296. pci_disable_device(pdev);
  12297. pci_set_drvdata(pdev, NULL);
  12298. return err;
  12299. }
  12300. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12301. {
  12302. struct net_device *dev = pci_get_drvdata(pdev);
  12303. if (dev) {
  12304. struct tg3 *tp = netdev_priv(dev);
  12305. if (tp->fw)
  12306. release_firmware(tp->fw);
  12307. flush_scheduled_work();
  12308. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12309. tg3_phy_fini(tp);
  12310. tg3_mdio_fini(tp);
  12311. }
  12312. unregister_netdev(dev);
  12313. if (tp->aperegs) {
  12314. iounmap(tp->aperegs);
  12315. tp->aperegs = NULL;
  12316. }
  12317. if (tp->regs) {
  12318. iounmap(tp->regs);
  12319. tp->regs = NULL;
  12320. }
  12321. free_netdev(dev);
  12322. pci_release_regions(pdev);
  12323. pci_disable_device(pdev);
  12324. pci_set_drvdata(pdev, NULL);
  12325. }
  12326. }
  12327. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12328. {
  12329. struct net_device *dev = pci_get_drvdata(pdev);
  12330. struct tg3 *tp = netdev_priv(dev);
  12331. pci_power_t target_state;
  12332. int err;
  12333. /* PCI register 4 needs to be saved whether netif_running() or not.
  12334. * MSI address and data need to be saved if using MSI and
  12335. * netif_running().
  12336. */
  12337. pci_save_state(pdev);
  12338. if (!netif_running(dev))
  12339. return 0;
  12340. flush_scheduled_work();
  12341. tg3_phy_stop(tp);
  12342. tg3_netif_stop(tp);
  12343. del_timer_sync(&tp->timer);
  12344. tg3_full_lock(tp, 1);
  12345. tg3_disable_ints(tp);
  12346. tg3_full_unlock(tp);
  12347. netif_device_detach(dev);
  12348. tg3_full_lock(tp, 0);
  12349. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12350. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12351. tg3_full_unlock(tp);
  12352. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12353. err = tg3_set_power_state(tp, target_state);
  12354. if (err) {
  12355. int err2;
  12356. tg3_full_lock(tp, 0);
  12357. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12358. err2 = tg3_restart_hw(tp, 1);
  12359. if (err2)
  12360. goto out;
  12361. tp->timer.expires = jiffies + tp->timer_offset;
  12362. add_timer(&tp->timer);
  12363. netif_device_attach(dev);
  12364. tg3_netif_start(tp);
  12365. out:
  12366. tg3_full_unlock(tp);
  12367. if (!err2)
  12368. tg3_phy_start(tp);
  12369. }
  12370. return err;
  12371. }
  12372. static int tg3_resume(struct pci_dev *pdev)
  12373. {
  12374. struct net_device *dev = pci_get_drvdata(pdev);
  12375. struct tg3 *tp = netdev_priv(dev);
  12376. int err;
  12377. pci_restore_state(tp->pdev);
  12378. if (!netif_running(dev))
  12379. return 0;
  12380. err = tg3_set_power_state(tp, PCI_D0);
  12381. if (err)
  12382. return err;
  12383. netif_device_attach(dev);
  12384. tg3_full_lock(tp, 0);
  12385. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12386. err = tg3_restart_hw(tp, 1);
  12387. if (err)
  12388. goto out;
  12389. tp->timer.expires = jiffies + tp->timer_offset;
  12390. add_timer(&tp->timer);
  12391. tg3_netif_start(tp);
  12392. out:
  12393. tg3_full_unlock(tp);
  12394. if (!err)
  12395. tg3_phy_start(tp);
  12396. return err;
  12397. }
  12398. static struct pci_driver tg3_driver = {
  12399. .name = DRV_MODULE_NAME,
  12400. .id_table = tg3_pci_tbl,
  12401. .probe = tg3_init_one,
  12402. .remove = __devexit_p(tg3_remove_one),
  12403. .suspend = tg3_suspend,
  12404. .resume = tg3_resume
  12405. };
  12406. static int __init tg3_init(void)
  12407. {
  12408. return pci_register_driver(&tg3_driver);
  12409. }
  12410. static void __exit tg3_cleanup(void)
  12411. {
  12412. pci_unregister_driver(&tg3_driver);
  12413. }
  12414. module_init(tg3_init);
  12415. module_exit(tg3_cleanup);