vmx.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. *
  9. * Authors:
  10. * Avi Kivity <avi@qumranet.com>
  11. * Yaniv Kamay <yaniv@qumranet.com>
  12. *
  13. * This work is licensed under the terms of the GNU GPL, version 2. See
  14. * the COPYING file in the top-level directory.
  15. *
  16. */
  17. #include "kvm.h"
  18. #include "vmx.h"
  19. #include "kvm_vmx.h"
  20. #include <linux/module.h>
  21. #include <linux/kernel.h>
  22. #include <linux/mm.h>
  23. #include <linux/highmem.h>
  24. #include <linux/profile.h>
  25. #include <asm/io.h>
  26. #include <asm/desc.h>
  27. #include "segment_descriptor.h"
  28. MODULE_AUTHOR("Qumranet");
  29. MODULE_LICENSE("GPL");
  30. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  31. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  32. #ifdef CONFIG_X86_64
  33. #define HOST_IS_64 1
  34. #else
  35. #define HOST_IS_64 0
  36. #endif
  37. static struct vmcs_descriptor {
  38. int size;
  39. int order;
  40. u32 revision_id;
  41. } vmcs_descriptor;
  42. #define VMX_SEGMENT_FIELD(seg) \
  43. [VCPU_SREG_##seg] = { \
  44. .selector = GUEST_##seg##_SELECTOR, \
  45. .base = GUEST_##seg##_BASE, \
  46. .limit = GUEST_##seg##_LIMIT, \
  47. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  48. }
  49. static struct kvm_vmx_segment_field {
  50. unsigned selector;
  51. unsigned base;
  52. unsigned limit;
  53. unsigned ar_bytes;
  54. } kvm_vmx_segment_fields[] = {
  55. VMX_SEGMENT_FIELD(CS),
  56. VMX_SEGMENT_FIELD(DS),
  57. VMX_SEGMENT_FIELD(ES),
  58. VMX_SEGMENT_FIELD(FS),
  59. VMX_SEGMENT_FIELD(GS),
  60. VMX_SEGMENT_FIELD(SS),
  61. VMX_SEGMENT_FIELD(TR),
  62. VMX_SEGMENT_FIELD(LDTR),
  63. };
  64. static const u32 vmx_msr_index[] = {
  65. #ifdef CONFIG_X86_64
  66. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR, MSR_KERNEL_GS_BASE,
  67. #endif
  68. MSR_EFER, MSR_K6_STAR,
  69. };
  70. #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
  71. static inline int is_page_fault(u32 intr_info)
  72. {
  73. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  74. INTR_INFO_VALID_MASK)) ==
  75. (INTR_TYPE_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  76. }
  77. static inline int is_external_interrupt(u32 intr_info)
  78. {
  79. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  80. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  81. }
  82. static struct vmx_msr_entry *find_msr_entry(struct kvm_vcpu *vcpu, u32 msr)
  83. {
  84. int i;
  85. for (i = 0; i < vcpu->nmsrs; ++i)
  86. if (vcpu->guest_msrs[i].index == msr)
  87. return &vcpu->guest_msrs[i];
  88. return NULL;
  89. }
  90. static void vmcs_clear(struct vmcs *vmcs)
  91. {
  92. u64 phys_addr = __pa(vmcs);
  93. u8 error;
  94. asm volatile (ASM_VMX_VMCLEAR_RAX "; setna %0"
  95. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  96. : "cc", "memory");
  97. if (error)
  98. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  99. vmcs, phys_addr);
  100. }
  101. static void __vcpu_clear(void *arg)
  102. {
  103. struct kvm_vcpu *vcpu = arg;
  104. int cpu = raw_smp_processor_id();
  105. if (vcpu->cpu == cpu)
  106. vmcs_clear(vcpu->vmcs);
  107. if (per_cpu(current_vmcs, cpu) == vcpu->vmcs)
  108. per_cpu(current_vmcs, cpu) = NULL;
  109. }
  110. static void vcpu_clear(struct kvm_vcpu *vcpu)
  111. {
  112. if (vcpu->cpu != raw_smp_processor_id() && vcpu->cpu != -1)
  113. smp_call_function_single(vcpu->cpu, __vcpu_clear, vcpu, 0, 1);
  114. else
  115. __vcpu_clear(vcpu);
  116. vcpu->launched = 0;
  117. }
  118. static unsigned long vmcs_readl(unsigned long field)
  119. {
  120. unsigned long value;
  121. asm volatile (ASM_VMX_VMREAD_RDX_RAX
  122. : "=a"(value) : "d"(field) : "cc");
  123. return value;
  124. }
  125. static u16 vmcs_read16(unsigned long field)
  126. {
  127. return vmcs_readl(field);
  128. }
  129. static u32 vmcs_read32(unsigned long field)
  130. {
  131. return vmcs_readl(field);
  132. }
  133. static u64 vmcs_read64(unsigned long field)
  134. {
  135. #ifdef CONFIG_X86_64
  136. return vmcs_readl(field);
  137. #else
  138. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  139. #endif
  140. }
  141. static noinline void vmwrite_error(unsigned long field, unsigned long value)
  142. {
  143. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  144. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  145. dump_stack();
  146. }
  147. static void vmcs_writel(unsigned long field, unsigned long value)
  148. {
  149. u8 error;
  150. asm volatile (ASM_VMX_VMWRITE_RAX_RDX "; setna %0"
  151. : "=q"(error) : "a"(value), "d"(field) : "cc" );
  152. if (unlikely(error))
  153. vmwrite_error(field, value);
  154. }
  155. static void vmcs_write16(unsigned long field, u16 value)
  156. {
  157. vmcs_writel(field, value);
  158. }
  159. static void vmcs_write32(unsigned long field, u32 value)
  160. {
  161. vmcs_writel(field, value);
  162. }
  163. static void vmcs_write64(unsigned long field, u64 value)
  164. {
  165. #ifdef CONFIG_X86_64
  166. vmcs_writel(field, value);
  167. #else
  168. vmcs_writel(field, value);
  169. asm volatile ("");
  170. vmcs_writel(field+1, value >> 32);
  171. #endif
  172. }
  173. /*
  174. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  175. * vcpu mutex is already taken.
  176. */
  177. static struct kvm_vcpu *vmx_vcpu_load(struct kvm_vcpu *vcpu)
  178. {
  179. u64 phys_addr = __pa(vcpu->vmcs);
  180. int cpu;
  181. cpu = get_cpu();
  182. if (vcpu->cpu != cpu)
  183. vcpu_clear(vcpu);
  184. if (per_cpu(current_vmcs, cpu) != vcpu->vmcs) {
  185. u8 error;
  186. per_cpu(current_vmcs, cpu) = vcpu->vmcs;
  187. asm volatile (ASM_VMX_VMPTRLD_RAX "; setna %0"
  188. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  189. : "cc");
  190. if (error)
  191. printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
  192. vcpu->vmcs, phys_addr);
  193. }
  194. if (vcpu->cpu != cpu) {
  195. struct descriptor_table dt;
  196. unsigned long sysenter_esp;
  197. vcpu->cpu = cpu;
  198. /*
  199. * Linux uses per-cpu TSS and GDT, so set these when switching
  200. * processors.
  201. */
  202. vmcs_writel(HOST_TR_BASE, read_tr_base()); /* 22.2.4 */
  203. get_gdt(&dt);
  204. vmcs_writel(HOST_GDTR_BASE, dt.base); /* 22.2.4 */
  205. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  206. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  207. }
  208. return vcpu;
  209. }
  210. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  211. {
  212. put_cpu();
  213. }
  214. static void vmx_vcpu_decache(struct kvm_vcpu *vcpu)
  215. {
  216. vcpu_clear(vcpu);
  217. }
  218. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  219. {
  220. return vmcs_readl(GUEST_RFLAGS);
  221. }
  222. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  223. {
  224. vmcs_writel(GUEST_RFLAGS, rflags);
  225. }
  226. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  227. {
  228. unsigned long rip;
  229. u32 interruptibility;
  230. rip = vmcs_readl(GUEST_RIP);
  231. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  232. vmcs_writel(GUEST_RIP, rip);
  233. /*
  234. * We emulated an instruction, so temporary interrupt blocking
  235. * should be removed, if set.
  236. */
  237. interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  238. if (interruptibility & 3)
  239. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  240. interruptibility & ~3);
  241. vcpu->interrupt_window_open = 1;
  242. }
  243. static void vmx_inject_gp(struct kvm_vcpu *vcpu, unsigned error_code)
  244. {
  245. printk(KERN_DEBUG "inject_general_protection: rip 0x%lx\n",
  246. vmcs_readl(GUEST_RIP));
  247. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  248. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  249. GP_VECTOR |
  250. INTR_TYPE_EXCEPTION |
  251. INTR_INFO_DELIEVER_CODE_MASK |
  252. INTR_INFO_VALID_MASK);
  253. }
  254. /*
  255. * reads and returns guest's timestamp counter "register"
  256. * guest_tsc = host_tsc + tsc_offset -- 21.3
  257. */
  258. static u64 guest_read_tsc(void)
  259. {
  260. u64 host_tsc, tsc_offset;
  261. rdtscll(host_tsc);
  262. tsc_offset = vmcs_read64(TSC_OFFSET);
  263. return host_tsc + tsc_offset;
  264. }
  265. /*
  266. * writes 'guest_tsc' into guest's timestamp counter "register"
  267. * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
  268. */
  269. static void guest_write_tsc(u64 guest_tsc)
  270. {
  271. u64 host_tsc;
  272. rdtscll(host_tsc);
  273. vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
  274. }
  275. static void reload_tss(void)
  276. {
  277. #ifndef CONFIG_X86_64
  278. /*
  279. * VT restores TR but not its size. Useless.
  280. */
  281. struct descriptor_table gdt;
  282. struct segment_descriptor *descs;
  283. get_gdt(&gdt);
  284. descs = (void *)gdt.base;
  285. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  286. load_TR_desc();
  287. #endif
  288. }
  289. /*
  290. * Reads an msr value (of 'msr_index') into 'pdata'.
  291. * Returns 0 on success, non-0 otherwise.
  292. * Assumes vcpu_load() was already called.
  293. */
  294. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  295. {
  296. u64 data;
  297. struct vmx_msr_entry *msr;
  298. if (!pdata) {
  299. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  300. return -EINVAL;
  301. }
  302. switch (msr_index) {
  303. #ifdef CONFIG_X86_64
  304. case MSR_FS_BASE:
  305. data = vmcs_readl(GUEST_FS_BASE);
  306. break;
  307. case MSR_GS_BASE:
  308. data = vmcs_readl(GUEST_GS_BASE);
  309. break;
  310. case MSR_EFER:
  311. return kvm_get_msr_common(vcpu, msr_index, pdata);
  312. #endif
  313. case MSR_IA32_TIME_STAMP_COUNTER:
  314. data = guest_read_tsc();
  315. break;
  316. case MSR_IA32_SYSENTER_CS:
  317. data = vmcs_read32(GUEST_SYSENTER_CS);
  318. break;
  319. case MSR_IA32_SYSENTER_EIP:
  320. data = vmcs_read32(GUEST_SYSENTER_EIP);
  321. break;
  322. case MSR_IA32_SYSENTER_ESP:
  323. data = vmcs_read32(GUEST_SYSENTER_ESP);
  324. break;
  325. default:
  326. msr = find_msr_entry(vcpu, msr_index);
  327. if (msr) {
  328. data = msr->data;
  329. break;
  330. }
  331. return kvm_get_msr_common(vcpu, msr_index, pdata);
  332. }
  333. *pdata = data;
  334. return 0;
  335. }
  336. /*
  337. * Writes msr value into into the appropriate "register".
  338. * Returns 0 on success, non-0 otherwise.
  339. * Assumes vcpu_load() was already called.
  340. */
  341. static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  342. {
  343. struct vmx_msr_entry *msr;
  344. switch (msr_index) {
  345. #ifdef CONFIG_X86_64
  346. case MSR_EFER:
  347. return kvm_set_msr_common(vcpu, msr_index, data);
  348. case MSR_FS_BASE:
  349. vmcs_writel(GUEST_FS_BASE, data);
  350. break;
  351. case MSR_GS_BASE:
  352. vmcs_writel(GUEST_GS_BASE, data);
  353. break;
  354. #endif
  355. case MSR_IA32_SYSENTER_CS:
  356. vmcs_write32(GUEST_SYSENTER_CS, data);
  357. break;
  358. case MSR_IA32_SYSENTER_EIP:
  359. vmcs_write32(GUEST_SYSENTER_EIP, data);
  360. break;
  361. case MSR_IA32_SYSENTER_ESP:
  362. vmcs_write32(GUEST_SYSENTER_ESP, data);
  363. break;
  364. case MSR_IA32_TIME_STAMP_COUNTER:
  365. guest_write_tsc(data);
  366. break;
  367. default:
  368. msr = find_msr_entry(vcpu, msr_index);
  369. if (msr) {
  370. msr->data = data;
  371. break;
  372. }
  373. return kvm_set_msr_common(vcpu, msr_index, data);
  374. msr->data = data;
  375. break;
  376. }
  377. return 0;
  378. }
  379. /*
  380. * Sync the rsp and rip registers into the vcpu structure. This allows
  381. * registers to be accessed by indexing vcpu->regs.
  382. */
  383. static void vcpu_load_rsp_rip(struct kvm_vcpu *vcpu)
  384. {
  385. vcpu->regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  386. vcpu->rip = vmcs_readl(GUEST_RIP);
  387. }
  388. /*
  389. * Syncs rsp and rip back into the vmcs. Should be called after possible
  390. * modification.
  391. */
  392. static void vcpu_put_rsp_rip(struct kvm_vcpu *vcpu)
  393. {
  394. vmcs_writel(GUEST_RSP, vcpu->regs[VCPU_REGS_RSP]);
  395. vmcs_writel(GUEST_RIP, vcpu->rip);
  396. }
  397. static int set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
  398. {
  399. unsigned long dr7 = 0x400;
  400. u32 exception_bitmap;
  401. int old_singlestep;
  402. exception_bitmap = vmcs_read32(EXCEPTION_BITMAP);
  403. old_singlestep = vcpu->guest_debug.singlestep;
  404. vcpu->guest_debug.enabled = dbg->enabled;
  405. if (vcpu->guest_debug.enabled) {
  406. int i;
  407. dr7 |= 0x200; /* exact */
  408. for (i = 0; i < 4; ++i) {
  409. if (!dbg->breakpoints[i].enabled)
  410. continue;
  411. vcpu->guest_debug.bp[i] = dbg->breakpoints[i].address;
  412. dr7 |= 2 << (i*2); /* global enable */
  413. dr7 |= 0 << (i*4+16); /* execution breakpoint */
  414. }
  415. exception_bitmap |= (1u << 1); /* Trap debug exceptions */
  416. vcpu->guest_debug.singlestep = dbg->singlestep;
  417. } else {
  418. exception_bitmap &= ~(1u << 1); /* Ignore debug exceptions */
  419. vcpu->guest_debug.singlestep = 0;
  420. }
  421. if (old_singlestep && !vcpu->guest_debug.singlestep) {
  422. unsigned long flags;
  423. flags = vmcs_readl(GUEST_RFLAGS);
  424. flags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  425. vmcs_writel(GUEST_RFLAGS, flags);
  426. }
  427. vmcs_write32(EXCEPTION_BITMAP, exception_bitmap);
  428. vmcs_writel(GUEST_DR7, dr7);
  429. return 0;
  430. }
  431. static __init int cpu_has_kvm_support(void)
  432. {
  433. unsigned long ecx = cpuid_ecx(1);
  434. return test_bit(5, &ecx); /* CPUID.1:ECX.VMX[bit 5] -> VT */
  435. }
  436. static __init int vmx_disabled_by_bios(void)
  437. {
  438. u64 msr;
  439. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  440. return (msr & 5) == 1; /* locked but not enabled */
  441. }
  442. static void hardware_enable(void *garbage)
  443. {
  444. int cpu = raw_smp_processor_id();
  445. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  446. u64 old;
  447. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  448. if ((old & 5) != 5)
  449. /* enable and lock */
  450. wrmsrl(MSR_IA32_FEATURE_CONTROL, old | 5);
  451. write_cr4(read_cr4() | CR4_VMXE); /* FIXME: not cpu hotplug safe */
  452. asm volatile (ASM_VMX_VMXON_RAX : : "a"(&phys_addr), "m"(phys_addr)
  453. : "memory", "cc");
  454. }
  455. static void hardware_disable(void *garbage)
  456. {
  457. asm volatile (ASM_VMX_VMXOFF : : : "cc");
  458. }
  459. static __init void setup_vmcs_descriptor(void)
  460. {
  461. u32 vmx_msr_low, vmx_msr_high;
  462. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  463. vmcs_descriptor.size = vmx_msr_high & 0x1fff;
  464. vmcs_descriptor.order = get_order(vmcs_descriptor.size);
  465. vmcs_descriptor.revision_id = vmx_msr_low;
  466. }
  467. static struct vmcs *alloc_vmcs_cpu(int cpu)
  468. {
  469. int node = cpu_to_node(cpu);
  470. struct page *pages;
  471. struct vmcs *vmcs;
  472. pages = alloc_pages_node(node, GFP_KERNEL, vmcs_descriptor.order);
  473. if (!pages)
  474. return NULL;
  475. vmcs = page_address(pages);
  476. memset(vmcs, 0, vmcs_descriptor.size);
  477. vmcs->revision_id = vmcs_descriptor.revision_id; /* vmcs revision id */
  478. return vmcs;
  479. }
  480. static struct vmcs *alloc_vmcs(void)
  481. {
  482. return alloc_vmcs_cpu(raw_smp_processor_id());
  483. }
  484. static void free_vmcs(struct vmcs *vmcs)
  485. {
  486. free_pages((unsigned long)vmcs, vmcs_descriptor.order);
  487. }
  488. static __exit void free_kvm_area(void)
  489. {
  490. int cpu;
  491. for_each_online_cpu(cpu)
  492. free_vmcs(per_cpu(vmxarea, cpu));
  493. }
  494. extern struct vmcs *alloc_vmcs_cpu(int cpu);
  495. static __init int alloc_kvm_area(void)
  496. {
  497. int cpu;
  498. for_each_online_cpu(cpu) {
  499. struct vmcs *vmcs;
  500. vmcs = alloc_vmcs_cpu(cpu);
  501. if (!vmcs) {
  502. free_kvm_area();
  503. return -ENOMEM;
  504. }
  505. per_cpu(vmxarea, cpu) = vmcs;
  506. }
  507. return 0;
  508. }
  509. static __init int hardware_setup(void)
  510. {
  511. setup_vmcs_descriptor();
  512. return alloc_kvm_area();
  513. }
  514. static __exit void hardware_unsetup(void)
  515. {
  516. free_kvm_area();
  517. }
  518. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  519. {
  520. if (vcpu->rmode.active)
  521. vmcs_write32(EXCEPTION_BITMAP, ~0);
  522. else
  523. vmcs_write32(EXCEPTION_BITMAP, 1 << PF_VECTOR);
  524. }
  525. static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
  526. {
  527. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  528. if (vmcs_readl(sf->base) == save->base) {
  529. vmcs_write16(sf->selector, save->selector);
  530. vmcs_writel(sf->base, save->base);
  531. vmcs_write32(sf->limit, save->limit);
  532. vmcs_write32(sf->ar_bytes, save->ar);
  533. } else {
  534. u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
  535. << AR_DPL_SHIFT;
  536. vmcs_write32(sf->ar_bytes, 0x93 | dpl);
  537. }
  538. }
  539. static void enter_pmode(struct kvm_vcpu *vcpu)
  540. {
  541. unsigned long flags;
  542. vcpu->rmode.active = 0;
  543. vmcs_writel(GUEST_TR_BASE, vcpu->rmode.tr.base);
  544. vmcs_write32(GUEST_TR_LIMIT, vcpu->rmode.tr.limit);
  545. vmcs_write32(GUEST_TR_AR_BYTES, vcpu->rmode.tr.ar);
  546. flags = vmcs_readl(GUEST_RFLAGS);
  547. flags &= ~(IOPL_MASK | X86_EFLAGS_VM);
  548. flags |= (vcpu->rmode.save_iopl << IOPL_SHIFT);
  549. vmcs_writel(GUEST_RFLAGS, flags);
  550. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~CR4_VME_MASK) |
  551. (vmcs_readl(CR4_READ_SHADOW) & CR4_VME_MASK));
  552. update_exception_bitmap(vcpu);
  553. fix_pmode_dataseg(VCPU_SREG_ES, &vcpu->rmode.es);
  554. fix_pmode_dataseg(VCPU_SREG_DS, &vcpu->rmode.ds);
  555. fix_pmode_dataseg(VCPU_SREG_GS, &vcpu->rmode.gs);
  556. fix_pmode_dataseg(VCPU_SREG_FS, &vcpu->rmode.fs);
  557. vmcs_write16(GUEST_SS_SELECTOR, 0);
  558. vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
  559. vmcs_write16(GUEST_CS_SELECTOR,
  560. vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
  561. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  562. }
  563. static int rmode_tss_base(struct kvm* kvm)
  564. {
  565. gfn_t base_gfn = kvm->memslots[0].base_gfn + kvm->memslots[0].npages - 3;
  566. return base_gfn << PAGE_SHIFT;
  567. }
  568. static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
  569. {
  570. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  571. save->selector = vmcs_read16(sf->selector);
  572. save->base = vmcs_readl(sf->base);
  573. save->limit = vmcs_read32(sf->limit);
  574. save->ar = vmcs_read32(sf->ar_bytes);
  575. vmcs_write16(sf->selector, vmcs_readl(sf->base) >> 4);
  576. vmcs_write32(sf->limit, 0xffff);
  577. vmcs_write32(sf->ar_bytes, 0xf3);
  578. }
  579. static void enter_rmode(struct kvm_vcpu *vcpu)
  580. {
  581. unsigned long flags;
  582. vcpu->rmode.active = 1;
  583. vcpu->rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
  584. vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
  585. vcpu->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
  586. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  587. vcpu->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
  588. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  589. flags = vmcs_readl(GUEST_RFLAGS);
  590. vcpu->rmode.save_iopl = (flags & IOPL_MASK) >> IOPL_SHIFT;
  591. flags |= IOPL_MASK | X86_EFLAGS_VM;
  592. vmcs_writel(GUEST_RFLAGS, flags);
  593. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | CR4_VME_MASK);
  594. update_exception_bitmap(vcpu);
  595. vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
  596. vmcs_write32(GUEST_SS_LIMIT, 0xffff);
  597. vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
  598. vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
  599. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  600. vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
  601. fix_rmode_seg(VCPU_SREG_ES, &vcpu->rmode.es);
  602. fix_rmode_seg(VCPU_SREG_DS, &vcpu->rmode.ds);
  603. fix_rmode_seg(VCPU_SREG_GS, &vcpu->rmode.gs);
  604. fix_rmode_seg(VCPU_SREG_FS, &vcpu->rmode.fs);
  605. }
  606. #ifdef CONFIG_X86_64
  607. static void enter_lmode(struct kvm_vcpu *vcpu)
  608. {
  609. u32 guest_tr_ar;
  610. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  611. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  612. printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
  613. __FUNCTION__);
  614. vmcs_write32(GUEST_TR_AR_BYTES,
  615. (guest_tr_ar & ~AR_TYPE_MASK)
  616. | AR_TYPE_BUSY_64_TSS);
  617. }
  618. vcpu->shadow_efer |= EFER_LMA;
  619. find_msr_entry(vcpu, MSR_EFER)->data |= EFER_LMA | EFER_LME;
  620. vmcs_write32(VM_ENTRY_CONTROLS,
  621. vmcs_read32(VM_ENTRY_CONTROLS)
  622. | VM_ENTRY_CONTROLS_IA32E_MASK);
  623. }
  624. static void exit_lmode(struct kvm_vcpu *vcpu)
  625. {
  626. vcpu->shadow_efer &= ~EFER_LMA;
  627. vmcs_write32(VM_ENTRY_CONTROLS,
  628. vmcs_read32(VM_ENTRY_CONTROLS)
  629. & ~VM_ENTRY_CONTROLS_IA32E_MASK);
  630. }
  631. #endif
  632. static void vmx_decache_cr0_cr4_guest_bits(struct kvm_vcpu *vcpu)
  633. {
  634. vcpu->cr0 &= KVM_GUEST_CR0_MASK;
  635. vcpu->cr0 |= vmcs_readl(GUEST_CR0) & ~KVM_GUEST_CR0_MASK;
  636. vcpu->cr4 &= KVM_GUEST_CR4_MASK;
  637. vcpu->cr4 |= vmcs_readl(GUEST_CR4) & ~KVM_GUEST_CR4_MASK;
  638. }
  639. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  640. {
  641. if (vcpu->rmode.active && (cr0 & CR0_PE_MASK))
  642. enter_pmode(vcpu);
  643. if (!vcpu->rmode.active && !(cr0 & CR0_PE_MASK))
  644. enter_rmode(vcpu);
  645. #ifdef CONFIG_X86_64
  646. if (vcpu->shadow_efer & EFER_LME) {
  647. if (!is_paging(vcpu) && (cr0 & CR0_PG_MASK))
  648. enter_lmode(vcpu);
  649. if (is_paging(vcpu) && !(cr0 & CR0_PG_MASK))
  650. exit_lmode(vcpu);
  651. }
  652. #endif
  653. vmcs_writel(CR0_READ_SHADOW, cr0);
  654. vmcs_writel(GUEST_CR0,
  655. (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON);
  656. vcpu->cr0 = cr0;
  657. }
  658. /*
  659. * Used when restoring the VM to avoid corrupting segment registers
  660. */
  661. static void vmx_set_cr0_no_modeswitch(struct kvm_vcpu *vcpu, unsigned long cr0)
  662. {
  663. if (!vcpu->rmode.active && !(cr0 & CR0_PE_MASK))
  664. enter_rmode(vcpu);
  665. vcpu->rmode.active = ((cr0 & CR0_PE_MASK) == 0);
  666. update_exception_bitmap(vcpu);
  667. vmcs_writel(CR0_READ_SHADOW, cr0);
  668. vmcs_writel(GUEST_CR0,
  669. (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON);
  670. vcpu->cr0 = cr0;
  671. }
  672. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  673. {
  674. vmcs_writel(GUEST_CR3, cr3);
  675. }
  676. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  677. {
  678. vmcs_writel(CR4_READ_SHADOW, cr4);
  679. vmcs_writel(GUEST_CR4, cr4 | (vcpu->rmode.active ?
  680. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON));
  681. vcpu->cr4 = cr4;
  682. }
  683. #ifdef CONFIG_X86_64
  684. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  685. {
  686. struct vmx_msr_entry *msr = find_msr_entry(vcpu, MSR_EFER);
  687. vcpu->shadow_efer = efer;
  688. if (efer & EFER_LMA) {
  689. vmcs_write32(VM_ENTRY_CONTROLS,
  690. vmcs_read32(VM_ENTRY_CONTROLS) |
  691. VM_ENTRY_CONTROLS_IA32E_MASK);
  692. msr->data = efer;
  693. } else {
  694. vmcs_write32(VM_ENTRY_CONTROLS,
  695. vmcs_read32(VM_ENTRY_CONTROLS) &
  696. ~VM_ENTRY_CONTROLS_IA32E_MASK);
  697. msr->data = efer & ~EFER_LME;
  698. }
  699. }
  700. #endif
  701. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  702. {
  703. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  704. return vmcs_readl(sf->base);
  705. }
  706. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  707. struct kvm_segment *var, int seg)
  708. {
  709. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  710. u32 ar;
  711. var->base = vmcs_readl(sf->base);
  712. var->limit = vmcs_read32(sf->limit);
  713. var->selector = vmcs_read16(sf->selector);
  714. ar = vmcs_read32(sf->ar_bytes);
  715. if (ar & AR_UNUSABLE_MASK)
  716. ar = 0;
  717. var->type = ar & 15;
  718. var->s = (ar >> 4) & 1;
  719. var->dpl = (ar >> 5) & 3;
  720. var->present = (ar >> 7) & 1;
  721. var->avl = (ar >> 12) & 1;
  722. var->l = (ar >> 13) & 1;
  723. var->db = (ar >> 14) & 1;
  724. var->g = (ar >> 15) & 1;
  725. var->unusable = (ar >> 16) & 1;
  726. }
  727. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  728. struct kvm_segment *var, int seg)
  729. {
  730. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  731. u32 ar;
  732. vmcs_writel(sf->base, var->base);
  733. vmcs_write32(sf->limit, var->limit);
  734. vmcs_write16(sf->selector, var->selector);
  735. if (var->unusable)
  736. ar = 1 << 16;
  737. else {
  738. ar = var->type & 15;
  739. ar |= (var->s & 1) << 4;
  740. ar |= (var->dpl & 3) << 5;
  741. ar |= (var->present & 1) << 7;
  742. ar |= (var->avl & 1) << 12;
  743. ar |= (var->l & 1) << 13;
  744. ar |= (var->db & 1) << 14;
  745. ar |= (var->g & 1) << 15;
  746. }
  747. if (ar == 0) /* a 0 value means unusable */
  748. ar = AR_UNUSABLE_MASK;
  749. vmcs_write32(sf->ar_bytes, ar);
  750. }
  751. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  752. {
  753. u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
  754. *db = (ar >> 14) & 1;
  755. *l = (ar >> 13) & 1;
  756. }
  757. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  758. {
  759. dt->limit = vmcs_read32(GUEST_IDTR_LIMIT);
  760. dt->base = vmcs_readl(GUEST_IDTR_BASE);
  761. }
  762. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  763. {
  764. vmcs_write32(GUEST_IDTR_LIMIT, dt->limit);
  765. vmcs_writel(GUEST_IDTR_BASE, dt->base);
  766. }
  767. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  768. {
  769. dt->limit = vmcs_read32(GUEST_GDTR_LIMIT);
  770. dt->base = vmcs_readl(GUEST_GDTR_BASE);
  771. }
  772. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  773. {
  774. vmcs_write32(GUEST_GDTR_LIMIT, dt->limit);
  775. vmcs_writel(GUEST_GDTR_BASE, dt->base);
  776. }
  777. static int init_rmode_tss(struct kvm* kvm)
  778. {
  779. struct page *p1, *p2, *p3;
  780. gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
  781. char *page;
  782. p1 = _gfn_to_page(kvm, fn++);
  783. p2 = _gfn_to_page(kvm, fn++);
  784. p3 = _gfn_to_page(kvm, fn);
  785. if (!p1 || !p2 || !p3) {
  786. kvm_printf(kvm,"%s: gfn_to_page failed\n", __FUNCTION__);
  787. return 0;
  788. }
  789. page = kmap_atomic(p1, KM_USER0);
  790. memset(page, 0, PAGE_SIZE);
  791. *(u16*)(page + 0x66) = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  792. kunmap_atomic(page, KM_USER0);
  793. page = kmap_atomic(p2, KM_USER0);
  794. memset(page, 0, PAGE_SIZE);
  795. kunmap_atomic(page, KM_USER0);
  796. page = kmap_atomic(p3, KM_USER0);
  797. memset(page, 0, PAGE_SIZE);
  798. *(page + RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1) = ~0;
  799. kunmap_atomic(page, KM_USER0);
  800. return 1;
  801. }
  802. static void vmcs_write32_fixedbits(u32 msr, u32 vmcs_field, u32 val)
  803. {
  804. u32 msr_high, msr_low;
  805. rdmsr(msr, msr_low, msr_high);
  806. val &= msr_high;
  807. val |= msr_low;
  808. vmcs_write32(vmcs_field, val);
  809. }
  810. static void seg_setup(int seg)
  811. {
  812. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  813. vmcs_write16(sf->selector, 0);
  814. vmcs_writel(sf->base, 0);
  815. vmcs_write32(sf->limit, 0xffff);
  816. vmcs_write32(sf->ar_bytes, 0x93);
  817. }
  818. /*
  819. * Sets up the vmcs for emulated real mode.
  820. */
  821. static int vmx_vcpu_setup(struct kvm_vcpu *vcpu)
  822. {
  823. u32 host_sysenter_cs;
  824. u32 junk;
  825. unsigned long a;
  826. struct descriptor_table dt;
  827. int i;
  828. int ret = 0;
  829. int nr_good_msrs;
  830. extern asmlinkage void kvm_vmx_return(void);
  831. if (!init_rmode_tss(vcpu->kvm)) {
  832. ret = -ENOMEM;
  833. goto out;
  834. }
  835. memset(vcpu->regs, 0, sizeof(vcpu->regs));
  836. vcpu->regs[VCPU_REGS_RDX] = get_rdx_init_val();
  837. vcpu->cr8 = 0;
  838. vcpu->apic_base = 0xfee00000 |
  839. /*for vcpu 0*/ MSR_IA32_APICBASE_BSP |
  840. MSR_IA32_APICBASE_ENABLE;
  841. fx_init(vcpu);
  842. /*
  843. * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
  844. * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
  845. */
  846. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  847. vmcs_writel(GUEST_CS_BASE, 0x000f0000);
  848. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  849. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  850. seg_setup(VCPU_SREG_DS);
  851. seg_setup(VCPU_SREG_ES);
  852. seg_setup(VCPU_SREG_FS);
  853. seg_setup(VCPU_SREG_GS);
  854. seg_setup(VCPU_SREG_SS);
  855. vmcs_write16(GUEST_TR_SELECTOR, 0);
  856. vmcs_writel(GUEST_TR_BASE, 0);
  857. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  858. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  859. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  860. vmcs_writel(GUEST_LDTR_BASE, 0);
  861. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  862. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  863. vmcs_write32(GUEST_SYSENTER_CS, 0);
  864. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  865. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  866. vmcs_writel(GUEST_RFLAGS, 0x02);
  867. vmcs_writel(GUEST_RIP, 0xfff0);
  868. vmcs_writel(GUEST_RSP, 0);
  869. //todo: dr0 = dr1 = dr2 = dr3 = 0; dr6 = 0xffff0ff0
  870. vmcs_writel(GUEST_DR7, 0x400);
  871. vmcs_writel(GUEST_GDTR_BASE, 0);
  872. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  873. vmcs_writel(GUEST_IDTR_BASE, 0);
  874. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  875. vmcs_write32(GUEST_ACTIVITY_STATE, 0);
  876. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  877. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  878. /* I/O */
  879. vmcs_write64(IO_BITMAP_A, 0);
  880. vmcs_write64(IO_BITMAP_B, 0);
  881. guest_write_tsc(0);
  882. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  883. /* Special registers */
  884. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  885. /* Control */
  886. vmcs_write32_fixedbits(MSR_IA32_VMX_PINBASED_CTLS,
  887. PIN_BASED_VM_EXEC_CONTROL,
  888. PIN_BASED_EXT_INTR_MASK /* 20.6.1 */
  889. | PIN_BASED_NMI_EXITING /* 20.6.1 */
  890. );
  891. vmcs_write32_fixedbits(MSR_IA32_VMX_PROCBASED_CTLS,
  892. CPU_BASED_VM_EXEC_CONTROL,
  893. CPU_BASED_HLT_EXITING /* 20.6.2 */
  894. | CPU_BASED_CR8_LOAD_EXITING /* 20.6.2 */
  895. | CPU_BASED_CR8_STORE_EXITING /* 20.6.2 */
  896. | CPU_BASED_UNCOND_IO_EXITING /* 20.6.2 */
  897. | CPU_BASED_MOV_DR_EXITING
  898. | CPU_BASED_USE_TSC_OFFSETING /* 21.3 */
  899. );
  900. vmcs_write32(EXCEPTION_BITMAP, 1 << PF_VECTOR);
  901. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
  902. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
  903. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  904. vmcs_writel(HOST_CR0, read_cr0()); /* 22.2.3 */
  905. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  906. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  907. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  908. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  909. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  910. vmcs_write16(HOST_FS_SELECTOR, read_fs()); /* 22.2.4 */
  911. vmcs_write16(HOST_GS_SELECTOR, read_gs()); /* 22.2.4 */
  912. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  913. #ifdef CONFIG_X86_64
  914. rdmsrl(MSR_FS_BASE, a);
  915. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  916. rdmsrl(MSR_GS_BASE, a);
  917. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  918. #else
  919. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  920. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  921. #endif
  922. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  923. get_idt(&dt);
  924. vmcs_writel(HOST_IDTR_BASE, dt.base); /* 22.2.4 */
  925. vmcs_writel(HOST_RIP, (unsigned long)kvm_vmx_return); /* 22.2.5 */
  926. rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
  927. vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
  928. rdmsrl(MSR_IA32_SYSENTER_ESP, a);
  929. vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
  930. rdmsrl(MSR_IA32_SYSENTER_EIP, a);
  931. vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
  932. for (i = 0; i < NR_VMX_MSR; ++i) {
  933. u32 index = vmx_msr_index[i];
  934. u32 data_low, data_high;
  935. u64 data;
  936. int j = vcpu->nmsrs;
  937. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  938. continue;
  939. if (wrmsr_safe(index, data_low, data_high) < 0)
  940. continue;
  941. data = data_low | ((u64)data_high << 32);
  942. vcpu->host_msrs[j].index = index;
  943. vcpu->host_msrs[j].reserved = 0;
  944. vcpu->host_msrs[j].data = data;
  945. vcpu->guest_msrs[j] = vcpu->host_msrs[j];
  946. ++vcpu->nmsrs;
  947. }
  948. printk(KERN_DEBUG "kvm: msrs: %d\n", vcpu->nmsrs);
  949. nr_good_msrs = vcpu->nmsrs - NR_BAD_MSRS;
  950. vmcs_writel(VM_ENTRY_MSR_LOAD_ADDR,
  951. virt_to_phys(vcpu->guest_msrs + NR_BAD_MSRS));
  952. vmcs_writel(VM_EXIT_MSR_STORE_ADDR,
  953. virt_to_phys(vcpu->guest_msrs + NR_BAD_MSRS));
  954. vmcs_writel(VM_EXIT_MSR_LOAD_ADDR,
  955. virt_to_phys(vcpu->host_msrs + NR_BAD_MSRS));
  956. vmcs_write32_fixedbits(MSR_IA32_VMX_EXIT_CTLS, VM_EXIT_CONTROLS,
  957. (HOST_IS_64 << 9)); /* 22.2,1, 20.7.1 */
  958. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, nr_good_msrs); /* 22.2.2 */
  959. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, nr_good_msrs); /* 22.2.2 */
  960. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, nr_good_msrs); /* 22.2.2 */
  961. /* 22.2.1, 20.8.1 */
  962. vmcs_write32_fixedbits(MSR_IA32_VMX_ENTRY_CTLS,
  963. VM_ENTRY_CONTROLS, 0);
  964. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  965. #ifdef CONFIG_X86_64
  966. vmcs_writel(VIRTUAL_APIC_PAGE_ADDR, 0);
  967. vmcs_writel(TPR_THRESHOLD, 0);
  968. #endif
  969. vmcs_writel(CR0_GUEST_HOST_MASK, KVM_GUEST_CR0_MASK);
  970. vmcs_writel(CR4_GUEST_HOST_MASK, KVM_GUEST_CR4_MASK);
  971. vcpu->cr0 = 0x60000010;
  972. vmx_set_cr0(vcpu, vcpu->cr0); // enter rmode
  973. vmx_set_cr4(vcpu, 0);
  974. #ifdef CONFIG_X86_64
  975. vmx_set_efer(vcpu, 0);
  976. #endif
  977. return 0;
  978. out:
  979. return ret;
  980. }
  981. static void inject_rmode_irq(struct kvm_vcpu *vcpu, int irq)
  982. {
  983. u16 ent[2];
  984. u16 cs;
  985. u16 ip;
  986. unsigned long flags;
  987. unsigned long ss_base = vmcs_readl(GUEST_SS_BASE);
  988. u16 sp = vmcs_readl(GUEST_RSP);
  989. u32 ss_limit = vmcs_read32(GUEST_SS_LIMIT);
  990. if (sp > ss_limit || sp - 6 > sp) {
  991. vcpu_printf(vcpu, "%s: #SS, rsp 0x%lx ss 0x%lx limit 0x%x\n",
  992. __FUNCTION__,
  993. vmcs_readl(GUEST_RSP),
  994. vmcs_readl(GUEST_SS_BASE),
  995. vmcs_read32(GUEST_SS_LIMIT));
  996. return;
  997. }
  998. if (kvm_read_guest(vcpu, irq * sizeof(ent), sizeof(ent), &ent) !=
  999. sizeof(ent)) {
  1000. vcpu_printf(vcpu, "%s: read guest err\n", __FUNCTION__);
  1001. return;
  1002. }
  1003. flags = vmcs_readl(GUEST_RFLAGS);
  1004. cs = vmcs_readl(GUEST_CS_BASE) >> 4;
  1005. ip = vmcs_readl(GUEST_RIP);
  1006. if (kvm_write_guest(vcpu, ss_base + sp - 2, 2, &flags) != 2 ||
  1007. kvm_write_guest(vcpu, ss_base + sp - 4, 2, &cs) != 2 ||
  1008. kvm_write_guest(vcpu, ss_base + sp - 6, 2, &ip) != 2) {
  1009. vcpu_printf(vcpu, "%s: write guest err\n", __FUNCTION__);
  1010. return;
  1011. }
  1012. vmcs_writel(GUEST_RFLAGS, flags &
  1013. ~( X86_EFLAGS_IF | X86_EFLAGS_AC | X86_EFLAGS_TF));
  1014. vmcs_write16(GUEST_CS_SELECTOR, ent[1]) ;
  1015. vmcs_writel(GUEST_CS_BASE, ent[1] << 4);
  1016. vmcs_writel(GUEST_RIP, ent[0]);
  1017. vmcs_writel(GUEST_RSP, (vmcs_readl(GUEST_RSP) & ~0xffff) | (sp - 6));
  1018. }
  1019. static void kvm_do_inject_irq(struct kvm_vcpu *vcpu)
  1020. {
  1021. int word_index = __ffs(vcpu->irq_summary);
  1022. int bit_index = __ffs(vcpu->irq_pending[word_index]);
  1023. int irq = word_index * BITS_PER_LONG + bit_index;
  1024. clear_bit(bit_index, &vcpu->irq_pending[word_index]);
  1025. if (!vcpu->irq_pending[word_index])
  1026. clear_bit(word_index, &vcpu->irq_summary);
  1027. if (vcpu->rmode.active) {
  1028. inject_rmode_irq(vcpu, irq);
  1029. return;
  1030. }
  1031. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1032. irq | INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  1033. }
  1034. static void do_interrupt_requests(struct kvm_vcpu *vcpu,
  1035. struct kvm_run *kvm_run)
  1036. {
  1037. u32 cpu_based_vm_exec_control;
  1038. vcpu->interrupt_window_open =
  1039. ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  1040. (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0);
  1041. if (vcpu->interrupt_window_open &&
  1042. vcpu->irq_summary &&
  1043. !(vmcs_read32(VM_ENTRY_INTR_INFO_FIELD) & INTR_INFO_VALID_MASK))
  1044. /*
  1045. * If interrupts enabled, and not blocked by sti or mov ss. Good.
  1046. */
  1047. kvm_do_inject_irq(vcpu);
  1048. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  1049. if (!vcpu->interrupt_window_open &&
  1050. (vcpu->irq_summary || kvm_run->request_interrupt_window))
  1051. /*
  1052. * Interrupts blocked. Wait for unblock.
  1053. */
  1054. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  1055. else
  1056. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  1057. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  1058. }
  1059. static void kvm_guest_debug_pre(struct kvm_vcpu *vcpu)
  1060. {
  1061. struct kvm_guest_debug *dbg = &vcpu->guest_debug;
  1062. set_debugreg(dbg->bp[0], 0);
  1063. set_debugreg(dbg->bp[1], 1);
  1064. set_debugreg(dbg->bp[2], 2);
  1065. set_debugreg(dbg->bp[3], 3);
  1066. if (dbg->singlestep) {
  1067. unsigned long flags;
  1068. flags = vmcs_readl(GUEST_RFLAGS);
  1069. flags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
  1070. vmcs_writel(GUEST_RFLAGS, flags);
  1071. }
  1072. }
  1073. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  1074. int vec, u32 err_code)
  1075. {
  1076. if (!vcpu->rmode.active)
  1077. return 0;
  1078. if (vec == GP_VECTOR && err_code == 0)
  1079. if (emulate_instruction(vcpu, NULL, 0, 0) == EMULATE_DONE)
  1080. return 1;
  1081. return 0;
  1082. }
  1083. static int handle_exception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1084. {
  1085. u32 intr_info, error_code;
  1086. unsigned long cr2, rip;
  1087. u32 vect_info;
  1088. enum emulation_result er;
  1089. int r;
  1090. vect_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1091. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  1092. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  1093. !is_page_fault(intr_info)) {
  1094. printk(KERN_ERR "%s: unexpected, vectoring info 0x%x "
  1095. "intr info 0x%x\n", __FUNCTION__, vect_info, intr_info);
  1096. }
  1097. if (is_external_interrupt(vect_info)) {
  1098. int irq = vect_info & VECTORING_INFO_VECTOR_MASK;
  1099. set_bit(irq, vcpu->irq_pending);
  1100. set_bit(irq / BITS_PER_LONG, &vcpu->irq_summary);
  1101. }
  1102. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200) { /* nmi */
  1103. asm ("int $2");
  1104. return 1;
  1105. }
  1106. error_code = 0;
  1107. rip = vmcs_readl(GUEST_RIP);
  1108. if (intr_info & INTR_INFO_DELIEVER_CODE_MASK)
  1109. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  1110. if (is_page_fault(intr_info)) {
  1111. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  1112. spin_lock(&vcpu->kvm->lock);
  1113. r = kvm_mmu_page_fault(vcpu, cr2, error_code);
  1114. if (r < 0) {
  1115. spin_unlock(&vcpu->kvm->lock);
  1116. return r;
  1117. }
  1118. if (!r) {
  1119. spin_unlock(&vcpu->kvm->lock);
  1120. return 1;
  1121. }
  1122. er = emulate_instruction(vcpu, kvm_run, cr2, error_code);
  1123. spin_unlock(&vcpu->kvm->lock);
  1124. switch (er) {
  1125. case EMULATE_DONE:
  1126. return 1;
  1127. case EMULATE_DO_MMIO:
  1128. ++kvm_stat.mmio_exits;
  1129. kvm_run->exit_reason = KVM_EXIT_MMIO;
  1130. return 0;
  1131. case EMULATE_FAIL:
  1132. vcpu_printf(vcpu, "%s: emulate fail\n", __FUNCTION__);
  1133. break;
  1134. default:
  1135. BUG();
  1136. }
  1137. }
  1138. if (vcpu->rmode.active &&
  1139. handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
  1140. error_code))
  1141. return 1;
  1142. if ((intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK)) == (INTR_TYPE_EXCEPTION | 1)) {
  1143. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  1144. return 0;
  1145. }
  1146. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  1147. kvm_run->ex.exception = intr_info & INTR_INFO_VECTOR_MASK;
  1148. kvm_run->ex.error_code = error_code;
  1149. return 0;
  1150. }
  1151. static int handle_external_interrupt(struct kvm_vcpu *vcpu,
  1152. struct kvm_run *kvm_run)
  1153. {
  1154. ++kvm_stat.irq_exits;
  1155. return 1;
  1156. }
  1157. static int handle_triple_fault(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1158. {
  1159. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  1160. return 0;
  1161. }
  1162. static int get_io_count(struct kvm_vcpu *vcpu, u64 *count)
  1163. {
  1164. u64 inst;
  1165. gva_t rip;
  1166. int countr_size;
  1167. int i, n;
  1168. if ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_VM)) {
  1169. countr_size = 2;
  1170. } else {
  1171. u32 cs_ar = vmcs_read32(GUEST_CS_AR_BYTES);
  1172. countr_size = (cs_ar & AR_L_MASK) ? 8:
  1173. (cs_ar & AR_DB_MASK) ? 4: 2;
  1174. }
  1175. rip = vmcs_readl(GUEST_RIP);
  1176. if (countr_size != 8)
  1177. rip += vmcs_readl(GUEST_CS_BASE);
  1178. n = kvm_read_guest(vcpu, rip, sizeof(inst), &inst);
  1179. for (i = 0; i < n; i++) {
  1180. switch (((u8*)&inst)[i]) {
  1181. case 0xf0:
  1182. case 0xf2:
  1183. case 0xf3:
  1184. case 0x2e:
  1185. case 0x36:
  1186. case 0x3e:
  1187. case 0x26:
  1188. case 0x64:
  1189. case 0x65:
  1190. case 0x66:
  1191. break;
  1192. case 0x67:
  1193. countr_size = (countr_size == 2) ? 4: (countr_size >> 1);
  1194. default:
  1195. goto done;
  1196. }
  1197. }
  1198. return 0;
  1199. done:
  1200. countr_size *= 8;
  1201. *count = vcpu->regs[VCPU_REGS_RCX] & (~0ULL >> (64 - countr_size));
  1202. return 1;
  1203. }
  1204. static int handle_io(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1205. {
  1206. u64 exit_qualification;
  1207. ++kvm_stat.io_exits;
  1208. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  1209. kvm_run->exit_reason = KVM_EXIT_IO;
  1210. if (exit_qualification & 8)
  1211. kvm_run->io.direction = KVM_EXIT_IO_IN;
  1212. else
  1213. kvm_run->io.direction = KVM_EXIT_IO_OUT;
  1214. kvm_run->io.size = (exit_qualification & 7) + 1;
  1215. kvm_run->io.string = (exit_qualification & 16) != 0;
  1216. kvm_run->io.string_down
  1217. = (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_DF) != 0;
  1218. kvm_run->io.rep = (exit_qualification & 32) != 0;
  1219. kvm_run->io.port = exit_qualification >> 16;
  1220. if (kvm_run->io.string) {
  1221. if (!get_io_count(vcpu, &kvm_run->io.count))
  1222. return 1;
  1223. kvm_run->io.address = vmcs_readl(GUEST_LINEAR_ADDRESS);
  1224. } else
  1225. kvm_run->io.value = vcpu->regs[VCPU_REGS_RAX]; /* rax */
  1226. return 0;
  1227. }
  1228. static void
  1229. vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  1230. {
  1231. /*
  1232. * Patch in the VMCALL instruction:
  1233. */
  1234. hypercall[0] = 0x0f;
  1235. hypercall[1] = 0x01;
  1236. hypercall[2] = 0xc1;
  1237. hypercall[3] = 0xc3;
  1238. }
  1239. static int handle_cr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1240. {
  1241. u64 exit_qualification;
  1242. int cr;
  1243. int reg;
  1244. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  1245. cr = exit_qualification & 15;
  1246. reg = (exit_qualification >> 8) & 15;
  1247. switch ((exit_qualification >> 4) & 3) {
  1248. case 0: /* mov to cr */
  1249. switch (cr) {
  1250. case 0:
  1251. vcpu_load_rsp_rip(vcpu);
  1252. set_cr0(vcpu, vcpu->regs[reg]);
  1253. skip_emulated_instruction(vcpu);
  1254. return 1;
  1255. case 3:
  1256. vcpu_load_rsp_rip(vcpu);
  1257. set_cr3(vcpu, vcpu->regs[reg]);
  1258. skip_emulated_instruction(vcpu);
  1259. return 1;
  1260. case 4:
  1261. vcpu_load_rsp_rip(vcpu);
  1262. set_cr4(vcpu, vcpu->regs[reg]);
  1263. skip_emulated_instruction(vcpu);
  1264. return 1;
  1265. case 8:
  1266. vcpu_load_rsp_rip(vcpu);
  1267. set_cr8(vcpu, vcpu->regs[reg]);
  1268. skip_emulated_instruction(vcpu);
  1269. return 1;
  1270. };
  1271. break;
  1272. case 1: /*mov from cr*/
  1273. switch (cr) {
  1274. case 3:
  1275. vcpu_load_rsp_rip(vcpu);
  1276. vcpu->regs[reg] = vcpu->cr3;
  1277. vcpu_put_rsp_rip(vcpu);
  1278. skip_emulated_instruction(vcpu);
  1279. return 1;
  1280. case 8:
  1281. printk(KERN_DEBUG "handle_cr: read CR8 "
  1282. "cpu erratum AA15\n");
  1283. vcpu_load_rsp_rip(vcpu);
  1284. vcpu->regs[reg] = vcpu->cr8;
  1285. vcpu_put_rsp_rip(vcpu);
  1286. skip_emulated_instruction(vcpu);
  1287. return 1;
  1288. }
  1289. break;
  1290. case 3: /* lmsw */
  1291. lmsw(vcpu, (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f);
  1292. skip_emulated_instruction(vcpu);
  1293. return 1;
  1294. default:
  1295. break;
  1296. }
  1297. kvm_run->exit_reason = 0;
  1298. printk(KERN_ERR "kvm: unhandled control register: op %d cr %d\n",
  1299. (int)(exit_qualification >> 4) & 3, cr);
  1300. return 0;
  1301. }
  1302. static int handle_dr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1303. {
  1304. u64 exit_qualification;
  1305. unsigned long val;
  1306. int dr, reg;
  1307. /*
  1308. * FIXME: this code assumes the host is debugging the guest.
  1309. * need to deal with guest debugging itself too.
  1310. */
  1311. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  1312. dr = exit_qualification & 7;
  1313. reg = (exit_qualification >> 8) & 15;
  1314. vcpu_load_rsp_rip(vcpu);
  1315. if (exit_qualification & 16) {
  1316. /* mov from dr */
  1317. switch (dr) {
  1318. case 6:
  1319. val = 0xffff0ff0;
  1320. break;
  1321. case 7:
  1322. val = 0x400;
  1323. break;
  1324. default:
  1325. val = 0;
  1326. }
  1327. vcpu->regs[reg] = val;
  1328. } else {
  1329. /* mov to dr */
  1330. }
  1331. vcpu_put_rsp_rip(vcpu);
  1332. skip_emulated_instruction(vcpu);
  1333. return 1;
  1334. }
  1335. static int handle_cpuid(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1336. {
  1337. kvm_run->exit_reason = KVM_EXIT_CPUID;
  1338. return 0;
  1339. }
  1340. static int handle_rdmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1341. {
  1342. u32 ecx = vcpu->regs[VCPU_REGS_RCX];
  1343. u64 data;
  1344. if (vmx_get_msr(vcpu, ecx, &data)) {
  1345. vmx_inject_gp(vcpu, 0);
  1346. return 1;
  1347. }
  1348. /* FIXME: handling of bits 32:63 of rax, rdx */
  1349. vcpu->regs[VCPU_REGS_RAX] = data & -1u;
  1350. vcpu->regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  1351. skip_emulated_instruction(vcpu);
  1352. return 1;
  1353. }
  1354. static int handle_wrmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1355. {
  1356. u32 ecx = vcpu->regs[VCPU_REGS_RCX];
  1357. u64 data = (vcpu->regs[VCPU_REGS_RAX] & -1u)
  1358. | ((u64)(vcpu->regs[VCPU_REGS_RDX] & -1u) << 32);
  1359. if (vmx_set_msr(vcpu, ecx, data) != 0) {
  1360. vmx_inject_gp(vcpu, 0);
  1361. return 1;
  1362. }
  1363. skip_emulated_instruction(vcpu);
  1364. return 1;
  1365. }
  1366. static void post_kvm_run_save(struct kvm_vcpu *vcpu,
  1367. struct kvm_run *kvm_run)
  1368. {
  1369. kvm_run->if_flag = (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) != 0;
  1370. kvm_run->cr8 = vcpu->cr8;
  1371. kvm_run->apic_base = vcpu->apic_base;
  1372. kvm_run->ready_for_interrupt_injection = (vcpu->interrupt_window_open &&
  1373. vcpu->irq_summary == 0);
  1374. }
  1375. static int handle_interrupt_window(struct kvm_vcpu *vcpu,
  1376. struct kvm_run *kvm_run)
  1377. {
  1378. /*
  1379. * If the user space waits to inject interrupts, exit as soon as
  1380. * possible
  1381. */
  1382. if (kvm_run->request_interrupt_window &&
  1383. !vcpu->irq_summary) {
  1384. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  1385. ++kvm_stat.irq_window_exits;
  1386. return 0;
  1387. }
  1388. return 1;
  1389. }
  1390. static int handle_halt(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1391. {
  1392. skip_emulated_instruction(vcpu);
  1393. if (vcpu->irq_summary)
  1394. return 1;
  1395. kvm_run->exit_reason = KVM_EXIT_HLT;
  1396. ++kvm_stat.halt_exits;
  1397. return 0;
  1398. }
  1399. static int handle_vmcall(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1400. {
  1401. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  1402. printk(KERN_DEBUG "got vmcall at RIP %08lx\n", vmcs_readl(GUEST_RIP));
  1403. printk(KERN_DEBUG "vmcall params: %08lx, %08lx, %08lx, %08lx\n",
  1404. vcpu->regs[VCPU_REGS_RAX],
  1405. vcpu->regs[VCPU_REGS_RCX],
  1406. vcpu->regs[VCPU_REGS_RDX],
  1407. vcpu->regs[VCPU_REGS_RBP]);
  1408. vcpu->regs[VCPU_REGS_RAX] = 0;
  1409. vmcs_writel(GUEST_RIP, vmcs_readl(GUEST_RIP)+3);
  1410. return 1;
  1411. }
  1412. /*
  1413. * The exit handlers return 1 if the exit was handled fully and guest execution
  1414. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  1415. * to be done to userspace and return 0.
  1416. */
  1417. static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu,
  1418. struct kvm_run *kvm_run) = {
  1419. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  1420. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  1421. [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
  1422. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  1423. [EXIT_REASON_CR_ACCESS] = handle_cr,
  1424. [EXIT_REASON_DR_ACCESS] = handle_dr,
  1425. [EXIT_REASON_CPUID] = handle_cpuid,
  1426. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  1427. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  1428. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  1429. [EXIT_REASON_HLT] = handle_halt,
  1430. [EXIT_REASON_VMCALL] = handle_vmcall,
  1431. };
  1432. static const int kvm_vmx_max_exit_handlers =
  1433. sizeof(kvm_vmx_exit_handlers) / sizeof(*kvm_vmx_exit_handlers);
  1434. /*
  1435. * The guest has exited. See if we can fix it or if we need userspace
  1436. * assistance.
  1437. */
  1438. static int kvm_handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  1439. {
  1440. u32 vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1441. u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
  1442. if ( (vectoring_info & VECTORING_INFO_VALID_MASK) &&
  1443. exit_reason != EXIT_REASON_EXCEPTION_NMI )
  1444. printk(KERN_WARNING "%s: unexpected, valid vectoring info and "
  1445. "exit reason is 0x%x\n", __FUNCTION__, exit_reason);
  1446. kvm_run->instruction_length = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  1447. if (exit_reason < kvm_vmx_max_exit_handlers
  1448. && kvm_vmx_exit_handlers[exit_reason])
  1449. return kvm_vmx_exit_handlers[exit_reason](vcpu, kvm_run);
  1450. else {
  1451. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  1452. kvm_run->hw.hardware_exit_reason = exit_reason;
  1453. }
  1454. return 0;
  1455. }
  1456. /*
  1457. * Check if userspace requested an interrupt window, and that the
  1458. * interrupt window is open.
  1459. *
  1460. * No need to exit to userspace if we already have an interrupt queued.
  1461. */
  1462. static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu,
  1463. struct kvm_run *kvm_run)
  1464. {
  1465. return (!vcpu->irq_summary &&
  1466. kvm_run->request_interrupt_window &&
  1467. vcpu->interrupt_window_open &&
  1468. (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF));
  1469. }
  1470. static int vmx_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1471. {
  1472. u8 fail;
  1473. u16 fs_sel, gs_sel, ldt_sel;
  1474. int fs_gs_ldt_reload_needed;
  1475. int r;
  1476. again:
  1477. /*
  1478. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  1479. * allow segment selectors with cpl > 0 or ti == 1.
  1480. */
  1481. fs_sel = read_fs();
  1482. gs_sel = read_gs();
  1483. ldt_sel = read_ldt();
  1484. fs_gs_ldt_reload_needed = (fs_sel & 7) | (gs_sel & 7) | ldt_sel;
  1485. if (!fs_gs_ldt_reload_needed) {
  1486. vmcs_write16(HOST_FS_SELECTOR, fs_sel);
  1487. vmcs_write16(HOST_GS_SELECTOR, gs_sel);
  1488. } else {
  1489. vmcs_write16(HOST_FS_SELECTOR, 0);
  1490. vmcs_write16(HOST_GS_SELECTOR, 0);
  1491. }
  1492. #ifdef CONFIG_X86_64
  1493. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  1494. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  1495. #else
  1496. vmcs_writel(HOST_FS_BASE, segment_base(fs_sel));
  1497. vmcs_writel(HOST_GS_BASE, segment_base(gs_sel));
  1498. #endif
  1499. if (!vcpu->mmio_read_completed)
  1500. do_interrupt_requests(vcpu, kvm_run);
  1501. if (vcpu->guest_debug.enabled)
  1502. kvm_guest_debug_pre(vcpu);
  1503. fx_save(vcpu->host_fx_image);
  1504. fx_restore(vcpu->guest_fx_image);
  1505. save_msrs(vcpu->host_msrs, vcpu->nmsrs);
  1506. load_msrs(vcpu->guest_msrs, NR_BAD_MSRS);
  1507. asm (
  1508. /* Store host registers */
  1509. "pushf \n\t"
  1510. #ifdef CONFIG_X86_64
  1511. "push %%rax; push %%rbx; push %%rdx;"
  1512. "push %%rsi; push %%rdi; push %%rbp;"
  1513. "push %%r8; push %%r9; push %%r10; push %%r11;"
  1514. "push %%r12; push %%r13; push %%r14; push %%r15;"
  1515. "push %%rcx \n\t"
  1516. ASM_VMX_VMWRITE_RSP_RDX "\n\t"
  1517. #else
  1518. "pusha; push %%ecx \n\t"
  1519. ASM_VMX_VMWRITE_RSP_RDX "\n\t"
  1520. #endif
  1521. /* Check if vmlaunch of vmresume is needed */
  1522. "cmp $0, %1 \n\t"
  1523. /* Load guest registers. Don't clobber flags. */
  1524. #ifdef CONFIG_X86_64
  1525. "mov %c[cr2](%3), %%rax \n\t"
  1526. "mov %%rax, %%cr2 \n\t"
  1527. "mov %c[rax](%3), %%rax \n\t"
  1528. "mov %c[rbx](%3), %%rbx \n\t"
  1529. "mov %c[rdx](%3), %%rdx \n\t"
  1530. "mov %c[rsi](%3), %%rsi \n\t"
  1531. "mov %c[rdi](%3), %%rdi \n\t"
  1532. "mov %c[rbp](%3), %%rbp \n\t"
  1533. "mov %c[r8](%3), %%r8 \n\t"
  1534. "mov %c[r9](%3), %%r9 \n\t"
  1535. "mov %c[r10](%3), %%r10 \n\t"
  1536. "mov %c[r11](%3), %%r11 \n\t"
  1537. "mov %c[r12](%3), %%r12 \n\t"
  1538. "mov %c[r13](%3), %%r13 \n\t"
  1539. "mov %c[r14](%3), %%r14 \n\t"
  1540. "mov %c[r15](%3), %%r15 \n\t"
  1541. "mov %c[rcx](%3), %%rcx \n\t" /* kills %3 (rcx) */
  1542. #else
  1543. "mov %c[cr2](%3), %%eax \n\t"
  1544. "mov %%eax, %%cr2 \n\t"
  1545. "mov %c[rax](%3), %%eax \n\t"
  1546. "mov %c[rbx](%3), %%ebx \n\t"
  1547. "mov %c[rdx](%3), %%edx \n\t"
  1548. "mov %c[rsi](%3), %%esi \n\t"
  1549. "mov %c[rdi](%3), %%edi \n\t"
  1550. "mov %c[rbp](%3), %%ebp \n\t"
  1551. "mov %c[rcx](%3), %%ecx \n\t" /* kills %3 (ecx) */
  1552. #endif
  1553. /* Enter guest mode */
  1554. "jne launched \n\t"
  1555. ASM_VMX_VMLAUNCH "\n\t"
  1556. "jmp kvm_vmx_return \n\t"
  1557. "launched: " ASM_VMX_VMRESUME "\n\t"
  1558. ".globl kvm_vmx_return \n\t"
  1559. "kvm_vmx_return: "
  1560. /* Save guest registers, load host registers, keep flags */
  1561. #ifdef CONFIG_X86_64
  1562. "xchg %3, (%%rsp) \n\t"
  1563. "mov %%rax, %c[rax](%3) \n\t"
  1564. "mov %%rbx, %c[rbx](%3) \n\t"
  1565. "pushq (%%rsp); popq %c[rcx](%3) \n\t"
  1566. "mov %%rdx, %c[rdx](%3) \n\t"
  1567. "mov %%rsi, %c[rsi](%3) \n\t"
  1568. "mov %%rdi, %c[rdi](%3) \n\t"
  1569. "mov %%rbp, %c[rbp](%3) \n\t"
  1570. "mov %%r8, %c[r8](%3) \n\t"
  1571. "mov %%r9, %c[r9](%3) \n\t"
  1572. "mov %%r10, %c[r10](%3) \n\t"
  1573. "mov %%r11, %c[r11](%3) \n\t"
  1574. "mov %%r12, %c[r12](%3) \n\t"
  1575. "mov %%r13, %c[r13](%3) \n\t"
  1576. "mov %%r14, %c[r14](%3) \n\t"
  1577. "mov %%r15, %c[r15](%3) \n\t"
  1578. "mov %%cr2, %%rax \n\t"
  1579. "mov %%rax, %c[cr2](%3) \n\t"
  1580. "mov (%%rsp), %3 \n\t"
  1581. "pop %%rcx; pop %%r15; pop %%r14; pop %%r13; pop %%r12;"
  1582. "pop %%r11; pop %%r10; pop %%r9; pop %%r8;"
  1583. "pop %%rbp; pop %%rdi; pop %%rsi;"
  1584. "pop %%rdx; pop %%rbx; pop %%rax \n\t"
  1585. #else
  1586. "xchg %3, (%%esp) \n\t"
  1587. "mov %%eax, %c[rax](%3) \n\t"
  1588. "mov %%ebx, %c[rbx](%3) \n\t"
  1589. "pushl (%%esp); popl %c[rcx](%3) \n\t"
  1590. "mov %%edx, %c[rdx](%3) \n\t"
  1591. "mov %%esi, %c[rsi](%3) \n\t"
  1592. "mov %%edi, %c[rdi](%3) \n\t"
  1593. "mov %%ebp, %c[rbp](%3) \n\t"
  1594. "mov %%cr2, %%eax \n\t"
  1595. "mov %%eax, %c[cr2](%3) \n\t"
  1596. "mov (%%esp), %3 \n\t"
  1597. "pop %%ecx; popa \n\t"
  1598. #endif
  1599. "setbe %0 \n\t"
  1600. "popf \n\t"
  1601. : "=q" (fail)
  1602. : "r"(vcpu->launched), "d"((unsigned long)HOST_RSP),
  1603. "c"(vcpu),
  1604. [rax]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RAX])),
  1605. [rbx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBX])),
  1606. [rcx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RCX])),
  1607. [rdx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDX])),
  1608. [rsi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RSI])),
  1609. [rdi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDI])),
  1610. [rbp]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBP])),
  1611. #ifdef CONFIG_X86_64
  1612. [r8 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R8 ])),
  1613. [r9 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R9 ])),
  1614. [r10]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R10])),
  1615. [r11]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R11])),
  1616. [r12]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R12])),
  1617. [r13]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R13])),
  1618. [r14]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R14])),
  1619. [r15]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R15])),
  1620. #endif
  1621. [cr2]"i"(offsetof(struct kvm_vcpu, cr2))
  1622. : "cc", "memory" );
  1623. ++kvm_stat.exits;
  1624. save_msrs(vcpu->guest_msrs, NR_BAD_MSRS);
  1625. load_msrs(vcpu->host_msrs, NR_BAD_MSRS);
  1626. fx_save(vcpu->guest_fx_image);
  1627. fx_restore(vcpu->host_fx_image);
  1628. vcpu->interrupt_window_open = (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0;
  1629. asm ("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
  1630. kvm_run->exit_type = 0;
  1631. if (fail) {
  1632. kvm_run->exit_type = KVM_EXIT_TYPE_FAIL_ENTRY;
  1633. kvm_run->exit_reason = vmcs_read32(VM_INSTRUCTION_ERROR);
  1634. r = 0;
  1635. } else {
  1636. if (fs_gs_ldt_reload_needed) {
  1637. load_ldt(ldt_sel);
  1638. load_fs(fs_sel);
  1639. /*
  1640. * If we have to reload gs, we must take care to
  1641. * preserve our gs base.
  1642. */
  1643. local_irq_disable();
  1644. load_gs(gs_sel);
  1645. #ifdef CONFIG_X86_64
  1646. wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE));
  1647. #endif
  1648. local_irq_enable();
  1649. reload_tss();
  1650. }
  1651. /*
  1652. * Profile KVM exit RIPs:
  1653. */
  1654. if (unlikely(prof_on == KVM_PROFILING))
  1655. profile_hit(KVM_PROFILING, (void *)vmcs_readl(GUEST_RIP));
  1656. vcpu->launched = 1;
  1657. kvm_run->exit_type = KVM_EXIT_TYPE_VM_EXIT;
  1658. r = kvm_handle_exit(kvm_run, vcpu);
  1659. if (r > 0) {
  1660. /* Give scheduler a change to reschedule. */
  1661. if (signal_pending(current)) {
  1662. ++kvm_stat.signal_exits;
  1663. post_kvm_run_save(vcpu, kvm_run);
  1664. return -EINTR;
  1665. }
  1666. if (dm_request_for_irq_injection(vcpu, kvm_run)) {
  1667. ++kvm_stat.request_irq_exits;
  1668. post_kvm_run_save(vcpu, kvm_run);
  1669. return -EINTR;
  1670. }
  1671. kvm_resched(vcpu);
  1672. goto again;
  1673. }
  1674. }
  1675. post_kvm_run_save(vcpu, kvm_run);
  1676. return r;
  1677. }
  1678. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  1679. {
  1680. vmcs_writel(GUEST_CR3, vmcs_readl(GUEST_CR3));
  1681. }
  1682. static void vmx_inject_page_fault(struct kvm_vcpu *vcpu,
  1683. unsigned long addr,
  1684. u32 err_code)
  1685. {
  1686. u32 vect_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1687. ++kvm_stat.pf_guest;
  1688. if (is_page_fault(vect_info)) {
  1689. printk(KERN_DEBUG "inject_page_fault: "
  1690. "double fault 0x%lx @ 0x%lx\n",
  1691. addr, vmcs_readl(GUEST_RIP));
  1692. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, 0);
  1693. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1694. DF_VECTOR |
  1695. INTR_TYPE_EXCEPTION |
  1696. INTR_INFO_DELIEVER_CODE_MASK |
  1697. INTR_INFO_VALID_MASK);
  1698. return;
  1699. }
  1700. vcpu->cr2 = addr;
  1701. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, err_code);
  1702. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1703. PF_VECTOR |
  1704. INTR_TYPE_EXCEPTION |
  1705. INTR_INFO_DELIEVER_CODE_MASK |
  1706. INTR_INFO_VALID_MASK);
  1707. }
  1708. static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
  1709. {
  1710. if (vcpu->vmcs) {
  1711. on_each_cpu(__vcpu_clear, vcpu, 0, 1);
  1712. free_vmcs(vcpu->vmcs);
  1713. vcpu->vmcs = NULL;
  1714. }
  1715. }
  1716. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  1717. {
  1718. vmx_free_vmcs(vcpu);
  1719. }
  1720. static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
  1721. {
  1722. struct vmcs *vmcs;
  1723. vcpu->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  1724. if (!vcpu->guest_msrs)
  1725. return -ENOMEM;
  1726. vcpu->host_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  1727. if (!vcpu->host_msrs)
  1728. goto out_free_guest_msrs;
  1729. vmcs = alloc_vmcs();
  1730. if (!vmcs)
  1731. goto out_free_msrs;
  1732. vmcs_clear(vmcs);
  1733. vcpu->vmcs = vmcs;
  1734. vcpu->launched = 0;
  1735. return 0;
  1736. out_free_msrs:
  1737. kfree(vcpu->host_msrs);
  1738. vcpu->host_msrs = NULL;
  1739. out_free_guest_msrs:
  1740. kfree(vcpu->guest_msrs);
  1741. vcpu->guest_msrs = NULL;
  1742. return -ENOMEM;
  1743. }
  1744. static struct kvm_arch_ops vmx_arch_ops = {
  1745. .cpu_has_kvm_support = cpu_has_kvm_support,
  1746. .disabled_by_bios = vmx_disabled_by_bios,
  1747. .hardware_setup = hardware_setup,
  1748. .hardware_unsetup = hardware_unsetup,
  1749. .hardware_enable = hardware_enable,
  1750. .hardware_disable = hardware_disable,
  1751. .vcpu_create = vmx_create_vcpu,
  1752. .vcpu_free = vmx_free_vcpu,
  1753. .vcpu_load = vmx_vcpu_load,
  1754. .vcpu_put = vmx_vcpu_put,
  1755. .vcpu_decache = vmx_vcpu_decache,
  1756. .set_guest_debug = set_guest_debug,
  1757. .get_msr = vmx_get_msr,
  1758. .set_msr = vmx_set_msr,
  1759. .get_segment_base = vmx_get_segment_base,
  1760. .get_segment = vmx_get_segment,
  1761. .set_segment = vmx_set_segment,
  1762. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  1763. .decache_cr0_cr4_guest_bits = vmx_decache_cr0_cr4_guest_bits,
  1764. .set_cr0 = vmx_set_cr0,
  1765. .set_cr0_no_modeswitch = vmx_set_cr0_no_modeswitch,
  1766. .set_cr3 = vmx_set_cr3,
  1767. .set_cr4 = vmx_set_cr4,
  1768. #ifdef CONFIG_X86_64
  1769. .set_efer = vmx_set_efer,
  1770. #endif
  1771. .get_idt = vmx_get_idt,
  1772. .set_idt = vmx_set_idt,
  1773. .get_gdt = vmx_get_gdt,
  1774. .set_gdt = vmx_set_gdt,
  1775. .cache_regs = vcpu_load_rsp_rip,
  1776. .decache_regs = vcpu_put_rsp_rip,
  1777. .get_rflags = vmx_get_rflags,
  1778. .set_rflags = vmx_set_rflags,
  1779. .tlb_flush = vmx_flush_tlb,
  1780. .inject_page_fault = vmx_inject_page_fault,
  1781. .inject_gp = vmx_inject_gp,
  1782. .run = vmx_vcpu_run,
  1783. .skip_emulated_instruction = skip_emulated_instruction,
  1784. .vcpu_setup = vmx_vcpu_setup,
  1785. .patch_hypercall = vmx_patch_hypercall,
  1786. };
  1787. static int __init vmx_init(void)
  1788. {
  1789. return kvm_init_arch(&vmx_arch_ops, THIS_MODULE);
  1790. }
  1791. static void __exit vmx_exit(void)
  1792. {
  1793. kvm_exit_arch();
  1794. }
  1795. module_init(vmx_init)
  1796. module_exit(vmx_exit)