iwl-agn.c 120 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/init.h>
  32. #include <linux/pci.h>
  33. #include <linux/dma-mapping.h>
  34. #include <linux/delay.h>
  35. #include <linux/sched.h>
  36. #include <linux/skbuff.h>
  37. #include <linux/netdevice.h>
  38. #include <linux/wireless.h>
  39. #include <linux/firmware.h>
  40. #include <linux/etherdevice.h>
  41. #include <linux/if_arp.h>
  42. #include <net/mac80211.h>
  43. #include <asm/div64.h>
  44. #define DRV_NAME "iwlagn"
  45. #include "iwl-eeprom.h"
  46. #include "iwl-dev.h"
  47. #include "iwl-core.h"
  48. #include "iwl-io.h"
  49. #include "iwl-helpers.h"
  50. #include "iwl-sta.h"
  51. #include "iwl-calib.h"
  52. #include "iwl-agn.h"
  53. /******************************************************************************
  54. *
  55. * module boiler plate
  56. *
  57. ******************************************************************************/
  58. /*
  59. * module name, copyright, version, etc.
  60. */
  61. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  62. #ifdef CONFIG_IWLWIFI_DEBUG
  63. #define VD "d"
  64. #else
  65. #define VD
  66. #endif
  67. #define DRV_VERSION IWLWIFI_VERSION VD
  68. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  69. MODULE_VERSION(DRV_VERSION);
  70. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  71. MODULE_LICENSE("GPL");
  72. MODULE_ALIAS("iwl4965");
  73. /**
  74. * iwl_commit_rxon - commit staging_rxon to hardware
  75. *
  76. * The RXON command in staging_rxon is committed to the hardware and
  77. * the active_rxon structure is updated with the new data. This
  78. * function correctly transitions out of the RXON_ASSOC_MSK state if
  79. * a HW tune is required based on the RXON structure changes.
  80. */
  81. int iwl_commit_rxon(struct iwl_priv *priv)
  82. {
  83. /* cast away the const for active_rxon in this function */
  84. struct iwl_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
  85. int ret;
  86. bool new_assoc =
  87. !!(priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK);
  88. if (!iwl_is_alive(priv))
  89. return -EBUSY;
  90. /* always get timestamp with Rx frame */
  91. priv->staging_rxon.flags |= RXON_FLG_TSF2HOST_MSK;
  92. ret = iwl_check_rxon_cmd(priv);
  93. if (ret) {
  94. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  95. return -EINVAL;
  96. }
  97. /*
  98. * receive commit_rxon request
  99. * abort any previous channel switch if still in process
  100. */
  101. if (priv->switch_rxon.switch_in_progress &&
  102. (priv->switch_rxon.channel != priv->staging_rxon.channel)) {
  103. IWL_DEBUG_11H(priv, "abort channel switch on %d\n",
  104. le16_to_cpu(priv->switch_rxon.channel));
  105. priv->switch_rxon.switch_in_progress = false;
  106. }
  107. /* If we don't need to send a full RXON, we can use
  108. * iwl_rxon_assoc_cmd which is used to reconfigure filter
  109. * and other flags for the current radio configuration. */
  110. if (!iwl_full_rxon_required(priv)) {
  111. ret = iwl_send_rxon_assoc(priv);
  112. if (ret) {
  113. IWL_ERR(priv, "Error setting RXON_ASSOC (%d)\n", ret);
  114. return ret;
  115. }
  116. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  117. iwl_print_rx_config_cmd(priv);
  118. return 0;
  119. }
  120. /* If we are currently associated and the new config requires
  121. * an RXON_ASSOC and the new config wants the associated mask enabled,
  122. * we must clear the associated from the active configuration
  123. * before we apply the new config */
  124. if (iwl_is_associated(priv) && new_assoc) {
  125. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  126. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  127. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  128. sizeof(struct iwl_rxon_cmd),
  129. &priv->active_rxon);
  130. /* If the mask clearing failed then we set
  131. * active_rxon back to what it was previously */
  132. if (ret) {
  133. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  134. IWL_ERR(priv, "Error clearing ASSOC_MSK (%d)\n", ret);
  135. return ret;
  136. }
  137. iwl_clear_ucode_stations(priv);
  138. iwl_restore_stations(priv);
  139. ret = iwl_restore_default_wep_keys(priv);
  140. if (ret) {
  141. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  142. return ret;
  143. }
  144. }
  145. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  146. "* with%s RXON_FILTER_ASSOC_MSK\n"
  147. "* channel = %d\n"
  148. "* bssid = %pM\n",
  149. (new_assoc ? "" : "out"),
  150. le16_to_cpu(priv->staging_rxon.channel),
  151. priv->staging_rxon.bssid_addr);
  152. iwl_set_rxon_hwcrypto(priv, !priv->cfg->mod_params->sw_crypto);
  153. /* Apply the new configuration
  154. * RXON unassoc clears the station table in uCode so restoration of
  155. * stations is needed after it (the RXON command) completes
  156. */
  157. if (!new_assoc) {
  158. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  159. sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
  160. if (ret) {
  161. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  162. return ret;
  163. }
  164. IWL_DEBUG_INFO(priv, "Return from !new_assoc RXON.\n");
  165. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  166. iwl_clear_ucode_stations(priv);
  167. iwl_restore_stations(priv);
  168. ret = iwl_restore_default_wep_keys(priv);
  169. if (ret) {
  170. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  171. return ret;
  172. }
  173. }
  174. priv->start_calib = 0;
  175. if (new_assoc) {
  176. /*
  177. * allow CTS-to-self if possible for new association.
  178. * this is relevant only for 5000 series and up,
  179. * but will not damage 4965
  180. */
  181. priv->staging_rxon.flags |= RXON_FLG_SELF_CTS_EN;
  182. /* Apply the new configuration
  183. * RXON assoc doesn't clear the station table in uCode,
  184. */
  185. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  186. sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
  187. if (ret) {
  188. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  189. return ret;
  190. }
  191. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  192. }
  193. iwl_print_rx_config_cmd(priv);
  194. iwl_init_sensitivity(priv);
  195. /* If we issue a new RXON command which required a tune then we must
  196. * send a new TXPOWER command or we won't be able to Tx any frames */
  197. ret = iwl_set_tx_power(priv, priv->tx_power_user_lmt, true);
  198. if (ret) {
  199. IWL_ERR(priv, "Error sending TX power (%d)\n", ret);
  200. return ret;
  201. }
  202. return 0;
  203. }
  204. void iwl_update_chain_flags(struct iwl_priv *priv)
  205. {
  206. if (priv->cfg->ops->hcmd->set_rxon_chain)
  207. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  208. iwlcore_commit_rxon(priv);
  209. }
  210. static void iwl_clear_free_frames(struct iwl_priv *priv)
  211. {
  212. struct list_head *element;
  213. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  214. priv->frames_count);
  215. while (!list_empty(&priv->free_frames)) {
  216. element = priv->free_frames.next;
  217. list_del(element);
  218. kfree(list_entry(element, struct iwl_frame, list));
  219. priv->frames_count--;
  220. }
  221. if (priv->frames_count) {
  222. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  223. priv->frames_count);
  224. priv->frames_count = 0;
  225. }
  226. }
  227. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  228. {
  229. struct iwl_frame *frame;
  230. struct list_head *element;
  231. if (list_empty(&priv->free_frames)) {
  232. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  233. if (!frame) {
  234. IWL_ERR(priv, "Could not allocate frame!\n");
  235. return NULL;
  236. }
  237. priv->frames_count++;
  238. return frame;
  239. }
  240. element = priv->free_frames.next;
  241. list_del(element);
  242. return list_entry(element, struct iwl_frame, list);
  243. }
  244. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  245. {
  246. memset(frame, 0, sizeof(*frame));
  247. list_add(&frame->list, &priv->free_frames);
  248. }
  249. static u32 iwl_fill_beacon_frame(struct iwl_priv *priv,
  250. struct ieee80211_hdr *hdr,
  251. int left)
  252. {
  253. if (!iwl_is_associated(priv) || !priv->ibss_beacon ||
  254. ((priv->iw_mode != NL80211_IFTYPE_ADHOC) &&
  255. (priv->iw_mode != NL80211_IFTYPE_AP)))
  256. return 0;
  257. if (priv->ibss_beacon->len > left)
  258. return 0;
  259. memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
  260. return priv->ibss_beacon->len;
  261. }
  262. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  263. static void iwl_set_beacon_tim(struct iwl_priv *priv,
  264. struct iwl_tx_beacon_cmd *tx_beacon_cmd,
  265. u8 *beacon, u32 frame_size)
  266. {
  267. u16 tim_idx;
  268. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  269. /*
  270. * The index is relative to frame start but we start looking at the
  271. * variable-length part of the beacon.
  272. */
  273. tim_idx = mgmt->u.beacon.variable - beacon;
  274. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  275. while ((tim_idx < (frame_size - 2)) &&
  276. (beacon[tim_idx] != WLAN_EID_TIM))
  277. tim_idx += beacon[tim_idx+1] + 2;
  278. /* If TIM field was found, set variables */
  279. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  280. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  281. tx_beacon_cmd->tim_size = beacon[tim_idx+1];
  282. } else
  283. IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
  284. }
  285. static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  286. struct iwl_frame *frame)
  287. {
  288. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  289. u32 frame_size;
  290. u32 rate_flags;
  291. u32 rate;
  292. /*
  293. * We have to set up the TX command, the TX Beacon command, and the
  294. * beacon contents.
  295. */
  296. /* Initialize memory */
  297. tx_beacon_cmd = &frame->u.beacon;
  298. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  299. /* Set up TX beacon contents */
  300. frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
  301. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  302. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  303. return 0;
  304. /* Set up TX command fields */
  305. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  306. tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
  307. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  308. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  309. TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
  310. /* Set up TX beacon command fields */
  311. iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
  312. frame_size);
  313. /* Set up packet rate and flags */
  314. rate = iwl_rate_get_lowest_plcp(priv);
  315. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant);
  316. rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  317. if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
  318. rate_flags |= RATE_MCS_CCK_MSK;
  319. tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
  320. rate_flags);
  321. return sizeof(*tx_beacon_cmd) + frame_size;
  322. }
  323. static int iwl_send_beacon_cmd(struct iwl_priv *priv)
  324. {
  325. struct iwl_frame *frame;
  326. unsigned int frame_size;
  327. int rc;
  328. frame = iwl_get_free_frame(priv);
  329. if (!frame) {
  330. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  331. "command.\n");
  332. return -ENOMEM;
  333. }
  334. frame_size = iwl_hw_get_beacon_cmd(priv, frame);
  335. if (!frame_size) {
  336. IWL_ERR(priv, "Error configuring the beacon command\n");
  337. iwl_free_frame(priv, frame);
  338. return -EINVAL;
  339. }
  340. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  341. &frame->u.cmd[0]);
  342. iwl_free_frame(priv, frame);
  343. return rc;
  344. }
  345. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  346. {
  347. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  348. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  349. if (sizeof(dma_addr_t) > sizeof(u32))
  350. addr |=
  351. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  352. return addr;
  353. }
  354. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  355. {
  356. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  357. return le16_to_cpu(tb->hi_n_len) >> 4;
  358. }
  359. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  360. dma_addr_t addr, u16 len)
  361. {
  362. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  363. u16 hi_n_len = len << 4;
  364. put_unaligned_le32(addr, &tb->lo);
  365. if (sizeof(dma_addr_t) > sizeof(u32))
  366. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  367. tb->hi_n_len = cpu_to_le16(hi_n_len);
  368. tfd->num_tbs = idx + 1;
  369. }
  370. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  371. {
  372. return tfd->num_tbs & 0x1f;
  373. }
  374. /**
  375. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  376. * @priv - driver private data
  377. * @txq - tx queue
  378. *
  379. * Does NOT advance any TFD circular buffer read/write indexes
  380. * Does NOT free the TFD itself (which is within circular buffer)
  381. */
  382. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  383. {
  384. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  385. struct iwl_tfd *tfd;
  386. struct pci_dev *dev = priv->pci_dev;
  387. int index = txq->q.read_ptr;
  388. int i;
  389. int num_tbs;
  390. tfd = &tfd_tmp[index];
  391. /* Sanity check on number of chunks */
  392. num_tbs = iwl_tfd_get_num_tbs(tfd);
  393. if (num_tbs >= IWL_NUM_OF_TBS) {
  394. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  395. /* @todo issue fatal error, it is quite serious situation */
  396. return;
  397. }
  398. /* Unmap tx_cmd */
  399. if (num_tbs)
  400. pci_unmap_single(dev,
  401. pci_unmap_addr(&txq->meta[index], mapping),
  402. pci_unmap_len(&txq->meta[index], len),
  403. PCI_DMA_BIDIRECTIONAL);
  404. /* Unmap chunks, if any. */
  405. for (i = 1; i < num_tbs; i++) {
  406. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  407. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  408. if (txq->txb) {
  409. dev_kfree_skb(txq->txb[txq->q.read_ptr].skb[i - 1]);
  410. txq->txb[txq->q.read_ptr].skb[i - 1] = NULL;
  411. }
  412. }
  413. }
  414. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  415. struct iwl_tx_queue *txq,
  416. dma_addr_t addr, u16 len,
  417. u8 reset, u8 pad)
  418. {
  419. struct iwl_queue *q;
  420. struct iwl_tfd *tfd, *tfd_tmp;
  421. u32 num_tbs;
  422. q = &txq->q;
  423. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  424. tfd = &tfd_tmp[q->write_ptr];
  425. if (reset)
  426. memset(tfd, 0, sizeof(*tfd));
  427. num_tbs = iwl_tfd_get_num_tbs(tfd);
  428. /* Each TFD can point to a maximum 20 Tx buffers */
  429. if (num_tbs >= IWL_NUM_OF_TBS) {
  430. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  431. IWL_NUM_OF_TBS);
  432. return -EINVAL;
  433. }
  434. BUG_ON(addr & ~DMA_BIT_MASK(36));
  435. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  436. IWL_ERR(priv, "Unaligned address = %llx\n",
  437. (unsigned long long)addr);
  438. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  439. return 0;
  440. }
  441. /*
  442. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  443. * given Tx queue, and enable the DMA channel used for that queue.
  444. *
  445. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  446. * channels supported in hardware.
  447. */
  448. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  449. struct iwl_tx_queue *txq)
  450. {
  451. int txq_id = txq->q.id;
  452. /* Circular buffer (TFD queue in DRAM) physical base address */
  453. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  454. txq->q.dma_addr >> 8);
  455. return 0;
  456. }
  457. /******************************************************************************
  458. *
  459. * Generic RX handler implementations
  460. *
  461. ******************************************************************************/
  462. static void iwl_rx_reply_alive(struct iwl_priv *priv,
  463. struct iwl_rx_mem_buffer *rxb)
  464. {
  465. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  466. struct iwl_alive_resp *palive;
  467. struct delayed_work *pwork;
  468. palive = &pkt->u.alive_frame;
  469. IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
  470. "0x%01X 0x%01X\n",
  471. palive->is_valid, palive->ver_type,
  472. palive->ver_subtype);
  473. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  474. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  475. memcpy(&priv->card_alive_init,
  476. &pkt->u.alive_frame,
  477. sizeof(struct iwl_init_alive_resp));
  478. pwork = &priv->init_alive_start;
  479. } else {
  480. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  481. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  482. sizeof(struct iwl_alive_resp));
  483. pwork = &priv->alive_start;
  484. }
  485. /* We delay the ALIVE response by 5ms to
  486. * give the HW RF Kill time to activate... */
  487. if (palive->is_valid == UCODE_VALID_OK)
  488. queue_delayed_work(priv->workqueue, pwork,
  489. msecs_to_jiffies(5));
  490. else
  491. IWL_WARN(priv, "uCode did not respond OK.\n");
  492. }
  493. static void iwl_bg_beacon_update(struct work_struct *work)
  494. {
  495. struct iwl_priv *priv =
  496. container_of(work, struct iwl_priv, beacon_update);
  497. struct sk_buff *beacon;
  498. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  499. beacon = ieee80211_beacon_get(priv->hw, priv->vif);
  500. if (!beacon) {
  501. IWL_ERR(priv, "update beacon failed\n");
  502. return;
  503. }
  504. mutex_lock(&priv->mutex);
  505. /* new beacon skb is allocated every time; dispose previous.*/
  506. if (priv->ibss_beacon)
  507. dev_kfree_skb(priv->ibss_beacon);
  508. priv->ibss_beacon = beacon;
  509. mutex_unlock(&priv->mutex);
  510. iwl_send_beacon_cmd(priv);
  511. }
  512. /**
  513. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  514. *
  515. * This callback is provided in order to send a statistics request.
  516. *
  517. * This timer function is continually reset to execute within
  518. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  519. * was received. We need to ensure we receive the statistics in order
  520. * to update the temperature used for calibrating the TXPOWER.
  521. */
  522. static void iwl_bg_statistics_periodic(unsigned long data)
  523. {
  524. struct iwl_priv *priv = (struct iwl_priv *)data;
  525. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  526. return;
  527. /* dont send host command if rf-kill is on */
  528. if (!iwl_is_ready_rf(priv))
  529. return;
  530. iwl_send_statistics_request(priv, CMD_ASYNC, false);
  531. }
  532. static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
  533. u32 start_idx, u32 num_events,
  534. u32 mode)
  535. {
  536. u32 i;
  537. u32 ptr; /* SRAM byte address of log data */
  538. u32 ev, time, data; /* event log data */
  539. unsigned long reg_flags;
  540. if (mode == 0)
  541. ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
  542. else
  543. ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
  544. /* Make sure device is powered up for SRAM reads */
  545. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  546. if (iwl_grab_nic_access(priv)) {
  547. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  548. return;
  549. }
  550. /* Set starting address; reads will auto-increment */
  551. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  552. rmb();
  553. /*
  554. * "time" is actually "data" for mode 0 (no timestamp).
  555. * place event id # at far right for easier visual parsing.
  556. */
  557. for (i = 0; i < num_events; i++) {
  558. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  559. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  560. if (mode == 0) {
  561. trace_iwlwifi_dev_ucode_cont_event(priv,
  562. 0, time, ev);
  563. } else {
  564. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  565. trace_iwlwifi_dev_ucode_cont_event(priv,
  566. time, data, ev);
  567. }
  568. }
  569. /* Allow device to power down */
  570. iwl_release_nic_access(priv);
  571. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  572. }
  573. static void iwl_continuous_event_trace(struct iwl_priv *priv)
  574. {
  575. u32 capacity; /* event log capacity in # entries */
  576. u32 base; /* SRAM byte address of event log header */
  577. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  578. u32 num_wraps; /* # times uCode wrapped to top of log */
  579. u32 next_entry; /* index of next entry to be written by uCode */
  580. if (priv->ucode_type == UCODE_INIT)
  581. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  582. else
  583. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  584. if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  585. capacity = iwl_read_targ_mem(priv, base);
  586. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  587. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  588. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  589. } else
  590. return;
  591. if (num_wraps == priv->event_log.num_wraps) {
  592. iwl_print_cont_event_trace(priv,
  593. base, priv->event_log.next_entry,
  594. next_entry - priv->event_log.next_entry,
  595. mode);
  596. priv->event_log.non_wraps_count++;
  597. } else {
  598. if ((num_wraps - priv->event_log.num_wraps) > 1)
  599. priv->event_log.wraps_more_count++;
  600. else
  601. priv->event_log.wraps_once_count++;
  602. trace_iwlwifi_dev_ucode_wrap_event(priv,
  603. num_wraps - priv->event_log.num_wraps,
  604. next_entry, priv->event_log.next_entry);
  605. if (next_entry < priv->event_log.next_entry) {
  606. iwl_print_cont_event_trace(priv, base,
  607. priv->event_log.next_entry,
  608. capacity - priv->event_log.next_entry,
  609. mode);
  610. iwl_print_cont_event_trace(priv, base, 0,
  611. next_entry, mode);
  612. } else {
  613. iwl_print_cont_event_trace(priv, base,
  614. next_entry, capacity - next_entry,
  615. mode);
  616. iwl_print_cont_event_trace(priv, base, 0,
  617. next_entry, mode);
  618. }
  619. }
  620. priv->event_log.num_wraps = num_wraps;
  621. priv->event_log.next_entry = next_entry;
  622. }
  623. /**
  624. * iwl_bg_ucode_trace - Timer callback to log ucode event
  625. *
  626. * The timer is continually set to execute every
  627. * UCODE_TRACE_PERIOD milliseconds after the last timer expired
  628. * this function is to perform continuous uCode event logging operation
  629. * if enabled
  630. */
  631. static void iwl_bg_ucode_trace(unsigned long data)
  632. {
  633. struct iwl_priv *priv = (struct iwl_priv *)data;
  634. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  635. return;
  636. if (priv->event_log.ucode_trace) {
  637. iwl_continuous_event_trace(priv);
  638. /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
  639. mod_timer(&priv->ucode_trace,
  640. jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
  641. }
  642. }
  643. static void iwl_rx_beacon_notif(struct iwl_priv *priv,
  644. struct iwl_rx_mem_buffer *rxb)
  645. {
  646. #ifdef CONFIG_IWLWIFI_DEBUG
  647. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  648. struct iwl4965_beacon_notif *beacon =
  649. (struct iwl4965_beacon_notif *)pkt->u.raw;
  650. u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  651. IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d "
  652. "tsf %d %d rate %d\n",
  653. le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
  654. beacon->beacon_notify_hdr.failure_frame,
  655. le32_to_cpu(beacon->ibss_mgr_status),
  656. le32_to_cpu(beacon->high_tsf),
  657. le32_to_cpu(beacon->low_tsf), rate);
  658. #endif
  659. if ((priv->iw_mode == NL80211_IFTYPE_AP) &&
  660. (!test_bit(STATUS_EXIT_PENDING, &priv->status)))
  661. queue_work(priv->workqueue, &priv->beacon_update);
  662. }
  663. /* Handle notification from uCode that card's power state is changing
  664. * due to software, hardware, or critical temperature RFKILL */
  665. static void iwl_rx_card_state_notif(struct iwl_priv *priv,
  666. struct iwl_rx_mem_buffer *rxb)
  667. {
  668. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  669. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  670. unsigned long status = priv->status;
  671. IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s CT:%s\n",
  672. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  673. (flags & SW_CARD_DISABLED) ? "Kill" : "On",
  674. (flags & CT_CARD_DISABLED) ?
  675. "Reached" : "Not reached");
  676. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
  677. CT_CARD_DISABLED)) {
  678. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  679. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  680. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  681. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  682. if (!(flags & RXON_CARD_DISABLED)) {
  683. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  684. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  685. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  686. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  687. }
  688. if (flags & CT_CARD_DISABLED)
  689. iwl_tt_enter_ct_kill(priv);
  690. }
  691. if (!(flags & CT_CARD_DISABLED))
  692. iwl_tt_exit_ct_kill(priv);
  693. if (flags & HW_CARD_DISABLED)
  694. set_bit(STATUS_RF_KILL_HW, &priv->status);
  695. else
  696. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  697. if (!(flags & RXON_CARD_DISABLED))
  698. iwl_scan_cancel(priv);
  699. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  700. test_bit(STATUS_RF_KILL_HW, &priv->status)))
  701. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  702. test_bit(STATUS_RF_KILL_HW, &priv->status));
  703. else
  704. wake_up_interruptible(&priv->wait_command_queue);
  705. }
  706. int iwl_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  707. {
  708. if (src == IWL_PWR_SRC_VAUX) {
  709. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  710. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  711. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  712. ~APMG_PS_CTRL_MSK_PWR_SRC);
  713. } else {
  714. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  715. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  716. ~APMG_PS_CTRL_MSK_PWR_SRC);
  717. }
  718. return 0;
  719. }
  720. /**
  721. * iwl_setup_rx_handlers - Initialize Rx handler callbacks
  722. *
  723. * Setup the RX handlers for each of the reply types sent from the uCode
  724. * to the host.
  725. *
  726. * This function chains into the hardware specific files for them to setup
  727. * any hardware specific handlers as well.
  728. */
  729. static void iwl_setup_rx_handlers(struct iwl_priv *priv)
  730. {
  731. priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
  732. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  733. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  734. priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
  735. iwl_rx_spectrum_measure_notif;
  736. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  737. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  738. iwl_rx_pm_debug_statistics_notif;
  739. priv->rx_handlers[BEACON_NOTIFICATION] = iwl_rx_beacon_notif;
  740. /*
  741. * The same handler is used for both the REPLY to a discrete
  742. * statistics request from the host as well as for the periodic
  743. * statistics notifications (after received beacons) from the uCode.
  744. */
  745. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_reply_statistics;
  746. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
  747. iwl_setup_rx_scan_handlers(priv);
  748. /* status change handler */
  749. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
  750. priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
  751. iwl_rx_missed_beacon_notif;
  752. /* Rx handlers */
  753. priv->rx_handlers[REPLY_RX_PHY_CMD] = iwlagn_rx_reply_rx_phy;
  754. priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwlagn_rx_reply_rx;
  755. /* block ack */
  756. priv->rx_handlers[REPLY_COMPRESSED_BA] = iwlagn_rx_reply_compressed_ba;
  757. /* Set up hardware specific Rx handlers */
  758. priv->cfg->ops->lib->rx_handler_setup(priv);
  759. }
  760. /**
  761. * iwl_rx_handle - Main entry function for receiving responses from uCode
  762. *
  763. * Uses the priv->rx_handlers callback function array to invoke
  764. * the appropriate handlers, including command responses,
  765. * frame-received notifications, and other notifications.
  766. */
  767. void iwl_rx_handle(struct iwl_priv *priv)
  768. {
  769. struct iwl_rx_mem_buffer *rxb;
  770. struct iwl_rx_packet *pkt;
  771. struct iwl_rx_queue *rxq = &priv->rxq;
  772. u32 r, i;
  773. int reclaim;
  774. unsigned long flags;
  775. u8 fill_rx = 0;
  776. u32 count = 8;
  777. int total_empty;
  778. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  779. * buffer that the driver may process (last buffer filled by ucode). */
  780. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  781. i = rxq->read;
  782. /* Rx interrupt, but nothing sent from uCode */
  783. if (i == r)
  784. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  785. /* calculate total frames need to be restock after handling RX */
  786. total_empty = r - rxq->write_actual;
  787. if (total_empty < 0)
  788. total_empty += RX_QUEUE_SIZE;
  789. if (total_empty > (RX_QUEUE_SIZE / 2))
  790. fill_rx = 1;
  791. while (i != r) {
  792. rxb = rxq->queue[i];
  793. /* If an RXB doesn't have a Rx queue slot associated with it,
  794. * then a bug has been introduced in the queue refilling
  795. * routines -- catch it here */
  796. BUG_ON(rxb == NULL);
  797. rxq->queue[i] = NULL;
  798. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  799. PAGE_SIZE << priv->hw_params.rx_page_order,
  800. PCI_DMA_FROMDEVICE);
  801. pkt = rxb_addr(rxb);
  802. trace_iwlwifi_dev_rx(priv, pkt,
  803. le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK);
  804. /* Reclaim a command buffer only if this packet is a response
  805. * to a (driver-originated) command.
  806. * If the packet (e.g. Rx frame) originated from uCode,
  807. * there is no command buffer to reclaim.
  808. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  809. * but apparently a few don't get set; catch them here. */
  810. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  811. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  812. (pkt->hdr.cmd != REPLY_RX) &&
  813. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  814. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  815. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  816. (pkt->hdr.cmd != REPLY_TX);
  817. /* Based on type of command response or notification,
  818. * handle those that need handling via function in
  819. * rx_handlers table. See iwl_setup_rx_handlers() */
  820. if (priv->rx_handlers[pkt->hdr.cmd]) {
  821. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  822. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  823. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  824. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  825. } else {
  826. /* No handling needed */
  827. IWL_DEBUG_RX(priv,
  828. "r %d i %d No handler needed for %s, 0x%02x\n",
  829. r, i, get_cmd_string(pkt->hdr.cmd),
  830. pkt->hdr.cmd);
  831. }
  832. /*
  833. * XXX: After here, we should always check rxb->page
  834. * against NULL before touching it or its virtual
  835. * memory (pkt). Because some rx_handler might have
  836. * already taken or freed the pages.
  837. */
  838. if (reclaim) {
  839. /* Invoke any callbacks, transfer the buffer to caller,
  840. * and fire off the (possibly) blocking iwl_send_cmd()
  841. * as we reclaim the driver command queue */
  842. if (rxb->page)
  843. iwl_tx_cmd_complete(priv, rxb);
  844. else
  845. IWL_WARN(priv, "Claim null rxb?\n");
  846. }
  847. /* Reuse the page if possible. For notification packets and
  848. * SKBs that fail to Rx correctly, add them back into the
  849. * rx_free list for reuse later. */
  850. spin_lock_irqsave(&rxq->lock, flags);
  851. if (rxb->page != NULL) {
  852. rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
  853. 0, PAGE_SIZE << priv->hw_params.rx_page_order,
  854. PCI_DMA_FROMDEVICE);
  855. list_add_tail(&rxb->list, &rxq->rx_free);
  856. rxq->free_count++;
  857. } else
  858. list_add_tail(&rxb->list, &rxq->rx_used);
  859. spin_unlock_irqrestore(&rxq->lock, flags);
  860. i = (i + 1) & RX_QUEUE_MASK;
  861. /* If there are a lot of unused frames,
  862. * restock the Rx queue so ucode wont assert. */
  863. if (fill_rx) {
  864. count++;
  865. if (count >= 8) {
  866. rxq->read = i;
  867. iwlagn_rx_replenish_now(priv);
  868. count = 0;
  869. }
  870. }
  871. }
  872. /* Backtrack one entry */
  873. rxq->read = i;
  874. if (fill_rx)
  875. iwlagn_rx_replenish_now(priv);
  876. else
  877. iwlagn_rx_queue_restock(priv);
  878. }
  879. /* call this function to flush any scheduled tasklet */
  880. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  881. {
  882. /* wait to make sure we flush pending tasklet*/
  883. synchronize_irq(priv->pci_dev->irq);
  884. tasklet_kill(&priv->irq_tasklet);
  885. }
  886. static void iwl_irq_tasklet_legacy(struct iwl_priv *priv)
  887. {
  888. u32 inta, handled = 0;
  889. u32 inta_fh;
  890. unsigned long flags;
  891. u32 i;
  892. #ifdef CONFIG_IWLWIFI_DEBUG
  893. u32 inta_mask;
  894. #endif
  895. spin_lock_irqsave(&priv->lock, flags);
  896. /* Ack/clear/reset pending uCode interrupts.
  897. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  898. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  899. inta = iwl_read32(priv, CSR_INT);
  900. iwl_write32(priv, CSR_INT, inta);
  901. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  902. * Any new interrupts that happen after this, either while we're
  903. * in this tasklet, or later, will show up in next ISR/tasklet. */
  904. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  905. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  906. #ifdef CONFIG_IWLWIFI_DEBUG
  907. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  908. /* just for debug */
  909. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  910. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  911. inta, inta_mask, inta_fh);
  912. }
  913. #endif
  914. spin_unlock_irqrestore(&priv->lock, flags);
  915. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  916. * atomic, make sure that inta covers all the interrupts that
  917. * we've discovered, even if FH interrupt came in just after
  918. * reading CSR_INT. */
  919. if (inta_fh & CSR49_FH_INT_RX_MASK)
  920. inta |= CSR_INT_BIT_FH_RX;
  921. if (inta_fh & CSR49_FH_INT_TX_MASK)
  922. inta |= CSR_INT_BIT_FH_TX;
  923. /* Now service all interrupt bits discovered above. */
  924. if (inta & CSR_INT_BIT_HW_ERR) {
  925. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  926. /* Tell the device to stop sending interrupts */
  927. iwl_disable_interrupts(priv);
  928. priv->isr_stats.hw++;
  929. iwl_irq_handle_error(priv);
  930. handled |= CSR_INT_BIT_HW_ERR;
  931. return;
  932. }
  933. #ifdef CONFIG_IWLWIFI_DEBUG
  934. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  935. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  936. if (inta & CSR_INT_BIT_SCD) {
  937. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  938. "the frame/frames.\n");
  939. priv->isr_stats.sch++;
  940. }
  941. /* Alive notification via Rx interrupt will do the real work */
  942. if (inta & CSR_INT_BIT_ALIVE) {
  943. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  944. priv->isr_stats.alive++;
  945. }
  946. }
  947. #endif
  948. /* Safely ignore these bits for debug checks below */
  949. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  950. /* HW RF KILL switch toggled */
  951. if (inta & CSR_INT_BIT_RF_KILL) {
  952. int hw_rf_kill = 0;
  953. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  954. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  955. hw_rf_kill = 1;
  956. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  957. hw_rf_kill ? "disable radio" : "enable radio");
  958. priv->isr_stats.rfkill++;
  959. /* driver only loads ucode once setting the interface up.
  960. * the driver allows loading the ucode even if the radio
  961. * is killed. Hence update the killswitch state here. The
  962. * rfkill handler will care about restarting if needed.
  963. */
  964. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  965. if (hw_rf_kill)
  966. set_bit(STATUS_RF_KILL_HW, &priv->status);
  967. else
  968. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  969. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  970. }
  971. handled |= CSR_INT_BIT_RF_KILL;
  972. }
  973. /* Chip got too hot and stopped itself */
  974. if (inta & CSR_INT_BIT_CT_KILL) {
  975. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  976. priv->isr_stats.ctkill++;
  977. handled |= CSR_INT_BIT_CT_KILL;
  978. }
  979. /* Error detected by uCode */
  980. if (inta & CSR_INT_BIT_SW_ERR) {
  981. IWL_ERR(priv, "Microcode SW error detected. "
  982. " Restarting 0x%X.\n", inta);
  983. priv->isr_stats.sw++;
  984. priv->isr_stats.sw_err = inta;
  985. iwl_irq_handle_error(priv);
  986. handled |= CSR_INT_BIT_SW_ERR;
  987. }
  988. /*
  989. * uCode wakes up after power-down sleep.
  990. * Tell device about any new tx or host commands enqueued,
  991. * and about any Rx buffers made available while asleep.
  992. */
  993. if (inta & CSR_INT_BIT_WAKEUP) {
  994. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  995. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  996. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  997. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  998. priv->isr_stats.wakeup++;
  999. handled |= CSR_INT_BIT_WAKEUP;
  1000. }
  1001. /* All uCode command responses, including Tx command responses,
  1002. * Rx "responses" (frame-received notification), and other
  1003. * notifications from uCode come through here*/
  1004. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1005. iwl_rx_handle(priv);
  1006. priv->isr_stats.rx++;
  1007. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1008. }
  1009. /* This "Tx" DMA channel is used only for loading uCode */
  1010. if (inta & CSR_INT_BIT_FH_TX) {
  1011. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1012. priv->isr_stats.tx++;
  1013. handled |= CSR_INT_BIT_FH_TX;
  1014. /* Wake up uCode load routine, now that load is complete */
  1015. priv->ucode_write_complete = 1;
  1016. wake_up_interruptible(&priv->wait_command_queue);
  1017. }
  1018. if (inta & ~handled) {
  1019. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1020. priv->isr_stats.unhandled++;
  1021. }
  1022. if (inta & ~(priv->inta_mask)) {
  1023. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1024. inta & ~priv->inta_mask);
  1025. IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
  1026. }
  1027. /* Re-enable all interrupts */
  1028. /* only Re-enable if diabled by irq */
  1029. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1030. iwl_enable_interrupts(priv);
  1031. #ifdef CONFIG_IWLWIFI_DEBUG
  1032. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1033. inta = iwl_read32(priv, CSR_INT);
  1034. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1035. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1036. IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  1037. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  1038. }
  1039. #endif
  1040. }
  1041. /* tasklet for iwlagn interrupt */
  1042. static void iwl_irq_tasklet(struct iwl_priv *priv)
  1043. {
  1044. u32 inta = 0;
  1045. u32 handled = 0;
  1046. unsigned long flags;
  1047. u32 i;
  1048. #ifdef CONFIG_IWLWIFI_DEBUG
  1049. u32 inta_mask;
  1050. #endif
  1051. spin_lock_irqsave(&priv->lock, flags);
  1052. /* Ack/clear/reset pending uCode interrupts.
  1053. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  1054. */
  1055. /* There is a hardware bug in the interrupt mask function that some
  1056. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  1057. * they are disabled in the CSR_INT_MASK register. Furthermore the
  1058. * ICT interrupt handling mechanism has another bug that might cause
  1059. * these unmasked interrupts fail to be detected. We workaround the
  1060. * hardware bugs here by ACKing all the possible interrupts so that
  1061. * interrupt coalescing can still be achieved.
  1062. */
  1063. iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
  1064. inta = priv->_agn.inta;
  1065. #ifdef CONFIG_IWLWIFI_DEBUG
  1066. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  1067. /* just for debug */
  1068. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1069. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  1070. inta, inta_mask);
  1071. }
  1072. #endif
  1073. spin_unlock_irqrestore(&priv->lock, flags);
  1074. /* saved interrupt in inta variable now we can reset priv->_agn.inta */
  1075. priv->_agn.inta = 0;
  1076. /* Now service all interrupt bits discovered above. */
  1077. if (inta & CSR_INT_BIT_HW_ERR) {
  1078. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  1079. /* Tell the device to stop sending interrupts */
  1080. iwl_disable_interrupts(priv);
  1081. priv->isr_stats.hw++;
  1082. iwl_irq_handle_error(priv);
  1083. handled |= CSR_INT_BIT_HW_ERR;
  1084. return;
  1085. }
  1086. #ifdef CONFIG_IWLWIFI_DEBUG
  1087. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1088. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1089. if (inta & CSR_INT_BIT_SCD) {
  1090. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1091. "the frame/frames.\n");
  1092. priv->isr_stats.sch++;
  1093. }
  1094. /* Alive notification via Rx interrupt will do the real work */
  1095. if (inta & CSR_INT_BIT_ALIVE) {
  1096. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1097. priv->isr_stats.alive++;
  1098. }
  1099. }
  1100. #endif
  1101. /* Safely ignore these bits for debug checks below */
  1102. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1103. /* HW RF KILL switch toggled */
  1104. if (inta & CSR_INT_BIT_RF_KILL) {
  1105. int hw_rf_kill = 0;
  1106. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  1107. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1108. hw_rf_kill = 1;
  1109. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  1110. hw_rf_kill ? "disable radio" : "enable radio");
  1111. priv->isr_stats.rfkill++;
  1112. /* driver only loads ucode once setting the interface up.
  1113. * the driver allows loading the ucode even if the radio
  1114. * is killed. Hence update the killswitch state here. The
  1115. * rfkill handler will care about restarting if needed.
  1116. */
  1117. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  1118. if (hw_rf_kill)
  1119. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1120. else
  1121. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1122. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  1123. }
  1124. handled |= CSR_INT_BIT_RF_KILL;
  1125. }
  1126. /* Chip got too hot and stopped itself */
  1127. if (inta & CSR_INT_BIT_CT_KILL) {
  1128. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  1129. priv->isr_stats.ctkill++;
  1130. handled |= CSR_INT_BIT_CT_KILL;
  1131. }
  1132. /* Error detected by uCode */
  1133. if (inta & CSR_INT_BIT_SW_ERR) {
  1134. IWL_ERR(priv, "Microcode SW error detected. "
  1135. " Restarting 0x%X.\n", inta);
  1136. priv->isr_stats.sw++;
  1137. priv->isr_stats.sw_err = inta;
  1138. iwl_irq_handle_error(priv);
  1139. handled |= CSR_INT_BIT_SW_ERR;
  1140. }
  1141. /* uCode wakes up after power-down sleep */
  1142. if (inta & CSR_INT_BIT_WAKEUP) {
  1143. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1144. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1145. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1146. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1147. priv->isr_stats.wakeup++;
  1148. handled |= CSR_INT_BIT_WAKEUP;
  1149. }
  1150. /* All uCode command responses, including Tx command responses,
  1151. * Rx "responses" (frame-received notification), and other
  1152. * notifications from uCode come through here*/
  1153. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  1154. CSR_INT_BIT_RX_PERIODIC)) {
  1155. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  1156. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1157. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1158. iwl_write32(priv, CSR_FH_INT_STATUS,
  1159. CSR49_FH_INT_RX_MASK);
  1160. }
  1161. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  1162. handled |= CSR_INT_BIT_RX_PERIODIC;
  1163. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  1164. }
  1165. /* Sending RX interrupt require many steps to be done in the
  1166. * the device:
  1167. * 1- write interrupt to current index in ICT table.
  1168. * 2- dma RX frame.
  1169. * 3- update RX shared data to indicate last write index.
  1170. * 4- send interrupt.
  1171. * This could lead to RX race, driver could receive RX interrupt
  1172. * but the shared data changes does not reflect this;
  1173. * periodic interrupt will detect any dangling Rx activity.
  1174. */
  1175. /* Disable periodic interrupt; we use it as just a one-shot. */
  1176. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1177. CSR_INT_PERIODIC_DIS);
  1178. iwl_rx_handle(priv);
  1179. /*
  1180. * Enable periodic interrupt in 8 msec only if we received
  1181. * real RX interrupt (instead of just periodic int), to catch
  1182. * any dangling Rx interrupt. If it was just the periodic
  1183. * interrupt, there was no dangling Rx activity, and no need
  1184. * to extend the periodic interrupt; one-shot is enough.
  1185. */
  1186. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  1187. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1188. CSR_INT_PERIODIC_ENA);
  1189. priv->isr_stats.rx++;
  1190. }
  1191. /* This "Tx" DMA channel is used only for loading uCode */
  1192. if (inta & CSR_INT_BIT_FH_TX) {
  1193. iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK);
  1194. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1195. priv->isr_stats.tx++;
  1196. handled |= CSR_INT_BIT_FH_TX;
  1197. /* Wake up uCode load routine, now that load is complete */
  1198. priv->ucode_write_complete = 1;
  1199. wake_up_interruptible(&priv->wait_command_queue);
  1200. }
  1201. if (inta & ~handled) {
  1202. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1203. priv->isr_stats.unhandled++;
  1204. }
  1205. if (inta & ~(priv->inta_mask)) {
  1206. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1207. inta & ~priv->inta_mask);
  1208. }
  1209. /* Re-enable all interrupts */
  1210. /* only Re-enable if diabled by irq */
  1211. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1212. iwl_enable_interrupts(priv);
  1213. }
  1214. /* the threshold ratio of actual_ack_cnt to expected_ack_cnt in percent */
  1215. #define ACK_CNT_RATIO (50)
  1216. #define BA_TIMEOUT_CNT (5)
  1217. #define BA_TIMEOUT_MAX (16)
  1218. /**
  1219. * iwl_good_ack_health - checks for ACK count ratios, BA timeout retries.
  1220. *
  1221. * When the ACK count ratio is 0 and aggregated BA timeout retries exceeding
  1222. * the BA_TIMEOUT_MAX, reload firmware and bring system back to normal
  1223. * operation state.
  1224. */
  1225. bool iwl_good_ack_health(struct iwl_priv *priv,
  1226. struct iwl_rx_packet *pkt)
  1227. {
  1228. bool rc = true;
  1229. int actual_ack_cnt_delta, expected_ack_cnt_delta;
  1230. int ba_timeout_delta;
  1231. actual_ack_cnt_delta =
  1232. le32_to_cpu(pkt->u.stats.tx.actual_ack_cnt) -
  1233. le32_to_cpu(priv->_agn.statistics.tx.actual_ack_cnt);
  1234. expected_ack_cnt_delta =
  1235. le32_to_cpu(pkt->u.stats.tx.expected_ack_cnt) -
  1236. le32_to_cpu(priv->_agn.statistics.tx.expected_ack_cnt);
  1237. ba_timeout_delta =
  1238. le32_to_cpu(pkt->u.stats.tx.agg.ba_timeout) -
  1239. le32_to_cpu(priv->_agn.statistics.tx.agg.ba_timeout);
  1240. if ((priv->_agn.agg_tids_count > 0) &&
  1241. (expected_ack_cnt_delta > 0) &&
  1242. (((actual_ack_cnt_delta * 100) / expected_ack_cnt_delta)
  1243. < ACK_CNT_RATIO) &&
  1244. (ba_timeout_delta > BA_TIMEOUT_CNT)) {
  1245. IWL_DEBUG_RADIO(priv, "actual_ack_cnt delta = %d,"
  1246. " expected_ack_cnt = %d\n",
  1247. actual_ack_cnt_delta, expected_ack_cnt_delta);
  1248. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1249. /*
  1250. * This is ifdef'ed on DEBUGFS because otherwise the
  1251. * statistics aren't available. If DEBUGFS is set but
  1252. * DEBUG is not, these will just compile out.
  1253. */
  1254. IWL_DEBUG_RADIO(priv, "rx_detected_cnt delta = %d\n",
  1255. priv->_agn.delta_statistics.tx.rx_detected_cnt);
  1256. IWL_DEBUG_RADIO(priv,
  1257. "ack_or_ba_timeout_collision delta = %d\n",
  1258. priv->_agn.delta_statistics.tx.
  1259. ack_or_ba_timeout_collision);
  1260. #endif
  1261. IWL_DEBUG_RADIO(priv, "agg ba_timeout delta = %d\n",
  1262. ba_timeout_delta);
  1263. if (!actual_ack_cnt_delta &&
  1264. (ba_timeout_delta >= BA_TIMEOUT_MAX))
  1265. rc = false;
  1266. }
  1267. return rc;
  1268. }
  1269. /******************************************************************************
  1270. *
  1271. * uCode download functions
  1272. *
  1273. ******************************************************************************/
  1274. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  1275. {
  1276. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  1277. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  1278. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1279. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  1280. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1281. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1282. }
  1283. static void iwl_nic_start(struct iwl_priv *priv)
  1284. {
  1285. /* Remove all resets to allow NIC to operate */
  1286. iwl_write32(priv, CSR_RESET, 0);
  1287. }
  1288. struct iwlagn_ucode_capabilities {
  1289. u32 max_probe_length;
  1290. };
  1291. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
  1292. static int iwl_mac_setup_register(struct iwl_priv *priv,
  1293. struct iwlagn_ucode_capabilities *capa);
  1294. static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
  1295. {
  1296. const char *name_pre = priv->cfg->fw_name_pre;
  1297. if (first)
  1298. priv->fw_index = priv->cfg->ucode_api_max;
  1299. else
  1300. priv->fw_index--;
  1301. if (priv->fw_index < priv->cfg->ucode_api_min) {
  1302. IWL_ERR(priv, "no suitable firmware found!\n");
  1303. return -ENOENT;
  1304. }
  1305. sprintf(priv->firmware_name, "%s%d%s",
  1306. name_pre, priv->fw_index, ".ucode");
  1307. IWL_DEBUG_INFO(priv, "attempting to load firmware '%s'\n",
  1308. priv->firmware_name);
  1309. return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
  1310. &priv->pci_dev->dev, GFP_KERNEL, priv,
  1311. iwl_ucode_callback);
  1312. }
  1313. struct iwlagn_firmware_pieces {
  1314. const void *inst, *data, *init, *init_data, *boot;
  1315. size_t inst_size, data_size, init_size, init_data_size, boot_size;
  1316. u32 build;
  1317. u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr;
  1318. u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr;
  1319. };
  1320. static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
  1321. const struct firmware *ucode_raw,
  1322. struct iwlagn_firmware_pieces *pieces)
  1323. {
  1324. struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
  1325. u32 api_ver, hdr_size;
  1326. const u8 *src;
  1327. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1328. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1329. switch (api_ver) {
  1330. default:
  1331. /*
  1332. * 4965 doesn't revision the firmware file format
  1333. * along with the API version, it always uses v1
  1334. * file format.
  1335. */
  1336. if ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) !=
  1337. CSR_HW_REV_TYPE_4965) {
  1338. hdr_size = 28;
  1339. if (ucode_raw->size < hdr_size) {
  1340. IWL_ERR(priv, "File size too small!\n");
  1341. return -EINVAL;
  1342. }
  1343. pieces->build = le32_to_cpu(ucode->u.v2.build);
  1344. pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
  1345. pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
  1346. pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
  1347. pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
  1348. pieces->boot_size = le32_to_cpu(ucode->u.v2.boot_size);
  1349. src = ucode->u.v2.data;
  1350. break;
  1351. }
  1352. /* fall through for 4965 */
  1353. case 0:
  1354. case 1:
  1355. case 2:
  1356. hdr_size = 24;
  1357. if (ucode_raw->size < hdr_size) {
  1358. IWL_ERR(priv, "File size too small!\n");
  1359. return -EINVAL;
  1360. }
  1361. pieces->build = 0;
  1362. pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
  1363. pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
  1364. pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
  1365. pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
  1366. pieces->boot_size = le32_to_cpu(ucode->u.v1.boot_size);
  1367. src = ucode->u.v1.data;
  1368. break;
  1369. }
  1370. /* Verify size of file vs. image size info in file's header */
  1371. if (ucode_raw->size != hdr_size + pieces->inst_size +
  1372. pieces->data_size + pieces->init_size +
  1373. pieces->init_data_size + pieces->boot_size) {
  1374. IWL_ERR(priv,
  1375. "uCode file size %d does not match expected size\n",
  1376. (int)ucode_raw->size);
  1377. return -EINVAL;
  1378. }
  1379. pieces->inst = src;
  1380. src += pieces->inst_size;
  1381. pieces->data = src;
  1382. src += pieces->data_size;
  1383. pieces->init = src;
  1384. src += pieces->init_size;
  1385. pieces->init_data = src;
  1386. src += pieces->init_data_size;
  1387. pieces->boot = src;
  1388. src += pieces->boot_size;
  1389. return 0;
  1390. }
  1391. static int iwlagn_wanted_ucode_alternative = 1;
  1392. static int iwlagn_load_firmware(struct iwl_priv *priv,
  1393. const struct firmware *ucode_raw,
  1394. struct iwlagn_firmware_pieces *pieces,
  1395. struct iwlagn_ucode_capabilities *capa)
  1396. {
  1397. struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
  1398. struct iwl_ucode_tlv *tlv;
  1399. size_t len = ucode_raw->size;
  1400. const u8 *data;
  1401. int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
  1402. u64 alternatives;
  1403. if (len < sizeof(*ucode))
  1404. return -EINVAL;
  1405. if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC))
  1406. return -EINVAL;
  1407. /*
  1408. * Check which alternatives are present, and "downgrade"
  1409. * when the chosen alternative is not present, warning
  1410. * the user when that happens. Some files may not have
  1411. * any alternatives, so don't warn in that case.
  1412. */
  1413. alternatives = le64_to_cpu(ucode->alternatives);
  1414. tmp = wanted_alternative;
  1415. if (wanted_alternative > 63)
  1416. wanted_alternative = 63;
  1417. while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
  1418. wanted_alternative--;
  1419. if (wanted_alternative && wanted_alternative != tmp)
  1420. IWL_WARN(priv,
  1421. "uCode alternative %d not available, choosing %d\n",
  1422. tmp, wanted_alternative);
  1423. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1424. pieces->build = le32_to_cpu(ucode->build);
  1425. data = ucode->data;
  1426. len -= sizeof(*ucode);
  1427. while (len >= sizeof(*tlv)) {
  1428. u32 tlv_len;
  1429. enum iwl_ucode_tlv_type tlv_type;
  1430. u16 tlv_alt;
  1431. const u8 *tlv_data;
  1432. len -= sizeof(*tlv);
  1433. tlv = (void *)data;
  1434. tlv_len = le32_to_cpu(tlv->length);
  1435. tlv_type = le16_to_cpu(tlv->type);
  1436. tlv_alt = le16_to_cpu(tlv->alternative);
  1437. tlv_data = tlv->data;
  1438. if (len < tlv_len)
  1439. return -EINVAL;
  1440. len -= ALIGN(tlv_len, 4);
  1441. data += sizeof(*tlv) + ALIGN(tlv_len, 4);
  1442. /*
  1443. * Alternative 0 is always valid.
  1444. *
  1445. * Skip alternative TLVs that are not selected.
  1446. */
  1447. if (tlv_alt != 0 && tlv_alt != wanted_alternative)
  1448. continue;
  1449. switch (tlv_type) {
  1450. case IWL_UCODE_TLV_INST:
  1451. pieces->inst = tlv_data;
  1452. pieces->inst_size = tlv_len;
  1453. break;
  1454. case IWL_UCODE_TLV_DATA:
  1455. pieces->data = tlv_data;
  1456. pieces->data_size = tlv_len;
  1457. break;
  1458. case IWL_UCODE_TLV_INIT:
  1459. pieces->init = tlv_data;
  1460. pieces->init_size = tlv_len;
  1461. break;
  1462. case IWL_UCODE_TLV_INIT_DATA:
  1463. pieces->init_data = tlv_data;
  1464. pieces->init_data_size = tlv_len;
  1465. break;
  1466. case IWL_UCODE_TLV_BOOT:
  1467. pieces->boot = tlv_data;
  1468. pieces->boot_size = tlv_len;
  1469. break;
  1470. case IWL_UCODE_TLV_PROBE_MAX_LEN:
  1471. if (tlv_len != 4)
  1472. return -EINVAL;
  1473. capa->max_probe_length =
  1474. le32_to_cpup((__le32 *)tlv_data);
  1475. break;
  1476. case IWL_UCODE_TLV_INIT_EVTLOG_PTR:
  1477. if (tlv_len != 4)
  1478. return -EINVAL;
  1479. pieces->init_evtlog_ptr =
  1480. le32_to_cpup((__le32 *)tlv_data);
  1481. break;
  1482. case IWL_UCODE_TLV_INIT_EVTLOG_SIZE:
  1483. if (tlv_len != 4)
  1484. return -EINVAL;
  1485. pieces->init_evtlog_size =
  1486. le32_to_cpup((__le32 *)tlv_data);
  1487. break;
  1488. case IWL_UCODE_TLV_INIT_ERRLOG_PTR:
  1489. if (tlv_len != 4)
  1490. return -EINVAL;
  1491. pieces->init_errlog_ptr =
  1492. le32_to_cpup((__le32 *)tlv_data);
  1493. break;
  1494. case IWL_UCODE_TLV_RUNT_EVTLOG_PTR:
  1495. if (tlv_len != 4)
  1496. return -EINVAL;
  1497. pieces->inst_evtlog_ptr =
  1498. le32_to_cpup((__le32 *)tlv_data);
  1499. break;
  1500. case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE:
  1501. if (tlv_len != 4)
  1502. return -EINVAL;
  1503. pieces->inst_evtlog_size =
  1504. le32_to_cpup((__le32 *)tlv_data);
  1505. break;
  1506. case IWL_UCODE_TLV_RUNT_ERRLOG_PTR:
  1507. if (tlv_len != 4)
  1508. return -EINVAL;
  1509. pieces->inst_errlog_ptr =
  1510. le32_to_cpup((__le32 *)tlv_data);
  1511. break;
  1512. default:
  1513. break;
  1514. }
  1515. }
  1516. if (len)
  1517. return -EINVAL;
  1518. return 0;
  1519. }
  1520. /**
  1521. * iwl_ucode_callback - callback when firmware was loaded
  1522. *
  1523. * If loaded successfully, copies the firmware into buffers
  1524. * for the card to fetch (via DMA).
  1525. */
  1526. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
  1527. {
  1528. struct iwl_priv *priv = context;
  1529. struct iwl_ucode_header *ucode;
  1530. int err;
  1531. struct iwlagn_firmware_pieces pieces;
  1532. const unsigned int api_max = priv->cfg->ucode_api_max;
  1533. const unsigned int api_min = priv->cfg->ucode_api_min;
  1534. u32 api_ver;
  1535. char buildstr[25];
  1536. u32 build;
  1537. struct iwlagn_ucode_capabilities ucode_capa = {
  1538. .max_probe_length = 200,
  1539. };
  1540. memset(&pieces, 0, sizeof(pieces));
  1541. if (!ucode_raw) {
  1542. IWL_ERR(priv, "request for firmware file '%s' failed.\n",
  1543. priv->firmware_name);
  1544. goto try_again;
  1545. }
  1546. IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
  1547. priv->firmware_name, ucode_raw->size);
  1548. /* Make sure that we got at least the API version number */
  1549. if (ucode_raw->size < 4) {
  1550. IWL_ERR(priv, "File size way too small!\n");
  1551. goto try_again;
  1552. }
  1553. /* Data from ucode file: header followed by uCode images */
  1554. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1555. if (ucode->ver)
  1556. err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
  1557. else
  1558. err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
  1559. &ucode_capa);
  1560. if (err)
  1561. goto try_again;
  1562. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1563. build = pieces.build;
  1564. /*
  1565. * api_ver should match the api version forming part of the
  1566. * firmware filename ... but we don't check for that and only rely
  1567. * on the API version read from firmware header from here on forward
  1568. */
  1569. if (api_ver < api_min || api_ver > api_max) {
  1570. IWL_ERR(priv, "Driver unable to support your firmware API. "
  1571. "Driver supports v%u, firmware is v%u.\n",
  1572. api_max, api_ver);
  1573. goto try_again;
  1574. }
  1575. if (api_ver != api_max)
  1576. IWL_ERR(priv, "Firmware has old API version. Expected v%u, "
  1577. "got v%u. New firmware can be obtained "
  1578. "from http://www.intellinuxwireless.org.\n",
  1579. api_max, api_ver);
  1580. if (build)
  1581. sprintf(buildstr, " build %u", build);
  1582. else
  1583. buildstr[0] = '\0';
  1584. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
  1585. IWL_UCODE_MAJOR(priv->ucode_ver),
  1586. IWL_UCODE_MINOR(priv->ucode_ver),
  1587. IWL_UCODE_API(priv->ucode_ver),
  1588. IWL_UCODE_SERIAL(priv->ucode_ver),
  1589. buildstr);
  1590. snprintf(priv->hw->wiphy->fw_version,
  1591. sizeof(priv->hw->wiphy->fw_version),
  1592. "%u.%u.%u.%u%s",
  1593. IWL_UCODE_MAJOR(priv->ucode_ver),
  1594. IWL_UCODE_MINOR(priv->ucode_ver),
  1595. IWL_UCODE_API(priv->ucode_ver),
  1596. IWL_UCODE_SERIAL(priv->ucode_ver),
  1597. buildstr);
  1598. /*
  1599. * For any of the failures below (before allocating pci memory)
  1600. * we will try to load a version with a smaller API -- maybe the
  1601. * user just got a corrupted version of the latest API.
  1602. */
  1603. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1604. priv->ucode_ver);
  1605. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
  1606. pieces.inst_size);
  1607. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
  1608. pieces.data_size);
  1609. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
  1610. pieces.init_size);
  1611. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
  1612. pieces.init_data_size);
  1613. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %Zd\n",
  1614. pieces.boot_size);
  1615. /* Verify that uCode images will fit in card's SRAM */
  1616. if (pieces.inst_size > priv->hw_params.max_inst_size) {
  1617. IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
  1618. pieces.inst_size);
  1619. goto try_again;
  1620. }
  1621. if (pieces.data_size > priv->hw_params.max_data_size) {
  1622. IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
  1623. pieces.data_size);
  1624. goto try_again;
  1625. }
  1626. if (pieces.init_size > priv->hw_params.max_inst_size) {
  1627. IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
  1628. pieces.init_size);
  1629. goto try_again;
  1630. }
  1631. if (pieces.init_data_size > priv->hw_params.max_data_size) {
  1632. IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
  1633. pieces.init_data_size);
  1634. goto try_again;
  1635. }
  1636. if (pieces.boot_size > priv->hw_params.max_bsm_size) {
  1637. IWL_ERR(priv, "uCode boot instr len %Zd too large to fit in\n",
  1638. pieces.boot_size);
  1639. goto try_again;
  1640. }
  1641. /* Allocate ucode buffers for card's bus-master loading ... */
  1642. /* Runtime instructions and 2 copies of data:
  1643. * 1) unmodified from disk
  1644. * 2) backup cache for save/restore during power-downs */
  1645. priv->ucode_code.len = pieces.inst_size;
  1646. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1647. priv->ucode_data.len = pieces.data_size;
  1648. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1649. priv->ucode_data_backup.len = pieces.data_size;
  1650. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1651. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  1652. !priv->ucode_data_backup.v_addr)
  1653. goto err_pci_alloc;
  1654. /* Initialization instructions and data */
  1655. if (pieces.init_size && pieces.init_data_size) {
  1656. priv->ucode_init.len = pieces.init_size;
  1657. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1658. priv->ucode_init_data.len = pieces.init_data_size;
  1659. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1660. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1661. goto err_pci_alloc;
  1662. }
  1663. /* Bootstrap (instructions only, no data) */
  1664. if (pieces.boot_size) {
  1665. priv->ucode_boot.len = pieces.boot_size;
  1666. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1667. if (!priv->ucode_boot.v_addr)
  1668. goto err_pci_alloc;
  1669. }
  1670. /* Now that we can no longer fail, copy information */
  1671. /*
  1672. * The (size - 16) / 12 formula is based on the information recorded
  1673. * for each event, which is of mode 1 (including timestamp) for all
  1674. * new microcodes that include this information.
  1675. */
  1676. priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr;
  1677. if (pieces.init_evtlog_size)
  1678. priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12;
  1679. else
  1680. priv->_agn.init_evtlog_size = priv->cfg->max_event_log_size;
  1681. priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr;
  1682. priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr;
  1683. if (pieces.inst_evtlog_size)
  1684. priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12;
  1685. else
  1686. priv->_agn.inst_evtlog_size = priv->cfg->max_event_log_size;
  1687. priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr;
  1688. /* Copy images into buffers for card's bus-master reads ... */
  1689. /* Runtime instructions (first block of data in file) */
  1690. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n",
  1691. pieces.inst_size);
  1692. memcpy(priv->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  1693. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1694. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1695. /*
  1696. * Runtime data
  1697. * NOTE: Copy into backup buffer will be done in iwl_up()
  1698. */
  1699. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n",
  1700. pieces.data_size);
  1701. memcpy(priv->ucode_data.v_addr, pieces.data, pieces.data_size);
  1702. memcpy(priv->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
  1703. /* Initialization instructions */
  1704. if (pieces.init_size) {
  1705. IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
  1706. pieces.init_size);
  1707. memcpy(priv->ucode_init.v_addr, pieces.init, pieces.init_size);
  1708. }
  1709. /* Initialization data */
  1710. if (pieces.init_data_size) {
  1711. IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
  1712. pieces.init_data_size);
  1713. memcpy(priv->ucode_init_data.v_addr, pieces.init_data,
  1714. pieces.init_data_size);
  1715. }
  1716. /* Bootstrap instructions */
  1717. IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n",
  1718. pieces.boot_size);
  1719. memcpy(priv->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
  1720. /**************************************************
  1721. * This is still part of probe() in a sense...
  1722. *
  1723. * 9. Setup and register with mac80211 and debugfs
  1724. **************************************************/
  1725. err = iwl_mac_setup_register(priv, &ucode_capa);
  1726. if (err)
  1727. goto out_unbind;
  1728. err = iwl_dbgfs_register(priv, DRV_NAME);
  1729. if (err)
  1730. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  1731. /* We have our copies now, allow OS release its copies */
  1732. release_firmware(ucode_raw);
  1733. complete(&priv->_agn.firmware_loading_complete);
  1734. return;
  1735. try_again:
  1736. /* try next, if any */
  1737. if (iwl_request_firmware(priv, false))
  1738. goto out_unbind;
  1739. release_firmware(ucode_raw);
  1740. return;
  1741. err_pci_alloc:
  1742. IWL_ERR(priv, "failed to allocate pci memory\n");
  1743. iwl_dealloc_ucode_pci(priv);
  1744. out_unbind:
  1745. complete(&priv->_agn.firmware_loading_complete);
  1746. device_release_driver(&priv->pci_dev->dev);
  1747. release_firmware(ucode_raw);
  1748. }
  1749. static const char *desc_lookup_text[] = {
  1750. "OK",
  1751. "FAIL",
  1752. "BAD_PARAM",
  1753. "BAD_CHECKSUM",
  1754. "NMI_INTERRUPT_WDG",
  1755. "SYSASSERT",
  1756. "FATAL_ERROR",
  1757. "BAD_COMMAND",
  1758. "HW_ERROR_TUNE_LOCK",
  1759. "HW_ERROR_TEMPERATURE",
  1760. "ILLEGAL_CHAN_FREQ",
  1761. "VCC_NOT_STABLE",
  1762. "FH_ERROR",
  1763. "NMI_INTERRUPT_HOST",
  1764. "NMI_INTERRUPT_ACTION_PT",
  1765. "NMI_INTERRUPT_UNKNOWN",
  1766. "UCODE_VERSION_MISMATCH",
  1767. "HW_ERROR_ABS_LOCK",
  1768. "HW_ERROR_CAL_LOCK_FAIL",
  1769. "NMI_INTERRUPT_INST_ACTION_PT",
  1770. "NMI_INTERRUPT_DATA_ACTION_PT",
  1771. "NMI_TRM_HW_ER",
  1772. "NMI_INTERRUPT_TRM",
  1773. "NMI_INTERRUPT_BREAK_POINT"
  1774. "DEBUG_0",
  1775. "DEBUG_1",
  1776. "DEBUG_2",
  1777. "DEBUG_3",
  1778. "ADVANCED SYSASSERT"
  1779. };
  1780. static const char *desc_lookup(int i)
  1781. {
  1782. int max = ARRAY_SIZE(desc_lookup_text) - 1;
  1783. if (i < 0 || i > max)
  1784. i = max;
  1785. return desc_lookup_text[i];
  1786. }
  1787. #define ERROR_START_OFFSET (1 * sizeof(u32))
  1788. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  1789. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  1790. {
  1791. u32 data2, line;
  1792. u32 desc, time, count, base, data1;
  1793. u32 blink1, blink2, ilink1, ilink2;
  1794. u32 pc, hcmd;
  1795. if (priv->ucode_type == UCODE_INIT) {
  1796. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  1797. if (!base)
  1798. base = priv->_agn.init_errlog_ptr;
  1799. } else {
  1800. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  1801. if (!base)
  1802. base = priv->_agn.inst_errlog_ptr;
  1803. }
  1804. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1805. IWL_ERR(priv,
  1806. "Not valid error log pointer 0x%08X for %s uCode\n",
  1807. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  1808. return;
  1809. }
  1810. count = iwl_read_targ_mem(priv, base);
  1811. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  1812. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  1813. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  1814. priv->status, count);
  1815. }
  1816. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  1817. pc = iwl_read_targ_mem(priv, base + 2 * sizeof(u32));
  1818. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  1819. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  1820. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  1821. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  1822. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  1823. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  1824. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  1825. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  1826. hcmd = iwl_read_targ_mem(priv, base + 22 * sizeof(u32));
  1827. trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
  1828. blink1, blink2, ilink1, ilink2);
  1829. IWL_ERR(priv, "Desc Time "
  1830. "data1 data2 line\n");
  1831. IWL_ERR(priv, "%-28s (#%02d) %010u 0x%08X 0x%08X %u\n",
  1832. desc_lookup(desc), desc, time, data1, data2, line);
  1833. IWL_ERR(priv, "pc blink1 blink2 ilink1 ilink2 hcmd\n");
  1834. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
  1835. pc, blink1, blink2, ilink1, ilink2, hcmd);
  1836. }
  1837. #define EVENT_START_OFFSET (4 * sizeof(u32))
  1838. /**
  1839. * iwl_print_event_log - Dump error event log to syslog
  1840. *
  1841. */
  1842. static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  1843. u32 num_events, u32 mode,
  1844. int pos, char **buf, size_t bufsz)
  1845. {
  1846. u32 i;
  1847. u32 base; /* SRAM byte address of event log header */
  1848. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  1849. u32 ptr; /* SRAM byte address of log data */
  1850. u32 ev, time, data; /* event log data */
  1851. unsigned long reg_flags;
  1852. if (num_events == 0)
  1853. return pos;
  1854. if (priv->ucode_type == UCODE_INIT) {
  1855. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1856. if (!base)
  1857. base = priv->_agn.init_evtlog_ptr;
  1858. } else {
  1859. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1860. if (!base)
  1861. base = priv->_agn.inst_evtlog_ptr;
  1862. }
  1863. if (mode == 0)
  1864. event_size = 2 * sizeof(u32);
  1865. else
  1866. event_size = 3 * sizeof(u32);
  1867. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  1868. /* Make sure device is powered up for SRAM reads */
  1869. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  1870. iwl_grab_nic_access(priv);
  1871. /* Set starting address; reads will auto-increment */
  1872. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  1873. rmb();
  1874. /* "time" is actually "data" for mode 0 (no timestamp).
  1875. * place event id # at far right for easier visual parsing. */
  1876. for (i = 0; i < num_events; i++) {
  1877. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1878. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1879. if (mode == 0) {
  1880. /* data, ev */
  1881. if (bufsz) {
  1882. pos += scnprintf(*buf + pos, bufsz - pos,
  1883. "EVT_LOG:0x%08x:%04u\n",
  1884. time, ev);
  1885. } else {
  1886. trace_iwlwifi_dev_ucode_event(priv, 0,
  1887. time, ev);
  1888. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
  1889. time, ev);
  1890. }
  1891. } else {
  1892. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1893. if (bufsz) {
  1894. pos += scnprintf(*buf + pos, bufsz - pos,
  1895. "EVT_LOGT:%010u:0x%08x:%04u\n",
  1896. time, data, ev);
  1897. } else {
  1898. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  1899. time, data, ev);
  1900. trace_iwlwifi_dev_ucode_event(priv, time,
  1901. data, ev);
  1902. }
  1903. }
  1904. }
  1905. /* Allow device to power down */
  1906. iwl_release_nic_access(priv);
  1907. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  1908. return pos;
  1909. }
  1910. /**
  1911. * iwl_print_last_event_logs - Dump the newest # of event log to syslog
  1912. */
  1913. static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
  1914. u32 num_wraps, u32 next_entry,
  1915. u32 size, u32 mode,
  1916. int pos, char **buf, size_t bufsz)
  1917. {
  1918. /*
  1919. * display the newest DEFAULT_LOG_ENTRIES entries
  1920. * i.e the entries just before the next ont that uCode would fill.
  1921. */
  1922. if (num_wraps) {
  1923. if (next_entry < size) {
  1924. pos = iwl_print_event_log(priv,
  1925. capacity - (size - next_entry),
  1926. size - next_entry, mode,
  1927. pos, buf, bufsz);
  1928. pos = iwl_print_event_log(priv, 0,
  1929. next_entry, mode,
  1930. pos, buf, bufsz);
  1931. } else
  1932. pos = iwl_print_event_log(priv, next_entry - size,
  1933. size, mode, pos, buf, bufsz);
  1934. } else {
  1935. if (next_entry < size) {
  1936. pos = iwl_print_event_log(priv, 0, next_entry,
  1937. mode, pos, buf, bufsz);
  1938. } else {
  1939. pos = iwl_print_event_log(priv, next_entry - size,
  1940. size, mode, pos, buf, bufsz);
  1941. }
  1942. }
  1943. return pos;
  1944. }
  1945. #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
  1946. int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
  1947. char **buf, bool display)
  1948. {
  1949. u32 base; /* SRAM byte address of event log header */
  1950. u32 capacity; /* event log capacity in # entries */
  1951. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  1952. u32 num_wraps; /* # times uCode wrapped to top of log */
  1953. u32 next_entry; /* index of next entry to be written by uCode */
  1954. u32 size; /* # entries that we'll print */
  1955. u32 logsize;
  1956. int pos = 0;
  1957. size_t bufsz = 0;
  1958. if (priv->ucode_type == UCODE_INIT) {
  1959. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1960. logsize = priv->_agn.init_evtlog_size;
  1961. if (!base)
  1962. base = priv->_agn.init_evtlog_ptr;
  1963. } else {
  1964. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1965. logsize = priv->_agn.inst_evtlog_size;
  1966. if (!base)
  1967. base = priv->_agn.inst_evtlog_ptr;
  1968. }
  1969. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1970. IWL_ERR(priv,
  1971. "Invalid event log pointer 0x%08X for %s uCode\n",
  1972. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  1973. return -EINVAL;
  1974. }
  1975. /* event log header */
  1976. capacity = iwl_read_targ_mem(priv, base);
  1977. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1978. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1979. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1980. if (capacity > logsize) {
  1981. IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
  1982. capacity, logsize);
  1983. capacity = logsize;
  1984. }
  1985. if (next_entry > logsize) {
  1986. IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
  1987. next_entry, logsize);
  1988. next_entry = logsize;
  1989. }
  1990. size = num_wraps ? capacity : next_entry;
  1991. /* bail out if nothing in log */
  1992. if (size == 0) {
  1993. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  1994. return pos;
  1995. }
  1996. #ifdef CONFIG_IWLWIFI_DEBUG
  1997. if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
  1998. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  1999. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2000. #else
  2001. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2002. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2003. #endif
  2004. IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
  2005. size);
  2006. #ifdef CONFIG_IWLWIFI_DEBUG
  2007. if (display) {
  2008. if (full_log)
  2009. bufsz = capacity * 48;
  2010. else
  2011. bufsz = size * 48;
  2012. *buf = kmalloc(bufsz, GFP_KERNEL);
  2013. if (!*buf)
  2014. return -ENOMEM;
  2015. }
  2016. if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
  2017. /*
  2018. * if uCode has wrapped back to top of log,
  2019. * start at the oldest entry,
  2020. * i.e the next one that uCode would fill.
  2021. */
  2022. if (num_wraps)
  2023. pos = iwl_print_event_log(priv, next_entry,
  2024. capacity - next_entry, mode,
  2025. pos, buf, bufsz);
  2026. /* (then/else) start at top of log */
  2027. pos = iwl_print_event_log(priv, 0,
  2028. next_entry, mode, pos, buf, bufsz);
  2029. } else
  2030. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2031. next_entry, size, mode,
  2032. pos, buf, bufsz);
  2033. #else
  2034. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2035. next_entry, size, mode,
  2036. pos, buf, bufsz);
  2037. #endif
  2038. return pos;
  2039. }
  2040. /**
  2041. * iwl_alive_start - called after REPLY_ALIVE notification received
  2042. * from protocol/runtime uCode (initialization uCode's
  2043. * Alive gets handled by iwl_init_alive_start()).
  2044. */
  2045. static void iwl_alive_start(struct iwl_priv *priv)
  2046. {
  2047. int ret = 0;
  2048. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  2049. if (priv->card_alive.is_valid != UCODE_VALID_OK) {
  2050. /* We had an error bringing up the hardware, so take it
  2051. * all the way back down so we can try again */
  2052. IWL_DEBUG_INFO(priv, "Alive failed.\n");
  2053. goto restart;
  2054. }
  2055. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  2056. * This is a paranoid check, because we would not have gotten the
  2057. * "runtime" alive if code weren't properly loaded. */
  2058. if (iwl_verify_ucode(priv)) {
  2059. /* Runtime instruction load was bad;
  2060. * take it all the way back down so we can try again */
  2061. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  2062. goto restart;
  2063. }
  2064. ret = priv->cfg->ops->lib->alive_notify(priv);
  2065. if (ret) {
  2066. IWL_WARN(priv,
  2067. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  2068. goto restart;
  2069. }
  2070. /* After the ALIVE response, we can send host commands to the uCode */
  2071. set_bit(STATUS_ALIVE, &priv->status);
  2072. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  2073. /* Enable timer to monitor the driver queues */
  2074. mod_timer(&priv->monitor_recover,
  2075. jiffies +
  2076. msecs_to_jiffies(priv->cfg->monitor_recover_period));
  2077. }
  2078. if (iwl_is_rfkill(priv))
  2079. return;
  2080. ieee80211_wake_queues(priv->hw);
  2081. priv->active_rate = IWL_RATES_MASK;
  2082. /* Configure Tx antenna selection based on H/W config */
  2083. if (priv->cfg->ops->hcmd->set_tx_ant)
  2084. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  2085. if (iwl_is_associated(priv)) {
  2086. struct iwl_rxon_cmd *active_rxon =
  2087. (struct iwl_rxon_cmd *)&priv->active_rxon;
  2088. /* apply any changes in staging */
  2089. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2090. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2091. } else {
  2092. /* Initialize our rx_config data */
  2093. iwl_connection_init_rx_config(priv, NULL);
  2094. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2095. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2096. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  2097. }
  2098. /* Configure Bluetooth device coexistence support */
  2099. priv->cfg->ops->hcmd->send_bt_config(priv);
  2100. iwl_reset_run_time_calib(priv);
  2101. /* Configure the adapter for unassociated operation */
  2102. iwlcore_commit_rxon(priv);
  2103. /* At this point, the NIC is initialized and operational */
  2104. iwl_rf_kill_ct_config(priv);
  2105. iwl_leds_init(priv);
  2106. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  2107. set_bit(STATUS_READY, &priv->status);
  2108. wake_up_interruptible(&priv->wait_command_queue);
  2109. iwl_power_update_mode(priv, true);
  2110. IWL_DEBUG_INFO(priv, "Updated power mode\n");
  2111. return;
  2112. restart:
  2113. queue_work(priv->workqueue, &priv->restart);
  2114. }
  2115. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  2116. static void __iwl_down(struct iwl_priv *priv)
  2117. {
  2118. unsigned long flags;
  2119. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  2120. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  2121. if (!exit_pending)
  2122. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2123. iwl_clear_ucode_stations(priv);
  2124. iwl_dealloc_bcast_station(priv);
  2125. iwl_clear_driver_stations(priv);
  2126. /* Unblock any waiting calls */
  2127. wake_up_interruptible_all(&priv->wait_command_queue);
  2128. /* Wipe out the EXIT_PENDING status bit if we are not actually
  2129. * exiting the module */
  2130. if (!exit_pending)
  2131. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2132. /* stop and reset the on-board processor */
  2133. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  2134. /* tell the device to stop sending interrupts */
  2135. spin_lock_irqsave(&priv->lock, flags);
  2136. iwl_disable_interrupts(priv);
  2137. spin_unlock_irqrestore(&priv->lock, flags);
  2138. iwl_synchronize_irq(priv);
  2139. if (priv->mac80211_registered)
  2140. ieee80211_stop_queues(priv->hw);
  2141. /* If we have not previously called iwl_init() then
  2142. * clear all bits but the RF Kill bit and return */
  2143. if (!iwl_is_init(priv)) {
  2144. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2145. STATUS_RF_KILL_HW |
  2146. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2147. STATUS_GEO_CONFIGURED |
  2148. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2149. STATUS_EXIT_PENDING;
  2150. goto exit;
  2151. }
  2152. /* ...otherwise clear out all the status bits but the RF Kill
  2153. * bit and continue taking the NIC down. */
  2154. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2155. STATUS_RF_KILL_HW |
  2156. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2157. STATUS_GEO_CONFIGURED |
  2158. test_bit(STATUS_FW_ERROR, &priv->status) <<
  2159. STATUS_FW_ERROR |
  2160. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2161. STATUS_EXIT_PENDING;
  2162. /* device going down, Stop using ICT table */
  2163. iwl_disable_ict(priv);
  2164. iwlagn_txq_ctx_stop(priv);
  2165. iwlagn_rxq_stop(priv);
  2166. /* Power-down device's busmaster DMA clocks */
  2167. iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  2168. udelay(5);
  2169. /* Make sure (redundant) we've released our request to stay awake */
  2170. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  2171. /* Stop the device, and put it in low power state */
  2172. priv->cfg->ops->lib->apm_ops.stop(priv);
  2173. exit:
  2174. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  2175. if (priv->ibss_beacon)
  2176. dev_kfree_skb(priv->ibss_beacon);
  2177. priv->ibss_beacon = NULL;
  2178. /* clear out any free frames */
  2179. iwl_clear_free_frames(priv);
  2180. }
  2181. static void iwl_down(struct iwl_priv *priv)
  2182. {
  2183. mutex_lock(&priv->mutex);
  2184. __iwl_down(priv);
  2185. mutex_unlock(&priv->mutex);
  2186. iwl_cancel_deferred_work(priv);
  2187. }
  2188. #define HW_READY_TIMEOUT (50)
  2189. static int iwl_set_hw_ready(struct iwl_priv *priv)
  2190. {
  2191. int ret = 0;
  2192. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2193. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  2194. /* See if we got it */
  2195. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2196. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2197. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2198. HW_READY_TIMEOUT);
  2199. if (ret != -ETIMEDOUT)
  2200. priv->hw_ready = true;
  2201. else
  2202. priv->hw_ready = false;
  2203. IWL_DEBUG_INFO(priv, "hardware %s\n",
  2204. (priv->hw_ready == 1) ? "ready" : "not ready");
  2205. return ret;
  2206. }
  2207. static int iwl_prepare_card_hw(struct iwl_priv *priv)
  2208. {
  2209. int ret = 0;
  2210. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
  2211. ret = iwl_set_hw_ready(priv);
  2212. if (priv->hw_ready)
  2213. return ret;
  2214. /* If HW is not ready, prepare the conditions to check again */
  2215. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2216. CSR_HW_IF_CONFIG_REG_PREPARE);
  2217. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2218. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  2219. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  2220. /* HW should be ready by now, check again. */
  2221. if (ret != -ETIMEDOUT)
  2222. iwl_set_hw_ready(priv);
  2223. return ret;
  2224. }
  2225. #define MAX_HW_RESTARTS 5
  2226. static int __iwl_up(struct iwl_priv *priv)
  2227. {
  2228. int i;
  2229. int ret;
  2230. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2231. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  2232. return -EIO;
  2233. }
  2234. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  2235. IWL_ERR(priv, "ucode not available for device bringup\n");
  2236. return -EIO;
  2237. }
  2238. ret = iwl_alloc_bcast_station(priv, true);
  2239. if (ret)
  2240. return ret;
  2241. iwl_prepare_card_hw(priv);
  2242. if (!priv->hw_ready) {
  2243. IWL_WARN(priv, "Exit HW not ready\n");
  2244. return -EIO;
  2245. }
  2246. /* If platform's RF_KILL switch is NOT set to KILL */
  2247. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2248. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2249. else
  2250. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2251. if (iwl_is_rfkill(priv)) {
  2252. wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
  2253. iwl_enable_interrupts(priv);
  2254. IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
  2255. return 0;
  2256. }
  2257. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2258. ret = iwlagn_hw_nic_init(priv);
  2259. if (ret) {
  2260. IWL_ERR(priv, "Unable to init nic\n");
  2261. return ret;
  2262. }
  2263. /* make sure rfkill handshake bits are cleared */
  2264. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2265. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2266. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  2267. /* clear (again), then enable host interrupts */
  2268. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2269. iwl_enable_interrupts(priv);
  2270. /* really make sure rfkill handshake bits are cleared */
  2271. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2272. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2273. /* Copy original ucode data image from disk into backup cache.
  2274. * This will be used to initialize the on-board processor's
  2275. * data SRAM for a clean start when the runtime program first loads. */
  2276. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  2277. priv->ucode_data.len);
  2278. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  2279. /* load bootstrap state machine,
  2280. * load bootstrap program into processor's memory,
  2281. * prepare to load the "initialize" uCode */
  2282. ret = priv->cfg->ops->lib->load_ucode(priv);
  2283. if (ret) {
  2284. IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
  2285. ret);
  2286. continue;
  2287. }
  2288. /* start card; "initialize" will load runtime ucode */
  2289. iwl_nic_start(priv);
  2290. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  2291. return 0;
  2292. }
  2293. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2294. __iwl_down(priv);
  2295. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2296. /* tried to restart and config the device for as long as our
  2297. * patience could withstand */
  2298. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  2299. return -EIO;
  2300. }
  2301. /*****************************************************************************
  2302. *
  2303. * Workqueue callbacks
  2304. *
  2305. *****************************************************************************/
  2306. static void iwl_bg_init_alive_start(struct work_struct *data)
  2307. {
  2308. struct iwl_priv *priv =
  2309. container_of(data, struct iwl_priv, init_alive_start.work);
  2310. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2311. return;
  2312. mutex_lock(&priv->mutex);
  2313. priv->cfg->ops->lib->init_alive_start(priv);
  2314. mutex_unlock(&priv->mutex);
  2315. }
  2316. static void iwl_bg_alive_start(struct work_struct *data)
  2317. {
  2318. struct iwl_priv *priv =
  2319. container_of(data, struct iwl_priv, alive_start.work);
  2320. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2321. return;
  2322. /* enable dram interrupt */
  2323. iwl_reset_ict(priv);
  2324. mutex_lock(&priv->mutex);
  2325. iwl_alive_start(priv);
  2326. mutex_unlock(&priv->mutex);
  2327. }
  2328. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  2329. {
  2330. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2331. run_time_calib_work);
  2332. mutex_lock(&priv->mutex);
  2333. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2334. test_bit(STATUS_SCANNING, &priv->status)) {
  2335. mutex_unlock(&priv->mutex);
  2336. return;
  2337. }
  2338. if (priv->start_calib) {
  2339. iwl_chain_noise_calibration(priv, &priv->_agn.statistics);
  2340. iwl_sensitivity_calibration(priv, &priv->_agn.statistics);
  2341. }
  2342. mutex_unlock(&priv->mutex);
  2343. return;
  2344. }
  2345. static void iwl_bg_restart(struct work_struct *data)
  2346. {
  2347. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  2348. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2349. return;
  2350. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  2351. mutex_lock(&priv->mutex);
  2352. priv->vif = NULL;
  2353. priv->is_open = 0;
  2354. mutex_unlock(&priv->mutex);
  2355. iwl_down(priv);
  2356. ieee80211_restart_hw(priv->hw);
  2357. } else {
  2358. iwl_down(priv);
  2359. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2360. return;
  2361. mutex_lock(&priv->mutex);
  2362. __iwl_up(priv);
  2363. mutex_unlock(&priv->mutex);
  2364. }
  2365. }
  2366. static void iwl_bg_rx_replenish(struct work_struct *data)
  2367. {
  2368. struct iwl_priv *priv =
  2369. container_of(data, struct iwl_priv, rx_replenish);
  2370. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2371. return;
  2372. mutex_lock(&priv->mutex);
  2373. iwlagn_rx_replenish(priv);
  2374. mutex_unlock(&priv->mutex);
  2375. }
  2376. #define IWL_DELAY_NEXT_SCAN (HZ*2)
  2377. void iwl_post_associate(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2378. {
  2379. struct ieee80211_conf *conf = NULL;
  2380. int ret = 0;
  2381. if (!vif || !priv->is_open)
  2382. return;
  2383. if (vif->type == NL80211_IFTYPE_AP) {
  2384. IWL_ERR(priv, "%s Should not be called in AP mode\n", __func__);
  2385. return;
  2386. }
  2387. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2388. return;
  2389. iwl_scan_cancel_timeout(priv, 200);
  2390. conf = ieee80211_get_hw_conf(priv->hw);
  2391. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2392. iwlcore_commit_rxon(priv);
  2393. iwl_setup_rxon_timing(priv, vif);
  2394. ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  2395. sizeof(priv->rxon_timing), &priv->rxon_timing);
  2396. if (ret)
  2397. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  2398. "Attempting to continue.\n");
  2399. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2400. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  2401. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2402. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2403. priv->staging_rxon.assoc_id = cpu_to_le16(vif->bss_conf.aid);
  2404. IWL_DEBUG_ASSOC(priv, "assoc id %d beacon interval %d\n",
  2405. vif->bss_conf.aid, vif->bss_conf.beacon_int);
  2406. if (vif->bss_conf.use_short_preamble)
  2407. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  2408. else
  2409. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2410. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  2411. if (vif->bss_conf.use_short_slot)
  2412. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  2413. else
  2414. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  2415. }
  2416. iwlcore_commit_rxon(priv);
  2417. IWL_DEBUG_ASSOC(priv, "Associated as %d to: %pM\n",
  2418. vif->bss_conf.aid, priv->active_rxon.bssid_addr);
  2419. switch (vif->type) {
  2420. case NL80211_IFTYPE_STATION:
  2421. break;
  2422. case NL80211_IFTYPE_ADHOC:
  2423. iwl_send_beacon_cmd(priv);
  2424. break;
  2425. default:
  2426. IWL_ERR(priv, "%s Should not be called in %d mode\n",
  2427. __func__, vif->type);
  2428. break;
  2429. }
  2430. /* the chain noise calibration will enabled PM upon completion
  2431. * If chain noise has already been run, then we need to enable
  2432. * power management here */
  2433. if (priv->chain_noise_data.state == IWL_CHAIN_NOISE_DONE)
  2434. iwl_power_update_mode(priv, false);
  2435. /* Enable Rx differential gain and sensitivity calibrations */
  2436. iwl_chain_noise_reset(priv);
  2437. priv->start_calib = 1;
  2438. }
  2439. /*****************************************************************************
  2440. *
  2441. * mac80211 entry point functions
  2442. *
  2443. *****************************************************************************/
  2444. #define UCODE_READY_TIMEOUT (4 * HZ)
  2445. /*
  2446. * Not a mac80211 entry point function, but it fits in with all the
  2447. * other mac80211 functions grouped here.
  2448. */
  2449. static int iwl_mac_setup_register(struct iwl_priv *priv,
  2450. struct iwlagn_ucode_capabilities *capa)
  2451. {
  2452. int ret;
  2453. struct ieee80211_hw *hw = priv->hw;
  2454. hw->rate_control_algorithm = "iwl-agn-rs";
  2455. /* Tell mac80211 our characteristics */
  2456. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  2457. IEEE80211_HW_AMPDU_AGGREGATION |
  2458. IEEE80211_HW_SPECTRUM_MGMT;
  2459. if (!priv->cfg->broken_powersave)
  2460. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  2461. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  2462. if (priv->cfg->sku & IWL_SKU_N)
  2463. hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  2464. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  2465. hw->sta_data_size = sizeof(struct iwl_station_priv);
  2466. hw->vif_data_size = sizeof(struct iwl_vif_priv);
  2467. hw->wiphy->interface_modes =
  2468. BIT(NL80211_IFTYPE_STATION) |
  2469. BIT(NL80211_IFTYPE_ADHOC);
  2470. hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
  2471. WIPHY_FLAG_DISABLE_BEACON_HINTS;
  2472. /*
  2473. * For now, disable PS by default because it affects
  2474. * RX performance significantly.
  2475. */
  2476. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2477. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  2478. /* we create the 802.11 header and a zero-length SSID element */
  2479. hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
  2480. /* Default value; 4 EDCA QOS priorities */
  2481. hw->queues = 4;
  2482. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  2483. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  2484. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  2485. &priv->bands[IEEE80211_BAND_2GHZ];
  2486. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  2487. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  2488. &priv->bands[IEEE80211_BAND_5GHZ];
  2489. ret = ieee80211_register_hw(priv->hw);
  2490. if (ret) {
  2491. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  2492. return ret;
  2493. }
  2494. priv->mac80211_registered = 1;
  2495. return 0;
  2496. }
  2497. static int iwl_mac_start(struct ieee80211_hw *hw)
  2498. {
  2499. struct iwl_priv *priv = hw->priv;
  2500. int ret;
  2501. IWL_DEBUG_MAC80211(priv, "enter\n");
  2502. /* we should be verifying the device is ready to be opened */
  2503. mutex_lock(&priv->mutex);
  2504. ret = __iwl_up(priv);
  2505. mutex_unlock(&priv->mutex);
  2506. if (ret)
  2507. return ret;
  2508. if (iwl_is_rfkill(priv))
  2509. goto out;
  2510. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  2511. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  2512. * mac80211 will not be run successfully. */
  2513. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  2514. test_bit(STATUS_READY, &priv->status),
  2515. UCODE_READY_TIMEOUT);
  2516. if (!ret) {
  2517. if (!test_bit(STATUS_READY, &priv->status)) {
  2518. IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
  2519. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  2520. return -ETIMEDOUT;
  2521. }
  2522. }
  2523. iwl_led_start(priv);
  2524. out:
  2525. priv->is_open = 1;
  2526. IWL_DEBUG_MAC80211(priv, "leave\n");
  2527. return 0;
  2528. }
  2529. static void iwl_mac_stop(struct ieee80211_hw *hw)
  2530. {
  2531. struct iwl_priv *priv = hw->priv;
  2532. IWL_DEBUG_MAC80211(priv, "enter\n");
  2533. if (!priv->is_open)
  2534. return;
  2535. priv->is_open = 0;
  2536. if (iwl_is_ready_rf(priv) || test_bit(STATUS_SCAN_HW, &priv->status)) {
  2537. /* stop mac, cancel any scan request and clear
  2538. * RXON_FILTER_ASSOC_MSK BIT
  2539. */
  2540. mutex_lock(&priv->mutex);
  2541. iwl_scan_cancel_timeout(priv, 100);
  2542. mutex_unlock(&priv->mutex);
  2543. }
  2544. iwl_down(priv);
  2545. flush_workqueue(priv->workqueue);
  2546. /* enable interrupts again in order to receive rfkill changes */
  2547. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2548. iwl_enable_interrupts(priv);
  2549. IWL_DEBUG_MAC80211(priv, "leave\n");
  2550. }
  2551. static int iwl_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2552. {
  2553. struct iwl_priv *priv = hw->priv;
  2554. IWL_DEBUG_MACDUMP(priv, "enter\n");
  2555. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  2556. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  2557. if (iwlagn_tx_skb(priv, skb))
  2558. dev_kfree_skb_any(skb);
  2559. IWL_DEBUG_MACDUMP(priv, "leave\n");
  2560. return NETDEV_TX_OK;
  2561. }
  2562. void iwl_config_ap(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2563. {
  2564. int ret = 0;
  2565. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2566. return;
  2567. /* The following should be done only at AP bring up */
  2568. if (!iwl_is_associated(priv)) {
  2569. /* RXON - unassoc (to set timing command) */
  2570. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2571. iwlcore_commit_rxon(priv);
  2572. /* RXON Timing */
  2573. iwl_setup_rxon_timing(priv, vif);
  2574. ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  2575. sizeof(priv->rxon_timing), &priv->rxon_timing);
  2576. if (ret)
  2577. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  2578. "Attempting to continue.\n");
  2579. /* AP has all antennas */
  2580. priv->chain_noise_data.active_chains =
  2581. priv->hw_params.valid_rx_ant;
  2582. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  2583. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2584. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2585. priv->staging_rxon.assoc_id = 0;
  2586. if (vif->bss_conf.use_short_preamble)
  2587. priv->staging_rxon.flags |=
  2588. RXON_FLG_SHORT_PREAMBLE_MSK;
  2589. else
  2590. priv->staging_rxon.flags &=
  2591. ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2592. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  2593. if (vif->bss_conf.use_short_slot)
  2594. priv->staging_rxon.flags |=
  2595. RXON_FLG_SHORT_SLOT_MSK;
  2596. else
  2597. priv->staging_rxon.flags &=
  2598. ~RXON_FLG_SHORT_SLOT_MSK;
  2599. }
  2600. /* restore RXON assoc */
  2601. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2602. iwlcore_commit_rxon(priv);
  2603. }
  2604. iwl_send_beacon_cmd(priv);
  2605. /* FIXME - we need to add code here to detect a totally new
  2606. * configuration, reset the AP, unassoc, rxon timing, assoc,
  2607. * clear sta table, add BCAST sta... */
  2608. }
  2609. static void iwl_mac_update_tkip_key(struct ieee80211_hw *hw,
  2610. struct ieee80211_vif *vif,
  2611. struct ieee80211_key_conf *keyconf,
  2612. struct ieee80211_sta *sta,
  2613. u32 iv32, u16 *phase1key)
  2614. {
  2615. struct iwl_priv *priv = hw->priv;
  2616. IWL_DEBUG_MAC80211(priv, "enter\n");
  2617. iwl_update_tkip_key(priv, keyconf, sta,
  2618. iv32, phase1key);
  2619. IWL_DEBUG_MAC80211(priv, "leave\n");
  2620. }
  2621. static int iwl_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2622. struct ieee80211_vif *vif,
  2623. struct ieee80211_sta *sta,
  2624. struct ieee80211_key_conf *key)
  2625. {
  2626. struct iwl_priv *priv = hw->priv;
  2627. int ret;
  2628. u8 sta_id;
  2629. bool is_default_wep_key = false;
  2630. IWL_DEBUG_MAC80211(priv, "enter\n");
  2631. if (priv->cfg->mod_params->sw_crypto) {
  2632. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  2633. return -EOPNOTSUPP;
  2634. }
  2635. sta_id = iwl_sta_id_or_broadcast(priv, sta);
  2636. if (sta_id == IWL_INVALID_STATION)
  2637. return -EINVAL;
  2638. mutex_lock(&priv->mutex);
  2639. iwl_scan_cancel_timeout(priv, 100);
  2640. /*
  2641. * If we are getting WEP group key and we didn't receive any key mapping
  2642. * so far, we are in legacy wep mode (group key only), otherwise we are
  2643. * in 1X mode.
  2644. * In legacy wep mode, we use another host command to the uCode.
  2645. */
  2646. if (key->alg == ALG_WEP && !sta && vif->type != NL80211_IFTYPE_AP) {
  2647. if (cmd == SET_KEY)
  2648. is_default_wep_key = !priv->key_mapping_key;
  2649. else
  2650. is_default_wep_key =
  2651. (key->hw_key_idx == HW_KEY_DEFAULT);
  2652. }
  2653. switch (cmd) {
  2654. case SET_KEY:
  2655. if (is_default_wep_key)
  2656. ret = iwl_set_default_wep_key(priv, key);
  2657. else
  2658. ret = iwl_set_dynamic_key(priv, key, sta_id);
  2659. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  2660. break;
  2661. case DISABLE_KEY:
  2662. if (is_default_wep_key)
  2663. ret = iwl_remove_default_wep_key(priv, key);
  2664. else
  2665. ret = iwl_remove_dynamic_key(priv, key, sta_id);
  2666. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  2667. break;
  2668. default:
  2669. ret = -EINVAL;
  2670. }
  2671. mutex_unlock(&priv->mutex);
  2672. IWL_DEBUG_MAC80211(priv, "leave\n");
  2673. return ret;
  2674. }
  2675. static int iwl_mac_ampdu_action(struct ieee80211_hw *hw,
  2676. struct ieee80211_vif *vif,
  2677. enum ieee80211_ampdu_mlme_action action,
  2678. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  2679. {
  2680. struct iwl_priv *priv = hw->priv;
  2681. int ret;
  2682. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  2683. sta->addr, tid);
  2684. if (!(priv->cfg->sku & IWL_SKU_N))
  2685. return -EACCES;
  2686. switch (action) {
  2687. case IEEE80211_AMPDU_RX_START:
  2688. IWL_DEBUG_HT(priv, "start Rx\n");
  2689. return iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
  2690. case IEEE80211_AMPDU_RX_STOP:
  2691. IWL_DEBUG_HT(priv, "stop Rx\n");
  2692. ret = iwl_sta_rx_agg_stop(priv, sta, tid);
  2693. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2694. return 0;
  2695. else
  2696. return ret;
  2697. case IEEE80211_AMPDU_TX_START:
  2698. IWL_DEBUG_HT(priv, "start Tx\n");
  2699. ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
  2700. if (ret == 0) {
  2701. priv->_agn.agg_tids_count++;
  2702. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2703. priv->_agn.agg_tids_count);
  2704. }
  2705. return ret;
  2706. case IEEE80211_AMPDU_TX_STOP:
  2707. IWL_DEBUG_HT(priv, "stop Tx\n");
  2708. ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
  2709. if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
  2710. priv->_agn.agg_tids_count--;
  2711. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2712. priv->_agn.agg_tids_count);
  2713. }
  2714. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2715. return 0;
  2716. else
  2717. return ret;
  2718. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2719. /* do nothing */
  2720. return -EOPNOTSUPP;
  2721. default:
  2722. IWL_DEBUG_HT(priv, "unknown\n");
  2723. return -EINVAL;
  2724. break;
  2725. }
  2726. return 0;
  2727. }
  2728. static void iwl_mac_sta_notify(struct ieee80211_hw *hw,
  2729. struct ieee80211_vif *vif,
  2730. enum sta_notify_cmd cmd,
  2731. struct ieee80211_sta *sta)
  2732. {
  2733. struct iwl_priv *priv = hw->priv;
  2734. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  2735. int sta_id;
  2736. switch (cmd) {
  2737. case STA_NOTIFY_SLEEP:
  2738. WARN_ON(!sta_priv->client);
  2739. sta_priv->asleep = true;
  2740. if (atomic_read(&sta_priv->pending_frames) > 0)
  2741. ieee80211_sta_block_awake(hw, sta, true);
  2742. break;
  2743. case STA_NOTIFY_AWAKE:
  2744. WARN_ON(!sta_priv->client);
  2745. if (!sta_priv->asleep)
  2746. break;
  2747. sta_priv->asleep = false;
  2748. sta_id = iwl_sta_id(sta);
  2749. if (sta_id != IWL_INVALID_STATION)
  2750. iwl_sta_modify_ps_wake(priv, sta_id);
  2751. break;
  2752. default:
  2753. break;
  2754. }
  2755. }
  2756. static int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
  2757. struct ieee80211_vif *vif,
  2758. struct ieee80211_sta *sta)
  2759. {
  2760. struct iwl_priv *priv = hw->priv;
  2761. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  2762. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  2763. int ret;
  2764. u8 sta_id;
  2765. sta_priv->common.sta_id = IWL_INVALID_STATION;
  2766. IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
  2767. sta->addr);
  2768. atomic_set(&sta_priv->pending_frames, 0);
  2769. if (vif->type == NL80211_IFTYPE_AP)
  2770. sta_priv->client = true;
  2771. ret = iwl_add_station_common(priv, sta->addr, is_ap, &sta->ht_cap,
  2772. &sta_id);
  2773. if (ret) {
  2774. IWL_ERR(priv, "Unable to add station %pM (%d)\n",
  2775. sta->addr, ret);
  2776. /* Should we return success if return code is EEXIST ? */
  2777. return ret;
  2778. }
  2779. sta_priv->common.sta_id = sta_id;
  2780. /* Initialize rate scaling */
  2781. IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
  2782. sta->addr);
  2783. iwl_rs_rate_init(priv, sta, sta_id);
  2784. return 0;
  2785. }
  2786. /*****************************************************************************
  2787. *
  2788. * sysfs attributes
  2789. *
  2790. *****************************************************************************/
  2791. #ifdef CONFIG_IWLWIFI_DEBUG
  2792. /*
  2793. * The following adds a new attribute to the sysfs representation
  2794. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  2795. * used for controlling the debug level.
  2796. *
  2797. * See the level definitions in iwl for details.
  2798. *
  2799. * The debug_level being managed using sysfs below is a per device debug
  2800. * level that is used instead of the global debug level if it (the per
  2801. * device debug level) is set.
  2802. */
  2803. static ssize_t show_debug_level(struct device *d,
  2804. struct device_attribute *attr, char *buf)
  2805. {
  2806. struct iwl_priv *priv = dev_get_drvdata(d);
  2807. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  2808. }
  2809. static ssize_t store_debug_level(struct device *d,
  2810. struct device_attribute *attr,
  2811. const char *buf, size_t count)
  2812. {
  2813. struct iwl_priv *priv = dev_get_drvdata(d);
  2814. unsigned long val;
  2815. int ret;
  2816. ret = strict_strtoul(buf, 0, &val);
  2817. if (ret)
  2818. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  2819. else {
  2820. priv->debug_level = val;
  2821. if (iwl_alloc_traffic_mem(priv))
  2822. IWL_ERR(priv,
  2823. "Not enough memory to generate traffic log\n");
  2824. }
  2825. return strnlen(buf, count);
  2826. }
  2827. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  2828. show_debug_level, store_debug_level);
  2829. #endif /* CONFIG_IWLWIFI_DEBUG */
  2830. static ssize_t show_temperature(struct device *d,
  2831. struct device_attribute *attr, char *buf)
  2832. {
  2833. struct iwl_priv *priv = dev_get_drvdata(d);
  2834. if (!iwl_is_alive(priv))
  2835. return -EAGAIN;
  2836. return sprintf(buf, "%d\n", priv->temperature);
  2837. }
  2838. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  2839. static ssize_t show_tx_power(struct device *d,
  2840. struct device_attribute *attr, char *buf)
  2841. {
  2842. struct iwl_priv *priv = dev_get_drvdata(d);
  2843. if (!iwl_is_ready_rf(priv))
  2844. return sprintf(buf, "off\n");
  2845. else
  2846. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  2847. }
  2848. static ssize_t store_tx_power(struct device *d,
  2849. struct device_attribute *attr,
  2850. const char *buf, size_t count)
  2851. {
  2852. struct iwl_priv *priv = dev_get_drvdata(d);
  2853. unsigned long val;
  2854. int ret;
  2855. ret = strict_strtoul(buf, 10, &val);
  2856. if (ret)
  2857. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  2858. else {
  2859. ret = iwl_set_tx_power(priv, val, false);
  2860. if (ret)
  2861. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  2862. ret);
  2863. else
  2864. ret = count;
  2865. }
  2866. return ret;
  2867. }
  2868. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  2869. static ssize_t show_rts_ht_protection(struct device *d,
  2870. struct device_attribute *attr, char *buf)
  2871. {
  2872. struct iwl_priv *priv = dev_get_drvdata(d);
  2873. return sprintf(buf, "%s\n",
  2874. priv->cfg->use_rts_for_ht ? "RTS/CTS" : "CTS-to-self");
  2875. }
  2876. static ssize_t store_rts_ht_protection(struct device *d,
  2877. struct device_attribute *attr,
  2878. const char *buf, size_t count)
  2879. {
  2880. struct iwl_priv *priv = dev_get_drvdata(d);
  2881. unsigned long val;
  2882. int ret;
  2883. ret = strict_strtoul(buf, 10, &val);
  2884. if (ret)
  2885. IWL_INFO(priv, "Input is not in decimal form.\n");
  2886. else {
  2887. if (!iwl_is_associated(priv))
  2888. priv->cfg->use_rts_for_ht = val ? true : false;
  2889. else
  2890. IWL_ERR(priv, "Sta associated with AP - "
  2891. "Change protection mechanism is not allowed\n");
  2892. ret = count;
  2893. }
  2894. return ret;
  2895. }
  2896. static DEVICE_ATTR(rts_ht_protection, S_IWUSR | S_IRUGO,
  2897. show_rts_ht_protection, store_rts_ht_protection);
  2898. /*****************************************************************************
  2899. *
  2900. * driver setup and teardown
  2901. *
  2902. *****************************************************************************/
  2903. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  2904. {
  2905. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  2906. init_waitqueue_head(&priv->wait_command_queue);
  2907. INIT_WORK(&priv->restart, iwl_bg_restart);
  2908. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  2909. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  2910. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  2911. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  2912. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  2913. iwl_setup_scan_deferred_work(priv);
  2914. if (priv->cfg->ops->lib->setup_deferred_work)
  2915. priv->cfg->ops->lib->setup_deferred_work(priv);
  2916. init_timer(&priv->statistics_periodic);
  2917. priv->statistics_periodic.data = (unsigned long)priv;
  2918. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  2919. init_timer(&priv->ucode_trace);
  2920. priv->ucode_trace.data = (unsigned long)priv;
  2921. priv->ucode_trace.function = iwl_bg_ucode_trace;
  2922. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  2923. init_timer(&priv->monitor_recover);
  2924. priv->monitor_recover.data = (unsigned long)priv;
  2925. priv->monitor_recover.function =
  2926. priv->cfg->ops->lib->recover_from_tx_stall;
  2927. }
  2928. if (!priv->cfg->use_isr_legacy)
  2929. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  2930. iwl_irq_tasklet, (unsigned long)priv);
  2931. else
  2932. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  2933. iwl_irq_tasklet_legacy, (unsigned long)priv);
  2934. }
  2935. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  2936. {
  2937. if (priv->cfg->ops->lib->cancel_deferred_work)
  2938. priv->cfg->ops->lib->cancel_deferred_work(priv);
  2939. cancel_delayed_work_sync(&priv->init_alive_start);
  2940. cancel_delayed_work(&priv->scan_check);
  2941. cancel_work_sync(&priv->start_internal_scan);
  2942. cancel_delayed_work(&priv->alive_start);
  2943. cancel_work_sync(&priv->beacon_update);
  2944. del_timer_sync(&priv->statistics_periodic);
  2945. del_timer_sync(&priv->ucode_trace);
  2946. if (priv->cfg->ops->lib->recover_from_tx_stall)
  2947. del_timer_sync(&priv->monitor_recover);
  2948. }
  2949. static void iwl_init_hw_rates(struct iwl_priv *priv,
  2950. struct ieee80211_rate *rates)
  2951. {
  2952. int i;
  2953. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  2954. rates[i].bitrate = iwl_rates[i].ieee * 5;
  2955. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  2956. rates[i].hw_value_short = i;
  2957. rates[i].flags = 0;
  2958. if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
  2959. /*
  2960. * If CCK != 1M then set short preamble rate flag.
  2961. */
  2962. rates[i].flags |=
  2963. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  2964. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  2965. }
  2966. }
  2967. }
  2968. static int iwl_init_drv(struct iwl_priv *priv)
  2969. {
  2970. int ret;
  2971. priv->ibss_beacon = NULL;
  2972. spin_lock_init(&priv->sta_lock);
  2973. spin_lock_init(&priv->hcmd_lock);
  2974. INIT_LIST_HEAD(&priv->free_frames);
  2975. mutex_init(&priv->mutex);
  2976. mutex_init(&priv->sync_cmd_mutex);
  2977. priv->ieee_channels = NULL;
  2978. priv->ieee_rates = NULL;
  2979. priv->band = IEEE80211_BAND_2GHZ;
  2980. priv->iw_mode = NL80211_IFTYPE_STATION;
  2981. priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  2982. priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
  2983. priv->_agn.agg_tids_count = 0;
  2984. /* initialize force reset */
  2985. priv->force_reset[IWL_RF_RESET].reset_duration =
  2986. IWL_DELAY_NEXT_FORCE_RF_RESET;
  2987. priv->force_reset[IWL_FW_RESET].reset_duration =
  2988. IWL_DELAY_NEXT_FORCE_FW_RELOAD;
  2989. /* Choose which receivers/antennas to use */
  2990. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2991. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2992. iwl_init_scan_params(priv);
  2993. /* Set the tx_power_user_lmt to the lowest power level
  2994. * this value will get overwritten by channel max power avg
  2995. * from eeprom */
  2996. priv->tx_power_user_lmt = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  2997. ret = iwl_init_channel_map(priv);
  2998. if (ret) {
  2999. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  3000. goto err;
  3001. }
  3002. ret = iwlcore_init_geos(priv);
  3003. if (ret) {
  3004. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  3005. goto err_free_channel_map;
  3006. }
  3007. iwl_init_hw_rates(priv, priv->ieee_rates);
  3008. return 0;
  3009. err_free_channel_map:
  3010. iwl_free_channel_map(priv);
  3011. err:
  3012. return ret;
  3013. }
  3014. static void iwl_uninit_drv(struct iwl_priv *priv)
  3015. {
  3016. iwl_calib_free_results(priv);
  3017. iwlcore_free_geos(priv);
  3018. iwl_free_channel_map(priv);
  3019. kfree(priv->scan_cmd);
  3020. }
  3021. static struct attribute *iwl_sysfs_entries[] = {
  3022. &dev_attr_temperature.attr,
  3023. &dev_attr_tx_power.attr,
  3024. &dev_attr_rts_ht_protection.attr,
  3025. #ifdef CONFIG_IWLWIFI_DEBUG
  3026. &dev_attr_debug_level.attr,
  3027. #endif
  3028. NULL
  3029. };
  3030. static struct attribute_group iwl_attribute_group = {
  3031. .name = NULL, /* put in device directory */
  3032. .attrs = iwl_sysfs_entries,
  3033. };
  3034. static struct ieee80211_ops iwl_hw_ops = {
  3035. .tx = iwl_mac_tx,
  3036. .start = iwl_mac_start,
  3037. .stop = iwl_mac_stop,
  3038. .add_interface = iwl_mac_add_interface,
  3039. .remove_interface = iwl_mac_remove_interface,
  3040. .config = iwl_mac_config,
  3041. .configure_filter = iwl_configure_filter,
  3042. .set_key = iwl_mac_set_key,
  3043. .update_tkip_key = iwl_mac_update_tkip_key,
  3044. .conf_tx = iwl_mac_conf_tx,
  3045. .reset_tsf = iwl_mac_reset_tsf,
  3046. .bss_info_changed = iwl_bss_info_changed,
  3047. .ampdu_action = iwl_mac_ampdu_action,
  3048. .hw_scan = iwl_mac_hw_scan,
  3049. .sta_notify = iwl_mac_sta_notify,
  3050. .sta_add = iwlagn_mac_sta_add,
  3051. .sta_remove = iwl_mac_sta_remove,
  3052. };
  3053. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3054. {
  3055. int err = 0;
  3056. struct iwl_priv *priv;
  3057. struct ieee80211_hw *hw;
  3058. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  3059. unsigned long flags;
  3060. u16 pci_cmd;
  3061. /************************
  3062. * 1. Allocating HW data
  3063. ************************/
  3064. /* Disabling hardware scan means that mac80211 will perform scans
  3065. * "the hard way", rather than using device's scan. */
  3066. if (cfg->mod_params->disable_hw_scan) {
  3067. if (iwl_debug_level & IWL_DL_INFO)
  3068. dev_printk(KERN_DEBUG, &(pdev->dev),
  3069. "Disabling hw_scan\n");
  3070. iwl_hw_ops.hw_scan = NULL;
  3071. }
  3072. hw = iwl_alloc_all(cfg, &iwl_hw_ops);
  3073. if (!hw) {
  3074. err = -ENOMEM;
  3075. goto out;
  3076. }
  3077. priv = hw->priv;
  3078. /* At this point both hw and priv are allocated. */
  3079. SET_IEEE80211_DEV(hw, &pdev->dev);
  3080. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  3081. priv->cfg = cfg;
  3082. priv->pci_dev = pdev;
  3083. priv->inta_mask = CSR_INI_SET_MASK;
  3084. #ifdef CONFIG_IWLWIFI_DEBUG
  3085. atomic_set(&priv->restrict_refcnt, 0);
  3086. #endif
  3087. if (iwl_alloc_traffic_mem(priv))
  3088. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  3089. /**************************
  3090. * 2. Initializing PCI bus
  3091. **************************/
  3092. if (pci_enable_device(pdev)) {
  3093. err = -ENODEV;
  3094. goto out_ieee80211_free_hw;
  3095. }
  3096. pci_set_master(pdev);
  3097. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  3098. if (!err)
  3099. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  3100. if (err) {
  3101. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3102. if (!err)
  3103. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3104. /* both attempts failed: */
  3105. if (err) {
  3106. IWL_WARN(priv, "No suitable DMA available.\n");
  3107. goto out_pci_disable_device;
  3108. }
  3109. }
  3110. err = pci_request_regions(pdev, DRV_NAME);
  3111. if (err)
  3112. goto out_pci_disable_device;
  3113. pci_set_drvdata(pdev, priv);
  3114. /***********************
  3115. * 3. Read REV register
  3116. ***********************/
  3117. priv->hw_base = pci_iomap(pdev, 0, 0);
  3118. if (!priv->hw_base) {
  3119. err = -ENODEV;
  3120. goto out_pci_release_regions;
  3121. }
  3122. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  3123. (unsigned long long) pci_resource_len(pdev, 0));
  3124. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  3125. /* these spin locks will be used in apm_ops.init and EEPROM access
  3126. * we should init now
  3127. */
  3128. spin_lock_init(&priv->reg_lock);
  3129. spin_lock_init(&priv->lock);
  3130. /*
  3131. * stop and reset the on-board processor just in case it is in a
  3132. * strange state ... like being left stranded by a primary kernel
  3133. * and this is now the kdump kernel trying to start up
  3134. */
  3135. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  3136. iwl_hw_detect(priv);
  3137. IWL_INFO(priv, "Detected %s, REV=0x%X\n",
  3138. priv->cfg->name, priv->hw_rev);
  3139. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  3140. * PCI Tx retries from interfering with C3 CPU state */
  3141. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  3142. iwl_prepare_card_hw(priv);
  3143. if (!priv->hw_ready) {
  3144. IWL_WARN(priv, "Failed, HW not ready\n");
  3145. goto out_iounmap;
  3146. }
  3147. /*****************
  3148. * 4. Read EEPROM
  3149. *****************/
  3150. /* Read the EEPROM */
  3151. err = iwl_eeprom_init(priv);
  3152. if (err) {
  3153. IWL_ERR(priv, "Unable to init EEPROM\n");
  3154. goto out_iounmap;
  3155. }
  3156. err = iwl_eeprom_check_version(priv);
  3157. if (err)
  3158. goto out_free_eeprom;
  3159. /* extract MAC Address */
  3160. iwl_eeprom_get_mac(priv, priv->mac_addr);
  3161. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->mac_addr);
  3162. SET_IEEE80211_PERM_ADDR(priv->hw, priv->mac_addr);
  3163. /************************
  3164. * 5. Setup HW constants
  3165. ************************/
  3166. if (iwl_set_hw_params(priv)) {
  3167. IWL_ERR(priv, "failed to set hw parameters\n");
  3168. goto out_free_eeprom;
  3169. }
  3170. /*******************
  3171. * 6. Setup priv
  3172. *******************/
  3173. err = iwl_init_drv(priv);
  3174. if (err)
  3175. goto out_free_eeprom;
  3176. /* At this point both hw and priv are initialized. */
  3177. /********************
  3178. * 7. Setup services
  3179. ********************/
  3180. spin_lock_irqsave(&priv->lock, flags);
  3181. iwl_disable_interrupts(priv);
  3182. spin_unlock_irqrestore(&priv->lock, flags);
  3183. pci_enable_msi(priv->pci_dev);
  3184. iwl_alloc_isr_ict(priv);
  3185. err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr,
  3186. IRQF_SHARED, DRV_NAME, priv);
  3187. if (err) {
  3188. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  3189. goto out_disable_msi;
  3190. }
  3191. err = sysfs_create_group(&pdev->dev.kobj, &iwl_attribute_group);
  3192. if (err) {
  3193. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  3194. goto out_free_irq;
  3195. }
  3196. iwl_setup_deferred_work(priv);
  3197. iwl_setup_rx_handlers(priv);
  3198. /*********************************************
  3199. * 8. Enable interrupts and read RFKILL state
  3200. *********************************************/
  3201. /* enable interrupts if needed: hw bug w/a */
  3202. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  3203. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  3204. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  3205. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  3206. }
  3207. iwl_enable_interrupts(priv);
  3208. /* If platform's RF_KILL switch is NOT set to KILL */
  3209. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  3210. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  3211. else
  3212. set_bit(STATUS_RF_KILL_HW, &priv->status);
  3213. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  3214. test_bit(STATUS_RF_KILL_HW, &priv->status));
  3215. iwl_power_initialize(priv);
  3216. iwl_tt_initialize(priv);
  3217. init_completion(&priv->_agn.firmware_loading_complete);
  3218. err = iwl_request_firmware(priv, true);
  3219. if (err)
  3220. goto out_remove_sysfs;
  3221. return 0;
  3222. out_remove_sysfs:
  3223. destroy_workqueue(priv->workqueue);
  3224. priv->workqueue = NULL;
  3225. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  3226. out_free_irq:
  3227. free_irq(priv->pci_dev->irq, priv);
  3228. iwl_free_isr_ict(priv);
  3229. out_disable_msi:
  3230. pci_disable_msi(priv->pci_dev);
  3231. iwl_uninit_drv(priv);
  3232. out_free_eeprom:
  3233. iwl_eeprom_free(priv);
  3234. out_iounmap:
  3235. pci_iounmap(pdev, priv->hw_base);
  3236. out_pci_release_regions:
  3237. pci_set_drvdata(pdev, NULL);
  3238. pci_release_regions(pdev);
  3239. out_pci_disable_device:
  3240. pci_disable_device(pdev);
  3241. out_ieee80211_free_hw:
  3242. iwl_free_traffic_mem(priv);
  3243. ieee80211_free_hw(priv->hw);
  3244. out:
  3245. return err;
  3246. }
  3247. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  3248. {
  3249. struct iwl_priv *priv = pci_get_drvdata(pdev);
  3250. unsigned long flags;
  3251. if (!priv)
  3252. return;
  3253. wait_for_completion(&priv->_agn.firmware_loading_complete);
  3254. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  3255. iwl_dbgfs_unregister(priv);
  3256. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  3257. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  3258. * to be called and iwl_down since we are removing the device
  3259. * we need to set STATUS_EXIT_PENDING bit.
  3260. */
  3261. set_bit(STATUS_EXIT_PENDING, &priv->status);
  3262. if (priv->mac80211_registered) {
  3263. ieee80211_unregister_hw(priv->hw);
  3264. priv->mac80211_registered = 0;
  3265. } else {
  3266. iwl_down(priv);
  3267. }
  3268. /*
  3269. * Make sure device is reset to low power before unloading driver.
  3270. * This may be redundant with iwl_down(), but there are paths to
  3271. * run iwl_down() without calling apm_ops.stop(), and there are
  3272. * paths to avoid running iwl_down() at all before leaving driver.
  3273. * This (inexpensive) call *makes sure* device is reset.
  3274. */
  3275. priv->cfg->ops->lib->apm_ops.stop(priv);
  3276. iwl_tt_exit(priv);
  3277. /* make sure we flush any pending irq or
  3278. * tasklet for the driver
  3279. */
  3280. spin_lock_irqsave(&priv->lock, flags);
  3281. iwl_disable_interrupts(priv);
  3282. spin_unlock_irqrestore(&priv->lock, flags);
  3283. iwl_synchronize_irq(priv);
  3284. iwl_dealloc_ucode_pci(priv);
  3285. if (priv->rxq.bd)
  3286. iwlagn_rx_queue_free(priv, &priv->rxq);
  3287. iwlagn_hw_txq_ctx_free(priv);
  3288. iwl_eeprom_free(priv);
  3289. /*netif_stop_queue(dev); */
  3290. flush_workqueue(priv->workqueue);
  3291. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  3292. * priv->workqueue... so we can't take down the workqueue
  3293. * until now... */
  3294. destroy_workqueue(priv->workqueue);
  3295. priv->workqueue = NULL;
  3296. iwl_free_traffic_mem(priv);
  3297. free_irq(priv->pci_dev->irq, priv);
  3298. pci_disable_msi(priv->pci_dev);
  3299. pci_iounmap(pdev, priv->hw_base);
  3300. pci_release_regions(pdev);
  3301. pci_disable_device(pdev);
  3302. pci_set_drvdata(pdev, NULL);
  3303. iwl_uninit_drv(priv);
  3304. iwl_free_isr_ict(priv);
  3305. if (priv->ibss_beacon)
  3306. dev_kfree_skb(priv->ibss_beacon);
  3307. ieee80211_free_hw(priv->hw);
  3308. }
  3309. /*****************************************************************************
  3310. *
  3311. * driver and module entry point
  3312. *
  3313. *****************************************************************************/
  3314. /* Hardware specific file defines the PCI IDs table for that hardware module */
  3315. static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
  3316. #ifdef CONFIG_IWL4965
  3317. {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)},
  3318. {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)},
  3319. #endif /* CONFIG_IWL4965 */
  3320. #ifdef CONFIG_IWL5000
  3321. /* 5100 Series WiFi */
  3322. {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
  3323. {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
  3324. {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
  3325. {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
  3326. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
  3327. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3328. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
  3329. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
  3330. {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
  3331. {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
  3332. {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
  3333. {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
  3334. {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
  3335. {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3336. {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
  3337. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
  3338. {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
  3339. {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
  3340. {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
  3341. {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
  3342. {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
  3343. {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3344. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
  3345. {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
  3346. /* 5300 Series WiFi */
  3347. {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
  3348. {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
  3349. {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
  3350. {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
  3351. {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
  3352. {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
  3353. {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
  3354. {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
  3355. {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
  3356. {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
  3357. {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
  3358. {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
  3359. /* 5350 Series WiFi/WiMax */
  3360. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
  3361. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
  3362. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
  3363. /* 5150 Series Wifi/WiMax */
  3364. {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
  3365. {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
  3366. {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
  3367. {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
  3368. {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
  3369. {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
  3370. {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
  3371. {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
  3372. {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
  3373. {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
  3374. /* 6x00 Series */
  3375. {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
  3376. {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
  3377. {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
  3378. {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
  3379. {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
  3380. {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
  3381. {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
  3382. {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
  3383. {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
  3384. {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
  3385. /* 6x00 Series Gen2a */
  3386. {IWL_PCI_DEVICE(0x0082, 0x1201, iwl6000g2a_2agn_cfg)},
  3387. {IWL_PCI_DEVICE(0x0085, 0x1211, iwl6000g2a_2agn_cfg)},
  3388. {IWL_PCI_DEVICE(0x0082, 0x1221, iwl6000g2a_2agn_cfg)},
  3389. {IWL_PCI_DEVICE(0x0082, 0x1206, iwl6000g2a_2abg_cfg)},
  3390. {IWL_PCI_DEVICE(0x0085, 0x1216, iwl6000g2a_2abg_cfg)},
  3391. {IWL_PCI_DEVICE(0x0082, 0x1226, iwl6000g2a_2abg_cfg)},
  3392. {IWL_PCI_DEVICE(0x0082, 0x1207, iwl6000g2a_2bg_cfg)},
  3393. /* 6x00 Series Gen2b */
  3394. {IWL_PCI_DEVICE(0x008F, 0x5105, iwl6000g2b_bgn_cfg)},
  3395. {IWL_PCI_DEVICE(0x0090, 0x5115, iwl6000g2b_bgn_cfg)},
  3396. {IWL_PCI_DEVICE(0x008F, 0x5125, iwl6000g2b_bgn_cfg)},
  3397. {IWL_PCI_DEVICE(0x008F, 0x5107, iwl6000g2b_bg_cfg)},
  3398. {IWL_PCI_DEVICE(0x008F, 0x5201, iwl6000g2b_2agn_cfg)},
  3399. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
  3400. {IWL_PCI_DEVICE(0x008F, 0x5221, iwl6000g2b_2agn_cfg)},
  3401. {IWL_PCI_DEVICE(0x008F, 0x5206, iwl6000g2b_2abg_cfg)},
  3402. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
  3403. {IWL_PCI_DEVICE(0x008F, 0x5226, iwl6000g2b_2abg_cfg)},
  3404. {IWL_PCI_DEVICE(0x008F, 0x5207, iwl6000g2b_2bg_cfg)},
  3405. /* 6x50 WiFi/WiMax Series */
  3406. {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
  3407. {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
  3408. {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
  3409. {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
  3410. {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
  3411. {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
  3412. /* 1000 Series WiFi */
  3413. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  3414. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  3415. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  3416. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  3417. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  3418. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  3419. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  3420. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  3421. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  3422. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  3423. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  3424. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  3425. #endif /* CONFIG_IWL5000 */
  3426. {0}
  3427. };
  3428. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  3429. static struct pci_driver iwl_driver = {
  3430. .name = DRV_NAME,
  3431. .id_table = iwl_hw_card_ids,
  3432. .probe = iwl_pci_probe,
  3433. .remove = __devexit_p(iwl_pci_remove),
  3434. #ifdef CONFIG_PM
  3435. .suspend = iwl_pci_suspend,
  3436. .resume = iwl_pci_resume,
  3437. #endif
  3438. };
  3439. static int __init iwl_init(void)
  3440. {
  3441. int ret;
  3442. printk(KERN_INFO DRV_NAME ": " DRV_DESCRIPTION ", " DRV_VERSION "\n");
  3443. printk(KERN_INFO DRV_NAME ": " DRV_COPYRIGHT "\n");
  3444. ret = iwlagn_rate_control_register();
  3445. if (ret) {
  3446. printk(KERN_ERR DRV_NAME
  3447. "Unable to register rate control algorithm: %d\n", ret);
  3448. return ret;
  3449. }
  3450. ret = pci_register_driver(&iwl_driver);
  3451. if (ret) {
  3452. printk(KERN_ERR DRV_NAME "Unable to initialize PCI module\n");
  3453. goto error_register;
  3454. }
  3455. return ret;
  3456. error_register:
  3457. iwlagn_rate_control_unregister();
  3458. return ret;
  3459. }
  3460. static void __exit iwl_exit(void)
  3461. {
  3462. pci_unregister_driver(&iwl_driver);
  3463. iwlagn_rate_control_unregister();
  3464. }
  3465. module_exit(iwl_exit);
  3466. module_init(iwl_init);
  3467. #ifdef CONFIG_IWLWIFI_DEBUG
  3468. module_param_named(debug50, iwl_debug_level, uint, S_IRUGO);
  3469. MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)");
  3470. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  3471. MODULE_PARM_DESC(debug, "debug output mask");
  3472. #endif
  3473. module_param_named(swcrypto50, iwlagn_mod_params.sw_crypto, bool, S_IRUGO);
  3474. MODULE_PARM_DESC(swcrypto50,
  3475. "using crypto in software (default 0 [hardware]) (deprecated)");
  3476. module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
  3477. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  3478. module_param_named(queues_num50,
  3479. iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3480. MODULE_PARM_DESC(queues_num50,
  3481. "number of hw queues in 50xx series (deprecated)");
  3482. module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3483. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  3484. module_param_named(11n_disable50, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3485. MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality (deprecated)");
  3486. module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3487. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  3488. module_param_named(amsdu_size_8K50, iwlagn_mod_params.amsdu_size_8K,
  3489. int, S_IRUGO);
  3490. MODULE_PARM_DESC(amsdu_size_8K50,
  3491. "enable 8K amsdu size in 50XX series (deprecated)");
  3492. module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
  3493. int, S_IRUGO);
  3494. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  3495. module_param_named(fw_restart50, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3496. MODULE_PARM_DESC(fw_restart50,
  3497. "restart firmware in case of error (deprecated)");
  3498. module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3499. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
  3500. module_param_named(
  3501. disable_hw_scan, iwlagn_mod_params.disable_hw_scan, int, S_IRUGO);
  3502. MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
  3503. module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
  3504. S_IRUGO);
  3505. MODULE_PARM_DESC(ucode_alternative,
  3506. "specify ucode alternative to use from ucode file");