samsung_pwm_timer.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494
  1. /*
  2. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com/
  4. *
  5. * samsung - Common hr-timer support (s3c and s5p)
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/interrupt.h>
  12. #include <linux/irq.h>
  13. #include <linux/err.h>
  14. #include <linux/clk.h>
  15. #include <linux/clockchips.h>
  16. #include <linux/list.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_address.h>
  20. #include <linux/of_irq.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/slab.h>
  23. #include <clocksource/samsung_pwm.h>
  24. #include <asm/sched_clock.h>
  25. /*
  26. * Clocksource driver
  27. */
  28. #define REG_TCFG0 0x00
  29. #define REG_TCFG1 0x04
  30. #define REG_TCON 0x08
  31. #define REG_TINT_CSTAT 0x44
  32. #define REG_TCNTB(chan) (0x0c + 12 * (chan))
  33. #define REG_TCMPB(chan) (0x10 + 12 * (chan))
  34. #define TCFG0_PRESCALER_MASK 0xff
  35. #define TCFG0_PRESCALER1_SHIFT 8
  36. #define TCFG1_SHIFT(x) ((x) * 4)
  37. #define TCFG1_MUX_MASK 0xf
  38. #define TCON_START(chan) (1 << (4 * (chan) + 0))
  39. #define TCON_MANUALUPDATE(chan) (1 << (4 * (chan) + 1))
  40. #define TCON_INVERT(chan) (1 << (4 * (chan) + 2))
  41. #define TCON_AUTORELOAD(chan) (1 << (4 * (chan) + 3))
  42. DEFINE_SPINLOCK(samsung_pwm_lock);
  43. EXPORT_SYMBOL(samsung_pwm_lock);
  44. struct samsung_pwm_clocksource {
  45. void __iomem *base;
  46. unsigned int irq[SAMSUNG_PWM_NUM];
  47. struct samsung_pwm_variant variant;
  48. struct clk *timerclk;
  49. unsigned int event_id;
  50. unsigned int source_id;
  51. unsigned int tcnt_max;
  52. unsigned int tscaler_div;
  53. unsigned int tdiv;
  54. unsigned long clock_count_per_tick;
  55. };
  56. static struct samsung_pwm_clocksource pwm;
  57. static void samsung_timer_set_prescale(unsigned int channel, u16 prescale)
  58. {
  59. unsigned long flags;
  60. u8 shift = 0;
  61. u32 reg;
  62. if (channel >= 2)
  63. shift = TCFG0_PRESCALER1_SHIFT;
  64. spin_lock_irqsave(&samsung_pwm_lock, flags);
  65. reg = readl(pwm.base + REG_TCFG0);
  66. reg &= ~(TCFG0_PRESCALER_MASK << shift);
  67. reg |= (prescale - 1) << shift;
  68. writel(reg, pwm.base + REG_TCFG0);
  69. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  70. }
  71. static void samsung_timer_set_divisor(unsigned int channel, u8 divisor)
  72. {
  73. u8 shift = TCFG1_SHIFT(channel);
  74. unsigned long flags;
  75. u32 reg;
  76. u8 bits;
  77. bits = (fls(divisor) - 1) - pwm.variant.div_base;
  78. spin_lock_irqsave(&samsung_pwm_lock, flags);
  79. reg = readl(pwm.base + REG_TCFG1);
  80. reg &= ~(TCFG1_MUX_MASK << shift);
  81. reg |= bits << shift;
  82. writel(reg, pwm.base + REG_TCFG1);
  83. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  84. }
  85. static void samsung_time_stop(unsigned int channel)
  86. {
  87. unsigned long tcon;
  88. unsigned long flags;
  89. if (channel > 0)
  90. ++channel;
  91. spin_lock_irqsave(&samsung_pwm_lock, flags);
  92. tcon = __raw_readl(pwm.base + REG_TCON);
  93. tcon &= ~TCON_START(channel);
  94. __raw_writel(tcon, pwm.base + REG_TCON);
  95. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  96. }
  97. static void samsung_time_setup(unsigned int channel, unsigned long tcnt)
  98. {
  99. unsigned long tcon;
  100. unsigned long flags;
  101. unsigned int tcon_chan = channel;
  102. if (tcon_chan > 0)
  103. ++tcon_chan;
  104. spin_lock_irqsave(&samsung_pwm_lock, flags);
  105. tcon = __raw_readl(pwm.base + REG_TCON);
  106. tcon &= ~(TCON_START(tcon_chan) | TCON_AUTORELOAD(tcon_chan));
  107. tcon |= TCON_MANUALUPDATE(tcon_chan);
  108. __raw_writel(tcnt, pwm.base + REG_TCNTB(channel));
  109. __raw_writel(tcnt, pwm.base + REG_TCMPB(channel));
  110. __raw_writel(tcon, pwm.base + REG_TCON);
  111. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  112. }
  113. static void samsung_time_start(unsigned int channel, bool periodic)
  114. {
  115. unsigned long tcon;
  116. unsigned long flags;
  117. if (channel > 0)
  118. ++channel;
  119. spin_lock_irqsave(&samsung_pwm_lock, flags);
  120. tcon = __raw_readl(pwm.base + REG_TCON);
  121. tcon &= ~TCON_MANUALUPDATE(channel);
  122. tcon |= TCON_START(channel);
  123. if (periodic)
  124. tcon |= TCON_AUTORELOAD(channel);
  125. else
  126. tcon &= ~TCON_AUTORELOAD(channel);
  127. __raw_writel(tcon, pwm.base + REG_TCON);
  128. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  129. }
  130. static int samsung_set_next_event(unsigned long cycles,
  131. struct clock_event_device *evt)
  132. {
  133. /*
  134. * This check is needed to account for internal rounding
  135. * errors inside clockevents core, which might result in
  136. * passing cycles = 0, which in turn would not generate any
  137. * timer interrupt and hang the system.
  138. *
  139. * Another solution would be to set up the clockevent device
  140. * with min_delta = 2, but this would unnecessarily increase
  141. * the minimum sleep period.
  142. */
  143. if (!cycles)
  144. cycles = 1;
  145. samsung_time_setup(pwm.event_id, cycles);
  146. samsung_time_start(pwm.event_id, false);
  147. return 0;
  148. }
  149. static void samsung_timer_resume(void)
  150. {
  151. /* event timer restart */
  152. samsung_time_setup(pwm.event_id, pwm.clock_count_per_tick - 1);
  153. samsung_time_start(pwm.event_id, true);
  154. /* source timer restart */
  155. samsung_time_setup(pwm.source_id, pwm.tcnt_max);
  156. samsung_time_start(pwm.source_id, true);
  157. }
  158. static void samsung_set_mode(enum clock_event_mode mode,
  159. struct clock_event_device *evt)
  160. {
  161. samsung_time_stop(pwm.event_id);
  162. switch (mode) {
  163. case CLOCK_EVT_MODE_PERIODIC:
  164. samsung_time_setup(pwm.event_id, pwm.clock_count_per_tick - 1);
  165. samsung_time_start(pwm.event_id, true);
  166. break;
  167. case CLOCK_EVT_MODE_ONESHOT:
  168. break;
  169. case CLOCK_EVT_MODE_UNUSED:
  170. case CLOCK_EVT_MODE_SHUTDOWN:
  171. break;
  172. case CLOCK_EVT_MODE_RESUME:
  173. samsung_timer_resume();
  174. break;
  175. }
  176. }
  177. static struct clock_event_device time_event_device = {
  178. .name = "samsung_event_timer",
  179. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  180. .rating = 200,
  181. .set_next_event = samsung_set_next_event,
  182. .set_mode = samsung_set_mode,
  183. };
  184. static irqreturn_t samsung_clock_event_isr(int irq, void *dev_id)
  185. {
  186. struct clock_event_device *evt = dev_id;
  187. if (pwm.variant.has_tint_cstat) {
  188. u32 mask = (1 << pwm.event_id);
  189. writel(mask | (mask << 5), pwm.base + REG_TINT_CSTAT);
  190. }
  191. evt->event_handler(evt);
  192. return IRQ_HANDLED;
  193. }
  194. static struct irqaction samsung_clock_event_irq = {
  195. .name = "samsung_time_irq",
  196. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  197. .handler = samsung_clock_event_isr,
  198. .dev_id = &time_event_device,
  199. };
  200. static void __init samsung_clockevent_init(void)
  201. {
  202. unsigned long pclk;
  203. unsigned long clock_rate;
  204. unsigned int irq_number;
  205. pclk = clk_get_rate(pwm.timerclk);
  206. samsung_timer_set_prescale(pwm.event_id, pwm.tscaler_div);
  207. samsung_timer_set_divisor(pwm.event_id, pwm.tdiv);
  208. clock_rate = pclk / (pwm.tscaler_div * pwm.tdiv);
  209. pwm.clock_count_per_tick = clock_rate / HZ;
  210. time_event_device.cpumask = cpumask_of(0);
  211. clockevents_config_and_register(&time_event_device,
  212. clock_rate, 1, pwm.tcnt_max);
  213. irq_number = pwm.irq[pwm.event_id];
  214. setup_irq(irq_number, &samsung_clock_event_irq);
  215. if (pwm.variant.has_tint_cstat) {
  216. u32 mask = (1 << pwm.event_id);
  217. writel(mask | (mask << 5), pwm.base + REG_TINT_CSTAT);
  218. }
  219. }
  220. static void __iomem *samsung_timer_reg(void)
  221. {
  222. switch (pwm.source_id) {
  223. case 0:
  224. case 1:
  225. case 2:
  226. case 3:
  227. return pwm.base + pwm.source_id * 0x0c + 0x14;
  228. case 4:
  229. return pwm.base + 0x40;
  230. default:
  231. BUG();
  232. }
  233. }
  234. /*
  235. * Override the global weak sched_clock symbol with this
  236. * local implementation which uses the clocksource to get some
  237. * better resolution when scheduling the kernel. We accept that
  238. * this wraps around for now, since it is just a relative time
  239. * stamp. (Inspired by U300 implementation.)
  240. */
  241. static u32 notrace samsung_read_sched_clock(void)
  242. {
  243. void __iomem *reg = samsung_timer_reg();
  244. if (!reg)
  245. return 0;
  246. return ~__raw_readl(reg);
  247. }
  248. static void __init samsung_clocksource_init(void)
  249. {
  250. void __iomem *reg = samsung_timer_reg();
  251. unsigned long pclk;
  252. unsigned long clock_rate;
  253. int ret;
  254. pclk = clk_get_rate(pwm.timerclk);
  255. samsung_timer_set_prescale(pwm.source_id, pwm.tscaler_div);
  256. samsung_timer_set_divisor(pwm.source_id, pwm.tdiv);
  257. clock_rate = pclk / (pwm.tscaler_div * pwm.tdiv);
  258. samsung_time_setup(pwm.source_id, pwm.tcnt_max);
  259. samsung_time_start(pwm.source_id, true);
  260. setup_sched_clock(samsung_read_sched_clock,
  261. pwm.variant.bits, clock_rate);
  262. ret = clocksource_mmio_init(reg, "samsung_clocksource_timer",
  263. clock_rate, 250, pwm.variant.bits,
  264. clocksource_mmio_readl_down);
  265. if (ret)
  266. panic("samsung_clocksource_timer: can't register clocksource\n");
  267. }
  268. static void __init samsung_timer_resources(void)
  269. {
  270. pwm.timerclk = clk_get(NULL, "timers");
  271. if (IS_ERR(pwm.timerclk))
  272. panic("failed to get timers clock for timer");
  273. clk_prepare_enable(pwm.timerclk);
  274. pwm.tcnt_max = (1UL << pwm.variant.bits) - 1;
  275. if (pwm.variant.bits == 16) {
  276. pwm.tscaler_div = 25;
  277. pwm.tdiv = 2;
  278. } else {
  279. pwm.tscaler_div = 2;
  280. pwm.tdiv = 1;
  281. }
  282. }
  283. /*
  284. * PWM master driver
  285. */
  286. static void __init _samsung_pwm_clocksource_init(void)
  287. {
  288. u8 mask;
  289. int channel;
  290. mask = ~pwm.variant.output_mask & ((1 << SAMSUNG_PWM_NUM) - 1);
  291. channel = fls(mask) - 1;
  292. if (channel < 0)
  293. panic("failed to find PWM channel for clocksource");
  294. pwm.source_id = channel;
  295. mask &= ~(1 << channel);
  296. channel = fls(mask) - 1;
  297. if (channel < 0)
  298. panic("failed to find PWM channel for clock event");
  299. pwm.event_id = channel;
  300. samsung_timer_resources();
  301. samsung_clockevent_init();
  302. samsung_clocksource_init();
  303. }
  304. void __init samsung_pwm_clocksource_init(void __iomem *base,
  305. unsigned int *irqs, struct samsung_pwm_variant *variant)
  306. {
  307. pwm.base = base;
  308. memcpy(&pwm.variant, variant, sizeof(pwm.variant));
  309. memcpy(pwm.irq, irqs, SAMSUNG_PWM_NUM * sizeof(*irqs));
  310. _samsung_pwm_clocksource_init();
  311. }
  312. #ifdef CONFIG_CLKSRC_OF
  313. static void __init samsung_pwm_alloc(struct device_node *np,
  314. const struct samsung_pwm_variant *variant)
  315. {
  316. struct resource res;
  317. struct property *prop;
  318. const __be32 *cur;
  319. u32 val;
  320. int i;
  321. memcpy(&pwm.variant, variant, sizeof(pwm.variant));
  322. for (i = 0; i < SAMSUNG_PWM_NUM; ++i)
  323. pwm.irq[i] = irq_of_parse_and_map(np, i);
  324. of_property_for_each_u32(np, "samsung,pwm-outputs", prop, cur, val) {
  325. if (val >= SAMSUNG_PWM_NUM) {
  326. pr_warning("%s: invalid channel index in samsung,pwm-outputs property\n",
  327. __func__);
  328. continue;
  329. }
  330. pwm.variant.output_mask |= 1 << val;
  331. }
  332. of_address_to_resource(np, 0, &res);
  333. if (!request_mem_region(res.start,
  334. resource_size(&res), "samsung-pwm")) {
  335. pr_err("%s: failed to request IO mem region\n", __func__);
  336. return;
  337. }
  338. pwm.base = ioremap(res.start, resource_size(&res));
  339. if (!pwm.base) {
  340. pr_err("%s: failed to map PWM registers\n", __func__);
  341. release_mem_region(res.start, resource_size(&res));
  342. return;
  343. }
  344. _samsung_pwm_clocksource_init();
  345. }
  346. static const struct samsung_pwm_variant s3c24xx_variant = {
  347. .bits = 16,
  348. .div_base = 1,
  349. .has_tint_cstat = false,
  350. .tclk_mask = (1 << 4),
  351. };
  352. static void __init s3c2410_pwm_clocksource_init(struct device_node *np)
  353. {
  354. samsung_pwm_alloc(np, &s3c24xx_variant);
  355. }
  356. CLOCKSOURCE_OF_DECLARE(s3c2410_pwm, "samsung,s3c2410-pwm", s3c2410_pwm_clocksource_init);
  357. static const struct samsung_pwm_variant s3c64xx_variant = {
  358. .bits = 32,
  359. .div_base = 0,
  360. .has_tint_cstat = true,
  361. .tclk_mask = (1 << 7) | (1 << 6) | (1 << 5),
  362. };
  363. static void __init s3c64xx_pwm_clocksource_init(struct device_node *np)
  364. {
  365. samsung_pwm_alloc(np, &s3c64xx_variant);
  366. }
  367. CLOCKSOURCE_OF_DECLARE(s3c6400_pwm, "samsung,s3c6400-pwm", s3c64xx_pwm_clocksource_init);
  368. static const struct samsung_pwm_variant s5p64x0_variant = {
  369. .bits = 32,
  370. .div_base = 0,
  371. .has_tint_cstat = true,
  372. .tclk_mask = 0,
  373. };
  374. static void __init s5p64x0_pwm_clocksource_init(struct device_node *np)
  375. {
  376. samsung_pwm_alloc(np, &s5p64x0_variant);
  377. }
  378. CLOCKSOURCE_OF_DECLARE(s5p6440_pwm, "samsung,s5p6440-pwm", s5p64x0_pwm_clocksource_init);
  379. static const struct samsung_pwm_variant s5p_variant = {
  380. .bits = 32,
  381. .div_base = 0,
  382. .has_tint_cstat = true,
  383. .tclk_mask = (1 << 5),
  384. };
  385. static void __init s5p_pwm_clocksource_init(struct device_node *np)
  386. {
  387. samsung_pwm_alloc(np, &s5p_variant);
  388. }
  389. CLOCKSOURCE_OF_DECLARE(s5pc100_pwm, "samsung,s5pc100-pwm", s5p_pwm_clocksource_init);
  390. #endif