socfpga.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125
  1. /*
  2. * Copyright (C) 2012 Altera Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include <linux/clk-provider.h>
  18. #include <linux/irqchip.h>
  19. #include <linux/of_address.h>
  20. #include <linux/of_irq.h>
  21. #include <linux/of_platform.h>
  22. #include <asm/hardware/cache-l2x0.h>
  23. #include <asm/mach/arch.h>
  24. #include <asm/mach/map.h>
  25. #include "core.h"
  26. void __iomem *socfpga_scu_base_addr = ((void __iomem *)(SOCFPGA_SCU_VIRT_BASE));
  27. void __iomem *sys_manager_base_addr;
  28. void __iomem *rst_manager_base_addr;
  29. void __iomem *clk_mgr_base_addr;
  30. unsigned long cpu1start_addr;
  31. static struct map_desc scu_io_desc __initdata = {
  32. .virtual = SOCFPGA_SCU_VIRT_BASE,
  33. .pfn = 0, /* run-time */
  34. .length = SZ_8K,
  35. .type = MT_DEVICE,
  36. };
  37. static struct map_desc uart_io_desc __initdata = {
  38. .virtual = 0xfec02000,
  39. .pfn = __phys_to_pfn(0xffc02000),
  40. .length = SZ_8K,
  41. .type = MT_DEVICE,
  42. };
  43. static void __init socfpga_scu_map_io(void)
  44. {
  45. unsigned long base;
  46. /* Get SCU base */
  47. asm("mrc p15, 4, %0, c15, c0, 0" : "=r" (base));
  48. scu_io_desc.pfn = __phys_to_pfn(base);
  49. iotable_init(&scu_io_desc, 1);
  50. }
  51. static void __init socfpga_map_io(void)
  52. {
  53. socfpga_scu_map_io();
  54. iotable_init(&uart_io_desc, 1);
  55. early_printk("Early printk initialized\n");
  56. }
  57. void __init socfpga_sysmgr_init(void)
  58. {
  59. struct device_node *np;
  60. np = of_find_compatible_node(NULL, NULL, "altr,sys-mgr");
  61. if (of_property_read_u32(np, "cpu1-start-addr",
  62. (u32 *) &cpu1start_addr))
  63. pr_err("SMP: Need cpu1-start-addr in device tree.\n");
  64. sys_manager_base_addr = of_iomap(np, 0);
  65. np = of_find_compatible_node(NULL, NULL, "altr,rst-mgr");
  66. rst_manager_base_addr = of_iomap(np, 0);
  67. np = of_find_compatible_node(NULL, NULL, "altr,clk-mgr");
  68. clk_mgr_base_addr = of_iomap(np, 0);
  69. }
  70. static void __init socfpga_init_irq(void)
  71. {
  72. irqchip_init();
  73. socfpga_sysmgr_init();
  74. }
  75. static void socfpga_cyclone5_restart(char mode, const char *cmd)
  76. {
  77. u32 temp;
  78. temp = readl(rst_manager_base_addr + SOCFPGA_RSTMGR_CTRL);
  79. if (mode == 'h')
  80. temp |= RSTMGR_CTRL_SWCOLDRSTREQ;
  81. else
  82. temp |= RSTMGR_CTRL_SWWARMRSTREQ;
  83. writel(temp, rst_manager_base_addr + SOCFPGA_RSTMGR_CTRL);
  84. }
  85. static void __init socfpga_cyclone5_init(void)
  86. {
  87. l2x0_of_init(0, ~0UL);
  88. of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
  89. of_clk_init(NULL);
  90. socfpga_init_clocks();
  91. }
  92. static const char *altera_dt_match[] = {
  93. "altr,socfpga",
  94. NULL
  95. };
  96. DT_MACHINE_START(SOCFPGA, "Altera SOCFPGA")
  97. .smp = smp_ops(socfpga_smp_ops),
  98. .map_io = socfpga_map_io,
  99. .init_irq = socfpga_init_irq,
  100. .init_machine = socfpga_cyclone5_init,
  101. .restart = socfpga_cyclone5_restart,
  102. .dt_compat = altera_dt_match,
  103. MACHINE_END