lcd.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include "global.h"
  19. #include "lcdtbl.h"
  20. #define viafb_compact_res(x, y) (((x)<<16)|(y))
  21. static struct _lcd_scaling_factor lcd_scaling_factor = {
  22. /* LCD Horizontal Scaling Factor Register */
  23. {LCD_HOR_SCALING_FACTOR_REG_NUM,
  24. {{CR9F, 0, 1}, {CR77, 0, 7}, {CR79, 4, 5} } },
  25. /* LCD Vertical Scaling Factor Register */
  26. {LCD_VER_SCALING_FACTOR_REG_NUM,
  27. {{CR79, 3, 3}, {CR78, 0, 7}, {CR79, 6, 7} } }
  28. };
  29. static struct _lcd_scaling_factor lcd_scaling_factor_CLE = {
  30. /* LCD Horizontal Scaling Factor Register */
  31. {LCD_HOR_SCALING_FACTOR_REG_NUM_CLE, {{CR77, 0, 7}, {CR79, 4, 5} } },
  32. /* LCD Vertical Scaling Factor Register */
  33. {LCD_VER_SCALING_FACTOR_REG_NUM_CLE, {{CR78, 0, 7}, {CR79, 6, 7} } }
  34. };
  35. static int check_lvds_chip(int device_id_subaddr, int device_id);
  36. static bool lvds_identify_integratedlvds(void);
  37. static void fp_id_to_vindex(int panel_id);
  38. static int lvds_register_read(int index);
  39. static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
  40. int panel_vres);
  41. static void via_pitch_alignment_patch_lcd(
  42. struct lvds_setting_information *plvds_setting_info,
  43. struct lvds_chip_information
  44. *plvds_chip_info);
  45. static void lcd_patch_skew_dvp0(struct lvds_setting_information
  46. *plvds_setting_info,
  47. struct lvds_chip_information *plvds_chip_info);
  48. static void lcd_patch_skew_dvp1(struct lvds_setting_information
  49. *plvds_setting_info,
  50. struct lvds_chip_information *plvds_chip_info);
  51. static void lcd_patch_skew(struct lvds_setting_information
  52. *plvds_setting_info, struct lvds_chip_information *plvds_chip_info);
  53. static void integrated_lvds_disable(struct lvds_setting_information
  54. *plvds_setting_info,
  55. struct lvds_chip_information *plvds_chip_info);
  56. static void integrated_lvds_enable(struct lvds_setting_information
  57. *plvds_setting_info,
  58. struct lvds_chip_information *plvds_chip_info);
  59. static void lcd_powersequence_off(void);
  60. static void lcd_powersequence_on(void);
  61. static void fill_lcd_format(void);
  62. static void check_diport_of_integrated_lvds(
  63. struct lvds_chip_information *plvds_chip_info,
  64. struct lvds_setting_information
  65. *plvds_setting_info);
  66. static struct display_timing lcd_centering_timging(struct display_timing
  67. mode_crt_reg,
  68. struct display_timing panel_crt_reg);
  69. static void viafb_load_scaling_factor_for_p4m900(int set_hres,
  70. int set_vres, int panel_hres, int panel_vres);
  71. static int check_lvds_chip(int device_id_subaddr, int device_id)
  72. {
  73. if (lvds_register_read(device_id_subaddr) == device_id)
  74. return OK;
  75. else
  76. return FAIL;
  77. }
  78. void viafb_init_lcd_size(void)
  79. {
  80. DEBUG_MSG(KERN_INFO "viafb_init_lcd_size()\n");
  81. DEBUG_MSG(KERN_INFO
  82. "viaparinfo->lvds_setting_info->get_lcd_size_method %d\n",
  83. viaparinfo->lvds_setting_info->get_lcd_size_method);
  84. switch (viaparinfo->lvds_setting_info->get_lcd_size_method) {
  85. case GET_LCD_SIZE_BY_SYSTEM_BIOS:
  86. break;
  87. case GET_LCD_SZIE_BY_HW_STRAPPING:
  88. break;
  89. case GET_LCD_SIZE_BY_VGA_BIOS:
  90. DEBUG_MSG(KERN_INFO "Get LCD Size method by VGA BIOS !!\n");
  91. fp_id_to_vindex(viafb_lcd_panel_id);
  92. DEBUG_MSG(KERN_INFO "LCD Panel_ID = %d\n",
  93. viaparinfo->lvds_setting_info->lcd_panel_id);
  94. break;
  95. case GET_LCD_SIZE_BY_USER_SETTING:
  96. DEBUG_MSG(KERN_INFO "Get LCD Size method by user setting !!\n");
  97. fp_id_to_vindex(viafb_lcd_panel_id);
  98. DEBUG_MSG(KERN_INFO "LCD Panel_ID = %d\n",
  99. viaparinfo->lvds_setting_info->lcd_panel_id);
  100. break;
  101. default:
  102. DEBUG_MSG(KERN_INFO "viafb_init_lcd_size fail\n");
  103. viaparinfo->lvds_setting_info->lcd_panel_id =
  104. LCD_PANEL_ID1_800X600;
  105. fp_id_to_vindex(LCD_PANEL_ID1_800X600);
  106. }
  107. viaparinfo->lvds_setting_info2->lcd_panel_id =
  108. viaparinfo->lvds_setting_info->lcd_panel_id;
  109. viaparinfo->lvds_setting_info2->lcd_panel_hres =
  110. viaparinfo->lvds_setting_info->lcd_panel_hres;
  111. viaparinfo->lvds_setting_info2->lcd_panel_vres =
  112. viaparinfo->lvds_setting_info->lcd_panel_vres;
  113. viaparinfo->lvds_setting_info2->device_lcd_dualedge =
  114. viaparinfo->lvds_setting_info->device_lcd_dualedge;
  115. viaparinfo->lvds_setting_info2->LCDDithering =
  116. viaparinfo->lvds_setting_info->LCDDithering;
  117. }
  118. static bool lvds_identify_integratedlvds(void)
  119. {
  120. if (viafb_display_hardware_layout == HW_LAYOUT_LCD_EXTERNAL_LCD2) {
  121. /* Two dual channel LCD (Internal LVDS + External LVDS): */
  122. /* If we have an external LVDS, such as VT1636, we should
  123. have its chip ID already. */
  124. if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  125. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
  126. INTEGRATED_LVDS;
  127. DEBUG_MSG(KERN_INFO "Support two dual channel LVDS! "
  128. "(Internal LVDS + External LVDS)\n");
  129. } else {
  130. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  131. INTEGRATED_LVDS;
  132. DEBUG_MSG(KERN_INFO "Not found external LVDS, "
  133. "so can't support two dual channel LVDS!\n");
  134. }
  135. } else if (viafb_display_hardware_layout == HW_LAYOUT_LCD1_LCD2) {
  136. /* Two single channel LCD (Internal LVDS + Internal LVDS): */
  137. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  138. INTEGRATED_LVDS;
  139. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
  140. INTEGRATED_LVDS;
  141. DEBUG_MSG(KERN_INFO "Support two single channel LVDS! "
  142. "(Internal LVDS + Internal LVDS)\n");
  143. } else if (viafb_display_hardware_layout != HW_LAYOUT_DVI_ONLY) {
  144. /* If we have found external LVDS, just use it,
  145. otherwise, we will use internal LVDS as default. */
  146. if (!viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  147. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  148. INTEGRATED_LVDS;
  149. DEBUG_MSG(KERN_INFO "Found Integrated LVDS!\n");
  150. }
  151. } else {
  152. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  153. NON_LVDS_TRANSMITTER;
  154. DEBUG_MSG(KERN_INFO "Do not support LVDS!\n");
  155. return false;
  156. }
  157. return true;
  158. }
  159. int viafb_lvds_trasmitter_identify(void)
  160. {
  161. viaparinfo->shared->i2c_stuff.i2c_port = I2CPORTINDEX;
  162. if (viafb_lvds_identify_vt1636()) {
  163. viaparinfo->chip_info->lvds_chip_info.i2c_port = I2CPORTINDEX;
  164. DEBUG_MSG(KERN_INFO
  165. "Found VIA VT1636 LVDS on port i2c 0x31 \n");
  166. } else {
  167. viaparinfo->shared->i2c_stuff.i2c_port = GPIOPORTINDEX;
  168. if (viafb_lvds_identify_vt1636()) {
  169. viaparinfo->chip_info->lvds_chip_info.i2c_port =
  170. GPIOPORTINDEX;
  171. DEBUG_MSG(KERN_INFO
  172. "Found VIA VT1636 LVDS on port gpio 0x2c \n");
  173. }
  174. }
  175. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  176. lvds_identify_integratedlvds();
  177. if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  178. return true;
  179. /* Check for VT1631: */
  180. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name = VT1631_LVDS;
  181. viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
  182. VT1631_LVDS_I2C_ADDR;
  183. if (check_lvds_chip(VT1631_DEVICE_ID_REG, VT1631_DEVICE_ID) != FAIL) {
  184. DEBUG_MSG(KERN_INFO "\n VT1631 LVDS ! \n");
  185. DEBUG_MSG(KERN_INFO "\n %2d",
  186. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  187. DEBUG_MSG(KERN_INFO "\n %2d",
  188. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  189. return OK;
  190. }
  191. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  192. NON_LVDS_TRANSMITTER;
  193. viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
  194. VT1631_LVDS_I2C_ADDR;
  195. return FAIL;
  196. }
  197. static void fp_id_to_vindex(int panel_id)
  198. {
  199. DEBUG_MSG(KERN_INFO "fp_get_panel_id()\n");
  200. if (panel_id > LCD_PANEL_ID_MAXIMUM)
  201. viafb_lcd_panel_id = panel_id =
  202. viafb_read_reg(VIACR, CR3F) & 0x0F;
  203. switch (panel_id) {
  204. case 0x0:
  205. viaparinfo->lvds_setting_info->lcd_panel_hres = 640;
  206. viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
  207. viaparinfo->lvds_setting_info->lcd_panel_id =
  208. LCD_PANEL_ID0_640X480;
  209. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  210. viaparinfo->lvds_setting_info->LCDDithering = 1;
  211. break;
  212. case 0x1:
  213. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  214. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  215. viaparinfo->lvds_setting_info->lcd_panel_id =
  216. LCD_PANEL_ID1_800X600;
  217. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  218. viaparinfo->lvds_setting_info->LCDDithering = 1;
  219. break;
  220. case 0x2:
  221. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  222. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  223. viaparinfo->lvds_setting_info->lcd_panel_id =
  224. LCD_PANEL_ID2_1024X768;
  225. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  226. viaparinfo->lvds_setting_info->LCDDithering = 1;
  227. break;
  228. case 0x3:
  229. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  230. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  231. viaparinfo->lvds_setting_info->lcd_panel_id =
  232. LCD_PANEL_ID3_1280X768;
  233. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  234. viaparinfo->lvds_setting_info->LCDDithering = 1;
  235. break;
  236. case 0x4:
  237. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  238. viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
  239. viaparinfo->lvds_setting_info->lcd_panel_id =
  240. LCD_PANEL_ID4_1280X1024;
  241. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  242. viaparinfo->lvds_setting_info->LCDDithering = 1;
  243. break;
  244. case 0x5:
  245. viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
  246. viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
  247. viaparinfo->lvds_setting_info->lcd_panel_id =
  248. LCD_PANEL_ID5_1400X1050;
  249. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  250. viaparinfo->lvds_setting_info->LCDDithering = 1;
  251. break;
  252. case 0x6:
  253. viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
  254. viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
  255. viaparinfo->lvds_setting_info->lcd_panel_id =
  256. LCD_PANEL_ID6_1600X1200;
  257. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  258. viaparinfo->lvds_setting_info->LCDDithering = 1;
  259. break;
  260. case 0x8:
  261. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  262. viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
  263. viaparinfo->lvds_setting_info->lcd_panel_id =
  264. LCD_PANEL_IDA_800X480;
  265. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  266. viaparinfo->lvds_setting_info->LCDDithering = 1;
  267. break;
  268. case 0x9:
  269. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  270. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  271. viaparinfo->lvds_setting_info->lcd_panel_id =
  272. LCD_PANEL_ID2_1024X768;
  273. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  274. viaparinfo->lvds_setting_info->LCDDithering = 1;
  275. break;
  276. case 0xA:
  277. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  278. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  279. viaparinfo->lvds_setting_info->lcd_panel_id =
  280. LCD_PANEL_ID2_1024X768;
  281. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  282. viaparinfo->lvds_setting_info->LCDDithering = 0;
  283. break;
  284. case 0xB:
  285. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  286. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  287. viaparinfo->lvds_setting_info->lcd_panel_id =
  288. LCD_PANEL_ID2_1024X768;
  289. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  290. viaparinfo->lvds_setting_info->LCDDithering = 0;
  291. break;
  292. case 0xC:
  293. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  294. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  295. viaparinfo->lvds_setting_info->lcd_panel_id =
  296. LCD_PANEL_ID3_1280X768;
  297. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  298. viaparinfo->lvds_setting_info->LCDDithering = 0;
  299. break;
  300. case 0xD:
  301. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  302. viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
  303. viaparinfo->lvds_setting_info->lcd_panel_id =
  304. LCD_PANEL_ID4_1280X1024;
  305. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  306. viaparinfo->lvds_setting_info->LCDDithering = 0;
  307. break;
  308. case 0xE:
  309. viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
  310. viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
  311. viaparinfo->lvds_setting_info->lcd_panel_id =
  312. LCD_PANEL_ID5_1400X1050;
  313. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  314. viaparinfo->lvds_setting_info->LCDDithering = 0;
  315. break;
  316. case 0xF:
  317. viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
  318. viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
  319. viaparinfo->lvds_setting_info->lcd_panel_id =
  320. LCD_PANEL_ID6_1600X1200;
  321. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  322. viaparinfo->lvds_setting_info->LCDDithering = 0;
  323. break;
  324. case 0x10:
  325. viaparinfo->lvds_setting_info->lcd_panel_hres = 1366;
  326. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  327. viaparinfo->lvds_setting_info->lcd_panel_id =
  328. LCD_PANEL_ID7_1366X768;
  329. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  330. viaparinfo->lvds_setting_info->LCDDithering = 0;
  331. break;
  332. case 0x11:
  333. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  334. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  335. viaparinfo->lvds_setting_info->lcd_panel_id =
  336. LCD_PANEL_ID8_1024X600;
  337. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  338. viaparinfo->lvds_setting_info->LCDDithering = 1;
  339. break;
  340. case 0x12:
  341. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  342. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  343. viaparinfo->lvds_setting_info->lcd_panel_id =
  344. LCD_PANEL_ID3_1280X768;
  345. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  346. viaparinfo->lvds_setting_info->LCDDithering = 1;
  347. break;
  348. case 0x13:
  349. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  350. viaparinfo->lvds_setting_info->lcd_panel_vres = 800;
  351. viaparinfo->lvds_setting_info->lcd_panel_id =
  352. LCD_PANEL_ID9_1280X800;
  353. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  354. viaparinfo->lvds_setting_info->LCDDithering = 1;
  355. break;
  356. case 0x14:
  357. viaparinfo->lvds_setting_info->lcd_panel_hres = 1360;
  358. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  359. viaparinfo->lvds_setting_info->lcd_panel_id =
  360. LCD_PANEL_IDB_1360X768;
  361. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  362. viaparinfo->lvds_setting_info->LCDDithering = 0;
  363. break;
  364. case 0x15:
  365. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  366. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  367. viaparinfo->lvds_setting_info->lcd_panel_id =
  368. LCD_PANEL_ID3_1280X768;
  369. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  370. viaparinfo->lvds_setting_info->LCDDithering = 0;
  371. break;
  372. case 0x16:
  373. viaparinfo->lvds_setting_info->lcd_panel_hres = 480;
  374. viaparinfo->lvds_setting_info->lcd_panel_vres = 640;
  375. viaparinfo->lvds_setting_info->lcd_panel_id =
  376. LCD_PANEL_IDC_480X640;
  377. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  378. viaparinfo->lvds_setting_info->LCDDithering = 1;
  379. break;
  380. case 0x17:
  381. /* OLPC XO-1.5 panel */
  382. viaparinfo->lvds_setting_info->lcd_panel_hres = 1200;
  383. viaparinfo->lvds_setting_info->lcd_panel_vres = 900;
  384. viaparinfo->lvds_setting_info->lcd_panel_id =
  385. LCD_PANEL_IDD_1200X900;
  386. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  387. viaparinfo->lvds_setting_info->LCDDithering = 0;
  388. break;
  389. default:
  390. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  391. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  392. viaparinfo->lvds_setting_info->lcd_panel_id =
  393. LCD_PANEL_ID1_800X600;
  394. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  395. viaparinfo->lvds_setting_info->LCDDithering = 1;
  396. }
  397. }
  398. static int lvds_register_read(int index)
  399. {
  400. u8 data;
  401. viaparinfo->shared->i2c_stuff.i2c_port = GPIOPORTINDEX;
  402. viafb_i2c_readbyte((u8) viaparinfo->chip_info->
  403. lvds_chip_info.lvds_chip_slave_addr,
  404. (u8) index, &data);
  405. return data;
  406. }
  407. static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
  408. int panel_vres)
  409. {
  410. int reg_value = 0;
  411. int viafb_load_reg_num;
  412. struct io_register *reg = NULL;
  413. DEBUG_MSG(KERN_INFO "load_lcd_scaling()!!\n");
  414. /* LCD Scaling Enable */
  415. viafb_write_reg_mask(CR79, VIACR, 0x07, BIT0 + BIT1 + BIT2);
  416. if (UNICHROME_P4M900 == viaparinfo->chip_info->gfx_chip_name) {
  417. viafb_load_scaling_factor_for_p4m900(set_hres, set_vres,
  418. panel_hres, panel_vres);
  419. return;
  420. }
  421. /* Check if expansion for horizontal */
  422. if (set_hres != panel_hres) {
  423. /* Load Horizontal Scaling Factor */
  424. switch (viaparinfo->chip_info->gfx_chip_name) {
  425. case UNICHROME_CLE266:
  426. case UNICHROME_K400:
  427. reg_value =
  428. CLE266_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  429. viafb_load_reg_num =
  430. lcd_scaling_factor_CLE.lcd_hor_scaling_factor.
  431. reg_num;
  432. reg = lcd_scaling_factor_CLE.lcd_hor_scaling_factor.reg;
  433. viafb_load_reg(reg_value,
  434. viafb_load_reg_num, reg, VIACR);
  435. break;
  436. case UNICHROME_K800:
  437. case UNICHROME_PM800:
  438. case UNICHROME_CN700:
  439. case UNICHROME_CX700:
  440. case UNICHROME_K8M890:
  441. case UNICHROME_P4M890:
  442. reg_value =
  443. K800_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  444. /* Horizontal scaling enabled */
  445. viafb_write_reg_mask(CRA2, VIACR, 0xC0, BIT7 + BIT6);
  446. viafb_load_reg_num =
  447. lcd_scaling_factor.lcd_hor_scaling_factor.reg_num;
  448. reg = lcd_scaling_factor.lcd_hor_scaling_factor.reg;
  449. viafb_load_reg(reg_value,
  450. viafb_load_reg_num, reg, VIACR);
  451. break;
  452. }
  453. DEBUG_MSG(KERN_INFO "Horizontal Scaling value = %d", reg_value);
  454. } else {
  455. /* Horizontal scaling disabled */
  456. viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT7);
  457. }
  458. /* Check if expansion for vertical */
  459. if (set_vres != panel_vres) {
  460. /* Load Vertical Scaling Factor */
  461. switch (viaparinfo->chip_info->gfx_chip_name) {
  462. case UNICHROME_CLE266:
  463. case UNICHROME_K400:
  464. reg_value =
  465. CLE266_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  466. viafb_load_reg_num =
  467. lcd_scaling_factor_CLE.lcd_ver_scaling_factor.
  468. reg_num;
  469. reg = lcd_scaling_factor_CLE.lcd_ver_scaling_factor.reg;
  470. viafb_load_reg(reg_value,
  471. viafb_load_reg_num, reg, VIACR);
  472. break;
  473. case UNICHROME_K800:
  474. case UNICHROME_PM800:
  475. case UNICHROME_CN700:
  476. case UNICHROME_CX700:
  477. case UNICHROME_K8M890:
  478. case UNICHROME_P4M890:
  479. reg_value =
  480. K800_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  481. /* Vertical scaling enabled */
  482. viafb_write_reg_mask(CRA2, VIACR, 0x08, BIT3);
  483. viafb_load_reg_num =
  484. lcd_scaling_factor.lcd_ver_scaling_factor.reg_num;
  485. reg = lcd_scaling_factor.lcd_ver_scaling_factor.reg;
  486. viafb_load_reg(reg_value,
  487. viafb_load_reg_num, reg, VIACR);
  488. break;
  489. }
  490. DEBUG_MSG(KERN_INFO "Vertical Scaling value = %d", reg_value);
  491. } else {
  492. /* Vertical scaling disabled */
  493. viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT3);
  494. }
  495. }
  496. static void via_pitch_alignment_patch_lcd(
  497. struct lvds_setting_information *plvds_setting_info,
  498. struct lvds_chip_information
  499. *plvds_chip_info)
  500. {
  501. unsigned char cr13, cr35, cr65, cr66, cr67;
  502. unsigned long dwScreenPitch = 0;
  503. unsigned long dwPitch;
  504. dwPitch = plvds_setting_info->h_active * (plvds_setting_info->bpp >> 3);
  505. if (dwPitch & 0x1F) {
  506. dwScreenPitch = ((dwPitch + 31) & ~31) >> 3;
  507. if (plvds_setting_info->iga_path == IGA2) {
  508. if (plvds_setting_info->bpp > 8) {
  509. cr66 = (unsigned char)(dwScreenPitch & 0xFF);
  510. viafb_write_reg(CR66, VIACR, cr66);
  511. cr67 = viafb_read_reg(VIACR, CR67) & 0xFC;
  512. cr67 |=
  513. (unsigned
  514. char)((dwScreenPitch & 0x300) >> 8);
  515. viafb_write_reg(CR67, VIACR, cr67);
  516. }
  517. /* Fetch Count */
  518. cr67 = viafb_read_reg(VIACR, CR67) & 0xF3;
  519. cr67 |= (unsigned char)((dwScreenPitch & 0x600) >> 7);
  520. viafb_write_reg(CR67, VIACR, cr67);
  521. cr65 = (unsigned char)((dwScreenPitch >> 1) & 0xFF);
  522. cr65 += 2;
  523. viafb_write_reg(CR65, VIACR, cr65);
  524. } else {
  525. if (plvds_setting_info->bpp > 8) {
  526. cr13 = (unsigned char)(dwScreenPitch & 0xFF);
  527. viafb_write_reg(CR13, VIACR, cr13);
  528. cr35 = viafb_read_reg(VIACR, CR35) & 0x1F;
  529. cr35 |=
  530. (unsigned
  531. char)((dwScreenPitch & 0x700) >> 3);
  532. viafb_write_reg(CR35, VIACR, cr35);
  533. }
  534. }
  535. }
  536. }
  537. static void lcd_patch_skew_dvp0(struct lvds_setting_information
  538. *plvds_setting_info,
  539. struct lvds_chip_information *plvds_chip_info)
  540. {
  541. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
  542. switch (viaparinfo->chip_info->gfx_chip_name) {
  543. case UNICHROME_P4M900:
  544. viafb_vt1636_patch_skew_on_vt3364(plvds_setting_info,
  545. plvds_chip_info);
  546. break;
  547. case UNICHROME_P4M890:
  548. viafb_vt1636_patch_skew_on_vt3327(plvds_setting_info,
  549. plvds_chip_info);
  550. break;
  551. }
  552. }
  553. }
  554. static void lcd_patch_skew_dvp1(struct lvds_setting_information
  555. *plvds_setting_info,
  556. struct lvds_chip_information *plvds_chip_info)
  557. {
  558. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
  559. switch (viaparinfo->chip_info->gfx_chip_name) {
  560. case UNICHROME_CX700:
  561. viafb_vt1636_patch_skew_on_vt3324(plvds_setting_info,
  562. plvds_chip_info);
  563. break;
  564. }
  565. }
  566. }
  567. static void lcd_patch_skew(struct lvds_setting_information
  568. *plvds_setting_info, struct lvds_chip_information *plvds_chip_info)
  569. {
  570. DEBUG_MSG(KERN_INFO "lcd_patch_skew\n");
  571. switch (plvds_chip_info->output_interface) {
  572. case INTERFACE_DVP0:
  573. lcd_patch_skew_dvp0(plvds_setting_info, plvds_chip_info);
  574. break;
  575. case INTERFACE_DVP1:
  576. lcd_patch_skew_dvp1(plvds_setting_info, plvds_chip_info);
  577. break;
  578. case INTERFACE_DFP_LOW:
  579. if (UNICHROME_P4M900 == viaparinfo->chip_info->gfx_chip_name) {
  580. viafb_write_reg_mask(CR99, VIACR, 0x08,
  581. BIT0 + BIT1 + BIT2 + BIT3);
  582. }
  583. break;
  584. }
  585. }
  586. /* LCD Set Mode */
  587. void viafb_lcd_set_mode(struct crt_mode_table *mode_crt_table,
  588. struct lvds_setting_information *plvds_setting_info,
  589. struct lvds_chip_information *plvds_chip_info)
  590. {
  591. int set_iga = plvds_setting_info->iga_path;
  592. int mode_bpp = plvds_setting_info->bpp;
  593. int set_hres = plvds_setting_info->h_active;
  594. int set_vres = plvds_setting_info->v_active;
  595. int panel_hres = plvds_setting_info->lcd_panel_hres;
  596. int panel_vres = plvds_setting_info->lcd_panel_vres;
  597. u32 pll_D_N;
  598. struct display_timing mode_crt_reg, panel_crt_reg;
  599. struct crt_mode_table *panel_crt_table = NULL;
  600. struct VideoModeTable *vmode_tbl = viafb_get_mode(panel_hres,
  601. panel_vres);
  602. DEBUG_MSG(KERN_INFO "viafb_lcd_set_mode!!\n");
  603. /* Get mode table */
  604. mode_crt_reg = mode_crt_table->crtc;
  605. /* Get panel table Pointer */
  606. panel_crt_table = vmode_tbl->crtc;
  607. panel_crt_reg = panel_crt_table->crtc;
  608. DEBUG_MSG(KERN_INFO "bellow viafb_lcd_set_mode!!\n");
  609. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name)
  610. viafb_init_lvds_vt1636(plvds_setting_info, plvds_chip_info);
  611. plvds_setting_info->vclk = panel_crt_table->clk;
  612. if (set_iga == IGA1) {
  613. /* IGA1 doesn't have LCD scaling, so set it as centering. */
  614. viafb_load_crtc_timing(lcd_centering_timging
  615. (mode_crt_reg, panel_crt_reg), IGA1);
  616. } else {
  617. /* Expansion */
  618. if ((plvds_setting_info->display_method ==
  619. LCD_EXPANDSION) & ((set_hres != panel_hres)
  620. || (set_vres != panel_vres))) {
  621. /* expansion timing IGA2 loaded panel set timing*/
  622. viafb_load_crtc_timing(panel_crt_reg, IGA2);
  623. DEBUG_MSG(KERN_INFO "viafb_load_crtc_timing!!\n");
  624. load_lcd_scaling(set_hres, set_vres, panel_hres,
  625. panel_vres);
  626. DEBUG_MSG(KERN_INFO "load_lcd_scaling!!\n");
  627. } else { /* Centering */
  628. /* centering timing IGA2 always loaded panel
  629. and mode releative timing */
  630. viafb_load_crtc_timing(lcd_centering_timging
  631. (mode_crt_reg, panel_crt_reg), IGA2);
  632. viafb_write_reg_mask(CR79, VIACR, 0x00,
  633. BIT0 + BIT1 + BIT2);
  634. /* LCD scaling disabled */
  635. }
  636. }
  637. /* Fetch count for IGA2 only */
  638. viafb_load_fetch_count_reg(set_hres, mode_bpp / 8, set_iga);
  639. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  640. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  641. viafb_load_FIFO_reg(set_iga, set_hres, set_vres);
  642. fill_lcd_format();
  643. pll_D_N = viafb_get_clk_value(panel_crt_table[0].clk);
  644. DEBUG_MSG(KERN_INFO "PLL=0x%x", pll_D_N);
  645. viafb_set_vclock(pll_D_N, set_iga);
  646. viafb_set_output_path(DEVICE_LCD, set_iga,
  647. plvds_chip_info->output_interface);
  648. lcd_patch_skew(plvds_setting_info, plvds_chip_info);
  649. /* If K8M800, enable LCD Prefetch Mode. */
  650. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  651. || (UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name))
  652. viafb_write_reg_mask(CR6A, VIACR, 0x01, BIT0);
  653. /* Patch for non 32bit alignment mode */
  654. via_pitch_alignment_patch_lcd(plvds_setting_info, plvds_chip_info);
  655. }
  656. static void integrated_lvds_disable(struct lvds_setting_information
  657. *plvds_setting_info,
  658. struct lvds_chip_information *plvds_chip_info)
  659. {
  660. bool turn_off_first_powersequence = false;
  661. bool turn_off_second_powersequence = false;
  662. if (INTERFACE_LVDS0LVDS1 == plvds_chip_info->output_interface)
  663. turn_off_first_powersequence = true;
  664. if (INTERFACE_LVDS0 == plvds_chip_info->output_interface)
  665. turn_off_first_powersequence = true;
  666. if (INTERFACE_LVDS1 == plvds_chip_info->output_interface)
  667. turn_off_second_powersequence = true;
  668. if (turn_off_second_powersequence) {
  669. /* Use second power sequence control: */
  670. /* Turn off power sequence. */
  671. viafb_write_reg_mask(CRD4, VIACR, 0, BIT1);
  672. /* Turn off back light. */
  673. viafb_write_reg_mask(CRD3, VIACR, 0xC0, BIT6 + BIT7);
  674. }
  675. if (turn_off_first_powersequence) {
  676. /* Use first power sequence control: */
  677. /* Turn off power sequence. */
  678. viafb_write_reg_mask(CR6A, VIACR, 0, BIT3);
  679. /* Turn off back light. */
  680. viafb_write_reg_mask(CR91, VIACR, 0xC0, BIT6 + BIT7);
  681. }
  682. /* Turn DFP High/Low Pad off. */
  683. viafb_write_reg_mask(SR2A, VIASR, 0, BIT0 + BIT1 + BIT2 + BIT3);
  684. /* Power off LVDS channel. */
  685. switch (plvds_chip_info->output_interface) {
  686. case INTERFACE_LVDS0:
  687. {
  688. viafb_write_reg_mask(CRD2, VIACR, 0x80, BIT7);
  689. break;
  690. }
  691. case INTERFACE_LVDS1:
  692. {
  693. viafb_write_reg_mask(CRD2, VIACR, 0x40, BIT6);
  694. break;
  695. }
  696. case INTERFACE_LVDS0LVDS1:
  697. {
  698. viafb_write_reg_mask(CRD2, VIACR, 0xC0, BIT6 + BIT7);
  699. break;
  700. }
  701. }
  702. }
  703. static void integrated_lvds_enable(struct lvds_setting_information
  704. *plvds_setting_info,
  705. struct lvds_chip_information *plvds_chip_info)
  706. {
  707. DEBUG_MSG(KERN_INFO "integrated_lvds_enable, out_interface:%d\n",
  708. plvds_chip_info->output_interface);
  709. if (plvds_setting_info->lcd_mode == LCD_SPWG)
  710. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT0 + BIT1);
  711. else
  712. viafb_write_reg_mask(CRD2, VIACR, 0x03, BIT0 + BIT1);
  713. switch (plvds_chip_info->output_interface) {
  714. case INTERFACE_LVDS0LVDS1:
  715. case INTERFACE_LVDS0:
  716. /* Use first power sequence control: */
  717. /* Use hardware control power sequence. */
  718. viafb_write_reg_mask(CR91, VIACR, 0, BIT0);
  719. /* Turn on back light. */
  720. viafb_write_reg_mask(CR91, VIACR, 0, BIT6 + BIT7);
  721. /* Turn on hardware power sequence. */
  722. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  723. break;
  724. case INTERFACE_LVDS1:
  725. /* Use second power sequence control: */
  726. /* Use hardware control power sequence. */
  727. viafb_write_reg_mask(CRD3, VIACR, 0, BIT0);
  728. /* Turn on back light. */
  729. viafb_write_reg_mask(CRD3, VIACR, 0, BIT6 + BIT7);
  730. /* Turn on hardware power sequence. */
  731. viafb_write_reg_mask(CRD4, VIACR, 0x02, BIT1);
  732. break;
  733. }
  734. /* Turn DFP High/Low pad on. */
  735. viafb_write_reg_mask(SR2A, VIASR, 0x0F, BIT0 + BIT1 + BIT2 + BIT3);
  736. /* Power on LVDS channel. */
  737. switch (plvds_chip_info->output_interface) {
  738. case INTERFACE_LVDS0:
  739. {
  740. viafb_write_reg_mask(CRD2, VIACR, 0, BIT7);
  741. break;
  742. }
  743. case INTERFACE_LVDS1:
  744. {
  745. viafb_write_reg_mask(CRD2, VIACR, 0, BIT6);
  746. break;
  747. }
  748. case INTERFACE_LVDS0LVDS1:
  749. {
  750. viafb_write_reg_mask(CRD2, VIACR, 0, BIT6 + BIT7);
  751. break;
  752. }
  753. }
  754. }
  755. void viafb_lcd_disable(void)
  756. {
  757. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  758. lcd_powersequence_off();
  759. /* DI1 pad off */
  760. viafb_write_reg_mask(SR1E, VIASR, 0x00, 0x30);
  761. } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  762. if (viafb_LCD2_ON
  763. && (INTEGRATED_LVDS ==
  764. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
  765. integrated_lvds_disable(viaparinfo->lvds_setting_info,
  766. &viaparinfo->chip_info->lvds_chip_info2);
  767. if (INTEGRATED_LVDS ==
  768. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  769. integrated_lvds_disable(viaparinfo->lvds_setting_info,
  770. &viaparinfo->chip_info->lvds_chip_info);
  771. if (VT1636_LVDS == viaparinfo->chip_info->
  772. lvds_chip_info.lvds_chip_name)
  773. viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
  774. &viaparinfo->chip_info->lvds_chip_info);
  775. } else if (VT1636_LVDS ==
  776. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  777. viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
  778. &viaparinfo->chip_info->lvds_chip_info);
  779. } else {
  780. /* DFP-HL pad off */
  781. viafb_write_reg_mask(SR2A, VIASR, 0x00, 0x0F);
  782. /* Backlight off */
  783. viafb_write_reg_mask(SR3D, VIASR, 0x00, 0x20);
  784. /* 24 bit DI data paht off */
  785. viafb_write_reg_mask(CR91, VIACR, 0x80, 0x80);
  786. /* Simultaneout disabled */
  787. viafb_write_reg_mask(CR6B, VIACR, 0x00, 0x08);
  788. }
  789. /* Disable expansion bit */
  790. viafb_write_reg_mask(CR79, VIACR, 0x00, 0x01);
  791. /* CRT path set to IGA1 */
  792. viafb_write_reg_mask(SR16, VIASR, 0x00, 0x40);
  793. /* Simultaneout disabled */
  794. viafb_write_reg_mask(CR6B, VIACR, 0x00, 0x08);
  795. /* IGA2 path disabled */
  796. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x80);
  797. }
  798. void viafb_lcd_enable(void)
  799. {
  800. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  801. /* DI1 pad on */
  802. viafb_write_reg_mask(SR1E, VIASR, 0x30, 0x30);
  803. lcd_powersequence_on();
  804. } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  805. if (viafb_LCD2_ON && (INTEGRATED_LVDS ==
  806. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
  807. integrated_lvds_enable(viaparinfo->lvds_setting_info2, \
  808. &viaparinfo->chip_info->lvds_chip_info2);
  809. if (INTEGRATED_LVDS ==
  810. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  811. integrated_lvds_enable(viaparinfo->lvds_setting_info,
  812. &viaparinfo->chip_info->lvds_chip_info);
  813. if (VT1636_LVDS == viaparinfo->chip_info->
  814. lvds_chip_info.lvds_chip_name)
  815. viafb_enable_lvds_vt1636(viaparinfo->
  816. lvds_setting_info, &viaparinfo->chip_info->
  817. lvds_chip_info);
  818. } else if (VT1636_LVDS ==
  819. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  820. viafb_enable_lvds_vt1636(viaparinfo->lvds_setting_info,
  821. &viaparinfo->chip_info->lvds_chip_info);
  822. } else {
  823. /* DFP-HL pad on */
  824. viafb_write_reg_mask(SR2A, VIASR, 0x0F, 0x0F);
  825. /* Backlight on */
  826. viafb_write_reg_mask(SR3D, VIASR, 0x20, 0x20);
  827. /* 24 bit DI data paht on */
  828. viafb_write_reg_mask(CR91, VIACR, 0x00, 0x80);
  829. /* Set data source selection bit by iga path */
  830. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  831. /* DFP-H set to IGA1 */
  832. viafb_write_reg_mask(CR97, VIACR, 0x00, 0x10);
  833. /* DFP-L set to IGA1 */
  834. viafb_write_reg_mask(CR99, VIACR, 0x00, 0x10);
  835. } else {
  836. /* DFP-H set to IGA2 */
  837. viafb_write_reg_mask(CR97, VIACR, 0x10, 0x10);
  838. /* DFP-L set to IGA2 */
  839. viafb_write_reg_mask(CR99, VIACR, 0x10, 0x10);
  840. }
  841. /* LCD enabled */
  842. viafb_write_reg_mask(CR6A, VIACR, 0x48, 0x48);
  843. }
  844. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  845. /* CRT path set to IGA2 */
  846. viafb_write_reg_mask(SR16, VIASR, 0x40, 0x40);
  847. /* IGA2 path disabled */
  848. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x80);
  849. /* IGA2 path enabled */
  850. } else { /* IGA2 */
  851. viafb_write_reg_mask(CR6A, VIACR, 0x80, 0x80);
  852. }
  853. }
  854. static void lcd_powersequence_off(void)
  855. {
  856. int i, mask, data;
  857. /* Software control power sequence */
  858. viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
  859. for (i = 0; i < 3; i++) {
  860. mask = PowerSequenceOff[0][i];
  861. data = PowerSequenceOff[1][i] & mask;
  862. viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
  863. udelay(PowerSequenceOff[2][i]);
  864. }
  865. /* Disable LCD */
  866. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x08);
  867. }
  868. static void lcd_powersequence_on(void)
  869. {
  870. int i, mask, data;
  871. /* Software control power sequence */
  872. viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
  873. /* Enable LCD */
  874. viafb_write_reg_mask(CR6A, VIACR, 0x08, 0x08);
  875. for (i = 0; i < 3; i++) {
  876. mask = PowerSequenceOn[0][i];
  877. data = PowerSequenceOn[1][i] & mask;
  878. viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
  879. udelay(PowerSequenceOn[2][i]);
  880. }
  881. udelay(1);
  882. }
  883. static void fill_lcd_format(void)
  884. {
  885. u8 bdithering = 0, bdual = 0;
  886. if (viaparinfo->lvds_setting_info->device_lcd_dualedge)
  887. bdual = BIT4;
  888. if (viaparinfo->lvds_setting_info->LCDDithering)
  889. bdithering = BIT0;
  890. /* Dual & Dithering */
  891. viafb_write_reg_mask(CR88, VIACR, (bdithering | bdual), BIT4 + BIT0);
  892. }
  893. static void check_diport_of_integrated_lvds(
  894. struct lvds_chip_information *plvds_chip_info,
  895. struct lvds_setting_information
  896. *plvds_setting_info)
  897. {
  898. /* Determine LCD DI Port by hardware layout. */
  899. switch (viafb_display_hardware_layout) {
  900. case HW_LAYOUT_LCD_ONLY:
  901. {
  902. if (plvds_setting_info->device_lcd_dualedge) {
  903. plvds_chip_info->output_interface =
  904. INTERFACE_LVDS0LVDS1;
  905. } else {
  906. plvds_chip_info->output_interface =
  907. INTERFACE_LVDS0;
  908. }
  909. break;
  910. }
  911. case HW_LAYOUT_DVI_ONLY:
  912. {
  913. plvds_chip_info->output_interface = INTERFACE_NONE;
  914. break;
  915. }
  916. case HW_LAYOUT_LCD1_LCD2:
  917. case HW_LAYOUT_LCD_EXTERNAL_LCD2:
  918. {
  919. plvds_chip_info->output_interface =
  920. INTERFACE_LVDS0LVDS1;
  921. break;
  922. }
  923. case HW_LAYOUT_LCD_DVI:
  924. {
  925. plvds_chip_info->output_interface = INTERFACE_LVDS1;
  926. break;
  927. }
  928. default:
  929. {
  930. plvds_chip_info->output_interface = INTERFACE_LVDS1;
  931. break;
  932. }
  933. }
  934. DEBUG_MSG(KERN_INFO
  935. "Display Hardware Layout: 0x%x, LCD DI Port: 0x%x\n",
  936. viafb_display_hardware_layout,
  937. plvds_chip_info->output_interface);
  938. }
  939. void viafb_init_lvds_output_interface(struct lvds_chip_information
  940. *plvds_chip_info,
  941. struct lvds_setting_information
  942. *plvds_setting_info)
  943. {
  944. if (INTERFACE_NONE != plvds_chip_info->output_interface) {
  945. /*Do nothing, lcd port is specified by module parameter */
  946. return;
  947. }
  948. switch (plvds_chip_info->lvds_chip_name) {
  949. case VT1636_LVDS:
  950. switch (viaparinfo->chip_info->gfx_chip_name) {
  951. case UNICHROME_CX700:
  952. plvds_chip_info->output_interface = INTERFACE_DVP1;
  953. break;
  954. case UNICHROME_CN700:
  955. plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
  956. break;
  957. default:
  958. plvds_chip_info->output_interface = INTERFACE_DVP0;
  959. break;
  960. }
  961. break;
  962. case INTEGRATED_LVDS:
  963. check_diport_of_integrated_lvds(plvds_chip_info,
  964. plvds_setting_info);
  965. break;
  966. default:
  967. switch (viaparinfo->chip_info->gfx_chip_name) {
  968. case UNICHROME_K8M890:
  969. case UNICHROME_P4M900:
  970. case UNICHROME_P4M890:
  971. plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
  972. break;
  973. default:
  974. plvds_chip_info->output_interface = INTERFACE_DFP;
  975. break;
  976. }
  977. break;
  978. }
  979. }
  980. static struct display_timing lcd_centering_timging(struct display_timing
  981. mode_crt_reg,
  982. struct display_timing panel_crt_reg)
  983. {
  984. struct display_timing crt_reg;
  985. crt_reg.hor_total = panel_crt_reg.hor_total;
  986. crt_reg.hor_addr = mode_crt_reg.hor_addr;
  987. crt_reg.hor_blank_start =
  988. (panel_crt_reg.hor_addr - mode_crt_reg.hor_addr) / 2 +
  989. crt_reg.hor_addr;
  990. crt_reg.hor_blank_end = panel_crt_reg.hor_blank_end;
  991. crt_reg.hor_sync_start =
  992. (panel_crt_reg.hor_sync_start -
  993. panel_crt_reg.hor_blank_start) + crt_reg.hor_blank_start;
  994. crt_reg.hor_sync_end = panel_crt_reg.hor_sync_end;
  995. crt_reg.ver_total = panel_crt_reg.ver_total;
  996. crt_reg.ver_addr = mode_crt_reg.ver_addr;
  997. crt_reg.ver_blank_start =
  998. (panel_crt_reg.ver_addr - mode_crt_reg.ver_addr) / 2 +
  999. crt_reg.ver_addr;
  1000. crt_reg.ver_blank_end = panel_crt_reg.ver_blank_end;
  1001. crt_reg.ver_sync_start =
  1002. (panel_crt_reg.ver_sync_start -
  1003. panel_crt_reg.ver_blank_start) + crt_reg.ver_blank_start;
  1004. crt_reg.ver_sync_end = panel_crt_reg.ver_sync_end;
  1005. return crt_reg;
  1006. }
  1007. bool viafb_lcd_get_mobile_state(bool *mobile)
  1008. {
  1009. unsigned char *romptr, *tableptr;
  1010. u8 core_base;
  1011. unsigned char *biosptr;
  1012. /* Rom address */
  1013. u32 romaddr = 0x000C0000;
  1014. u16 start_pattern = 0;
  1015. biosptr = ioremap(romaddr, 0x10000);
  1016. memcpy(&start_pattern, biosptr, 2);
  1017. /* Compare pattern */
  1018. if (start_pattern == 0xAA55) {
  1019. /* Get the start of Table */
  1020. /* 0x1B means BIOS offset position */
  1021. romptr = biosptr + 0x1B;
  1022. tableptr = biosptr + *((u16 *) romptr);
  1023. /* Get the start of biosver structure */
  1024. /* 18 means BIOS version position. */
  1025. romptr = tableptr + 18;
  1026. romptr = biosptr + *((u16 *) romptr);
  1027. /* The offset should be 44, but the
  1028. actual image is less three char. */
  1029. /* pRom += 44; */
  1030. romptr += 41;
  1031. core_base = *romptr++;
  1032. if (core_base & 0x8)
  1033. *mobile = false;
  1034. else
  1035. *mobile = true;
  1036. /* release memory */
  1037. iounmap(biosptr);
  1038. return true;
  1039. } else {
  1040. iounmap(biosptr);
  1041. return false;
  1042. }
  1043. }
  1044. static void viafb_load_scaling_factor_for_p4m900(int set_hres,
  1045. int set_vres, int panel_hres, int panel_vres)
  1046. {
  1047. int h_scaling_factor;
  1048. int v_scaling_factor;
  1049. u8 cra2 = 0;
  1050. u8 cr77 = 0;
  1051. u8 cr78 = 0;
  1052. u8 cr79 = 0;
  1053. u8 cr9f = 0;
  1054. /* Check if expansion for horizontal */
  1055. if (set_hres < panel_hres) {
  1056. /* Load Horizontal Scaling Factor */
  1057. /* For VIA_K8M800 or later chipsets. */
  1058. h_scaling_factor =
  1059. K800_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  1060. /* HSCaleFactor[1:0] at CR9F[1:0] */
  1061. cr9f = h_scaling_factor & 0x0003;
  1062. /* HSCaleFactor[9:2] at CR77[7:0] */
  1063. cr77 = (h_scaling_factor & 0x03FC) >> 2;
  1064. /* HSCaleFactor[11:10] at CR79[5:4] */
  1065. cr79 = (h_scaling_factor & 0x0C00) >> 10;
  1066. cr79 <<= 4;
  1067. /* Horizontal scaling enabled */
  1068. cra2 = 0xC0;
  1069. DEBUG_MSG(KERN_INFO "Horizontal Scaling value = %d\n",
  1070. h_scaling_factor);
  1071. } else {
  1072. /* Horizontal scaling disabled */
  1073. cra2 = 0x00;
  1074. }
  1075. /* Check if expansion for vertical */
  1076. if (set_vres < panel_vres) {
  1077. /* Load Vertical Scaling Factor */
  1078. /* For VIA_K8M800 or later chipsets. */
  1079. v_scaling_factor =
  1080. K800_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  1081. /* Vertical scaling enabled */
  1082. cra2 |= 0x08;
  1083. /* VSCaleFactor[0] at CR79[3] */
  1084. cr79 |= ((v_scaling_factor & 0x0001) << 3);
  1085. /* VSCaleFactor[8:1] at CR78[7:0] */
  1086. cr78 |= (v_scaling_factor & 0x01FE) >> 1;
  1087. /* VSCaleFactor[10:9] at CR79[7:6] */
  1088. cr79 |= ((v_scaling_factor & 0x0600) >> 9) << 6;
  1089. DEBUG_MSG(KERN_INFO "Vertical Scaling value = %d\n",
  1090. v_scaling_factor);
  1091. } else {
  1092. /* Vertical scaling disabled */
  1093. cra2 |= 0x00;
  1094. }
  1095. viafb_write_reg_mask(CRA2, VIACR, cra2, BIT3 + BIT6 + BIT7);
  1096. viafb_write_reg_mask(CR77, VIACR, cr77, 0xFF);
  1097. viafb_write_reg_mask(CR78, VIACR, cr78, 0xFF);
  1098. viafb_write_reg_mask(CR79, VIACR, cr79, 0xF8);
  1099. viafb_write_reg_mask(CR9F, VIACR, cr9f, BIT0 + BIT1);
  1100. }