exception-64s.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437
  1. #ifndef _ASM_POWERPC_EXCEPTION_H
  2. #define _ASM_POWERPC_EXCEPTION_H
  3. /*
  4. * Extracted from head_64.S
  5. *
  6. * PowerPC version
  7. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  8. *
  9. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  10. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  11. * Adapted for Power Macintosh by Paul Mackerras.
  12. * Low-level exception handlers and MMU support
  13. * rewritten by Paul Mackerras.
  14. * Copyright (C) 1996 Paul Mackerras.
  15. *
  16. * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
  17. * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
  18. *
  19. * This file contains the low-level support and setup for the
  20. * PowerPC-64 platform, including trap and interrupt dispatch.
  21. *
  22. * This program is free software; you can redistribute it and/or
  23. * modify it under the terms of the GNU General Public License
  24. * as published by the Free Software Foundation; either version
  25. * 2 of the License, or (at your option) any later version.
  26. */
  27. /*
  28. * The following macros define the code that appears as
  29. * the prologue to each of the exception handlers. They
  30. * are split into two parts to allow a single kernel binary
  31. * to be used for pSeries and iSeries.
  32. *
  33. * We make as much of the exception code common between native
  34. * exception handlers (including pSeries LPAR) and iSeries LPAR
  35. * implementations as possible.
  36. */
  37. #define EX_R9 0
  38. #define EX_R10 8
  39. #define EX_R11 16
  40. #define EX_R12 24
  41. #define EX_R13 32
  42. #define EX_SRR0 40
  43. #define EX_DAR 48
  44. #define EX_DSISR 56
  45. #define EX_CCR 60
  46. #define EX_R3 64
  47. #define EX_LR 72
  48. #define EX_CFAR 80
  49. #ifdef CONFIG_RELOCATABLE
  50. #define EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  51. ld r12,PACAKBASE(r13); /* get high part of &label */ \
  52. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  53. LOAD_HANDLER(r12,label); \
  54. mtlr r12; \
  55. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  56. li r10,MSR_RI; \
  57. mtmsrd r10,1; /* Set RI (EE=0) */ \
  58. blr;
  59. #else
  60. /* If not relocatable, we can jump directly -- and save messing with LR */
  61. #define EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  62. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  63. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  64. li r10,MSR_RI; \
  65. mtmsrd r10,1; /* Set RI (EE=0) */ \
  66. b label;
  67. #endif
  68. /*
  69. * As EXCEPTION_PROLOG_PSERIES(), except we've already got relocation on
  70. * so no need to rfid. Save lr in case we're CONFIG_RELOCATABLE, in which
  71. * case EXCEPTION_RELON_PROLOG_PSERIES_1 will be using lr.
  72. */
  73. #define EXCEPTION_RELON_PROLOG_PSERIES(area, label, h, extra, vec) \
  74. EXCEPTION_PROLOG_1(area, extra, vec); \
  75. EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)
  76. /*
  77. * We're short on space and time in the exception prolog, so we can't
  78. * use the normal SET_REG_IMMEDIATE macro. Normally we just need the
  79. * low halfword of the address, but for Kdump we need the whole low
  80. * word.
  81. */
  82. #define LOAD_HANDLER(reg, label) \
  83. /* Handlers must be within 64K of kbase, which must be 64k aligned */ \
  84. ori reg,reg,(label)-_stext; /* virt addr of handler ... */
  85. /* Exception register prefixes */
  86. #define EXC_HV H
  87. #define EXC_STD
  88. #if defined(CONFIG_RELOCATABLE)
  89. /*
  90. * If we support interrupts with relocation on AND we're a relocatable
  91. * kernel, we need to use LR to get to the 2nd level handler. So, save/restore
  92. * it when required.
  93. */
  94. #define SAVE_LR(reg, area) mflr reg ; std reg,area+EX_LR(r13)
  95. #define GET_LR(reg, area) ld reg,area+EX_LR(r13)
  96. #define RESTORE_LR(reg, area) ld reg,area+EX_LR(r13) ; mtlr reg
  97. #else
  98. /* ...else LR is unused and in register. */
  99. #define SAVE_LR(reg, area)
  100. #define GET_LR(reg, area) mflr reg
  101. #define RESTORE_LR(reg, area)
  102. #endif
  103. #define __EXCEPTION_PROLOG_1(area, extra, vec) \
  104. GET_PACA(r13); \
  105. std r9,area+EX_R9(r13); /* save r9 - r12 */ \
  106. std r10,area+EX_R10(r13); \
  107. BEGIN_FTR_SECTION_NESTED(66); \
  108. mfspr r10,SPRN_CFAR; \
  109. std r10,area+EX_CFAR(r13); \
  110. END_FTR_SECTION_NESTED(CPU_FTR_CFAR, CPU_FTR_CFAR, 66); \
  111. SAVE_LR(r10, area); \
  112. mfcr r9; \
  113. extra(vec); \
  114. std r11,area+EX_R11(r13); \
  115. std r12,area+EX_R12(r13); \
  116. GET_SCRATCH0(r10); \
  117. std r10,area+EX_R13(r13)
  118. #define EXCEPTION_PROLOG_1(area, extra, vec) \
  119. __EXCEPTION_PROLOG_1(area, extra, vec)
  120. #define __EXCEPTION_PROLOG_PSERIES_1(label, h) \
  121. ld r12,PACAKBASE(r13); /* get high part of &label */ \
  122. ld r10,PACAKMSR(r13); /* get MSR value for kernel */ \
  123. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  124. LOAD_HANDLER(r12,label) \
  125. mtspr SPRN_##h##SRR0,r12; \
  126. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  127. mtspr SPRN_##h##SRR1,r10; \
  128. h##rfid; \
  129. b . /* prevent speculative execution */
  130. #define EXCEPTION_PROLOG_PSERIES_1(label, h) \
  131. __EXCEPTION_PROLOG_PSERIES_1(label, h)
  132. #define EXCEPTION_PROLOG_PSERIES(area, label, h, extra, vec) \
  133. EXCEPTION_PROLOG_1(area, extra, vec); \
  134. EXCEPTION_PROLOG_PSERIES_1(label, h);
  135. #define __KVMTEST(n) \
  136. lbz r10,HSTATE_IN_GUEST(r13); \
  137. cmpwi r10,0; \
  138. bne do_kvm_##n
  139. #define __KVM_HANDLER(area, h, n) \
  140. do_kvm_##n: \
  141. ld r10,area+EX_R10(r13); \
  142. stw r9,HSTATE_SCRATCH1(r13); \
  143. ld r9,area+EX_R9(r13); \
  144. std r12,HSTATE_SCRATCH0(r13); \
  145. li r12,n; \
  146. b kvmppc_interrupt
  147. #define __KVM_HANDLER_SKIP(area, h, n) \
  148. do_kvm_##n: \
  149. cmpwi r10,KVM_GUEST_MODE_SKIP; \
  150. ld r10,area+EX_R10(r13); \
  151. beq 89f; \
  152. stw r9,HSTATE_SCRATCH1(r13); \
  153. ld r9,area+EX_R9(r13); \
  154. std r12,HSTATE_SCRATCH0(r13); \
  155. li r12,n; \
  156. b kvmppc_interrupt; \
  157. 89: mtocrf 0x80,r9; \
  158. ld r9,area+EX_R9(r13); \
  159. b kvmppc_skip_##h##interrupt
  160. #ifdef CONFIG_KVM_BOOK3S_64_HANDLER
  161. #define KVMTEST(n) __KVMTEST(n)
  162. #define KVM_HANDLER(area, h, n) __KVM_HANDLER(area, h, n)
  163. #define KVM_HANDLER_SKIP(area, h, n) __KVM_HANDLER_SKIP(area, h, n)
  164. #else
  165. #define KVMTEST(n)
  166. #define KVM_HANDLER(area, h, n)
  167. #define KVM_HANDLER_SKIP(area, h, n)
  168. #endif
  169. #ifdef CONFIG_KVM_BOOK3S_PR
  170. #define KVMTEST_PR(n) __KVMTEST(n)
  171. #define KVM_HANDLER_PR(area, h, n) __KVM_HANDLER(area, h, n)
  172. #define KVM_HANDLER_PR_SKIP(area, h, n) __KVM_HANDLER_SKIP(area, h, n)
  173. #else
  174. #define KVMTEST_PR(n)
  175. #define KVM_HANDLER_PR(area, h, n)
  176. #define KVM_HANDLER_PR_SKIP(area, h, n)
  177. #endif
  178. #define NOTEST(n)
  179. /*
  180. * The common exception prolog is used for all except a few exceptions
  181. * such as a segment miss on a kernel address. We have to be prepared
  182. * to take another exception from the point where we first touch the
  183. * kernel stack onwards.
  184. *
  185. * On entry r13 points to the paca, r9-r13 are saved in the paca,
  186. * r9 contains the saved CR, r11 and r12 contain the saved SRR0 and
  187. * SRR1, and relocation is on.
  188. */
  189. #define EXCEPTION_PROLOG_COMMON(n, area) \
  190. andi. r10,r12,MSR_PR; /* See if coming from user */ \
  191. mr r10,r1; /* Save r1 */ \
  192. subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */ \
  193. beq- 1f; \
  194. ld r1,PACAKSAVE(r13); /* kernel stack to use */ \
  195. 1: cmpdi cr1,r1,0; /* check if r1 is in userspace */ \
  196. blt+ cr1,3f; /* abort if it is */ \
  197. li r1,(n); /* will be reloaded later */ \
  198. sth r1,PACA_TRAP_SAVE(r13); \
  199. std r3,area+EX_R3(r13); \
  200. addi r3,r13,area; /* r3 -> where regs are saved*/ \
  201. RESTORE_LR(r1, area); \
  202. b bad_stack; \
  203. 3: std r9,_CCR(r1); /* save CR in stackframe */ \
  204. std r11,_NIP(r1); /* save SRR0 in stackframe */ \
  205. std r12,_MSR(r1); /* save SRR1 in stackframe */ \
  206. std r10,0(r1); /* make stack chain pointer */ \
  207. std r0,GPR0(r1); /* save r0 in stackframe */ \
  208. std r10,GPR1(r1); /* save r1 in stackframe */ \
  209. ACCOUNT_CPU_USER_ENTRY(r9, r10); \
  210. std r2,GPR2(r1); /* save r2 in stackframe */ \
  211. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  212. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  213. ld r9,area+EX_R9(r13); /* move r9, r10 to stackframe */ \
  214. ld r10,area+EX_R10(r13); \
  215. std r9,GPR9(r1); \
  216. std r10,GPR10(r1); \
  217. ld r9,area+EX_R11(r13); /* move r11 - r13 to stackframe */ \
  218. ld r10,area+EX_R12(r13); \
  219. ld r11,area+EX_R13(r13); \
  220. std r9,GPR11(r1); \
  221. std r10,GPR12(r1); \
  222. std r11,GPR13(r1); \
  223. BEGIN_FTR_SECTION_NESTED(66); \
  224. ld r10,area+EX_CFAR(r13); \
  225. std r10,ORIG_GPR3(r1); \
  226. END_FTR_SECTION_NESTED(CPU_FTR_CFAR, CPU_FTR_CFAR, 66); \
  227. GET_LR(r9,area); /* Get LR, later save to stack */ \
  228. ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
  229. std r9,_LINK(r1); \
  230. mfctr r10; /* save CTR in stackframe */ \
  231. std r10,_CTR(r1); \
  232. lbz r10,PACASOFTIRQEN(r13); \
  233. mfspr r11,SPRN_XER; /* save XER in stackframe */ \
  234. std r10,SOFTE(r1); \
  235. std r11,_XER(r1); \
  236. li r9,(n)+1; \
  237. std r9,_TRAP(r1); /* set trap number */ \
  238. li r10,0; \
  239. ld r11,exception_marker@toc(r2); \
  240. std r10,RESULT(r1); /* clear regs->result */ \
  241. std r11,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ \
  242. ACCOUNT_STOLEN_TIME
  243. /*
  244. * Exception vectors.
  245. */
  246. #define STD_EXCEPTION_PSERIES(loc, vec, label) \
  247. . = loc; \
  248. .globl label##_pSeries; \
  249. label##_pSeries: \
  250. HMT_MEDIUM; \
  251. SET_SCRATCH0(r13); /* save r13 */ \
  252. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label##_common, \
  253. EXC_STD, KVMTEST_PR, vec)
  254. #define STD_EXCEPTION_HV(loc, vec, label) \
  255. . = loc; \
  256. .globl label##_hv; \
  257. label##_hv: \
  258. HMT_MEDIUM; \
  259. SET_SCRATCH0(r13); /* save r13 */ \
  260. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label##_common, \
  261. EXC_HV, KVMTEST, vec)
  262. #define STD_RELON_EXCEPTION_PSERIES(loc, vec, label) \
  263. . = loc; \
  264. .globl label##_relon_pSeries; \
  265. label##_relon_pSeries: \
  266. HMT_MEDIUM; \
  267. /* No guest interrupts come through here */ \
  268. SET_SCRATCH0(r13); /* save r13 */ \
  269. EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label##_common, \
  270. EXC_STD, KVMTEST_PR, vec)
  271. #define STD_RELON_EXCEPTION_HV(loc, vec, label) \
  272. . = loc; \
  273. .globl label##_relon_hv; \
  274. label##_relon_hv: \
  275. HMT_MEDIUM; \
  276. /* No guest interrupts come through here */ \
  277. SET_SCRATCH0(r13); /* save r13 */ \
  278. EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label##_common, \
  279. EXC_HV, KVMTEST, vec)
  280. /* This associate vector numbers with bits in paca->irq_happened */
  281. #define SOFTEN_VALUE_0x500 PACA_IRQ_EE
  282. #define SOFTEN_VALUE_0x502 PACA_IRQ_EE
  283. #define SOFTEN_VALUE_0x900 PACA_IRQ_DEC
  284. #define SOFTEN_VALUE_0x982 PACA_IRQ_DEC
  285. #define __SOFTEN_TEST(h, vec) \
  286. lbz r10,PACASOFTIRQEN(r13); \
  287. cmpwi r10,0; \
  288. li r10,SOFTEN_VALUE_##vec; \
  289. beq masked_##h##interrupt
  290. #define _SOFTEN_TEST(h, vec) __SOFTEN_TEST(h, vec)
  291. #define SOFTEN_TEST_PR(vec) \
  292. KVMTEST_PR(vec); \
  293. _SOFTEN_TEST(EXC_STD, vec)
  294. #define SOFTEN_TEST_HV(vec) \
  295. KVMTEST(vec); \
  296. _SOFTEN_TEST(EXC_HV, vec)
  297. #define SOFTEN_TEST_HV_201(vec) \
  298. KVMTEST(vec); \
  299. _SOFTEN_TEST(EXC_STD, vec)
  300. #define SOFTEN_NOTEST_PR(vec) _SOFTEN_TEST(EXC_STD, vec)
  301. #define SOFTEN_NOTEST_HV(vec) _SOFTEN_TEST(EXC_HV, vec)
  302. #define __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \
  303. HMT_MEDIUM; \
  304. SET_SCRATCH0(r13); /* save r13 */ \
  305. __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \
  306. EXCEPTION_PROLOG_PSERIES_1(label##_common, h);
  307. #define _MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \
  308. __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra)
  309. #define MASKABLE_EXCEPTION_PSERIES(loc, vec, label) \
  310. . = loc; \
  311. .globl label##_pSeries; \
  312. label##_pSeries: \
  313. _MASKABLE_EXCEPTION_PSERIES(vec, label, \
  314. EXC_STD, SOFTEN_TEST_PR)
  315. #define MASKABLE_EXCEPTION_HV(loc, vec, label) \
  316. . = loc; \
  317. .globl label##_hv; \
  318. label##_hv: \
  319. _MASKABLE_EXCEPTION_PSERIES(vec, label, \
  320. EXC_HV, SOFTEN_TEST_HV)
  321. #define __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \
  322. HMT_MEDIUM; \
  323. SET_SCRATCH0(r13); /* save r13 */ \
  324. __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \
  325. EXCEPTION_RELON_PROLOG_PSERIES_1(label##_common, h);
  326. #define _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \
  327. __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra)
  328. #define MASKABLE_RELON_EXCEPTION_PSERIES(loc, vec, label) \
  329. . = loc; \
  330. .globl label##_relon_pSeries; \
  331. label##_relon_pSeries: \
  332. _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
  333. EXC_STD, SOFTEN_NOTEST_PR)
  334. #define MASKABLE_RELON_EXCEPTION_HV(loc, vec, label) \
  335. . = loc; \
  336. .globl label##_relon_hv; \
  337. label##_relon_hv: \
  338. _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
  339. EXC_HV, SOFTEN_NOTEST_HV)
  340. /*
  341. * Our exception common code can be passed various "additions"
  342. * to specify the behaviour of interrupts, whether to kick the
  343. * runlatch, etc...
  344. */
  345. /* Exception addition: Hard disable interrupts */
  346. #define DISABLE_INTS SOFT_DISABLE_INTS(r10,r11)
  347. #define ADD_NVGPRS \
  348. bl .save_nvgprs
  349. #define RUNLATCH_ON \
  350. BEGIN_FTR_SECTION \
  351. CURRENT_THREAD_INFO(r3, r1); \
  352. ld r4,TI_LOCAL_FLAGS(r3); \
  353. andi. r0,r4,_TLF_RUNLATCH; \
  354. beql ppc64_runlatch_on_trampoline; \
  355. END_FTR_SECTION_IFSET(CPU_FTR_CTRL)
  356. #define EXCEPTION_COMMON(trap, label, hdlr, ret, additions) \
  357. .align 7; \
  358. .globl label##_common; \
  359. label##_common: \
  360. EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN); \
  361. additions; \
  362. addi r3,r1,STACK_FRAME_OVERHEAD; \
  363. bl hdlr; \
  364. b ret
  365. #define STD_EXCEPTION_COMMON(trap, label, hdlr) \
  366. EXCEPTION_COMMON(trap, label, hdlr, ret_from_except, \
  367. ADD_NVGPRS;DISABLE_INTS)
  368. /*
  369. * Like STD_EXCEPTION_COMMON, but for exceptions that can occur
  370. * in the idle task and therefore need the special idle handling
  371. * (finish nap and runlatch)
  372. */
  373. #define STD_EXCEPTION_COMMON_ASYNC(trap, label, hdlr) \
  374. EXCEPTION_COMMON(trap, label, hdlr, ret_from_except_lite, \
  375. FINISH_NAP;RUNLATCH_ON;DISABLE_INTS)
  376. /*
  377. * When the idle code in power4_idle puts the CPU into NAP mode,
  378. * it has to do so in a loop, and relies on the external interrupt
  379. * and decrementer interrupt entry code to get it out of the loop.
  380. * It sets the _TLF_NAPPING bit in current_thread_info()->local_flags
  381. * to signal that it is in the loop and needs help to get out.
  382. */
  383. #ifdef CONFIG_PPC_970_NAP
  384. #define FINISH_NAP \
  385. BEGIN_FTR_SECTION \
  386. CURRENT_THREAD_INFO(r11, r1); \
  387. ld r9,TI_LOCAL_FLAGS(r11); \
  388. andi. r10,r9,_TLF_NAPPING; \
  389. bnel power4_fixup_nap; \
  390. END_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP)
  391. #else
  392. #define FINISH_NAP
  393. #endif
  394. #endif /* _ASM_POWERPC_EXCEPTION_H */